blob: dcc614bcf6bdc70bf643a4495512b891aeedd1c2 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===- SparcRegisterInfo.cpp - SPARC Register Information -------*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file contains the SPARC implementation of the MRegisterInfo class.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner7c90f732006-02-05 05:50:24 +000014#include "Sparc.h"
15#include "SparcRegisterInfo.h"
16#include "SparcSubtarget.h"
Chris Lattnere1274de2004-02-29 05:18:30 +000017#include "llvm/CodeGen/MachineInstrBuilder.h"
18#include "llvm/CodeGen/MachineFunction.h"
Brian Gaeke6c5526e2004-04-02 20:53:37 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Jim Laskeyf1d78e82006-03-23 18:12:57 +000020#include "llvm/CodeGen/MachineLocation.h"
Evan Chengc0f64ff2006-11-27 23:37:22 +000021#include "llvm/Target/TargetInstrInfo.h"
Brian Gaekee785e532004-02-25 19:28:19 +000022#include "llvm/Type.h"
Evan Chengb371f452007-02-19 21:49:54 +000023#include "llvm/ADT/BitVector.h"
Brian Gaeke74dfcf12004-09-02 02:37:43 +000024#include "llvm/ADT/STLExtras.h"
Brian Gaekee785e532004-02-25 19:28:19 +000025using namespace llvm;
26
Evan Cheng7ce45782006-11-13 23:36:35 +000027SparcRegisterInfo::SparcRegisterInfo(SparcSubtarget &st,
28 const TargetInstrInfo &tii)
Chris Lattner7c90f732006-02-05 05:50:24 +000029 : SparcGenRegisterInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP),
Evan Cheng7ce45782006-11-13 23:36:35 +000030 Subtarget(st), TII(tii) {
Chris Lattner69d39092006-02-04 06:58:46 +000031}
Brian Gaekee785e532004-02-25 19:28:19 +000032
Chris Lattner7c90f732006-02-05 05:50:24 +000033void SparcRegisterInfo::
Chris Lattner57f1b672004-08-15 21:56:44 +000034storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Evan Chengd64b5c82007-12-05 03:14:33 +000035 unsigned SrcReg, bool isKill, int FI,
Chris Lattner331355c2005-12-17 20:18:49 +000036 const TargetRegisterClass *RC) const {
Brian Gaeke6713d982004-06-17 22:34:48 +000037 // On the order of operands here: think "[FrameIdx + 0] = SrcReg".
Chris Lattner7c90f732006-02-05 05:50:24 +000038 if (RC == SP::IntRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +000039 BuildMI(MBB, I, TII.get(SP::STri)).addFrameIndex(FI).addImm(0)
Evan Chengd64b5c82007-12-05 03:14:33 +000040 .addReg(SrcReg, false, false, isKill);
Chris Lattner7c90f732006-02-05 05:50:24 +000041 else if (RC == SP::FPRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +000042 BuildMI(MBB, I, TII.get(SP::STFri)).addFrameIndex(FI).addImm(0)
Evan Chengd64b5c82007-12-05 03:14:33 +000043 .addReg(SrcReg, false, false, isKill);
Chris Lattner7c90f732006-02-05 05:50:24 +000044 else if (RC == SP::DFPRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +000045 BuildMI(MBB, I, TII.get(SP::STDFri)).addFrameIndex(FI).addImm(0)
Evan Chengd64b5c82007-12-05 03:14:33 +000046 .addReg(SrcReg, false, false, isKill);
Brian Gaeke6bd55512004-06-27 22:59:56 +000047 else
Chris Lattner6184f9c2006-02-03 07:06:25 +000048 assert(0 && "Can't store this register to stack slot");
Brian Gaekee785e532004-02-25 19:28:19 +000049}
50
Evan Cheng66f0f642007-10-05 01:32:41 +000051void SparcRegisterInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Evan Chengd64b5c82007-12-05 03:14:33 +000052 bool isKill,
Evan Chengf0a0cdd2007-10-18 22:40:57 +000053 SmallVectorImpl<MachineOperand> &Addr,
Evan Cheng66f0f642007-10-05 01:32:41 +000054 const TargetRegisterClass *RC,
Evan Cheng58184e62007-10-18 21:29:24 +000055 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng66f0f642007-10-05 01:32:41 +000056 unsigned Opc = 0;
57 if (RC == SP::IntRegsRegisterClass)
58 Opc = SP::STri;
59 else if (RC == SP::FPRegsRegisterClass)
60 Opc = SP::STFri;
61 else if (RC == SP::DFPRegsRegisterClass)
62 Opc = SP::STDFri;
63 else
64 assert(0 && "Can't load this register");
65 MachineInstrBuilder MIB = BuildMI(TII.get(Opc));
66 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
67 MachineOperand &MO = Addr[i];
68 if (MO.isRegister())
69 MIB.addReg(MO.getReg());
70 else if (MO.isImmediate())
71 MIB.addImm(MO.getImmedValue());
72 else
73 MIB.addFrameIndex(MO.getFrameIndex());
74 }
Evan Chengd64b5c82007-12-05 03:14:33 +000075 MIB.addReg(SrcReg, false, false, isKill);
Evan Cheng66f0f642007-10-05 01:32:41 +000076 NewMIs.push_back(MIB);
77 return;
78}
79
Chris Lattner7c90f732006-02-05 05:50:24 +000080void SparcRegisterInfo::
Chris Lattner57f1b672004-08-15 21:56:44 +000081loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Chris Lattner6184f9c2006-02-03 07:06:25 +000082 unsigned DestReg, int FI,
Chris Lattner331355c2005-12-17 20:18:49 +000083 const TargetRegisterClass *RC) const {
Chris Lattner7c90f732006-02-05 05:50:24 +000084 if (RC == SP::IntRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +000085 BuildMI(MBB, I, TII.get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0);
Chris Lattner7c90f732006-02-05 05:50:24 +000086 else if (RC == SP::FPRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +000087 BuildMI(MBB, I, TII.get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0);
Chris Lattner7c90f732006-02-05 05:50:24 +000088 else if (RC == SP::DFPRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +000089 BuildMI(MBB, I, TII.get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0);
Brian Gaeke6bd55512004-06-27 22:59:56 +000090 else
Chris Lattner01d0efb2004-08-15 22:15:11 +000091 assert(0 && "Can't load this register from stack slot");
Brian Gaekee785e532004-02-25 19:28:19 +000092}
93
Evan Cheng66f0f642007-10-05 01:32:41 +000094void SparcRegisterInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chengf0a0cdd2007-10-18 22:40:57 +000095 SmallVectorImpl<MachineOperand> &Addr,
Evan Cheng66f0f642007-10-05 01:32:41 +000096 const TargetRegisterClass *RC,
Evan Cheng58184e62007-10-18 21:29:24 +000097 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng66f0f642007-10-05 01:32:41 +000098 unsigned Opc = 0;
99 if (RC == SP::IntRegsRegisterClass)
100 Opc = SP::LDri;
101 else if (RC == SP::FPRegsRegisterClass)
102 Opc = SP::LDFri;
103 else if (RC == SP::DFPRegsRegisterClass)
104 Opc = SP::LDDFri;
105 else
106 assert(0 && "Can't load this register");
107 MachineInstrBuilder MIB = BuildMI(TII.get(Opc), DestReg);
108 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
109 MachineOperand &MO = Addr[i];
110 if (MO.isRegister())
111 MIB.addReg(MO.getReg());
112 else if (MO.isImmediate())
113 MIB.addImm(MO.getImmedValue());
114 else
115 MIB.addFrameIndex(MO.getFrameIndex());
116 }
117 NewMIs.push_back(MIB);
118 return;
119}
120
Chris Lattner7c90f732006-02-05 05:50:24 +0000121void SparcRegisterInfo::copyRegToReg(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator I,
123 unsigned DestReg, unsigned SrcReg,
Evan Cheng9efce632007-09-26 06:25:56 +0000124 const TargetRegisterClass *DestRC,
125 const TargetRegisterClass *SrcRC) const {
126 if (DestRC != SrcRC) {
127 cerr << "Not yet supported!";
128 abort();
129 }
130
131 if (DestRC == SP::IntRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000132 BuildMI(MBB, I, TII.get(SP::ORrr), DestReg).addReg(SP::G0).addReg(SrcReg);
Evan Cheng9efce632007-09-26 06:25:56 +0000133 else if (DestRC == SP::FPRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000134 BuildMI(MBB, I, TII.get(SP::FMOVS), DestReg).addReg(SrcReg);
Evan Cheng9efce632007-09-26 06:25:56 +0000135 else if (DestRC == SP::DFPRegsRegisterClass)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000136 BuildMI(MBB, I, TII.get(Subtarget.isV9() ? SP::FMOVD : SP::FpMOVD),DestReg)
137 .addReg(SrcReg);
Brian Gaeke6bd55512004-06-27 22:59:56 +0000138 else
139 assert (0 && "Can't copy this register");
Brian Gaekee785e532004-02-25 19:28:19 +0000140}
141
Evan Chengbf2c8b32007-03-20 08:09:38 +0000142void SparcRegisterInfo::reMaterialize(MachineBasicBlock &MBB,
143 MachineBasicBlock::iterator I,
144 unsigned DestReg,
145 const MachineInstr *Orig) const {
146 MachineInstr *MI = Orig->clone();
147 MI->getOperand(0).setReg(DestReg);
148 MBB.insert(I, MI);
149}
150
Chris Lattner7c90f732006-02-05 05:50:24 +0000151MachineInstr *SparcRegisterInfo::foldMemoryOperand(MachineInstr* MI,
Evan Chengaee4af62007-12-02 08:30:39 +0000152 SmallVectorImpl<unsigned> &Ops,
153 int FI) const {
154 if (Ops.size() != 1) return NULL;
155
156 unsigned OpNum = Ops[0];
Chris Lattner6184f9c2006-02-03 07:06:25 +0000157 bool isFloat = false;
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000158 MachineInstr *NewMI = NULL;
Chris Lattner6184f9c2006-02-03 07:06:25 +0000159 switch (MI->getOpcode()) {
Chris Lattner7c90f732006-02-05 05:50:24 +0000160 case SP::ORrr:
161 if (MI->getOperand(1).isRegister() && MI->getOperand(1).getReg() == SP::G0&&
Chris Lattner6184f9c2006-02-03 07:06:25 +0000162 MI->getOperand(0).isRegister() && MI->getOperand(2).isRegister()) {
163 if (OpNum == 0) // COPY -> STORE
Evan Chengc0f64ff2006-11-27 23:37:22 +0000164 NewMI = BuildMI(TII.get(SP::STri)).addFrameIndex(FI).addImm(0)
Chris Lattner6184f9c2006-02-03 07:06:25 +0000165 .addReg(MI->getOperand(2).getReg());
166 else // COPY -> LOAD
Evan Chengc0f64ff2006-11-27 23:37:22 +0000167 NewMI = BuildMI(TII.get(SP::LDri), MI->getOperand(0).getReg())
Chris Lattner6184f9c2006-02-03 07:06:25 +0000168 .addFrameIndex(FI).addImm(0);
169 }
170 break;
Chris Lattner7c90f732006-02-05 05:50:24 +0000171 case SP::FMOVS:
Chris Lattner6184f9c2006-02-03 07:06:25 +0000172 isFloat = true;
173 // FALLTHROUGH
Chris Lattner7c90f732006-02-05 05:50:24 +0000174 case SP::FMOVD:
Chris Lattner6184f9c2006-02-03 07:06:25 +0000175 if (OpNum == 0) // COPY -> STORE
Evan Chengc0f64ff2006-11-27 23:37:22 +0000176 NewMI = BuildMI(TII.get(isFloat ? SP::STFri : SP::STDFri))
Chris Lattner6184f9c2006-02-03 07:06:25 +0000177 .addFrameIndex(FI).addImm(0).addReg(MI->getOperand(1).getReg());
178 else // COPY -> LOAD
Evan Chengc0f64ff2006-11-27 23:37:22 +0000179 NewMI = BuildMI(TII.get(isFloat ? SP::LDFri : SP::LDDFri),
Chris Lattner6184f9c2006-02-03 07:06:25 +0000180 MI->getOperand(0).getReg()).addFrameIndex(FI).addImm(0);
181 break;
182 }
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000183
184 if (NewMI)
185 NewMI->copyKillDeadInfo(MI);
186 return NewMI;
Chris Lattner6184f9c2006-02-03 07:06:25 +0000187}
188
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000189const unsigned* SparcRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF)
190 const {
Evan Chengc2b861d2007-01-02 21:33:40 +0000191 static const unsigned CalleeSavedRegs[] = { 0 };
192 return CalleeSavedRegs;
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000193}
194
Evan Chengb371f452007-02-19 21:49:54 +0000195BitVector SparcRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
196 BitVector Reserved(getNumRegs());
197 Reserved.set(SP::G2);
198 Reserved.set(SP::G3);
199 Reserved.set(SP::G4);
200 Reserved.set(SP::O6);
201 Reserved.set(SP::I6);
202 Reserved.set(SP::I7);
203 Reserved.set(SP::G0);
204 Reserved.set(SP::G5);
205 Reserved.set(SP::G6);
206 Reserved.set(SP::G7);
207 return Reserved;
208}
209
210
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000211const TargetRegisterClass* const*
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000212SparcRegisterInfo::getCalleeSavedRegClasses(const MachineFunction *MF) const {
Evan Chengc2b861d2007-01-02 21:33:40 +0000213 static const TargetRegisterClass * const CalleeSavedRegClasses[] = { 0 };
214 return CalleeSavedRegClasses;
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000215}
216
Evan Chengdc775402007-01-23 00:57:47 +0000217bool SparcRegisterInfo::hasFP(const MachineFunction &MF) const {
218 return false;
219}
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000220
Chris Lattner7c90f732006-02-05 05:50:24 +0000221void SparcRegisterInfo::
Brian Gaekee785e532004-02-25 19:28:19 +0000222eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
223 MachineBasicBlock::iterator I) const {
Brian Gaeke85c08352004-10-10 19:57:21 +0000224 MachineInstr &MI = *I;
Chris Lattner43875e62005-12-19 02:51:12 +0000225 int Size = MI.getOperand(0).getImmedValue();
Chris Lattner7c90f732006-02-05 05:50:24 +0000226 if (MI.getOpcode() == SP::ADJCALLSTACKDOWN)
Chris Lattner43875e62005-12-19 02:51:12 +0000227 Size = -Size;
228 if (Size)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000229 BuildMI(MBB, I, TII.get(SP::ADDri), SP::O6).addReg(SP::O6).addImm(Size);
Chris Lattner43875e62005-12-19 02:51:12 +0000230 MBB.erase(I);
Brian Gaekee785e532004-02-25 19:28:19 +0000231}
232
Evan Cheng5e6df462007-02-28 00:21:17 +0000233void SparcRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
Evan Cheng97de9132007-05-01 09:13:03 +0000234 int SPAdj, RegScavenger *RS) const {
235 assert(SPAdj == 0 && "Unexpected");
236
Brian Gaeke6c5526e2004-04-02 20:53:37 +0000237 unsigned i = 0;
238 MachineInstr &MI = *II;
239 while (!MI.getOperand(i).isFrameIndex()) {
240 ++i;
241 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
242 }
243
244 int FrameIndex = MI.getOperand(i).getFrameIndex();
245
Brian Gaeke3a8ad622004-04-06 22:10:22 +0000246 // Addressable stack objects are accessed using neg. offsets from %fp
Chris Lattnerb8ce4c42004-08-14 22:57:22 +0000247 MachineFunction &MF = *MI.getParent()->getParent();
Brian Gaeke3a8ad622004-04-06 22:10:22 +0000248 int Offset = MF.getFrameInfo()->getObjectOffset(FrameIndex) +
249 MI.getOperand(i+1).getImmedValue();
Chris Lattner85e42b42005-12-20 07:56:31 +0000250
251 // Replace frame index with a frame pointer reference.
252 if (Offset >= -4096 && Offset <= 4095) {
253 // If the offset is small enough to fit in the immediate field, directly
254 // encode it.
Chris Lattner09e46062006-09-05 02:31:13 +0000255 MI.getOperand(i).ChangeToRegister(SP::I6, false);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000256 MI.getOperand(i+1).ChangeToImmediate(Offset);
Chris Lattner85e42b42005-12-20 07:56:31 +0000257 } else {
258 // Otherwise, emit a G1 = SETHI %hi(offset). FIXME: it would be better to
259 // scavenge a register here instead of reserving G1 all of the time.
260 unsigned OffHi = (unsigned)Offset >> 10U;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000261 BuildMI(*MI.getParent(), II, TII.get(SP::SETHIi), SP::G1).addImm(OffHi);
Chris Lattner85e42b42005-12-20 07:56:31 +0000262 // Emit G1 = G1 + I6
Evan Chengc0f64ff2006-11-27 23:37:22 +0000263 BuildMI(*MI.getParent(), II, TII.get(SP::ADDrr), SP::G1).addReg(SP::G1)
264 .addReg(SP::I6);
Chris Lattner85e42b42005-12-20 07:56:31 +0000265 // Insert: G1+%lo(offset) into the user.
Chris Lattner09e46062006-09-05 02:31:13 +0000266 MI.getOperand(i).ChangeToRegister(SP::G1, false);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000267 MI.getOperand(i+1).ChangeToImmediate(Offset & ((1 << 10)-1));
Chris Lattner85e42b42005-12-20 07:56:31 +0000268 }
Brian Gaekee785e532004-02-25 19:28:19 +0000269}
270
Chris Lattner7c90f732006-02-05 05:50:24 +0000271void SparcRegisterInfo::
Chris Lattnere1274de2004-02-29 05:18:30 +0000272processFunctionBeforeFrameFinalized(MachineFunction &MF) const {}
Brian Gaekee785e532004-02-25 19:28:19 +0000273
Chris Lattner7c90f732006-02-05 05:50:24 +0000274void SparcRegisterInfo::emitPrologue(MachineFunction &MF) const {
Chris Lattnere1274de2004-02-29 05:18:30 +0000275 MachineBasicBlock &MBB = MF.front();
Brian Gaeke6c5526e2004-04-02 20:53:37 +0000276 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattnere1274de2004-02-29 05:18:30 +0000277
Brian Gaeke6c5526e2004-04-02 20:53:37 +0000278 // Get the number of bytes to allocate from the FrameInfo
Brian Gaekeef8e48a2004-04-13 18:28:37 +0000279 int NumBytes = (int) MFI->getStackSize();
Brian Gaeke6c5526e2004-04-02 20:53:37 +0000280
Brian Gaeke85c08352004-10-10 19:57:21 +0000281 // Emit the correct save instruction based on the number of bytes in
282 // the frame. Minimum stack frame size according to V8 ABI is:
Brian Gaeke6c5526e2004-04-02 20:53:37 +0000283 // 16 words for register window spill
284 // 1 word for address of returned aggregate-value
285 // + 6 words for passing parameters on the stack
286 // ----------
287 // 23 words * 4 bytes per word = 92 bytes
288 NumBytes += 92;
Brian Gaeke6713d982004-06-17 22:34:48 +0000289 // Round up to next doubleword boundary -- a double-word boundary
290 // is required by the ABI.
291 NumBytes = (NumBytes + 7) & ~7;
Chris Lattner85e42b42005-12-20 07:56:31 +0000292 NumBytes = -NumBytes;
293
294 if (NumBytes >= -4096) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000295 BuildMI(MBB, MBB.begin(), TII.get(SP::SAVEri),
Chris Lattner7c90f732006-02-05 05:50:24 +0000296 SP::O6).addImm(NumBytes).addReg(SP::O6);
Chris Lattner85e42b42005-12-20 07:56:31 +0000297 } else {
298 MachineBasicBlock::iterator InsertPt = MBB.begin();
299 // Emit this the hard way. This clobbers G1 which we always know is
300 // available here.
301 unsigned OffHi = (unsigned)NumBytes >> 10U;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 BuildMI(MBB, InsertPt, TII.get(SP::SETHIi), SP::G1).addImm(OffHi);
Chris Lattner85e42b42005-12-20 07:56:31 +0000303 // Emit G1 = G1 + I6
Evan Chengc0f64ff2006-11-27 23:37:22 +0000304 BuildMI(MBB, InsertPt, TII.get(SP::ORri), SP::G1)
Chris Lattner7c90f732006-02-05 05:50:24 +0000305 .addReg(SP::G1).addImm(NumBytes & ((1 << 10)-1));
Evan Chengc0f64ff2006-11-27 23:37:22 +0000306 BuildMI(MBB, InsertPt, TII.get(SP::SAVErr), SP::O6)
307 .addReg(SP::O6).addReg(SP::G1);
Chris Lattner85e42b42005-12-20 07:56:31 +0000308 }
Brian Gaekee785e532004-02-25 19:28:19 +0000309}
310
Chris Lattner7c90f732006-02-05 05:50:24 +0000311void SparcRegisterInfo::emitEpilogue(MachineFunction &MF,
312 MachineBasicBlock &MBB) const {
Chris Lattnere1274de2004-02-29 05:18:30 +0000313 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Chris Lattner7c90f732006-02-05 05:50:24 +0000314 assert(MBBI->getOpcode() == SP::RETL &&
Brian Gaeked69b3c52004-03-06 05:31:21 +0000315 "Can only put epilog before 'retl' instruction!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000316 BuildMI(MBB, MBBI, TII.get(SP::RESTORErr), SP::G0).addReg(SP::G0)
317 .addReg(SP::G0);
Brian Gaekee785e532004-02-25 19:28:19 +0000318}
319
Jim Laskey41886992006-04-07 16:34:46 +0000320unsigned SparcRegisterInfo::getRARegister() const {
321 assert(0 && "What is the return address register");
322 return 0;
323}
324
Jim Laskeya9979182006-03-28 13:48:33 +0000325unsigned SparcRegisterInfo::getFrameRegister(MachineFunction &MF) const {
Jim Laskey41886992006-04-07 16:34:46 +0000326 assert(0 && "What is the frame register");
327 return SP::G1;
Jim Laskeyf1d78e82006-03-23 18:12:57 +0000328}
329
Jim Laskey62819f32007-02-21 22:54:50 +0000330unsigned SparcRegisterInfo::getEHExceptionRegister() const {
331 assert(0 && "What is the exception register");
332 return 0;
333}
334
335unsigned SparcRegisterInfo::getEHHandlerRegister() const {
336 assert(0 && "What is the exception handler register");
337 return 0;
338}
339
Dale Johannesenb97aec62007-11-13 19:13:01 +0000340int SparcRegisterInfo::getDwarfRegNum(unsigned RegNum, bool isEH) const {
Anton Korobeynikovf191c802007-11-11 19:50:10 +0000341 assert(0 && "What is the dwarf register number");
342 return -1;
343}
344
Chris Lattner7c90f732006-02-05 05:50:24 +0000345#include "SparcGenRegisterInfo.inc"
Brian Gaekee785e532004-02-25 19:28:19 +0000346