blob: eaef9d3c3fde9a595a858d8f95410e28c054dd96 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000376 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
377 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
378 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
379 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topperc9099502012-04-20 06:31:50 +0000381 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
382 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
383 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
384 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000387 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
389 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
390 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
393 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
396 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
397 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
398 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000399 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Hal Finkel8cc34742012-08-04 14:10:46 +0000401 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000402 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000403 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
404 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000405
Eli Friedman4db5aca2011-08-29 18:23:02 +0000406 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
407 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
408
Duncan Sands03228082008-11-23 15:47:28 +0000409 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000410 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000411
Evan Cheng769951f2012-07-02 22:39:56 +0000412 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::X3);
415 setExceptionSelectorRegister(PPC::X4);
416 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000417 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000418 setExceptionPointerRegister(PPC::R3);
419 setExceptionSelectorRegister(PPC::R4);
420 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000421
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000422 // We have target-specific dag combine patterns for the following nodes:
423 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000424 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000425 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000426 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000427
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000428 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000429 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000430 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000431 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
432 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000433 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
434 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000435 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
436 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
437 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
438 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
439 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000440 }
441
Hal Finkelc6129162011-10-17 18:53:03 +0000442 setMinFunctionAlignment(2);
443 if (PPCSubTarget.isDarwin())
444 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000445
Evan Cheng769951f2012-07-02 22:39:56 +0000446 if (isPPC64 && Subtarget->isJITCodeModel())
447 // Temporary workaround for the inability of PPC64 JIT to handle jump
448 // tables.
449 setSupportJumpTables(false);
450
Eli Friedman26689ac2011-08-03 21:06:02 +0000451 setInsertFencesForAtomic(true);
452
Hal Finkel768c65f2011-11-22 16:21:04 +0000453 setSchedulingPreference(Sched::Hybrid);
454
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000455 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000456
457 // The Freescale cores does better with aggressive inlining of memcpy and
458 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
459 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
460 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
461 maxStoresPerMemset = 32;
462 maxStoresPerMemsetOptSize = 16;
463 maxStoresPerMemcpy = 32;
464 maxStoresPerMemcpyOptSize = 8;
465 maxStoresPerMemmove = 32;
466 maxStoresPerMemmoveOptSize = 8;
467
468 setPrefFunctionAlignment(4);
469 benefitFromCodePlacementOpt = true;
470 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000471}
472
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000473/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
474/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000475unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000476 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000477 // Darwin passes everything on 4 byte boundary.
478 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
479 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000480
481 // 16byte and wider vectors are passed on 16byte boundary.
482 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
483 if (VTy->getBitWidth() >= 128)
484 return 16;
485
486 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
487 if (PPCSubTarget.isPPC64())
488 return 8;
489
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000490 return 4;
491}
492
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000493const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
494 switch (Opcode) {
495 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000496 case PPCISD::FSEL: return "PPCISD::FSEL";
497 case PPCISD::FCFID: return "PPCISD::FCFID";
498 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
499 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
500 case PPCISD::STFIWX: return "PPCISD::STFIWX";
501 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
502 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
503 case PPCISD::VPERM: return "PPCISD::VPERM";
504 case PPCISD::Hi: return "PPCISD::Hi";
505 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000506 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000507 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
508 case PPCISD::LOAD: return "PPCISD::LOAD";
509 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000510 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
511 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
512 case PPCISD::SRL: return "PPCISD::SRL";
513 case PPCISD::SRA: return "PPCISD::SRA";
514 case PPCISD::SHL: return "PPCISD::SHL";
515 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
516 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000517 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000518 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000519 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000520 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000521 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000522 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
523 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000524 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
525 case PPCISD::MFCR: return "PPCISD::MFCR";
526 case PPCISD::VCMP: return "PPCISD::VCMP";
527 case PPCISD::VCMPo: return "PPCISD::VCMPo";
528 case PPCISD::LBRX: return "PPCISD::LBRX";
529 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000530 case PPCISD::LARX: return "PPCISD::LARX";
531 case PPCISD::STCX: return "PPCISD::STCX";
532 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
533 case PPCISD::MFFS: return "PPCISD::MFFS";
534 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
535 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
536 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
537 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000538 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000539 case PPCISD::CR6SET: return "PPCISD::CR6SET";
540 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000541 }
542}
543
Duncan Sands28b77e92011-09-06 19:07:46 +0000544EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000546}
547
Chris Lattner1a635d62006-04-14 06:01:58 +0000548//===----------------------------------------------------------------------===//
549// Node matching predicates, for use by the tblgen matching code.
550//===----------------------------------------------------------------------===//
551
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000552/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000553static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000554 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000555 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000556 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000557 // Maybe this has already been legalized into the constant pool?
558 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000559 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000560 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000561 }
562 return false;
563}
564
Chris Lattnerddb739e2006-04-06 17:23:16 +0000565/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
566/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000567static bool isConstantOrUndef(int Op, int Val) {
568 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000569}
570
571/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
572/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000573bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000574 if (!isUnary) {
575 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000577 return false;
578 } else {
579 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
581 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000582 return false;
583 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000584 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585}
586
587/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
588/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000589bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 if (!isUnary) {
591 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
593 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 return false;
595 } else {
596 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000597 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
598 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
599 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
600 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000601 return false;
602 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000603 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000604}
605
Chris Lattnercaad1632006-04-06 22:02:42 +0000606/// isVMerge - Common function, used to match vmrg* shuffles.
607///
Nate Begeman9008ca62009-04-27 18:41:29 +0000608static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000609 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000611 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000612 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
613 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000614
Chris Lattner116cc482006-04-06 21:11:54 +0000615 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
616 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000617 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000618 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000620 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000621 return false;
622 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000624}
625
626/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
627/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000628bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000630 if (!isUnary)
631 return isVMerge(N, UnitSize, 8, 24);
632 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000633}
634
635/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
636/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000637bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000639 if (!isUnary)
640 return isVMerge(N, UnitSize, 0, 16);
641 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000642}
643
644
Chris Lattnerd0608e12006-04-06 18:26:28 +0000645/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
646/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 "PPC only supports shuffles by bytes!");
650
651 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000652
Chris Lattnerd0608e12006-04-06 18:26:28 +0000653 // Find the first non-undef value in the shuffle mask.
654 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000655 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000656 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000657
Chris Lattnerd0608e12006-04-06 18:26:28 +0000658 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000659
Nate Begeman9008ca62009-04-27 18:41:29 +0000660 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000661 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000663 if (ShiftAmt < i) return -1;
664 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000665
Chris Lattnerf24380e2006-04-06 22:28:36 +0000666 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000667 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000668 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000670 return -1;
671 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000672 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000673 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000675 return -1;
676 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000677 return ShiftAmt;
678}
Chris Lattneref819f82006-03-20 06:33:01 +0000679
680/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
681/// specifies a splat of a single element that is suitable for input to
682/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000683bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000685 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Chris Lattner88a99ef2006-03-20 06:37:44 +0000687 // This is a splat operation if each element of the permute is the same, and
688 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000689 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000690
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 // FIXME: Handle UNDEF elements too!
692 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000693 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Nate Begeman9008ca62009-04-27 18:41:29 +0000695 // Check that the indices are consecutive, in the case of a multi-byte element
696 // splatted with a v16i8 mask.
697 for (unsigned i = 1; i != EltSize; ++i)
698 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000699 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000700
Chris Lattner7ff7e672006-04-04 17:25:31 +0000701 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000703 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000705 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000706 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000707 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000708}
709
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000710/// isAllNegativeZeroVector - Returns true if all elements of build_vector
711/// are -0.0.
712bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
714
715 APInt APVal, APUndef;
716 unsigned BitSize;
717 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000718
Dale Johannesen1e608812009-11-13 01:45:18 +0000719 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000720 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000721 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000722
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000723 return false;
724}
725
Chris Lattneref819f82006-03-20 06:33:01 +0000726/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
727/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000728unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000729 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
730 assert(isSplatShuffleMask(SVOp, EltSize));
731 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000732}
733
Chris Lattnere87192a2006-04-12 17:37:20 +0000734/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000735/// by using a vspltis[bhw] instruction of the specified element size, return
736/// the constant being splatted. The ByteSize field indicates the number of
737/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000738SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
739 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000740
741 // If ByteSize of the splat is bigger than the element size of the
742 // build_vector, then we have a case where we are checking for a splat where
743 // multiple elements of the buildvector are folded together into a single
744 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
745 unsigned EltSize = 16/N->getNumOperands();
746 if (EltSize < ByteSize) {
747 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000748 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000749 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Chris Lattner79d9a882006-04-08 07:14:26 +0000751 // See if all of the elements in the buildvector agree across.
752 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
753 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
754 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000755 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000756
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Gabor Greifba36cb52008-08-28 21:40:38 +0000758 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000759 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
760 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000761 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000762 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
765 // either constant or undef values that are identical for each chunk. See
766 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000767
Chris Lattner79d9a882006-04-08 07:14:26 +0000768 // Check to see if all of the leading entries are either 0 or -1. If
769 // neither, then this won't fit into the immediate field.
770 bool LeadingZero = true;
771 bool LeadingOnes = true;
772 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000773 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Chris Lattner79d9a882006-04-08 07:14:26 +0000775 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
776 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
777 }
778 // Finally, check the least significant entry.
779 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000780 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000782 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000783 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000785 }
786 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000787 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000789 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000790 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000792 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000793
Dan Gohman475871a2008-07-27 21:46:04 +0000794 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000795 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000796
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000797 // Check to see if this buildvec has a single non-undef value in its elements.
798 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
799 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000800 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000801 OpVal = N->getOperand(i);
802 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000803 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000804 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000805
Gabor Greifba36cb52008-08-28 21:40:38 +0000806 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Eli Friedman1a8229b2009-05-24 02:03:36 +0000808 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000809 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000810 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000811 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000812 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000814 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000815 }
816
817 // If the splat value is larger than the element value, then we can never do
818 // this splat. The only case that we could fit the replicated bits into our
819 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000820 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000822 // If the element value is larger than the splat value, cut it in half and
823 // check to see if the two halves are equal. Continue doing this until we
824 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
825 while (ValSizeInBytes > ByteSize) {
826 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000828 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000829 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
830 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000831 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000832 }
833
834 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000835 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000837 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000838 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000839
Chris Lattner140a58f2006-04-08 06:46:53 +0000840 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000841 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000843 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000844}
845
Chris Lattner1a635d62006-04-14 06:01:58 +0000846//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000847// Addressing Mode Selection
848//===----------------------------------------------------------------------===//
849
850/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
851/// or 64-bit immediate, and if the value can be accurately represented as a
852/// sign extension from a 16-bit value. If so, this returns true and the
853/// immediate.
854static bool isIntS16Immediate(SDNode *N, short &Imm) {
855 if (N->getOpcode() != ISD::Constant)
856 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000858 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000860 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000861 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863}
Dan Gohman475871a2008-07-27 21:46:04 +0000864static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000865 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000866}
867
868
869/// SelectAddressRegReg - Given the specified addressed, check to see if it
870/// can be represented as an indexed [r+r] operation. Returns false if it
871/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000872bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
873 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000874 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000875 short imm = 0;
876 if (N.getOpcode() == ISD::ADD) {
877 if (isIntS16Immediate(N.getOperand(1), imm))
878 return false; // r+i
879 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
880 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882 Base = N.getOperand(0);
883 Index = N.getOperand(1);
884 return true;
885 } else if (N.getOpcode() == ISD::OR) {
886 if (isIntS16Immediate(N.getOperand(1), imm))
887 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 // If this is an or of disjoint bitfields, we can codegen this as an add
890 // (for better address arithmetic) if the LHS and RHS of the OR are provably
891 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000892 APInt LHSKnownZero, LHSKnownOne;
893 APInt RHSKnownZero, RHSKnownOne;
894 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000895 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000896
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000897 if (LHSKnownZero.getBoolValue()) {
898 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000899 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900 // If all of the bits are known zero on the LHS or RHS, the add won't
901 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000902 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903 Base = N.getOperand(0);
904 Index = N.getOperand(1);
905 return true;
906 }
907 }
908 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 return false;
911}
912
913/// Returns true if the address N can be represented by a base register plus
914/// a signed 16-bit displacement [r+imm], and if it is not better
915/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000916bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000917 SDValue &Base,
918 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000919 // FIXME dl should come from parent load or store, not from address
920 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921 // If this can be more profitably realized as r+r, fail.
922 if (SelectAddressRegReg(N, Disp, Base, DAG))
923 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000924
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925 if (N.getOpcode() == ISD::ADD) {
926 short imm = 0;
927 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000929 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
930 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
931 } else {
932 Base = N.getOperand(0);
933 }
934 return true; // [r+i]
935 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
936 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000937 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 && "Cannot handle constant offsets yet!");
939 Disp = N.getOperand(1).getOperand(0); // The global address.
940 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000941 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 Disp.getOpcode() == ISD::TargetConstantPool ||
943 Disp.getOpcode() == ISD::TargetJumpTable);
944 Base = N.getOperand(0);
945 return true; // [&g+r]
946 }
947 } else if (N.getOpcode() == ISD::OR) {
948 short imm = 0;
949 if (isIntS16Immediate(N.getOperand(1), imm)) {
950 // If this is an or of disjoint bitfields, we can codegen this as an add
951 // (for better address arithmetic) if the LHS and RHS of the OR are
952 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000953 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000954 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000955
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000956 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000957 // If all of the bits are known zero on the LHS or RHS, the add won't
958 // carry.
959 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961 return true;
962 }
963 }
964 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
965 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000966
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 // If this address fits entirely in a 16-bit sext immediate field, codegen
968 // this as "d, 0"
969 short Imm;
970 if (isIntS16Immediate(CN, Imm)) {
971 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000972 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
973 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000974 return true;
975 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000976
977 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000979 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
980 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000981
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000984
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
986 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000987 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 return true;
989 }
990 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000991
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 Disp = DAG.getTargetConstant(0, getPointerTy());
993 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
994 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
995 else
996 Base = N;
997 return true; // [r+0]
998}
999
1000/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1001/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001002bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1003 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001004 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 // Check to see if we can easily represent this as an [r+r] address. This
1006 // will fail if it thinks that the address is more profitably represented as
1007 // reg+imm, e.g. where imm = 0.
1008 if (SelectAddressRegReg(N, Base, Index, DAG))
1009 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001010
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 // If the operand is an addition, always emit this as [r+r], since this is
1012 // better (for code size, and execution, as the memop does the add for free)
1013 // than emitting an explicit add.
1014 if (N.getOpcode() == ISD::ADD) {
1015 Base = N.getOperand(0);
1016 Index = N.getOperand(1);
1017 return true;
1018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001021 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1022 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 Index = N;
1024 return true;
1025}
1026
1027/// SelectAddressRegImmShift - Returns true if the address N can be
1028/// represented by a base register plus a signed 14-bit displacement
1029/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001030bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1031 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001032 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001033 // FIXME dl should come from the parent load or store, not the address
1034 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 // If this can be more profitably realized as r+r, fail.
1036 if (SelectAddressRegReg(N, Disp, Base, DAG))
1037 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001038
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 if (N.getOpcode() == ISD::ADD) {
1040 short imm = 0;
1041 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001042 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001043 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1044 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1045 } else {
1046 Base = N.getOperand(0);
1047 }
1048 return true; // [r+i]
1049 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1050 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001051 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 && "Cannot handle constant offsets yet!");
1053 Disp = N.getOperand(1).getOperand(0); // The global address.
1054 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1055 Disp.getOpcode() == ISD::TargetConstantPool ||
1056 Disp.getOpcode() == ISD::TargetJumpTable);
1057 Base = N.getOperand(0);
1058 return true; // [&g+r]
1059 }
1060 } else if (N.getOpcode() == ISD::OR) {
1061 short imm = 0;
1062 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1063 // If this is an or of disjoint bitfields, we can codegen this as an add
1064 // (for better address arithmetic) if the LHS and RHS of the OR are
1065 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001066 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001067 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001068 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 // If all of the bits are known zero on the LHS or RHS, the add won't
1070 // carry.
1071 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001073 return true;
1074 }
1075 }
1076 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001077 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001078 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001079 // If this address fits entirely in a 14-bit sext immediate field, codegen
1080 // this as "d, 0"
1081 short Imm;
1082 if (isIntS16Immediate(CN, Imm)) {
1083 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001084 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1085 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001086 return true;
1087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001088
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001089 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001090 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001091 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1092 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001094 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1096 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1097 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001098 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001099 return true;
1100 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001101 }
1102 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001103
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 Disp = DAG.getTargetConstant(0, getPointerTy());
1105 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1106 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1107 else
1108 Base = N;
1109 return true; // [r+0]
1110}
1111
1112
1113/// getPreIndexedAddressParts - returns true by value, base pointer and
1114/// offset pointer and addressing mode by reference if the node's address
1115/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001116bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1117 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001118 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001119 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001120 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001123 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001124 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1125 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001126 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001127
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001128 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001129 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001130 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001131 } else
1132 return false;
1133
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001134 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001135 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001136 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001137
Hal Finkelac81cc32012-06-19 02:34:32 +00001138 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001139 AM = ISD::PRE_INC;
1140 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001142
Chris Lattner0851b4f2006-11-15 19:55:13 +00001143 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001145 // reg + imm
1146 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1147 return false;
1148 } else {
1149 // reg + imm * 4.
1150 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1151 return false;
1152 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001153
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001154 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001155 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1156 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001158 LD->getExtensionType() == ISD::SEXTLOAD &&
1159 isa<ConstantSDNode>(Offset))
1160 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001161 }
1162
Chris Lattner4eab7142006-11-10 02:08:47 +00001163 AM = ISD::PRE_INC;
1164 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001165}
1166
1167//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001168// LowerOperation implementation
1169//===----------------------------------------------------------------------===//
1170
Chris Lattner1e61e692010-11-15 02:46:57 +00001171/// GetLabelAccessInfo - Return true if we should reference labels using a
1172/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1173static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001174 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1175 HiOpFlags = PPCII::MO_HA16;
1176 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001177
Chris Lattner1e61e692010-11-15 02:46:57 +00001178 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1179 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001180 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001181 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001182 if (isPIC) {
1183 HiOpFlags |= PPCII::MO_PIC_FLAG;
1184 LoOpFlags |= PPCII::MO_PIC_FLAG;
1185 }
1186
1187 // If this is a reference to a global value that requires a non-lazy-ptr, make
1188 // sure that instruction lowering adds it.
1189 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1190 HiOpFlags |= PPCII::MO_NLP_FLAG;
1191 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001192
Chris Lattner6d2ff122010-11-15 03:13:19 +00001193 if (GV->hasHiddenVisibility()) {
1194 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1195 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1196 }
1197 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001198
Chris Lattner1e61e692010-11-15 02:46:57 +00001199 return isPIC;
1200}
1201
1202static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1203 SelectionDAG &DAG) {
1204 EVT PtrVT = HiPart.getValueType();
1205 SDValue Zero = DAG.getConstant(0, PtrVT);
1206 DebugLoc DL = HiPart.getDebugLoc();
1207
1208 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1209 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210
Chris Lattner1e61e692010-11-15 02:46:57 +00001211 // With PIC, the first instruction is actually "GR+hi(&G)".
1212 if (isPIC)
1213 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1214 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001215
Chris Lattner1e61e692010-11-15 02:46:57 +00001216 // Generate non-pic code that has direct accesses to the constant pool.
1217 // The address of the global is just (hi(&g)+lo(&g)).
1218 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1219}
1220
Scott Michelfdc40a02009-02-17 22:15:04 +00001221SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001222 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001223 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001225 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001226
Roman Divacky9fb8b492012-08-24 16:26:02 +00001227 // 64-bit SVR4 ABI code is always position-independent.
1228 // The actual address of the GlobalValue is stored in the TOC.
1229 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1230 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1231 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1232 DAG.getRegister(PPC::X2, MVT::i64));
1233 }
1234
Chris Lattner1e61e692010-11-15 02:46:57 +00001235 unsigned MOHiFlag, MOLoFlag;
1236 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1237 SDValue CPIHi =
1238 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1239 SDValue CPILo =
1240 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1241 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001242}
1243
Dan Gohmand858e902010-04-17 15:26:15 +00001244SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001245 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001246 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001247
Roman Divacky9fb8b492012-08-24 16:26:02 +00001248 // 64-bit SVR4 ABI code is always position-independent.
1249 // The actual address of the GlobalValue is stored in the TOC.
1250 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1251 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1252 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1253 DAG.getRegister(PPC::X2, MVT::i64));
1254 }
1255
Chris Lattner1e61e692010-11-15 02:46:57 +00001256 unsigned MOHiFlag, MOLoFlag;
1257 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1258 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1259 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1260 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001261}
1262
Dan Gohmand858e902010-04-17 15:26:15 +00001263SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1264 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001265 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001266
Dan Gohman46510a72010-04-15 01:51:59 +00001267 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001268
Chris Lattner1e61e692010-11-15 02:46:57 +00001269 unsigned MOHiFlag, MOLoFlag;
1270 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001271 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1272 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001273 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1274}
1275
Roman Divackyfd42ed62012-06-04 17:36:38 +00001276SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1277 SelectionDAG &DAG) const {
1278
1279 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1280 DebugLoc dl = GA->getDebugLoc();
1281 const GlobalValue *GV = GA->getGlobal();
1282 EVT PtrVT = getPointerTy();
1283 bool is64bit = PPCSubTarget.isPPC64();
1284
1285 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1286
1287 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1288 PPCII::MO_TPREL16_HA);
1289 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1290 PPCII::MO_TPREL16_LO);
1291
1292 if (model != TLSModel::LocalExec)
1293 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001294 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1295 is64bit ? MVT::i64 : MVT::i32);
1296 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001297 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1298}
1299
Chris Lattner1e61e692010-11-15 02:46:57 +00001300SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1301 SelectionDAG &DAG) const {
1302 EVT PtrVT = Op.getValueType();
1303 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1304 DebugLoc DL = GSDN->getDebugLoc();
1305 const GlobalValue *GV = GSDN->getGlobal();
1306
Chris Lattner1e61e692010-11-15 02:46:57 +00001307 // 64-bit SVR4 ABI code is always position-independent.
1308 // The actual address of the GlobalValue is stored in the TOC.
1309 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1310 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1311 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1312 DAG.getRegister(PPC::X2, MVT::i64));
1313 }
1314
Chris Lattner6d2ff122010-11-15 03:13:19 +00001315 unsigned MOHiFlag, MOLoFlag;
1316 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001317
Chris Lattner6d2ff122010-11-15 03:13:19 +00001318 SDValue GAHi =
1319 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1320 SDValue GALo =
1321 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001322
Chris Lattner6d2ff122010-11-15 03:13:19 +00001323 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001324
Chris Lattner6d2ff122010-11-15 03:13:19 +00001325 // If the global reference is actually to a non-lazy-pointer, we have to do an
1326 // extra load to get the address of the global.
1327 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1328 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001329 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001330 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001331}
1332
Dan Gohmand858e902010-04-17 15:26:15 +00001333SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001334 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001335 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
Chris Lattner1a635d62006-04-14 06:01:58 +00001337 // If we're comparing for equality to zero, expose the fact that this is
1338 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1339 // fold the new nodes.
1340 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1341 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001342 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001343 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 if (VT.bitsLT(MVT::i32)) {
1345 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001346 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001347 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001348 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001349 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1350 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 DAG.getConstant(Log2b, MVT::i32));
1352 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001353 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001354 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001355 // optimized. FIXME: revisit this when we can custom lower all setcc
1356 // optimizations.
1357 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001358 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001360
Chris Lattner1a635d62006-04-14 06:01:58 +00001361 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001362 // by xor'ing the rhs with the lhs, which is faster than setting a
1363 // condition register, reading it back out, and masking the correct bit. The
1364 // normal approach here uses sub to do this instead of xor. Using xor exposes
1365 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001366 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001367 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001369 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001370 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001371 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001372 }
Dan Gohman475871a2008-07-27 21:46:04 +00001373 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001374}
1375
Dan Gohman475871a2008-07-27 21:46:04 +00001376SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001377 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001378 SDNode *Node = Op.getNode();
1379 EVT VT = Node->getValueType(0);
1380 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1381 SDValue InChain = Node->getOperand(0);
1382 SDValue VAListPtr = Node->getOperand(1);
1383 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1384 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Roman Divackybdb226e2011-06-28 15:30:42 +00001386 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1387
1388 // gpr_index
1389 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1390 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1391 false, false, 0);
1392 InChain = GprIndex.getValue(1);
1393
1394 if (VT == MVT::i64) {
1395 // Check if GprIndex is even
1396 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1397 DAG.getConstant(1, MVT::i32));
1398 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1399 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1400 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1401 DAG.getConstant(1, MVT::i32));
1402 // Align GprIndex to be even if it isn't
1403 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1404 GprIndex);
1405 }
1406
1407 // fpr index is 1 byte after gpr
1408 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1409 DAG.getConstant(1, MVT::i32));
1410
1411 // fpr
1412 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1413 FprPtr, MachinePointerInfo(SV), MVT::i8,
1414 false, false, 0);
1415 InChain = FprIndex.getValue(1);
1416
1417 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1418 DAG.getConstant(8, MVT::i32));
1419
1420 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1421 DAG.getConstant(4, MVT::i32));
1422
1423 // areas
1424 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001425 MachinePointerInfo(), false, false,
1426 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001427 InChain = OverflowArea.getValue(1);
1428
1429 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001430 MachinePointerInfo(), false, false,
1431 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001432 InChain = RegSaveArea.getValue(1);
1433
1434 // select overflow_area if index > 8
1435 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1436 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1437
Roman Divackybdb226e2011-06-28 15:30:42 +00001438 // adjustment constant gpr_index * 4/8
1439 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1440 VT.isInteger() ? GprIndex : FprIndex,
1441 DAG.getConstant(VT.isInteger() ? 4 : 8,
1442 MVT::i32));
1443
1444 // OurReg = RegSaveArea + RegConstant
1445 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1446 RegConstant);
1447
1448 // Floating types are 32 bytes into RegSaveArea
1449 if (VT.isFloatingPoint())
1450 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1451 DAG.getConstant(32, MVT::i32));
1452
1453 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1454 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1455 VT.isInteger() ? GprIndex : FprIndex,
1456 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1457 MVT::i32));
1458
1459 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1460 VT.isInteger() ? VAListPtr : FprPtr,
1461 MachinePointerInfo(SV),
1462 MVT::i8, false, false, 0);
1463
1464 // determine if we should load from reg_save_area or overflow_area
1465 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1466
1467 // increase overflow_area by 4/8 if gpr/fpr > 8
1468 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1469 DAG.getConstant(VT.isInteger() ? 4 : 8,
1470 MVT::i32));
1471
1472 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1473 OverflowAreaPlusN);
1474
1475 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1476 OverflowAreaPtr,
1477 MachinePointerInfo(),
1478 MVT::i32, false, false, 0);
1479
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001480 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001481 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001482}
1483
Duncan Sands4a544a72011-09-06 13:37:06 +00001484SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1485 SelectionDAG &DAG) const {
1486 return Op.getOperand(0);
1487}
1488
1489SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1490 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001491 SDValue Chain = Op.getOperand(0);
1492 SDValue Trmp = Op.getOperand(1); // trampoline
1493 SDValue FPtr = Op.getOperand(2); // nested function
1494 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001495 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001496
Owen Andersone50ed302009-08-10 22:56:29 +00001497 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001499 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001500 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Owen Anderson1d0be152009-08-13 21:58:54 +00001501 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001502
Scott Michelfdc40a02009-02-17 22:15:04 +00001503 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001504 TargetLowering::ArgListEntry Entry;
1505
1506 Entry.Ty = IntPtrTy;
1507 Entry.Node = Trmp; Args.push_back(Entry);
1508
1509 // TrampSize == (isPPC64 ? 48 : 40);
1510 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001512 Args.push_back(Entry);
1513
1514 Entry.Node = FPtr; Args.push_back(Entry);
1515 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Bill Wendling77959322008-09-17 00:30:57 +00001517 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001518 TargetLowering::CallLoweringInfo CLI(Chain,
1519 Type::getVoidTy(*DAG.getContext()),
1520 false, false, false, false, 0,
1521 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001522 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001523 /*doesNotRet=*/false,
1524 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001525 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001526 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001527 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001528
Duncan Sands4a544a72011-09-06 13:37:06 +00001529 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001530}
1531
Dan Gohman475871a2008-07-27 21:46:04 +00001532SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001533 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001534 MachineFunction &MF = DAG.getMachineFunction();
1535 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1536
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001537 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001538
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001539 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001540 // vastart just stores the address of the VarArgsFrameIndex slot into the
1541 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001542 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001543 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001544 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001545 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1546 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001547 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001548 }
1549
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001550 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001551 // We suppose the given va_list is already allocated.
1552 //
1553 // typedef struct {
1554 // char gpr; /* index into the array of 8 GPRs
1555 // * stored in the register save area
1556 // * gpr=0 corresponds to r3,
1557 // * gpr=1 to r4, etc.
1558 // */
1559 // char fpr; /* index into the array of 8 FPRs
1560 // * stored in the register save area
1561 // * fpr=0 corresponds to f1,
1562 // * fpr=1 to f2, etc.
1563 // */
1564 // char *overflow_arg_area;
1565 // /* location on stack that holds
1566 // * the next overflow argument
1567 // */
1568 // char *reg_save_area;
1569 // /* where r3:r10 and f1:f8 (if saved)
1570 // * are stored
1571 // */
1572 // } va_list[1];
1573
1574
Dan Gohman1e93df62010-04-17 14:41:14 +00001575 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1576 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001577
Nicolas Geoffray01119992007-04-03 13:59:52 +00001578
Owen Andersone50ed302009-08-10 22:56:29 +00001579 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
Dan Gohman1e93df62010-04-17 14:41:14 +00001581 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1582 PtrVT);
1583 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1584 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001585
Duncan Sands83ec4b62008-06-06 12:08:01 +00001586 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001588
Duncan Sands83ec4b62008-06-06 12:08:01 +00001589 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001590 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001591
1592 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001593 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Dan Gohman69de1932008-02-06 22:27:42 +00001595 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Nicolas Geoffray01119992007-04-03 13:59:52 +00001597 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001598 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001599 Op.getOperand(1),
1600 MachinePointerInfo(SV),
1601 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001602 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001603 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001604 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001605
Nicolas Geoffray01119992007-04-03 13:59:52 +00001606 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001607 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001608 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1609 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001610 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001611 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001612 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001613
Nicolas Geoffray01119992007-04-03 13:59:52 +00001614 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001615 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001616 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1617 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001618 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001619 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001620 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001621
1622 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001623 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1624 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001625 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001626
Chris Lattner1a635d62006-04-14 06:01:58 +00001627}
1628
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001629#include "PPCGenCallingConv.inc"
1630
Duncan Sands1e96bab2010-11-04 10:49:57 +00001631static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001632 CCValAssign::LocInfo &LocInfo,
1633 ISD::ArgFlagsTy &ArgFlags,
1634 CCState &State) {
1635 return true;
1636}
1637
Duncan Sands1e96bab2010-11-04 10:49:57 +00001638static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001639 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001640 CCValAssign::LocInfo &LocInfo,
1641 ISD::ArgFlagsTy &ArgFlags,
1642 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001643 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001644 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1645 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1646 };
1647 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001648
Tilmann Schellerffd02002009-07-03 06:45:56 +00001649 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1650
1651 // Skip one register if the first unallocated register has an even register
1652 // number and there are still argument registers available which have not been
1653 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1654 // need to skip a register if RegNum is odd.
1655 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1656 State.AllocateReg(ArgRegs[RegNum]);
1657 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001658
Tilmann Schellerffd02002009-07-03 06:45:56 +00001659 // Always return false here, as this function only makes sure that the first
1660 // unallocated register has an odd register number and does not actually
1661 // allocate a register for the current argument.
1662 return false;
1663}
1664
Duncan Sands1e96bab2010-11-04 10:49:57 +00001665static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001666 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001667 CCValAssign::LocInfo &LocInfo,
1668 ISD::ArgFlagsTy &ArgFlags,
1669 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001670 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001671 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1672 PPC::F8
1673 };
1674
1675 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001676
Tilmann Schellerffd02002009-07-03 06:45:56 +00001677 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1678
1679 // If there is only one Floating-point register left we need to put both f64
1680 // values of a split ppc_fp128 value on the stack.
1681 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1682 State.AllocateReg(ArgRegs[RegNum]);
1683 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001684
Tilmann Schellerffd02002009-07-03 06:45:56 +00001685 // Always return false here, as this function only makes sure that the two f64
1686 // values a ppc_fp128 value is split into are both passed in registers or both
1687 // passed on the stack and does not actually allocate a register for the
1688 // current argument.
1689 return false;
1690}
1691
Chris Lattner9f0bc652007-02-25 05:34:32 +00001692/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001693/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001694static const uint16_t *GetFPR() {
1695 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001696 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001697 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001698 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001699
Chris Lattner9f0bc652007-02-25 05:34:32 +00001700 return FPR;
1701}
1702
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001703/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1704/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001705static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001706 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001707 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001708 if (Flags.isByVal())
1709 ArgSize = Flags.getByValSize();
1710 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1711
1712 return ArgSize;
1713}
1714
Dan Gohman475871a2008-07-27 21:46:04 +00001715SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001717 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 const SmallVectorImpl<ISD::InputArg>
1719 &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001721 SmallVectorImpl<SDValue> &InVals)
1722 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001723 if (PPCSubTarget.isSVR4ABI()) {
1724 if (PPCSubTarget.isPPC64())
1725 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1726 dl, DAG, InVals);
1727 else
1728 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1729 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001730 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001731 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1732 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 }
1734}
1735
1736SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001737PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001739 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740 const SmallVectorImpl<ISD::InputArg>
1741 &Ins,
1742 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001743 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001745 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746 // +-----------------------------------+
1747 // +--> | Back chain |
1748 // | +-----------------------------------+
1749 // | | Floating-point register save area |
1750 // | +-----------------------------------+
1751 // | | General register save area |
1752 // | +-----------------------------------+
1753 // | | CR save word |
1754 // | +-----------------------------------+
1755 // | | VRSAVE save word |
1756 // | +-----------------------------------+
1757 // | | Alignment padding |
1758 // | +-----------------------------------+
1759 // | | Vector register save area |
1760 // | +-----------------------------------+
1761 // | | Local variable space |
1762 // | +-----------------------------------+
1763 // | | Parameter list area |
1764 // | +-----------------------------------+
1765 // | | LR save word |
1766 // | +-----------------------------------+
1767 // SP--> +--- | Back chain |
1768 // +-----------------------------------+
1769 //
1770 // Specifications:
1771 // System V Application Binary Interface PowerPC Processor Supplement
1772 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774 MachineFunction &MF = DAG.getMachineFunction();
1775 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777
Owen Andersone50ed302009-08-10 22:56:29 +00001778 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001779 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001780 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1781 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 unsigned PtrByteSize = 4;
1783
1784 // Assign locations to all of the incoming arguments.
1785 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001786 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001787 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788
1789 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001790 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001791
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001793
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1795 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 // Arguments stored in registers.
1798 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001799 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001800 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001801
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001803 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001806 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001807 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001809 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001812 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 case MVT::v16i8:
1815 case MVT::v8i16:
1816 case MVT::v4i32:
1817 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001818 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819 break;
1820 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001821
Tilmann Schellerffd02002009-07-03 06:45:56 +00001822 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001823 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001824 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001825
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827 } else {
1828 // Argument stored in memory.
1829 assert(VA.isMemLoc());
1830
1831 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1832 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001833 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001834
1835 // Create load nodes to retrieve arguments from the stack.
1836 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001837 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1838 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001839 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001840 }
1841 }
1842
1843 // Assign locations to all of the incoming aggregate by value arguments.
1844 // Aggregates passed by value are stored in the local variable space of the
1845 // caller's stack frame, right above the parameter list area.
1846 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001847 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001848 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001849
1850 // Reserve stack space for the allocations in CCInfo.
1851 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1852
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854
1855 // Area that is at least reserved in the caller of this function.
1856 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001857
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 // Set the size that is at least reserved in caller of this function. Tail
1859 // call optimized function's reserved stack space needs to be aligned so that
1860 // taking the difference between two stack areas will result in an aligned
1861 // stack.
1862 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1863
1864 MinReservedArea =
1865 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001866 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001867
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001868 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869 getStackAlignment();
1870 unsigned AlignMask = TargetAlign-1;
1871 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001872
Tilmann Schellerffd02002009-07-03 06:45:56 +00001873 FI->setMinReservedArea(MinReservedArea);
1874
1875 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876
Tilmann Schellerffd02002009-07-03 06:45:56 +00001877 // If the function takes variable number of arguments, make a frame index for
1878 // the start of the first vararg value... for expansion of llvm.va_start.
1879 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001880 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001881 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1882 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1883 };
1884 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1885
Craig Topperc5eaae42012-03-11 07:57:25 +00001886 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001887 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1888 PPC::F8
1889 };
1890 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1891
Dan Gohman1e93df62010-04-17 14:41:14 +00001892 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1893 NumGPArgRegs));
1894 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1895 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896
1897 // Make room for NumGPArgRegs and NumFPArgRegs.
1898 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900
Dan Gohman1e93df62010-04-17 14:41:14 +00001901 FuncInfo->setVarArgsStackOffset(
1902 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001903 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904
Dan Gohman1e93df62010-04-17 14:41:14 +00001905 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1906 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001907
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001908 // The fixed integer arguments of a variadic function are stored to the
1909 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1910 // the result of va_next.
1911 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1912 // Get an existing live-in vreg, or add a new one.
1913 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1914 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001915 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001916
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001918 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1919 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920 MemOps.push_back(Store);
1921 // Increment the address by four for the next argument to store
1922 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1923 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1924 }
1925
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001926 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1927 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001928 // The double arguments are stored to the VarArgsFrameIndex
1929 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001930 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1931 // Get an existing live-in vreg, or add a new one.
1932 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1933 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001934 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001937 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1938 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001939 MemOps.push_back(Store);
1940 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942 PtrVT);
1943 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1944 }
1945 }
1946
1947 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001950
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952}
1953
1954SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001955PPCTargetLowering::LowerFormalArguments_64SVR4(
1956 SDValue Chain,
1957 CallingConv::ID CallConv, bool isVarArg,
1958 const SmallVectorImpl<ISD::InputArg>
1959 &Ins,
1960 DebugLoc dl, SelectionDAG &DAG,
1961 SmallVectorImpl<SDValue> &InVals) const {
1962 // TODO: add description of PPC stack frame format, or at least some docs.
1963 //
1964 MachineFunction &MF = DAG.getMachineFunction();
1965 MachineFrameInfo *MFI = MF.getFrameInfo();
1966 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1967
1968 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1969 // Potential tail calls could cause overwriting of argument stack slots.
1970 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1971 (CallConv == CallingConv::Fast));
1972 unsigned PtrByteSize = 8;
1973
1974 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
1975 // Area that is at least reserved in caller of this function.
1976 unsigned MinReservedArea = ArgOffset;
1977
1978 static const uint16_t GPR[] = {
1979 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1980 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1981 };
1982
1983 static const uint16_t *FPR = GetFPR();
1984
1985 static const uint16_t VR[] = {
1986 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1987 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1988 };
1989
1990 const unsigned Num_GPR_Regs = array_lengthof(GPR);
1991 const unsigned Num_FPR_Regs = 13;
1992 const unsigned Num_VR_Regs = array_lengthof(VR);
1993
1994 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1995
1996 // Add DAG nodes to load the arguments or copy them out of registers. On
1997 // entry to a function on PPC, the arguments start after the linkage area,
1998 // although the first ones are often in registers.
1999
2000 SmallVector<SDValue, 8> MemOps;
2001 unsigned nAltivecParamsAtEnd = 0;
2002 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2003 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2004 SDValue ArgVal;
2005 bool needsLoad = false;
2006 EVT ObjectVT = Ins[ArgNo].VT;
2007 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2008 unsigned ArgSize = ObjSize;
2009 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2010
2011 unsigned CurArgOffset = ArgOffset;
2012
2013 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2014 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2015 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2016 if (isVarArg) {
2017 MinReservedArea = ((MinReservedArea+15)/16)*16;
2018 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2019 Flags,
2020 PtrByteSize);
2021 } else
2022 nAltivecParamsAtEnd++;
2023 } else
2024 // Calculate min reserved area.
2025 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2026 Flags,
2027 PtrByteSize);
2028
2029 // FIXME the codegen can be much improved in some cases.
2030 // We do not have to keep everything in memory.
2031 if (Flags.isByVal()) {
2032 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2033 ObjSize = Flags.getByValSize();
2034 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2035 // All aggregates smaller than 8 bytes must be passed right-justified.
2036 if (ObjSize==1 || ObjSize==2) {
2037 CurArgOffset = CurArgOffset + (4 - ObjSize);
2038 }
2039 // The value of the object is its address.
2040 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2041 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2042 InVals.push_back(FIN);
2043 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2044 if (GPR_idx != Num_GPR_Regs) {
2045 unsigned VReg;
2046 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2047 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2048 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2049 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2050 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2051 MachinePointerInfo(FuncArg,
2052 CurArgOffset),
2053 ObjType, false, false, 0);
2054 MemOps.push_back(Store);
2055 ++GPR_idx;
2056 }
2057
2058 ArgOffset += PtrByteSize;
2059
2060 continue;
2061 }
2062 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2063 // Store whatever pieces of the object are in registers
2064 // to memory. ArgOffset will be the address of the beginning
2065 // of the object.
2066 if (GPR_idx != Num_GPR_Regs) {
2067 unsigned VReg;
2068 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2069 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2070 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2071 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2072 SDValue Shifted = Val;
2073
2074 // For 64-bit SVR4, small structs come in right-adjusted.
2075 // Shift them left so the following logic works as expected.
2076 if (ObjSize < 8) {
2077 SDValue ShiftAmt = DAG.getConstant(64 - 8 * ObjSize, PtrVT);
2078 Shifted = DAG.getNode(ISD::SHL, dl, PtrVT, Val, ShiftAmt);
2079 }
2080
2081 SDValue Store = DAG.getStore(Val.getValue(1), dl, Shifted, FIN,
2082 MachinePointerInfo(FuncArg, ArgOffset),
2083 false, false, 0);
2084 MemOps.push_back(Store);
2085 ++GPR_idx;
2086 ArgOffset += PtrByteSize;
2087 } else {
2088 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2089 break;
2090 }
2091 }
2092 continue;
2093 }
2094
2095 switch (ObjectVT.getSimpleVT().SimpleTy) {
2096 default: llvm_unreachable("Unhandled argument type!");
2097 case MVT::i32:
2098 case MVT::i64:
2099 if (GPR_idx != Num_GPR_Regs) {
2100 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2101 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2102
2103 if (ObjectVT == MVT::i32) {
2104 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2105 // value to MVT::i64 and then truncate to the correct register size.
2106 if (Flags.isSExt())
2107 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2108 DAG.getValueType(ObjectVT));
2109 else if (Flags.isZExt())
2110 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2111 DAG.getValueType(ObjectVT));
2112
2113 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2114 }
2115
2116 ++GPR_idx;
2117 } else {
2118 needsLoad = true;
2119 ArgSize = PtrByteSize;
2120 }
2121 ArgOffset += 8;
2122 break;
2123
2124 case MVT::f32:
2125 case MVT::f64:
2126 // Every 8 bytes of argument space consumes one of the GPRs available for
2127 // argument passing.
2128 if (GPR_idx != Num_GPR_Regs) {
2129 ++GPR_idx;
2130 }
2131 if (FPR_idx != Num_FPR_Regs) {
2132 unsigned VReg;
2133
2134 if (ObjectVT == MVT::f32)
2135 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2136 else
2137 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2138
2139 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2140 ++FPR_idx;
2141 } else {
2142 needsLoad = true;
2143 }
2144
2145 ArgOffset += 8;
2146 break;
2147 case MVT::v4f32:
2148 case MVT::v4i32:
2149 case MVT::v8i16:
2150 case MVT::v16i8:
2151 // Note that vector arguments in registers don't reserve stack space,
2152 // except in varargs functions.
2153 if (VR_idx != Num_VR_Regs) {
2154 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2155 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2156 if (isVarArg) {
2157 while ((ArgOffset % 16) != 0) {
2158 ArgOffset += PtrByteSize;
2159 if (GPR_idx != Num_GPR_Regs)
2160 GPR_idx++;
2161 }
2162 ArgOffset += 16;
2163 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2164 }
2165 ++VR_idx;
2166 } else {
2167 // Vectors are aligned.
2168 ArgOffset = ((ArgOffset+15)/16)*16;
2169 CurArgOffset = ArgOffset;
2170 ArgOffset += 16;
2171 needsLoad = true;
2172 }
2173 break;
2174 }
2175
2176 // We need to load the argument to a virtual register if we determined
2177 // above that we ran out of physical registers of the appropriate type.
2178 if (needsLoad) {
2179 int FI = MFI->CreateFixedObject(ObjSize,
2180 CurArgOffset + (ArgSize - ObjSize),
2181 isImmutable);
2182 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2183 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2184 false, false, false, 0);
2185 }
2186
2187 InVals.push_back(ArgVal);
2188 }
2189
2190 // Set the size that is at least reserved in caller of this function. Tail
2191 // call optimized function's reserved stack space needs to be aligned so that
2192 // taking the difference between two stack areas will result in an aligned
2193 // stack.
2194 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2195 // Add the Altivec parameters at the end, if needed.
2196 if (nAltivecParamsAtEnd) {
2197 MinReservedArea = ((MinReservedArea+15)/16)*16;
2198 MinReservedArea += 16*nAltivecParamsAtEnd;
2199 }
2200 MinReservedArea =
2201 std::max(MinReservedArea,
2202 PPCFrameLowering::getMinCallFrameSize(true, true));
2203 unsigned TargetAlign
2204 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2205 getStackAlignment();
2206 unsigned AlignMask = TargetAlign-1;
2207 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2208 FI->setMinReservedArea(MinReservedArea);
2209
2210 // If the function takes variable number of arguments, make a frame index for
2211 // the start of the first vararg value... for expansion of llvm.va_start.
2212 if (isVarArg) {
2213 int Depth = ArgOffset;
2214
2215 FuncInfo->setVarArgsFrameIndex(
2216 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
2217 Depth, true));
2218 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2219
2220 // If this function is vararg, store any remaining integer argument regs
2221 // to their spots on the stack so that they may be loaded by deferencing the
2222 // result of va_next.
2223 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2224 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2225 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2226 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2227 MachinePointerInfo(), false, false, 0);
2228 MemOps.push_back(Store);
2229 // Increment the address by four for the next argument to store
2230 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2231 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2232 }
2233 }
2234
2235 if (!MemOps.empty())
2236 Chain = DAG.getNode(ISD::TokenFactor, dl,
2237 MVT::Other, &MemOps[0], MemOps.size());
2238
2239 return Chain;
2240}
2241
2242SDValue
2243PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002245 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002246 const SmallVectorImpl<ISD::InputArg>
2247 &Ins,
2248 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002249 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002250 // TODO: add description of PPC stack frame format, or at least some docs.
2251 //
2252 MachineFunction &MF = DAG.getMachineFunction();
2253 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002254 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002255
Owen Andersone50ed302009-08-10 22:56:29 +00002256 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002257 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002258 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002259 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2260 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002261 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002262
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002263 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 // Area that is at least reserved in caller of this function.
2265 unsigned MinReservedArea = ArgOffset;
2266
Craig Topperb78ca422012-03-11 07:16:55 +00002267 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002268 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2269 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2270 };
Craig Topperb78ca422012-03-11 07:16:55 +00002271 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002272 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2273 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2274 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002275
Craig Topperb78ca422012-03-11 07:16:55 +00002276 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002277
Craig Topperb78ca422012-03-11 07:16:55 +00002278 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002279 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2280 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2281 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002282
Owen Anderson718cb662007-09-07 04:06:50 +00002283 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002284 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002285 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002286
2287 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002288
Craig Topperb78ca422012-03-11 07:16:55 +00002289 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002290
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002291 // In 32-bit non-varargs functions, the stack space for vectors is after the
2292 // stack space for non-vectors. We do not use this space unless we have
2293 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002294 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002295 // that out...for the pathological case, compute VecArgOffset as the
2296 // start of the vector parameter area. Computing VecArgOffset is the
2297 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002298 unsigned VecArgOffset = ArgOffset;
2299 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002301 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002302 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002304
Duncan Sands276dcbd2008-03-21 09:14:45 +00002305 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002306 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002307 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002308 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002309 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2310 VecArgOffset += ArgSize;
2311 continue;
2312 }
2313
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002315 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 case MVT::i32:
2317 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002318 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002319 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 case MVT::i64: // PPC64
2321 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002322 // FIXME: We are guaranteed to be !isPPC64 at this point.
2323 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002324 VecArgOffset += 8;
2325 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 case MVT::v4f32:
2327 case MVT::v4i32:
2328 case MVT::v8i16:
2329 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002330 // Nothing to do, we're only looking at Nonvector args here.
2331 break;
2332 }
2333 }
2334 }
2335 // We've found where the vector parameter area in memory is. Skip the
2336 // first 12 parameters; these don't use that memory.
2337 VecArgOffset = ((VecArgOffset+15)/16)*16;
2338 VecArgOffset += 12*16;
2339
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002340 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002341 // entry to a function on PPC, the arguments start after the linkage area,
2342 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002343
Dan Gohman475871a2008-07-27 21:46:04 +00002344 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002345 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002346 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2347 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002348 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002349 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002350 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002351 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002352 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002354
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002355 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002356
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002357 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2359 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002360 if (isVarArg || isPPC64) {
2361 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002362 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002363 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002364 PtrByteSize);
2365 } else nAltivecParamsAtEnd++;
2366 } else
2367 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002369 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002370 PtrByteSize);
2371
Dale Johannesen8419dd62008-03-07 20:27:40 +00002372 // FIXME the codegen can be much improved in some cases.
2373 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002374 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002375 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002376 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002377 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002378 // Objects of size 1 and 2 are right justified, everything else is
2379 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002380 if (ObjSize==1 || ObjSize==2) {
2381 CurArgOffset = CurArgOffset + (4 - ObjSize);
2382 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002383 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002384 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002385 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002387 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002388 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002389 unsigned VReg;
2390 if (isPPC64)
2391 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2392 else
2393 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002394 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt419f3762012-09-19 15:42:13 +00002395 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2396 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00002397 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002398 MachinePointerInfo(FuncArg,
2399 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002400 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002401 MemOps.push_back(Store);
2402 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002403 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002404
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002405 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002406
Dale Johannesen7f96f392008-03-08 01:41:42 +00002407 continue;
2408 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002409 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2410 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002411 // to memory. ArgOffset will be the address of the beginning
2412 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002413 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002414 unsigned VReg;
2415 if (isPPC64)
2416 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2417 else
2418 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002419 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002420 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002421 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002422 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002423 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002424 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002425 MemOps.push_back(Store);
2426 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002427 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002428 } else {
2429 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2430 break;
2431 }
2432 }
2433 continue;
2434 }
2435
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002437 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002439 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002440 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002441 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002443 ++GPR_idx;
2444 } else {
2445 needsLoad = true;
2446 ArgSize = PtrByteSize;
2447 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002448 // All int arguments reserve stack space in the Darwin ABI.
2449 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002450 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002451 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002452 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002454 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002455 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002457
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002459 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002461 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002463 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002464 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002466 DAG.getValueType(ObjectVT));
2467
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002469 }
2470
Chris Lattnerc91a4752006-06-26 22:48:35 +00002471 ++GPR_idx;
2472 } else {
2473 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002474 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002475 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002476 // All int arguments reserve stack space in the Darwin ABI.
2477 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002478 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002479
Owen Anderson825b72b2009-08-11 20:47:22 +00002480 case MVT::f32:
2481 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002482 // Every 4 bytes of argument space consumes one of the GPRs available for
2483 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002484 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002485 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002486 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002487 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002488 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002489 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002490 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002491
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002493 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002494 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002495 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002496
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002498 ++FPR_idx;
2499 } else {
2500 needsLoad = true;
2501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002502
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002503 // All FP arguments reserve stack space in the Darwin ABI.
2504 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002505 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 case MVT::v4f32:
2507 case MVT::v4i32:
2508 case MVT::v8i16:
2509 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002510 // Note that vector arguments in registers don't reserve stack space,
2511 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002512 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002513 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002515 if (isVarArg) {
2516 while ((ArgOffset % 16) != 0) {
2517 ArgOffset += PtrByteSize;
2518 if (GPR_idx != Num_GPR_Regs)
2519 GPR_idx++;
2520 }
2521 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002522 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002523 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002524 ++VR_idx;
2525 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002526 if (!isVarArg && !isPPC64) {
2527 // Vectors go after all the nonvectors.
2528 CurArgOffset = VecArgOffset;
2529 VecArgOffset += 16;
2530 } else {
2531 // Vectors are aligned.
2532 ArgOffset = ((ArgOffset+15)/16)*16;
2533 CurArgOffset = ArgOffset;
2534 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002535 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002536 needsLoad = true;
2537 }
2538 break;
2539 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002540
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002541 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002542 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002543 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002544 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002545 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002546 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002547 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002548 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002549 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002550 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002551
Dan Gohman98ca4f22009-08-05 01:29:28 +00002552 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002553 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002554
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002555 // Set the size that is at least reserved in caller of this function. Tail
2556 // call optimized function's reserved stack space needs to be aligned so that
2557 // taking the difference between two stack areas will result in an aligned
2558 // stack.
2559 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2560 // Add the Altivec parameters at the end, if needed.
2561 if (nAltivecParamsAtEnd) {
2562 MinReservedArea = ((MinReservedArea+15)/16)*16;
2563 MinReservedArea += 16*nAltivecParamsAtEnd;
2564 }
2565 MinReservedArea =
2566 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002567 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2568 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002569 getStackAlignment();
2570 unsigned AlignMask = TargetAlign-1;
2571 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2572 FI->setMinReservedArea(MinReservedArea);
2573
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002574 // If the function takes variable number of arguments, make a frame index for
2575 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002576 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002577 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002578
Dan Gohman1e93df62010-04-17 14:41:14 +00002579 FuncInfo->setVarArgsFrameIndex(
2580 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002581 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002582 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002583
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002584 // If this function is vararg, store any remaining integer argument regs
2585 // to their spots on the stack so that they may be loaded by deferencing the
2586 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002587 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002588 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002589
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002590 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002591 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002592 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002593 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002594
Dan Gohman98ca4f22009-08-05 01:29:28 +00002595 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002596 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2597 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002598 MemOps.push_back(Store);
2599 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002601 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002602 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002603 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002604
Dale Johannesen8419dd62008-03-07 20:27:40 +00002605 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002606 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002608
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002610}
2611
Bill Schmidt419f3762012-09-19 15:42:13 +00002612/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2613/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002614static unsigned
2615CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2616 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002617 bool isVarArg,
2618 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002619 const SmallVectorImpl<ISD::OutputArg>
2620 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002621 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002622 unsigned &nAltivecParamsAtEnd) {
2623 // Count how many bytes are to be pushed on the stack, including the linkage
2624 // area, and parameter passing area. We start with 24/48 bytes, which is
2625 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002626 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002627 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002628 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2629
2630 // Add up all the space actually used.
2631 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2632 // they all go in registers, but we must reserve stack space for them for
2633 // possible use by the caller. In varargs or 64-bit calls, parameters are
2634 // assigned stack space in order, with padding so Altivec parameters are
2635 // 16-byte aligned.
2636 nAltivecParamsAtEnd = 0;
2637 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002638 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002639 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002640 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2642 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002643 if (!isVarArg && !isPPC64) {
2644 // Non-varargs Altivec parameters go after all the non-Altivec
2645 // parameters; handle those later so we know how much padding we need.
2646 nAltivecParamsAtEnd++;
2647 continue;
2648 }
2649 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2650 NumBytes = ((NumBytes+15)/16)*16;
2651 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002652 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002653 }
2654
2655 // Allow for Altivec parameters at the end, if needed.
2656 if (nAltivecParamsAtEnd) {
2657 NumBytes = ((NumBytes+15)/16)*16;
2658 NumBytes += 16*nAltivecParamsAtEnd;
2659 }
2660
2661 // The prolog code of the callee may store up to 8 GPR argument registers to
2662 // the stack, allowing va_start to index over them in memory if its varargs.
2663 // Because we cannot tell if this is needed on the caller side, we have to
2664 // conservatively assume that it is needed. As such, make sure we have at
2665 // least enough stack space for the caller to store the 8 GPRs.
2666 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002667 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002668
2669 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002670 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2671 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2672 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002673 unsigned AlignMask = TargetAlign-1;
2674 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2675 }
2676
2677 return NumBytes;
2678}
2679
2680/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002681/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002682static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002683 unsigned ParamSize) {
2684
Dale Johannesenb60d5192009-11-24 01:09:07 +00002685 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002686
2687 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2688 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2689 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2690 // Remember only if the new adjustement is bigger.
2691 if (SPDiff < FI->getTailCallSPDelta())
2692 FI->setTailCallSPDelta(SPDiff);
2693
2694 return SPDiff;
2695}
2696
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2698/// for tail call optimization. Targets which want to do tail call
2699/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002700bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002702 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 bool isVarArg,
2704 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002706 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002707 return false;
2708
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002709 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002711 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002712
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002714 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2716 // Functions containing by val parameters are not supported.
2717 for (unsigned i = 0; i != Ins.size(); i++) {
2718 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2719 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721
2722 // Non PIC/GOT tail calls are supported.
2723 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2724 return true;
2725
2726 // At the moment we can only do local tail calls (in same module, hidden
2727 // or protected) if we are generating PIC.
2728 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2729 return G->getGlobal()->hasHiddenVisibility()
2730 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002731 }
2732
2733 return false;
2734}
2735
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002736/// isCallCompatibleAddress - Return the immediate to use if the specified
2737/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002738static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002739 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2740 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002741
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002742 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002743 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002744 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002745 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002746
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002747 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002748 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002749}
2750
Dan Gohman844731a2008-05-13 00:00:25 +00002751namespace {
2752
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002753struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002754 SDValue Arg;
2755 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002756 int FrameIdx;
2757
2758 TailCallArgumentInfo() : FrameIdx(0) {}
2759};
2760
Dan Gohman844731a2008-05-13 00:00:25 +00002761}
2762
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002763/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2764static void
2765StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002766 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002767 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002768 SmallVector<SDValue, 8> &MemOpChains,
2769 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002771 SDValue Arg = TailCallArgs[i].Arg;
2772 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002773 int FI = TailCallArgs[i].FrameIdx;
2774 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002775 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002776 MachinePointerInfo::getFixedStack(FI),
2777 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002778 }
2779}
2780
2781/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2782/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002783static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002784 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002785 SDValue Chain,
2786 SDValue OldRetAddr,
2787 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002788 int SPDiff,
2789 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002790 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002791 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002792 if (SPDiff) {
2793 // Calculate the new stack slot for the return address.
2794 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002795 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002796 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002797 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002798 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002799 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002800 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002801 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002802 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002803 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002804
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002805 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2806 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002807 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002808 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002809 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002810 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002811 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002812 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2813 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002814 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002815 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002816 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002817 }
2818 return Chain;
2819}
2820
2821/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2822/// the position of the argument.
2823static void
2824CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002825 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002826 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2827 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002828 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002829 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002831 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002832 TailCallArgumentInfo Info;
2833 Info.Arg = Arg;
2834 Info.FrameIdxOp = FIN;
2835 Info.FrameIdx = FI;
2836 TailCallArguments.push_back(Info);
2837}
2838
2839/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2840/// stack slot. Returns the chain as result and the loaded frame pointers in
2841/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002842SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002843 int SPDiff,
2844 SDValue Chain,
2845 SDValue &LROpOut,
2846 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002847 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002848 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002849 if (SPDiff) {
2850 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002851 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002853 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002854 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002855 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002856
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002857 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2858 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002859 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002860 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002861 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002862 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002863 Chain = SDValue(FPOpOut.getNode(), 1);
2864 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 }
2866 return Chain;
2867}
2868
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002869/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002870/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002871/// specified by the specific parameter attribute. The copy will be passed as
2872/// a byval function parameter.
2873/// Sometimes what we are copying is the end of a larger object, the part that
2874/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002875static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002876CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002877 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002878 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002880 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002881 false, false, MachinePointerInfo(0),
2882 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002883}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002884
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2886/// tail calls.
2887static void
Dan Gohman475871a2008-07-27 21:46:04 +00002888LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2889 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002890 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002891 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002892 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002893 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002894 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002895 if (!isTailCall) {
2896 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002897 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002898 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002899 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002900 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002901 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002902 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 DAG.getConstant(ArgOffset, PtrVT));
2904 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002905 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2906 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002907 // Calculate and remember argument location.
2908 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2909 TailCallArguments);
2910}
2911
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002912static
2913void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2914 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2915 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2916 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2917 MachineFunction &MF = DAG.getMachineFunction();
2918
2919 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2920 // might overwrite each other in case of tail call optimization.
2921 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002922 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002923 InFlag = SDValue();
2924 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2925 MemOpChains2, dl);
2926 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002927 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002928 &MemOpChains2[0], MemOpChains2.size());
2929
2930 // Store the return address to the appropriate stack slot.
2931 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2932 isPPC64, isDarwinABI, dl);
2933
2934 // Emit callseq_end just before tailcall node.
2935 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2936 DAG.getIntPtrConstant(0, true), InFlag);
2937 InFlag = Chain.getValue(1);
2938}
2939
2940static
2941unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2942 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2943 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002944 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002945 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002946
Chris Lattnerb9082582010-11-14 23:42:06 +00002947 bool isPPC64 = PPCSubTarget.isPPC64();
2948 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2949
Owen Andersone50ed302009-08-10 22:56:29 +00002950 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002951 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002952 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002953
2954 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2955
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002956 bool needIndirectCall = true;
2957 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002958 // If this is an absolute destination address, use the munged value.
2959 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002960 needIndirectCall = false;
2961 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002962
Chris Lattnerb9082582010-11-14 23:42:06 +00002963 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2964 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2965 // Use indirect calls for ALL functions calls in JIT mode, since the
2966 // far-call stubs may be outside relocation limits for a BL instruction.
2967 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2968 unsigned OpFlags = 0;
2969 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002970 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002971 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002972 (G->getGlobal()->isDeclaration() ||
2973 G->getGlobal()->isWeakForLinker())) {
2974 // PC-relative references to external symbols should go through $stub,
2975 // unless we're building with the leopard linker or later, which
2976 // automatically synthesizes these stubs.
2977 OpFlags = PPCII::MO_DARWIN_STUB;
2978 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002979
Chris Lattnerb9082582010-11-14 23:42:06 +00002980 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2981 // every direct call is) turn it into a TargetGlobalAddress /
2982 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002983 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002984 Callee.getValueType(),
2985 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002986 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002987 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002988 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002989
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002990 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002991 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002992
Chris Lattnerb9082582010-11-14 23:42:06 +00002993 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002994 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002995 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002996 // PC-relative references to external symbols should go through $stub,
2997 // unless we're building with the leopard linker or later, which
2998 // automatically synthesizes these stubs.
2999 OpFlags = PPCII::MO_DARWIN_STUB;
3000 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003001
Chris Lattnerb9082582010-11-14 23:42:06 +00003002 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3003 OpFlags);
3004 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003005 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003006
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003007 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003008 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3009 // to do the call, we can't use PPCISD::CALL.
3010 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003011
3012 if (isSVR4ABI && isPPC64) {
3013 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3014 // entry point, but to the function descriptor (the function entry point
3015 // address is part of the function descriptor though).
3016 // The function descriptor is a three doubleword structure with the
3017 // following fields: function entry point, TOC base address and
3018 // environment pointer.
3019 // Thus for a call through a function pointer, the following actions need
3020 // to be performed:
3021 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt419f3762012-09-19 15:42:13 +00003022 // frame (this is done in LowerCall_Darwin_Or_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003023 // 2. Load the address of the function entry point from the function
3024 // descriptor.
3025 // 3. Load the TOC of the callee from the function descriptor into r2.
3026 // 4. Load the environment pointer from the function descriptor into
3027 // r11.
3028 // 5. Branch to the function entry point address.
3029 // 6. On return of the callee, the TOC of the caller needs to be
3030 // restored (this is done in FinishCall()).
3031 //
3032 // All those operations are flagged together to ensure that no other
3033 // operations can be scheduled in between. E.g. without flagging the
3034 // operations together, a TOC access in the caller could be scheduled
3035 // between the load of the callee TOC and the branch to the callee, which
3036 // results in the TOC access going through the TOC of the callee instead
3037 // of going through the TOC of the caller, which leads to incorrect code.
3038
3039 // Load the address of the function entry point from the function
3040 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003041 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003042 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3043 InFlag.getNode() ? 3 : 2);
3044 Chain = LoadFuncPtr.getValue(1);
3045 InFlag = LoadFuncPtr.getValue(2);
3046
3047 // Load environment pointer into r11.
3048 // Offset of the environment pointer within the function descriptor.
3049 SDValue PtrOff = DAG.getIntPtrConstant(16);
3050
3051 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3052 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3053 InFlag);
3054 Chain = LoadEnvPtr.getValue(1);
3055 InFlag = LoadEnvPtr.getValue(2);
3056
3057 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3058 InFlag);
3059 Chain = EnvVal.getValue(0);
3060 InFlag = EnvVal.getValue(1);
3061
3062 // Load TOC of the callee into r2. We are using a target-specific load
3063 // with r2 hard coded, because the result of a target-independent load
3064 // would never go directly into r2, since r2 is a reserved register (which
3065 // prevents the register allocator from allocating it), resulting in an
3066 // additional register being allocated and an unnecessary move instruction
3067 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003068 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003069 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3070 Callee, InFlag);
3071 Chain = LoadTOCPtr.getValue(0);
3072 InFlag = LoadTOCPtr.getValue(1);
3073
3074 MTCTROps[0] = Chain;
3075 MTCTROps[1] = LoadFuncPtr;
3076 MTCTROps[2] = InFlag;
3077 }
3078
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003079 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3080 2 + (InFlag.getNode() != 0));
3081 InFlag = Chain.getValue(1);
3082
3083 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003084 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003085 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003086 Ops.push_back(Chain);
3087 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3088 Callee.setNode(0);
3089 // Add CTR register as callee so a bctr can be emitted later.
3090 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003091 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003092 }
3093
3094 // If this is a direct call, pass the chain and the callee.
3095 if (Callee.getNode()) {
3096 Ops.push_back(Chain);
3097 Ops.push_back(Callee);
3098 }
3099 // If this is a tail call add stack pointer delta.
3100 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003101 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003102
3103 // Add argument registers to the end of the list so that they are known live
3104 // into the call.
3105 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3106 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3107 RegsToPass[i].second.getValueType()));
3108
3109 return CallOpc;
3110}
3111
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003112static
3113bool isLocalCall(const SDValue &Callee)
3114{
3115 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003116 return !G->getGlobal()->isDeclaration() &&
3117 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003118 return false;
3119}
3120
Dan Gohman98ca4f22009-08-05 01:29:28 +00003121SDValue
3122PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003123 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003124 const SmallVectorImpl<ISD::InputArg> &Ins,
3125 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003126 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003127
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003129 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003130 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003131 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003132
3133 // Copy all of the result registers out of their specified physreg.
3134 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3135 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003136 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 assert(VA.isRegLoc() && "Can only return in registers!");
3138 Chain = DAG.getCopyFromReg(Chain, dl,
3139 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003140 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141 InFlag = Chain.getValue(2);
3142 }
3143
Dan Gohman98ca4f22009-08-05 01:29:28 +00003144 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003145}
3146
Dan Gohman98ca4f22009-08-05 01:29:28 +00003147SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003148PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3149 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003150 SelectionDAG &DAG,
3151 SmallVector<std::pair<unsigned, SDValue>, 8>
3152 &RegsToPass,
3153 SDValue InFlag, SDValue Chain,
3154 SDValue &Callee,
3155 int SPDiff, unsigned NumBytes,
3156 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003157 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003158 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159 SmallVector<SDValue, 8> Ops;
3160 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3161 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003162 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003163
Hal Finkel82b38212012-08-28 02:10:27 +00003164 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3165 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3166 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3167
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003168 // When performing tail call optimization the callee pops its arguments off
3169 // the stack. Account for this here so these bytes can be pushed back on in
3170 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3171 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003172 (CallConv == CallingConv::Fast &&
3173 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003174
Roman Divackye46137f2012-03-06 16:41:49 +00003175 // Add a register mask operand representing the call-preserved registers.
3176 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3177 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3178 assert(Mask && "Missing call preserved mask for calling convention");
3179 Ops.push_back(DAG.getRegisterMask(Mask));
3180
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003181 if (InFlag.getNode())
3182 Ops.push_back(InFlag);
3183
3184 // Emit tail call.
3185 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003186 // If this is the first return lowered for this function, add the regs
3187 // to the liveout set for the function.
3188 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3189 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003190 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003191 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003192 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3193 for (unsigned i = 0; i != RVLocs.size(); ++i)
3194 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3195 }
3196
3197 assert(((Callee.getOpcode() == ISD::Register &&
3198 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3199 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3200 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3201 isa<ConstantSDNode>(Callee)) &&
3202 "Expecting an global address, external symbol, absolute value or register");
3203
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003205 }
3206
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003207 // Add a NOP immediately after the branch instruction when using the 64-bit
3208 // SVR4 ABI. At link time, if caller and callee are in a different module and
3209 // thus have a different TOC, the call will be replaced with a call to a stub
3210 // function which saves the current TOC, loads the TOC of the callee and
3211 // branches to the callee. The NOP will be replaced with a load instruction
3212 // which restores the TOC of the caller from the TOC save slot of the current
3213 // stack frame. If caller and callee belong to the same module (and have the
3214 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003215
3216 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003217 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003218 if (CallOpc == PPCISD::BCTRL_SVR4) {
3219 // This is a call through a function pointer.
3220 // Restore the caller TOC from the save area into R2.
3221 // See PrepareCall() for more information about calls through function
3222 // pointers in the 64-bit SVR4 ABI.
3223 // We are using a target-specific load with r2 hard coded, because the
3224 // result of a target-independent load would never go directly into r2,
3225 // since r2 is a reserved register (which prevents the register allocator
3226 // from allocating it), resulting in an additional register being
3227 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003228 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003229 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3230 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003231 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003232 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003233 }
3234
Hal Finkel5b00cea2012-03-31 14:45:15 +00003235 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3236 InFlag = Chain.getValue(1);
3237
3238 if (needsTOCRestore) {
3239 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3240 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3241 InFlag = Chain.getValue(1);
3242 }
3243
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003244 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3245 DAG.getIntPtrConstant(BytesCalleePops, true),
3246 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003247 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003248 InFlag = Chain.getValue(1);
3249
Dan Gohman98ca4f22009-08-05 01:29:28 +00003250 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3251 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003252}
3253
Dan Gohman98ca4f22009-08-05 01:29:28 +00003254SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003255PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003256 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003257 SelectionDAG &DAG = CLI.DAG;
3258 DebugLoc &dl = CLI.DL;
3259 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3260 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3261 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3262 SDValue Chain = CLI.Chain;
3263 SDValue Callee = CLI.Callee;
3264 bool &isTailCall = CLI.IsTailCall;
3265 CallingConv::ID CallConv = CLI.CallConv;
3266 bool isVarArg = CLI.IsVarArg;
3267
Evan Cheng0c439eb2010-01-27 00:07:07 +00003268 if (isTailCall)
3269 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3270 Ins, DAG);
3271
Chris Lattnerb9082582010-11-14 23:42:06 +00003272 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Bill Schmidt419f3762012-09-19 15:42:13 +00003273 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3274 isTailCall, Outs, OutVals, Ins,
3275 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00003276
Bill Schmidt419f3762012-09-19 15:42:13 +00003277 return LowerCall_Darwin_Or_64SVR4(Chain, Callee, CallConv, isVarArg,
3278 isTailCall, Outs, OutVals, Ins,
3279 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003280}
3281
3282SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003283PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3284 CallingConv::ID CallConv, bool isVarArg,
3285 bool isTailCall,
3286 const SmallVectorImpl<ISD::OutputArg> &Outs,
3287 const SmallVectorImpl<SDValue> &OutVals,
3288 const SmallVectorImpl<ISD::InputArg> &Ins,
3289 DebugLoc dl, SelectionDAG &DAG,
3290 SmallVectorImpl<SDValue> &InVals) const {
3291 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003292 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003293
Dan Gohman98ca4f22009-08-05 01:29:28 +00003294 assert((CallConv == CallingConv::C ||
3295 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003296
Tilmann Schellerffd02002009-07-03 06:45:56 +00003297 unsigned PtrByteSize = 4;
3298
3299 MachineFunction &MF = DAG.getMachineFunction();
3300
3301 // Mark this function as potentially containing a function that contains a
3302 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3303 // and restoring the callers stack pointer in this functions epilog. This is
3304 // done because by tail calling the called function might overwrite the value
3305 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003306 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3307 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003308 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003309
Tilmann Schellerffd02002009-07-03 06:45:56 +00003310 // Count how many bytes are to be pushed on the stack, including the linkage
3311 // area, parameter list area and the part of the local variable space which
3312 // contains copies of aggregates which are passed by value.
3313
3314 // Assign locations to all of the outgoing arguments.
3315 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003316 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003317 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003318
3319 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003320 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003321
3322 if (isVarArg) {
3323 // Handle fixed and variable vector arguments differently.
3324 // Fixed vector arguments go into registers as long as registers are
3325 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003326 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003327
Tilmann Schellerffd02002009-07-03 06:45:56 +00003328 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003329 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003330 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003331 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003332
Dan Gohman98ca4f22009-08-05 01:29:28 +00003333 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003334 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3335 CCInfo);
3336 } else {
3337 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3338 ArgFlags, CCInfo);
3339 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003340
Tilmann Schellerffd02002009-07-03 06:45:56 +00003341 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003342#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003343 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003344 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003345#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003346 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003347 }
3348 }
3349 } else {
3350 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003351 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003352 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003353
Tilmann Schellerffd02002009-07-03 06:45:56 +00003354 // Assign locations to all of the outgoing aggregate by value arguments.
3355 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003356 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003357 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003358
3359 // Reserve stack space for the allocations in CCInfo.
3360 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3361
Dan Gohman98ca4f22009-08-05 01:29:28 +00003362 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003363
3364 // Size of the linkage area, parameter list area and the part of the local
3365 // space variable where copies of aggregates which are passed by value are
3366 // stored.
3367 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003368
Tilmann Schellerffd02002009-07-03 06:45:56 +00003369 // Calculate by how many bytes the stack has to be adjusted in case of tail
3370 // call optimization.
3371 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3372
3373 // Adjust the stack pointer for the new arguments...
3374 // These operations are automatically eliminated by the prolog/epilog pass
3375 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3376 SDValue CallSeqStart = Chain;
3377
3378 // Load the return address and frame pointer so it can be moved somewhere else
3379 // later.
3380 SDValue LROp, FPOp;
3381 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3382 dl);
3383
3384 // Set up a copy of the stack pointer for use loading and storing any
3385 // arguments that may not fit in the registers available for argument
3386 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003388
Tilmann Schellerffd02002009-07-03 06:45:56 +00003389 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3390 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3391 SmallVector<SDValue, 8> MemOpChains;
3392
Roman Divacky0aaa9192011-08-30 17:04:16 +00003393 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003394 // Walk the register/memloc assignments, inserting copies/loads.
3395 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3396 i != e;
3397 ++i) {
3398 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003399 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003400 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003401
Tilmann Schellerffd02002009-07-03 06:45:56 +00003402 if (Flags.isByVal()) {
3403 // Argument is an aggregate which is passed by value, thus we need to
3404 // create a copy of it in the local variable space of the current stack
3405 // frame (which is the stack frame of the caller) and pass the address of
3406 // this copy to the callee.
3407 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3408 CCValAssign &ByValVA = ByValArgLocs[j++];
3409 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003410
Tilmann Schellerffd02002009-07-03 06:45:56 +00003411 // Memory reserved in the local variable space of the callers stack frame.
3412 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003413
Tilmann Schellerffd02002009-07-03 06:45:56 +00003414 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3415 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003416
Tilmann Schellerffd02002009-07-03 06:45:56 +00003417 // Create a copy of the argument in the local area of the current
3418 // stack frame.
3419 SDValue MemcpyCall =
3420 CreateCopyOfByValArgument(Arg, PtrOff,
3421 CallSeqStart.getNode()->getOperand(0),
3422 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003423
Tilmann Schellerffd02002009-07-03 06:45:56 +00003424 // This must go outside the CALLSEQ_START..END.
3425 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3426 CallSeqStart.getNode()->getOperand(1));
3427 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3428 NewCallSeqStart.getNode());
3429 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003430
Tilmann Schellerffd02002009-07-03 06:45:56 +00003431 // Pass the address of the aggregate copy on the stack either in a
3432 // physical register or in the parameter list area of the current stack
3433 // frame to the callee.
3434 Arg = PtrOff;
3435 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003436
Tilmann Schellerffd02002009-07-03 06:45:56 +00003437 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003438 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003439 // Put argument in a physical register.
3440 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3441 } else {
3442 // Put argument in the parameter list area of the current stack frame.
3443 assert(VA.isMemLoc());
3444 unsigned LocMemOffset = VA.getLocMemOffset();
3445
3446 if (!isTailCall) {
3447 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3448 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3449
3450 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003451 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003452 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003453 } else {
3454 // Calculate and remember argument location.
3455 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3456 TailCallArguments);
3457 }
3458 }
3459 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003460
Tilmann Schellerffd02002009-07-03 06:45:56 +00003461 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003463 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003464
Tilmann Schellerffd02002009-07-03 06:45:56 +00003465 // Build a sequence of copy-to-reg nodes chained together with token chain
3466 // and flag operands which copy the outgoing args into the appropriate regs.
3467 SDValue InFlag;
3468 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3469 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3470 RegsToPass[i].second, InFlag);
3471 InFlag = Chain.getValue(1);
3472 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003473
Hal Finkel82b38212012-08-28 02:10:27 +00003474 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3475 // registers.
3476 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003477 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3478 SDValue Ops[] = { Chain, InFlag };
3479
Hal Finkel82b38212012-08-28 02:10:27 +00003480 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003481 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3482
Hal Finkel82b38212012-08-28 02:10:27 +00003483 InFlag = Chain.getValue(1);
3484 }
3485
Chris Lattnerb9082582010-11-14 23:42:06 +00003486 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003487 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3488 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003489
Dan Gohman98ca4f22009-08-05 01:29:28 +00003490 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3491 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3492 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493}
3494
Dan Gohman98ca4f22009-08-05 01:29:28 +00003495SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003496PPCTargetLowering::LowerCall_Darwin_Or_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003497 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003498 bool isTailCall,
3499 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003500 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003501 const SmallVectorImpl<ISD::InputArg> &Ins,
3502 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003503 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003504
Bill Schmidt419f3762012-09-19 15:42:13 +00003505 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3506
Dan Gohman98ca4f22009-08-05 01:29:28 +00003507 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003508
Owen Andersone50ed302009-08-10 22:56:29 +00003509 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003511 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003512
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003513 MachineFunction &MF = DAG.getMachineFunction();
3514
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003515 // Mark this function as potentially containing a function that contains a
3516 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3517 // and restoring the callers stack pointer in this functions epilog. This is
3518 // done because by tail calling the called function might overwrite the value
3519 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003520 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3521 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003522 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3523
3524 unsigned nAltivecParamsAtEnd = 0;
3525
Chris Lattnerabde4602006-05-16 22:56:08 +00003526 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003527 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003528 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003529 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003530 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003531 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003532 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003533
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003534 // Calculate by how many bytes the stack has to be adjusted in case of tail
3535 // call optimization.
3536 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003537
Dan Gohman98ca4f22009-08-05 01:29:28 +00003538 // To protect arguments on the stack from being clobbered in a tail call,
3539 // force all the loads to happen before doing any other lowering.
3540 if (isTailCall)
3541 Chain = DAG.getStackArgumentTokenFactor(Chain);
3542
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003543 // Adjust the stack pointer for the new arguments...
3544 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003545 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003546 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003547
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003548 // Load the return address and frame pointer so it can be move somewhere else
3549 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003550 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3552 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003553
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003554 // Set up a copy of the stack pointer for use loading and storing any
3555 // arguments that may not fit in the registers available for argument
3556 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003557 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003558 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003560 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003562
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003563 // Figure out which arguments are going to go in registers, and which in
3564 // memory. Also, if this is a vararg function, floating point operations
3565 // must be stored to our stack, and loaded into integer regs as well, if
3566 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003567 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003568 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003569
Craig Topperb78ca422012-03-11 07:16:55 +00003570 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003571 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3572 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3573 };
Craig Topperb78ca422012-03-11 07:16:55 +00003574 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003575 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3576 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3577 };
Craig Topperb78ca422012-03-11 07:16:55 +00003578 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003579
Craig Topperb78ca422012-03-11 07:16:55 +00003580 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003581 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3582 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3583 };
Owen Anderson718cb662007-09-07 04:06:50 +00003584 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003585 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003586 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003587
Craig Topperb78ca422012-03-11 07:16:55 +00003588 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003589
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003590 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003591 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3592
Dan Gohman475871a2008-07-27 21:46:04 +00003593 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003594 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003595 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003596 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003597
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003598 // PtrOff will be used to store the current argument to the stack if a
3599 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003600 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003601
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003602 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003603
Dale Johannesen39355f92009-02-04 02:34:38 +00003604 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003605
3606 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003608 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3609 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003611 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003612
Dale Johannesen8419dd62008-03-07 20:27:40 +00003613 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00003614 // Note: "by value" is code for passing a structure by value, not
3615 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003616 if (Flags.isByVal()) {
Bill Schmidt419f3762012-09-19 15:42:13 +00003617 // Note: Size includes alignment padding, so
3618 // struct x { short a; char b; }
3619 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3620 // These are the proper values we need for right-justifying the
3621 // aggregate in a parameter register for 64-bit SVR4.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003622 unsigned Size = Flags.getByValSize();
Bill Schmidt419f3762012-09-19 15:42:13 +00003623 // FOR DARWIN ONLY: Very small objects are passed right-justified.
3624 // Everything else is passed left-justified.
3625 // FOR 64-BIT SVR4: All aggregates smaller than 8 bytes must
3626 // be passed right-justified.
3627 if (Size==1 || Size==2 ||
3628 (Size==4 && isSVR4ABI)) {
3629 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003630 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003631 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003632 MachinePointerInfo(), VT,
3633 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003634 MemOpChains.push_back(Load.getValue(1));
3635 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003636
3637 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003638 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003639 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003640 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003641 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003642 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003643 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003644 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003645 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003646 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003647 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3648 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003649 Chain = CallSeqStart = NewCallSeqStart;
3650 ArgOffset += PtrByteSize;
3651 }
3652 continue;
3653 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003654 // Copy entire object into memory. There are cases where gcc-generated
3655 // code assumes it is there, even if it could be put entirely into
3656 // registers. (This is not what the doc says.)
Bill Schmidt419f3762012-09-19 15:42:13 +00003657
3658 // FIXME: The above statement is likely due to a misunderstanding of the
3659 // documents. At least for 64-bit SVR4, all arguments must be copied
3660 // into the parameter area BY THE CALLEE in the event that the callee
3661 // takes the address of any formal argument. That has not yet been
3662 // implemented. However, it is reasonable to use the stack area as a
3663 // staging area for the register load.
3664
3665 // Skip this for small aggregates under 64-bit SVR4, as we will use
3666 // the same slot for a right-justified copy, below.
3667 if (Size >= 8 || !isSVR4ABI) {
3668 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3669 CallSeqStart.getNode()->getOperand(0),
3670 Flags, DAG, dl);
3671 // This must go outside the CALLSEQ_START..END.
3672 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3673 CallSeqStart.getNode()->getOperand(1));
3674 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3675 NewCallSeqStart.getNode());
3676 Chain = CallSeqStart = NewCallSeqStart;
3677 }
3678
3679 // FOR 64-BIT SVR4: When a register is available, pass the
3680 // aggregate right-justified.
3681 if (isSVR4ABI && Size < 8 && GPR_idx != NumGPRs) {
3682 // The easiest way to get this right-justified in a register
3683 // is to copy the structure into the rightmost portion of a
3684 // local variable slot, then load the whole slot into the
3685 // register.
3686 // FIXME: The memcpy seems to produce pretty awful code for
3687 // small aggregates, particularly for packed ones.
3688 // FIXME: It would be preferable to use the slot in the
3689 // parameter save area instead of a new local variable.
3690 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3691 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3692 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
3693 CallSeqStart.getNode()->getOperand(0),
3694 Flags, DAG, dl);
3695
3696 // Place the memcpy outside the CALLSEQ_START..END.
3697 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3698 CallSeqStart.getNode()->getOperand(1));
3699 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3700 NewCallSeqStart.getNode());
3701 Chain = CallSeqStart = NewCallSeqStart;
3702
3703 // Load the slot into the register.
3704 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3705 MachinePointerInfo(),
3706 false, false, false, 0);
3707 MemOpChains.push_back(Load.getValue(1));
3708 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3709
3710 // Done with this argument.
3711 ArgOffset += PtrByteSize;
3712 continue;
3713 }
3714
3715 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
3716 // copy the pieces of the object that fit into registers from the
3717 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003718 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003719 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003720 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003721 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003722 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3723 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003724 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003725 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003726 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003727 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003728 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003729 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003730 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003731 }
3732 }
3733 continue;
3734 }
3735
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003737 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 case MVT::i32:
3739 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003740 if (GPR_idx != NumGPRs) {
3741 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003742 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003743 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3744 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003745 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003746 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003747 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003748 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 case MVT::f32:
3750 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003751 if (FPR_idx != NumFPRs) {
3752 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3753
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003754 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003755 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3756 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003757 MemOpChains.push_back(Store);
3758
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003759 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003760 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003761 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003762 MachinePointerInfo(), false, false,
3763 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003764 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003765 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003766 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003769 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003770 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3771 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003772 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003773 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003774 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003775 }
3776 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003777 // If we have any FPRs remaining, we may also have GPRs remaining.
3778 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3779 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003780 if (GPR_idx != NumGPRs)
3781 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003783 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3784 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003785 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003786 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003787 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3788 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003789 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003790 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003791 if (isPPC64)
3792 ArgOffset += 8;
3793 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003795 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 case MVT::v4f32:
3797 case MVT::v4i32:
3798 case MVT::v8i16:
3799 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003800 if (isVarArg) {
3801 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003802 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003803 // V registers; in fact gcc does this only for arguments that are
3804 // prototyped, not for those that match the ... We do it for all
3805 // arguments, seems to work.
3806 while (ArgOffset % 16 !=0) {
3807 ArgOffset += PtrByteSize;
3808 if (GPR_idx != NumGPRs)
3809 GPR_idx++;
3810 }
3811 // We could elide this store in the case where the object fits
3812 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003813 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003814 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003815 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3816 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003817 MemOpChains.push_back(Store);
3818 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003819 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003820 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003821 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003822 MemOpChains.push_back(Load.getValue(1));
3823 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3824 }
3825 ArgOffset += 16;
3826 for (unsigned i=0; i<16; i+=PtrByteSize) {
3827 if (GPR_idx == NumGPRs)
3828 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003829 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003830 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003831 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003832 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003833 MemOpChains.push_back(Load.getValue(1));
3834 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3835 }
3836 break;
3837 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003838
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003839 // Non-varargs Altivec params generally go in registers, but have
3840 // stack space allocated at the end.
3841 if (VR_idx != NumVRs) {
3842 // Doesn't have GPR space allocated.
3843 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3844 } else if (nAltivecParamsAtEnd==0) {
3845 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003846 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3847 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003848 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003849 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003850 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003851 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003852 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003853 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003854 // If all Altivec parameters fit in registers, as they usually do,
3855 // they get stack space following the non-Altivec parameters. We
3856 // don't track this here because nobody below needs it.
3857 // If there are more Altivec parameters than fit in registers emit
3858 // the stores here.
3859 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3860 unsigned j = 0;
3861 // Offset is aligned; skip 1st 12 params which go in V registers.
3862 ArgOffset = ((ArgOffset+15)/16)*16;
3863 ArgOffset += 12*16;
3864 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003865 SDValue Arg = OutVals[i];
3866 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3868 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003869 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003870 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003871 // We are emitting Altivec params in order.
3872 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3873 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003874 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003875 ArgOffset += 16;
3876 }
3877 }
3878 }
3879 }
3880
Chris Lattner9a2a4972006-05-17 06:01:33 +00003881 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003883 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003884
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003885 // Check if this is an indirect call (MTCTR/BCTRL).
3886 // See PrepareCall() for more information about calls through function
3887 // pointers in the 64-bit SVR4 ABI.
3888 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3889 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3890 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3891 !isBLACompatibleAddress(Callee, DAG)) {
3892 // Load r2 into a virtual register and store it to the TOC save area.
3893 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3894 // TOC save area offset.
3895 SDValue PtrOff = DAG.getIntPtrConstant(40);
3896 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003897 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003898 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003899 }
3900
Dale Johannesenf7b73042010-03-09 20:15:42 +00003901 // On Darwin, R12 must contain the address of an indirect callee. This does
3902 // not mean the MTCTR instruction must use R12; it's easier to model this as
3903 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003904 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003905 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3906 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3907 !isBLACompatibleAddress(Callee, DAG))
3908 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3909 PPC::R12), Callee));
3910
Chris Lattner9a2a4972006-05-17 06:01:33 +00003911 // Build a sequence of copy-to-reg nodes chained together with token chain
3912 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003913 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003914 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003915 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003916 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003917 InFlag = Chain.getValue(1);
3918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003919
Chris Lattnerb9082582010-11-14 23:42:06 +00003920 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003921 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3922 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003923
Dan Gohman98ca4f22009-08-05 01:29:28 +00003924 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3925 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3926 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003927}
3928
Hal Finkeld712f932011-10-14 19:51:36 +00003929bool
3930PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3931 MachineFunction &MF, bool isVarArg,
3932 const SmallVectorImpl<ISD::OutputArg> &Outs,
3933 LLVMContext &Context) const {
3934 SmallVector<CCValAssign, 16> RVLocs;
3935 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3936 RVLocs, Context);
3937 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3938}
3939
Dan Gohman98ca4f22009-08-05 01:29:28 +00003940SDValue
3941PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003942 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003943 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003944 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003945 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003946
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003947 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003948 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003949 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003950 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003951
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003952 // If this is the first return lowered for this function, add the regs to the
3953 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003954 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003955 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003956 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003957 }
3958
Dan Gohman475871a2008-07-27 21:46:04 +00003959 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003960
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003961 // Copy the result values into the output registers.
3962 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3963 CCValAssign &VA = RVLocs[i];
3964 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003965 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003966 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003967 Flag = Chain.getValue(1);
3968 }
3969
Gabor Greifba36cb52008-08-28 21:40:38 +00003970 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003972 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003974}
3975
Dan Gohman475871a2008-07-27 21:46:04 +00003976SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003977 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003978 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003979 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003980
Jim Laskeyefc7e522006-12-04 22:04:42 +00003981 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003982 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003983
3984 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003985 bool isPPC64 = Subtarget.isPPC64();
3986 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003987 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003988
3989 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003990 SDValue Chain = Op.getOperand(0);
3991 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003992
Jim Laskeyefc7e522006-12-04 22:04:42 +00003993 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003994 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3995 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003996 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003997
Jim Laskeyefc7e522006-12-04 22:04:42 +00003998 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003999 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004000
Jim Laskeyefc7e522006-12-04 22:04:42 +00004001 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004002 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004003 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004004}
4005
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004006
4007
Dan Gohman475871a2008-07-27 21:46:04 +00004008SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004009PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004010 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004011 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004012 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004013 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004014
4015 // Get current frame pointer save index. The users of this index will be
4016 // primarily DYNALLOC instructions.
4017 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4018 int RASI = FI->getReturnAddrSaveIndex();
4019
4020 // If the frame pointer save index hasn't been defined yet.
4021 if (!RASI) {
4022 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004023 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004024 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004025 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004026 // Save the result.
4027 FI->setReturnAddrSaveIndex(RASI);
4028 }
4029 return DAG.getFrameIndex(RASI, PtrVT);
4030}
4031
Dan Gohman475871a2008-07-27 21:46:04 +00004032SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004033PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4034 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004035 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004036 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004037 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004038
4039 // Get current frame pointer save index. The users of this index will be
4040 // primarily DYNALLOC instructions.
4041 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4042 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004043
Jim Laskey2f616bf2006-11-16 22:43:37 +00004044 // If the frame pointer save index hasn't been defined yet.
4045 if (!FPSI) {
4046 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004047 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004048 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004049
Jim Laskey2f616bf2006-11-16 22:43:37 +00004050 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004051 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004052 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004053 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004054 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004055 return DAG.getFrameIndex(FPSI, PtrVT);
4056}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004057
Dan Gohman475871a2008-07-27 21:46:04 +00004058SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004059 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004060 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004061 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004062 SDValue Chain = Op.getOperand(0);
4063 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004064 DebugLoc dl = Op.getDebugLoc();
4065
Jim Laskey2f616bf2006-11-16 22:43:37 +00004066 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004067 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004068 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004069 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004070 DAG.getConstant(0, PtrVT), Size);
4071 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004072 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004073 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004074 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004076 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004077}
4078
Chris Lattner1a635d62006-04-14 06:01:58 +00004079/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4080/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004081SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004082 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004083 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4084 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004085 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004086
Chris Lattner1a635d62006-04-14 06:01:58 +00004087 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004088
Chris Lattner1a635d62006-04-14 06:01:58 +00004089 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004090 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004091
Owen Andersone50ed302009-08-10 22:56:29 +00004092 EVT ResVT = Op.getValueType();
4093 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004094 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4095 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004096 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004097
Chris Lattner1a635d62006-04-14 06:01:58 +00004098 // If the RHS of the comparison is a 0.0, we don't need to do the
4099 // subtraction at all.
4100 if (isFloatingPointZero(RHS))
4101 switch (CC) {
4102 default: break; // SETUO etc aren't handled by fsel.
4103 case ISD::SETULT:
4104 case ISD::SETLT:
4105 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004106 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004107 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4109 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004110 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004111 case ISD::SETUGT:
4112 case ISD::SETGT:
4113 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004114 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004115 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4117 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004118 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004121
Dan Gohman475871a2008-07-27 21:46:04 +00004122 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004123 switch (CC) {
4124 default: break; // SETUO etc aren't handled by fsel.
4125 case ISD::SETULT:
4126 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004127 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4129 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004130 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004131 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004132 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004133 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4135 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004136 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004137 case ISD::SETUGT:
4138 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004139 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4141 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004142 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004143 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004144 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004145 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4147 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004148 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004149 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004150 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004151}
4152
Chris Lattner1f873002007-11-28 18:44:47 +00004153// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004154SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004155 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004156 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004157 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 if (Src.getValueType() == MVT::f32)
4159 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004160
Dan Gohman475871a2008-07-27 21:46:04 +00004161 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004163 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004165 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004166 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004168 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 case MVT::i64:
4170 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004171 break;
4172 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004173
Chris Lattner1a635d62006-04-14 06:01:58 +00004174 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004176
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004177 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004178 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4179 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004180
4181 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4182 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004184 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004185 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004186 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004187 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004188}
4189
Dan Gohmand858e902010-04-17 15:26:15 +00004190SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4191 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004192 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004193 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004195 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004196
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004198 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4200 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004201 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004203 return FP;
4204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004205
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004207 "Unhandled SINT_TO_FP type in custom expander!");
4208 // Since we only generate this in 64-bit mode, we can take advantage of
4209 // 64-bit registers. In particular, sign extend the input value into the
4210 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4211 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004212 MachineFunction &MF = DAG.getMachineFunction();
4213 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004214 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004215 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004216 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004217
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004219 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004220
Chris Lattner1a635d62006-04-14 06:01:58 +00004221 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004222 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004223 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004224 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004225 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4226 SDValue Store =
4227 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4228 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004229 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004230 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004231 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004232
Chris Lattner1a635d62006-04-14 06:01:58 +00004233 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4235 if (Op.getValueType() == MVT::f32)
4236 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004237 return FP;
4238}
4239
Dan Gohmand858e902010-04-17 15:26:15 +00004240SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4241 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004242 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004243 /*
4244 The rounding mode is in bits 30:31 of FPSR, and has the following
4245 settings:
4246 00 Round to nearest
4247 01 Round to 0
4248 10 Round to +inf
4249 11 Round to -inf
4250
4251 FLT_ROUNDS, on the other hand, expects the following:
4252 -1 Undefined
4253 0 Round to 0
4254 1 Round to nearest
4255 2 Round to +inf
4256 3 Round to -inf
4257
4258 To perform the conversion, we do:
4259 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4260 */
4261
4262 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004263 EVT VT = Op.getValueType();
4264 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4265 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004266 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004267
4268 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004270 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004271 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004272
4273 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004274 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004275 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004276 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004277 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004278
4279 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004280 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004281 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004282 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004283 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004284
4285 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004286 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 DAG.getNode(ISD::AND, dl, MVT::i32,
4288 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004289 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 DAG.getNode(ISD::SRL, dl, MVT::i32,
4291 DAG.getNode(ISD::AND, dl, MVT::i32,
4292 DAG.getNode(ISD::XOR, dl, MVT::i32,
4293 CWD, DAG.getConstant(3, MVT::i32)),
4294 DAG.getConstant(3, MVT::i32)),
4295 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004296
Dan Gohman475871a2008-07-27 21:46:04 +00004297 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004299
Duncan Sands83ec4b62008-06-06 12:08:01 +00004300 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004301 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004302}
4303
Dan Gohmand858e902010-04-17 15:26:15 +00004304SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004305 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004306 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004307 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004308 assert(Op.getNumOperands() == 3 &&
4309 VT == Op.getOperand(1).getValueType() &&
4310 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004311
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004312 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004313 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004314 SDValue Lo = Op.getOperand(0);
4315 SDValue Hi = Op.getOperand(1);
4316 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004317 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004318
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004319 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004320 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004321 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4322 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4323 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4324 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004325 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004326 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4327 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4328 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004329 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004330 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004331}
4332
Dan Gohmand858e902010-04-17 15:26:15 +00004333SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004334 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004335 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004336 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004337 assert(Op.getNumOperands() == 3 &&
4338 VT == Op.getOperand(1).getValueType() &&
4339 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004340
Dan Gohman9ed06db2008-03-07 20:36:53 +00004341 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004342 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004343 SDValue Lo = Op.getOperand(0);
4344 SDValue Hi = Op.getOperand(1);
4345 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004346 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004347
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004348 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004349 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004350 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4351 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4352 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4353 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004354 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004355 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4356 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4357 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004358 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004359 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004360}
4361
Dan Gohmand858e902010-04-17 15:26:15 +00004362SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004363 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004364 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004365 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004366 assert(Op.getNumOperands() == 3 &&
4367 VT == Op.getOperand(1).getValueType() &&
4368 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004369
Dan Gohman9ed06db2008-03-07 20:36:53 +00004370 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004371 SDValue Lo = Op.getOperand(0);
4372 SDValue Hi = Op.getOperand(1);
4373 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004374 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004375
Dale Johannesenf5d97892009-02-04 01:48:28 +00004376 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004377 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004378 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4379 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4380 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4381 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004382 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004383 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4384 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4385 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004386 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004387 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004388 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004389}
4390
4391//===----------------------------------------------------------------------===//
4392// Vector related lowering.
4393//
4394
Chris Lattner4a998b92006-04-17 06:00:21 +00004395/// BuildSplatI - Build a canonical splati of Val with an element size of
4396/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004397static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004398 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004399 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004400
Owen Andersone50ed302009-08-10 22:56:29 +00004401 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004403 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004404
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004406
Chris Lattner70fa4932006-12-01 01:45:39 +00004407 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4408 if (Val == -1)
4409 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004410
Owen Andersone50ed302009-08-10 22:56:29 +00004411 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004412
Chris Lattner4a998b92006-04-17 06:00:21 +00004413 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004414 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004415 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004416 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004417 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4418 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004419 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004420}
4421
Chris Lattnere7c768e2006-04-18 03:24:30 +00004422/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004423/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004424static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004425 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 EVT DestVT = MVT::Other) {
4427 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004428 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004430}
4431
Chris Lattnere7c768e2006-04-18 03:24:30 +00004432/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4433/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004434static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004435 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 DebugLoc dl, EVT DestVT = MVT::Other) {
4437 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004438 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004440}
4441
4442
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004443/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4444/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004445static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004446 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004447 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004448 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4449 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004450
Nate Begeman9008ca62009-04-27 18:41:29 +00004451 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004452 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004455 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004456}
4457
Chris Lattnerf1b47082006-04-14 05:19:18 +00004458// If this is a case we can't handle, return null and let the default
4459// expansion code take care of it. If we CAN select this case, and if it
4460// selects to a single instruction, return Op. Otherwise, if we can codegen
4461// this case more efficiently than a constant pool load, lower it to the
4462// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004463SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4464 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004465 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004466 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4467 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004468
Bob Wilson24e338e2009-03-02 23:24:16 +00004469 // Check if this is a splat of a constant value.
4470 APInt APSplatBits, APSplatUndef;
4471 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004472 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004473 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004474 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004475 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004476
Bob Wilsonf2950b02009-03-03 19:26:27 +00004477 unsigned SplatBits = APSplatBits.getZExtValue();
4478 unsigned SplatUndef = APSplatUndef.getZExtValue();
4479 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004480
Bob Wilsonf2950b02009-03-03 19:26:27 +00004481 // First, handle single instruction cases.
4482
4483 // All zeros?
4484 if (SplatBits == 0) {
4485 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4487 SDValue Z = DAG.getConstant(0, MVT::i32);
4488 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004489 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004490 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004491 return Op;
4492 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004493
Bob Wilsonf2950b02009-03-03 19:26:27 +00004494 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4495 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4496 (32-SplatBitSize));
4497 if (SextVal >= -16 && SextVal <= 15)
4498 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004499
4500
Bob Wilsonf2950b02009-03-03 19:26:27 +00004501 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004502
Bob Wilsonf2950b02009-03-03 19:26:27 +00004503 // If this value is in the range [-32,30] and is even, use:
4504 // tmp = VSPLTI[bhw], result = add tmp, tmp
4505 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004507 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004508 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004509 }
4510
4511 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4512 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4513 // for fneg/fabs.
4514 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4515 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004517
4518 // Make the VSLW intrinsic, computing 0x8000_0000.
4519 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4520 OnesV, DAG, dl);
4521
4522 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004524 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004525 }
4526
4527 // Check to see if this is a wide variety of vsplti*, binop self cases.
4528 static const signed char SplatCsts[] = {
4529 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4530 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4531 };
4532
4533 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4534 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4535 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4536 int i = SplatCsts[idx];
4537
4538 // Figure out what shift amount will be used by altivec if shifted by i in
4539 // this splat size.
4540 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4541
4542 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004543 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004544 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004545 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4546 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4547 Intrinsic::ppc_altivec_vslw
4548 };
4549 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004550 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004551 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Bob Wilsonf2950b02009-03-03 19:26:27 +00004553 // vsplti + srl self.
4554 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004556 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4557 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4558 Intrinsic::ppc_altivec_vsrw
4559 };
4560 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004561 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004562 }
4563
Bob Wilsonf2950b02009-03-03 19:26:27 +00004564 // vsplti + sra self.
4565 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004567 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4568 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4569 Intrinsic::ppc_altivec_vsraw
4570 };
4571 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004572 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004574
Bob Wilsonf2950b02009-03-03 19:26:27 +00004575 // vsplti + rol self.
4576 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4577 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004579 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4580 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4581 Intrinsic::ppc_altivec_vrlw
4582 };
4583 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004584 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004585 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004586
Bob Wilsonf2950b02009-03-03 19:26:27 +00004587 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004588 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004590 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004591 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004592 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004593 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004594 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004595 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004596 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004597 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004598 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004600 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4601 }
4602 }
4603
4604 // Three instruction sequences.
4605
4606 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4607 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4609 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004610 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004611 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004612 }
4613 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4614 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004615 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4616 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004617 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004618 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004619 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004620
Dan Gohman475871a2008-07-27 21:46:04 +00004621 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004622}
4623
Chris Lattner59138102006-04-17 05:28:54 +00004624/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4625/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004626static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004627 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004628 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004629 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004630 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004631 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004632
Chris Lattner59138102006-04-17 05:28:54 +00004633 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004634 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004635 OP_VMRGHW,
4636 OP_VMRGLW,
4637 OP_VSPLTISW0,
4638 OP_VSPLTISW1,
4639 OP_VSPLTISW2,
4640 OP_VSPLTISW3,
4641 OP_VSLDOI4,
4642 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004643 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004644 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004645
Chris Lattner59138102006-04-17 05:28:54 +00004646 if (OpNum == OP_COPY) {
4647 if (LHSID == (1*9+2)*9+3) return LHS;
4648 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4649 return RHS;
4650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004651
Dan Gohman475871a2008-07-27 21:46:04 +00004652 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004653 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4654 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004655
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004657 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004658 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004659 case OP_VMRGHW:
4660 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4661 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4662 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4663 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4664 break;
4665 case OP_VMRGLW:
4666 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4667 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4668 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4669 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4670 break;
4671 case OP_VSPLTISW0:
4672 for (unsigned i = 0; i != 16; ++i)
4673 ShufIdxs[i] = (i&3)+0;
4674 break;
4675 case OP_VSPLTISW1:
4676 for (unsigned i = 0; i != 16; ++i)
4677 ShufIdxs[i] = (i&3)+4;
4678 break;
4679 case OP_VSPLTISW2:
4680 for (unsigned i = 0; i != 16; ++i)
4681 ShufIdxs[i] = (i&3)+8;
4682 break;
4683 case OP_VSPLTISW3:
4684 for (unsigned i = 0; i != 16; ++i)
4685 ShufIdxs[i] = (i&3)+12;
4686 break;
4687 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004688 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004689 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004690 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004691 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004692 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004693 }
Owen Andersone50ed302009-08-10 22:56:29 +00004694 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004695 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4696 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004698 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004699}
4700
Chris Lattnerf1b47082006-04-14 05:19:18 +00004701/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4702/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4703/// return the code it can be lowered into. Worst case, it can always be
4704/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004705SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004706 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004707 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004708 SDValue V1 = Op.getOperand(0);
4709 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004710 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004711 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004712
Chris Lattnerf1b47082006-04-14 05:19:18 +00004713 // Cases that are handled by instructions that take permute immediates
4714 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4715 // selected by the instruction selector.
4716 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004717 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4718 PPC::isSplatShuffleMask(SVOp, 2) ||
4719 PPC::isSplatShuffleMask(SVOp, 4) ||
4720 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4721 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4722 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4723 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4724 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4725 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4726 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4727 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4728 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004729 return Op;
4730 }
4731 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004732
Chris Lattnerf1b47082006-04-14 05:19:18 +00004733 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4734 // and produce a fixed permutation. If any of these match, do not lower to
4735 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4737 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4738 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4739 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4740 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4741 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4742 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4743 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4744 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004745 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004746
Chris Lattner59138102006-04-17 05:28:54 +00004747 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4748 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004749 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004750
Chris Lattner59138102006-04-17 05:28:54 +00004751 unsigned PFIndexes[4];
4752 bool isFourElementShuffle = true;
4753 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4754 unsigned EltNo = 8; // Start out undef.
4755 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004756 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004757 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004758
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004760 if ((ByteSource & 3) != j) {
4761 isFourElementShuffle = false;
4762 break;
4763 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004764
Chris Lattner59138102006-04-17 05:28:54 +00004765 if (EltNo == 8) {
4766 EltNo = ByteSource/4;
4767 } else if (EltNo != ByteSource/4) {
4768 isFourElementShuffle = false;
4769 break;
4770 }
4771 }
4772 PFIndexes[i] = EltNo;
4773 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004774
4775 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004776 // perfect shuffle vector to determine if it is cost effective to do this as
4777 // discrete instructions, or whether we should use a vperm.
4778 if (isFourElementShuffle) {
4779 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004780 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004781 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004782
Chris Lattner59138102006-04-17 05:28:54 +00004783 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4784 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004785
Chris Lattner59138102006-04-17 05:28:54 +00004786 // Determining when to avoid vperm is tricky. Many things affect the cost
4787 // of vperm, particularly how many times the perm mask needs to be computed.
4788 // For example, if the perm mask can be hoisted out of a loop or is already
4789 // used (perhaps because there are multiple permutes with the same shuffle
4790 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4791 // the loop requires an extra register.
4792 //
4793 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004794 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004795 // available, if this block is within a loop, we should avoid using vperm
4796 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004797 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004798 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004799 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004800
Chris Lattnerf1b47082006-04-14 05:19:18 +00004801 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4802 // vector that will get spilled to the constant pool.
4803 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004804
Chris Lattnerf1b47082006-04-14 05:19:18 +00004805 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4806 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004807 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004808 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004809
Dan Gohman475871a2008-07-27 21:46:04 +00004810 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004811 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4812 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004813
Chris Lattnerf1b47082006-04-14 05:19:18 +00004814 for (unsigned j = 0; j != BytesPerElement; ++j)
4815 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004817 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004818
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004820 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004821 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004822}
4823
Chris Lattner90564f22006-04-18 17:59:36 +00004824/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4825/// altivec comparison. If it is, return true and fill in Opc/isDot with
4826/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004827static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004828 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004829 unsigned IntrinsicID =
4830 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004831 CompareOpc = -1;
4832 isDot = false;
4833 switch (IntrinsicID) {
4834 default: return false;
4835 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004836 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4837 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4838 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4839 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4840 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4841 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4842 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4843 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4844 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4845 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4846 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4847 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4848 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004849
Chris Lattner1a635d62006-04-14 06:01:58 +00004850 // Normal Comparisons.
4851 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4852 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4853 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4854 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4855 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4856 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4857 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4858 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4859 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4860 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4861 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4862 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4863 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4864 }
Chris Lattner90564f22006-04-18 17:59:36 +00004865 return true;
4866}
4867
4868/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4869/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004870SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004871 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004872 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4873 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004874 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004875 int CompareOpc;
4876 bool isDot;
4877 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004878 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004879
Chris Lattner90564f22006-04-18 17:59:36 +00004880 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004881 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004882 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004883 Op.getOperand(1), Op.getOperand(2),
4884 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004885 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004886 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004887
Chris Lattner1a635d62006-04-14 06:01:58 +00004888 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004889 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004890 Op.getOperand(2), // LHS
4891 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004892 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004893 };
Owen Andersone50ed302009-08-10 22:56:29 +00004894 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004895 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004896 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004897 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004898
Chris Lattner1a635d62006-04-14 06:01:58 +00004899 // Now that we have the comparison, emit a copy from the CR to a GPR.
4900 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4902 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004903 CompNode.getValue(1));
4904
Chris Lattner1a635d62006-04-14 06:01:58 +00004905 // Unpack the result based on how the target uses it.
4906 unsigned BitNo; // Bit # of CR6.
4907 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004908 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004909 default: // Can't happen, don't crash on invalid number though.
4910 case 0: // Return the value of the EQ bit of CR6.
4911 BitNo = 0; InvertBit = false;
4912 break;
4913 case 1: // Return the inverted value of the EQ bit of CR6.
4914 BitNo = 0; InvertBit = true;
4915 break;
4916 case 2: // Return the value of the LT bit of CR6.
4917 BitNo = 2; InvertBit = false;
4918 break;
4919 case 3: // Return the inverted value of the LT bit of CR6.
4920 BitNo = 2; InvertBit = true;
4921 break;
4922 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004923
Chris Lattner1a635d62006-04-14 06:01:58 +00004924 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4926 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004927 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004928 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4929 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004930
Chris Lattner1a635d62006-04-14 06:01:58 +00004931 // If we are supposed to, toggle the bit.
4932 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004933 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4934 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004935 return Flags;
4936}
4937
Scott Michelfdc40a02009-02-17 22:15:04 +00004938SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004939 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004940 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004941 // Create a stack slot that is 16-byte aligned.
4942 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004943 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004944 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004945 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004946
Chris Lattner1a635d62006-04-14 06:01:58 +00004947 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004948 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004949 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004950 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004951 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004952 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004953 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004954}
4955
Dan Gohmand858e902010-04-17 15:26:15 +00004956SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004957 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004958 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004959 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004960
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4962 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004963
Dan Gohman475871a2008-07-27 21:46:04 +00004964 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004965 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004966
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004967 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004968 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4969 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4970 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004971
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004972 // Low parts multiplied together, generating 32-bit results (we ignore the
4973 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004974 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004975 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004976
Dan Gohman475871a2008-07-27 21:46:04 +00004977 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004979 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004980 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004981 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4983 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004984 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004985
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004987
Chris Lattnercea2aa72006-04-18 04:28:57 +00004988 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004989 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004990 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004991 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004992
Chris Lattner19a81522006-04-18 03:57:35 +00004993 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004994 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004996 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004997
Chris Lattner19a81522006-04-18 03:57:35 +00004998 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004999 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005000 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005001 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005002
Chris Lattner19a81522006-04-18 03:57:35 +00005003 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005004 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005005 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005006 Ops[i*2 ] = 2*i+1;
5007 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005008 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005010 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005011 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005012 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005013}
5014
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005015/// LowerOperation - Provide custom lowering hooks for some operations.
5016///
Dan Gohmand858e902010-04-17 15:26:15 +00005017SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005018 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005019 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005020 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005021 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005022 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005023 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005024 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005025 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005026 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5027 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005028 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005029 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
5031 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005032 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005033
Jim Laskeyefc7e522006-12-04 22:04:42 +00005034 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005035 case ISD::DYNAMIC_STACKALLOC:
5036 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005037
Chris Lattner1a635d62006-04-14 06:01:58 +00005038 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005039 case ISD::FP_TO_UINT:
5040 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005041 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005042 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005043 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005044
Chris Lattner1a635d62006-04-14 06:01:58 +00005045 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005046 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5047 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5048 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005049
Chris Lattner1a635d62006-04-14 06:01:58 +00005050 // Vector-related lowering.
5051 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5052 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5053 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5054 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005055 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005056
Chris Lattner3fc027d2007-12-08 06:59:59 +00005057 // Frame & Return address.
5058 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005059 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005060 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005061}
5062
Duncan Sands1607f052008-12-01 11:39:25 +00005063void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5064 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005065 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005066 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005067 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005068 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005069 default:
Craig Topperbc219812012-02-07 02:50:20 +00005070 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005071 case ISD::VAARG: {
5072 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5073 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5074 return;
5075
5076 EVT VT = N->getValueType(0);
5077
5078 if (VT == MVT::i64) {
5079 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5080
5081 Results.push_back(NewNode);
5082 Results.push_back(NewNode.getValue(1));
5083 }
5084 return;
5085 }
Duncan Sands1607f052008-12-01 11:39:25 +00005086 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 assert(N->getValueType(0) == MVT::ppcf128);
5088 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005089 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005091 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005092 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005094 DAG.getIntPtrConstant(1));
5095
5096 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5097 // of the long double, and puts FPSCR back the way it was. We do not
5098 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005099 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005100 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5101
Owen Anderson825b72b2009-08-11 20:47:22 +00005102 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005103 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005104 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005105 MFFSreg = Result.getValue(0);
5106 InFlag = Result.getValue(1);
5107
5108 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005109 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005111 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005112 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005113 InFlag = Result.getValue(0);
5114
5115 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005116 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005118 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005119 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005120 InFlag = Result.getValue(0);
5121
5122 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005124 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005125 Ops[0] = Lo;
5126 Ops[1] = Hi;
5127 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005128 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005129 FPreg = Result.getValue(0);
5130 InFlag = Result.getValue(1);
5131
5132 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 NodeTys.push_back(MVT::f64);
5134 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005135 Ops[1] = MFFSreg;
5136 Ops[2] = FPreg;
5137 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005138 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005139 FPreg = Result.getValue(0);
5140
5141 // We know the low half is about to be thrown away, so just use something
5142 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005143 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005144 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005145 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005146 }
Duncan Sands1607f052008-12-01 11:39:25 +00005147 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005148 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005149 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005150 }
5151}
5152
5153
Chris Lattner1a635d62006-04-14 06:01:58 +00005154//===----------------------------------------------------------------------===//
5155// Other Lowering Code
5156//===----------------------------------------------------------------------===//
5157
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005158MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005159PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005160 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005161 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005162 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5163
5164 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5165 MachineFunction *F = BB->getParent();
5166 MachineFunction::iterator It = BB;
5167 ++It;
5168
5169 unsigned dest = MI->getOperand(0).getReg();
5170 unsigned ptrA = MI->getOperand(1).getReg();
5171 unsigned ptrB = MI->getOperand(2).getReg();
5172 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005173 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005174
5175 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5176 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5177 F->insert(It, loopMBB);
5178 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005179 exitMBB->splice(exitMBB->begin(), BB,
5180 llvm::next(MachineBasicBlock::iterator(MI)),
5181 BB->end());
5182 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005183
5184 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005185 unsigned TmpReg = (!BinOpcode) ? incr :
5186 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005187 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5188 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005189
5190 // thisMBB:
5191 // ...
5192 // fallthrough --> loopMBB
5193 BB->addSuccessor(loopMBB);
5194
5195 // loopMBB:
5196 // l[wd]arx dest, ptr
5197 // add r0, dest, incr
5198 // st[wd]cx. r0, ptr
5199 // bne- loopMBB
5200 // fallthrough --> exitMBB
5201 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005202 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005203 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005204 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005205 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5206 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005207 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005208 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005209 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005210 BB->addSuccessor(loopMBB);
5211 BB->addSuccessor(exitMBB);
5212
5213 // exitMBB:
5214 // ...
5215 BB = exitMBB;
5216 return BB;
5217}
5218
5219MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005220PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005221 MachineBasicBlock *BB,
5222 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005223 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005224 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005225 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5226 // In 64 bit mode we have to use 64 bits for addresses, even though the
5227 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5228 // registers without caring whether they're 32 or 64, but here we're
5229 // doing actual arithmetic on the addresses.
5230 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005231 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005232
5233 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5234 MachineFunction *F = BB->getParent();
5235 MachineFunction::iterator It = BB;
5236 ++It;
5237
5238 unsigned dest = MI->getOperand(0).getReg();
5239 unsigned ptrA = MI->getOperand(1).getReg();
5240 unsigned ptrB = MI->getOperand(2).getReg();
5241 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005242 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005243
5244 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5245 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5246 F->insert(It, loopMBB);
5247 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005248 exitMBB->splice(exitMBB->begin(), BB,
5249 llvm::next(MachineBasicBlock::iterator(MI)),
5250 BB->end());
5251 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005252
5253 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005254 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005255 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5256 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005257 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5258 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5259 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5260 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5261 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5262 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5263 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5264 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5265 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5266 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005267 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005268 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005269 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005270
5271 // thisMBB:
5272 // ...
5273 // fallthrough --> loopMBB
5274 BB->addSuccessor(loopMBB);
5275
5276 // The 4-byte load must be aligned, while a char or short may be
5277 // anywhere in the word. Hence all this nasty bookkeeping code.
5278 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5279 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005280 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005281 // rlwinm ptr, ptr1, 0, 0, 29
5282 // slw incr2, incr, shift
5283 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5284 // slw mask, mask2, shift
5285 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005286 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005287 // add tmp, tmpDest, incr2
5288 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005289 // and tmp3, tmp, mask
5290 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005291 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005292 // bne- loopMBB
5293 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005294 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005295 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005296 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005297 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005298 .addReg(ptrA).addReg(ptrB);
5299 } else {
5300 Ptr1Reg = ptrB;
5301 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005302 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005303 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005304 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005305 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5306 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005307 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005308 .addReg(Ptr1Reg).addImm(0).addImm(61);
5309 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005310 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005311 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005312 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005313 .addReg(incr).addReg(ShiftReg);
5314 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005315 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005316 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005317 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5318 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005319 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005320 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005321 .addReg(Mask2Reg).addReg(ShiftReg);
5322
5323 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005324 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005325 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005326 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005327 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005328 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005329 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005330 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005331 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005332 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005333 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005334 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005335 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005336 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005337 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005338 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005339 BB->addSuccessor(loopMBB);
5340 BB->addSuccessor(exitMBB);
5341
5342 // exitMBB:
5343 // ...
5344 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005345 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5346 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005347 return BB;
5348}
5349
5350MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005351PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005352 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005353 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005354
5355 // To "insert" these instructions we actually have to insert their
5356 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005357 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005358 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005359 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005360
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005361 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005362
Hal Finkel009f7af2012-06-22 23:10:08 +00005363 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5364 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5365 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5366 PPC::ISEL8 : PPC::ISEL;
5367 unsigned SelectPred = MI->getOperand(4).getImm();
5368 DebugLoc dl = MI->getDebugLoc();
5369
5370 // The SelectPred is ((BI << 5) | BO) for a BCC
5371 unsigned BO = SelectPred & 0xF;
5372 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5373
5374 unsigned TrueOpNo, FalseOpNo;
5375 if (BO == 12) {
5376 TrueOpNo = 2;
5377 FalseOpNo = 3;
5378 } else {
5379 TrueOpNo = 3;
5380 FalseOpNo = 2;
5381 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5382 }
5383
5384 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5385 .addReg(MI->getOperand(TrueOpNo).getReg())
5386 .addReg(MI->getOperand(FalseOpNo).getReg())
5387 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5388 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5389 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5390 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5391 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5392 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5393
Evan Cheng53301922008-07-12 02:23:19 +00005394
5395 // The incoming instruction knows the destination vreg to set, the
5396 // condition code register to branch on, the true/false values to
5397 // select between, and a branch opcode to use.
5398
5399 // thisMBB:
5400 // ...
5401 // TrueVal = ...
5402 // cmpTY ccX, r1, r2
5403 // bCC copy1MBB
5404 // fallthrough --> copy0MBB
5405 MachineBasicBlock *thisMBB = BB;
5406 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5407 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5408 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005409 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005410 F->insert(It, copy0MBB);
5411 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005412
5413 // Transfer the remainder of BB and its successor edges to sinkMBB.
5414 sinkMBB->splice(sinkMBB->begin(), BB,
5415 llvm::next(MachineBasicBlock::iterator(MI)),
5416 BB->end());
5417 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5418
Evan Cheng53301922008-07-12 02:23:19 +00005419 // Next, add the true and fallthrough blocks as its successors.
5420 BB->addSuccessor(copy0MBB);
5421 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Dan Gohman14152b42010-07-06 20:24:04 +00005423 BuildMI(BB, dl, TII->get(PPC::BCC))
5424 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5425
Evan Cheng53301922008-07-12 02:23:19 +00005426 // copy0MBB:
5427 // %FalseValue = ...
5428 // # fallthrough to sinkMBB
5429 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005430
Evan Cheng53301922008-07-12 02:23:19 +00005431 // Update machine-CFG edges
5432 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Evan Cheng53301922008-07-12 02:23:19 +00005434 // sinkMBB:
5435 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5436 // ...
5437 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005438 BuildMI(*BB, BB->begin(), dl,
5439 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005440 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5441 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5442 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005443 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5444 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5445 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5446 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005447 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5448 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5449 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5450 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005451
5452 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5453 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5454 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5455 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005456 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5457 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5458 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5459 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005460
5461 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5462 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5463 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5464 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005465 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5466 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5467 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5468 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005469
5470 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5471 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5472 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5473 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005474 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5475 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5476 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5477 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005478
5479 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005480 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005481 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005482 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005483 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005484 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005485 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005486 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005487
5488 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5489 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5490 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5491 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005492 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5493 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5494 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5495 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005496
Dale Johannesen0e55f062008-08-29 18:29:46 +00005497 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5498 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5499 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5500 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5501 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5502 BB = EmitAtomicBinary(MI, BB, false, 0);
5503 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5504 BB = EmitAtomicBinary(MI, BB, true, 0);
5505
Evan Cheng53301922008-07-12 02:23:19 +00005506 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5507 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5508 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5509
5510 unsigned dest = MI->getOperand(0).getReg();
5511 unsigned ptrA = MI->getOperand(1).getReg();
5512 unsigned ptrB = MI->getOperand(2).getReg();
5513 unsigned oldval = MI->getOperand(3).getReg();
5514 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005515 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005516
Dale Johannesen65e39732008-08-25 18:53:26 +00005517 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5518 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5519 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005520 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005521 F->insert(It, loop1MBB);
5522 F->insert(It, loop2MBB);
5523 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005524 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005525 exitMBB->splice(exitMBB->begin(), BB,
5526 llvm::next(MachineBasicBlock::iterator(MI)),
5527 BB->end());
5528 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005529
5530 // thisMBB:
5531 // ...
5532 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005533 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005534
Dale Johannesen65e39732008-08-25 18:53:26 +00005535 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005536 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005537 // cmp[wd] dest, oldval
5538 // bne- midMBB
5539 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005540 // st[wd]cx. newval, ptr
5541 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005542 // b exitBB
5543 // midMBB:
5544 // st[wd]cx. dest, ptr
5545 // exitBB:
5546 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005547 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005548 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005549 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005550 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005551 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005552 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5553 BB->addSuccessor(loop2MBB);
5554 BB->addSuccessor(midMBB);
5555
5556 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005557 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005558 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005559 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005560 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005561 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005562 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005563 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005564
Dale Johannesen65e39732008-08-25 18:53:26 +00005565 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005566 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005567 .addReg(dest).addReg(ptrA).addReg(ptrB);
5568 BB->addSuccessor(exitMBB);
5569
Evan Cheng53301922008-07-12 02:23:19 +00005570 // exitMBB:
5571 // ...
5572 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005573 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5574 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5575 // We must use 64-bit registers for addresses when targeting 64-bit,
5576 // since we're actually doing arithmetic on them. Other registers
5577 // can be 32-bit.
5578 bool is64bit = PPCSubTarget.isPPC64();
5579 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5580
5581 unsigned dest = MI->getOperand(0).getReg();
5582 unsigned ptrA = MI->getOperand(1).getReg();
5583 unsigned ptrB = MI->getOperand(2).getReg();
5584 unsigned oldval = MI->getOperand(3).getReg();
5585 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005586 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005587
5588 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5589 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5590 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5591 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5592 F->insert(It, loop1MBB);
5593 F->insert(It, loop2MBB);
5594 F->insert(It, midMBB);
5595 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005596 exitMBB->splice(exitMBB->begin(), BB,
5597 llvm::next(MachineBasicBlock::iterator(MI)),
5598 BB->end());
5599 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005600
5601 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005602 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005603 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5604 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005605 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5606 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5607 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5608 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5609 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5610 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5611 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5612 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5613 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5614 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5615 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5616 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5617 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5618 unsigned Ptr1Reg;
5619 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005620 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005621 // thisMBB:
5622 // ...
5623 // fallthrough --> loopMBB
5624 BB->addSuccessor(loop1MBB);
5625
5626 // The 4-byte load must be aligned, while a char or short may be
5627 // anywhere in the word. Hence all this nasty bookkeeping code.
5628 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5629 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005630 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005631 // rlwinm ptr, ptr1, 0, 0, 29
5632 // slw newval2, newval, shift
5633 // slw oldval2, oldval,shift
5634 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5635 // slw mask, mask2, shift
5636 // and newval3, newval2, mask
5637 // and oldval3, oldval2, mask
5638 // loop1MBB:
5639 // lwarx tmpDest, ptr
5640 // and tmp, tmpDest, mask
5641 // cmpw tmp, oldval3
5642 // bne- midMBB
5643 // loop2MBB:
5644 // andc tmp2, tmpDest, mask
5645 // or tmp4, tmp2, newval3
5646 // stwcx. tmp4, ptr
5647 // bne- loop1MBB
5648 // b exitBB
5649 // midMBB:
5650 // stwcx. tmpDest, ptr
5651 // exitBB:
5652 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005653 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005654 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005655 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005656 .addReg(ptrA).addReg(ptrB);
5657 } else {
5658 Ptr1Reg = ptrB;
5659 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005660 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005661 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005662 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005663 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5664 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005665 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005666 .addReg(Ptr1Reg).addImm(0).addImm(61);
5667 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005668 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005669 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005670 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005671 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005672 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005673 .addReg(oldval).addReg(ShiftReg);
5674 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005675 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005676 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005677 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5678 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5679 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005680 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005681 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005682 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005683 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005684 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005685 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005686 .addReg(OldVal2Reg).addReg(MaskReg);
5687
5688 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005689 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005690 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005691 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5692 .addReg(TmpDestReg).addReg(MaskReg);
5693 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005694 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005695 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005696 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5697 BB->addSuccessor(loop2MBB);
5698 BB->addSuccessor(midMBB);
5699
5700 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005701 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5702 .addReg(TmpDestReg).addReg(MaskReg);
5703 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5704 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5705 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005706 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005707 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005708 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005709 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005710 BB->addSuccessor(loop1MBB);
5711 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005712
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005713 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005714 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005715 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005716 BB->addSuccessor(exitMBB);
5717
5718 // exitMBB:
5719 // ...
5720 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005721 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5722 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005723 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005724 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005725 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005726
Dan Gohman14152b42010-07-06 20:24:04 +00005727 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005728 return BB;
5729}
5730
Chris Lattner1a635d62006-04-14 06:01:58 +00005731//===----------------------------------------------------------------------===//
5732// Target Optimization Hooks
5733//===----------------------------------------------------------------------===//
5734
Duncan Sands25cf2272008-11-24 14:53:14 +00005735SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5736 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005737 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005738 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005739 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005740 switch (N->getOpcode()) {
5741 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005742 case PPCISD::SHL:
5743 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005744 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005745 return N->getOperand(0);
5746 }
5747 break;
5748 case PPCISD::SRL:
5749 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005750 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005751 return N->getOperand(0);
5752 }
5753 break;
5754 case PPCISD::SRA:
5755 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005756 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005757 C->isAllOnesValue()) // -1 >>s V -> -1.
5758 return N->getOperand(0);
5759 }
5760 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005761
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005762 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005763 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005764 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5765 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5766 // We allow the src/dst to be either f32/f64, but the intermediate
5767 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 if (N->getOperand(0).getValueType() == MVT::i64 &&
5769 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005770 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 if (Val.getValueType() == MVT::f32) {
5772 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005773 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005775
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005777 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005779 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 if (N->getValueType(0) == MVT::f32) {
5781 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005782 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005783 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005784 }
5785 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005787 // If the intermediate type is i32, we can avoid the load/store here
5788 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005789 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005790 }
5791 }
5792 break;
Chris Lattner51269842006-03-01 05:50:56 +00005793 case ISD::STORE:
5794 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5795 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005796 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005797 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 N->getOperand(1).getValueType() == MVT::i32 &&
5799 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005800 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 if (Val.getValueType() == MVT::f32) {
5802 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005803 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005804 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005806 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005807
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005809 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005810 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005811 return Val;
5812 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005813
Chris Lattnerd9989382006-07-10 20:56:58 +00005814 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005815 if (cast<StoreSDNode>(N)->isUnindexed() &&
5816 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005817 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 (N->getOperand(1).getValueType() == MVT::i32 ||
5819 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005820 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005821 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 if (BSwapOp.getValueType() == MVT::i16)
5823 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005824
Dan Gohmanc76909a2009-09-25 20:36:54 +00005825 SDValue Ops[] = {
5826 N->getOperand(0), BSwapOp, N->getOperand(2),
5827 DAG.getValueType(N->getOperand(1).getValueType())
5828 };
5829 return
5830 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5831 Ops, array_lengthof(Ops),
5832 cast<StoreSDNode>(N)->getMemoryVT(),
5833 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005834 }
5835 break;
5836 case ISD::BSWAP:
5837 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005838 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005839 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005841 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005842 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005843 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005844 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005845 LD->getChain(), // Chain
5846 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005847 DAG.getValueType(N->getValueType(0)) // VT
5848 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005849 SDValue BSLoad =
5850 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5851 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5852 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005853
Scott Michelfdc40a02009-02-17 22:15:04 +00005854 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005855 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 if (N->getValueType(0) == MVT::i16)
5857 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005858
Chris Lattnerd9989382006-07-10 20:56:58 +00005859 // First, combine the bswap away. This makes the value produced by the
5860 // load dead.
5861 DCI.CombineTo(N, ResVal);
5862
5863 // Next, combine the load away, we give it a bogus result value but a real
5864 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005865 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005866
Chris Lattnerd9989382006-07-10 20:56:58 +00005867 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005868 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005869 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005870
Chris Lattner51269842006-03-01 05:50:56 +00005871 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005872 case PPCISD::VCMP: {
5873 // If a VCMPo node already exists with exactly the same operands as this
5874 // node, use its result instead of this node (VCMPo computes both a CR6 and
5875 // a normal output).
5876 //
5877 if (!N->getOperand(0).hasOneUse() &&
5878 !N->getOperand(1).hasOneUse() &&
5879 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005880
Chris Lattner4468c222006-03-31 06:02:07 +00005881 // Scan all of the users of the LHS, looking for VCMPo's that match.
5882 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005883
Gabor Greifba36cb52008-08-28 21:40:38 +00005884 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005885 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5886 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005887 if (UI->getOpcode() == PPCISD::VCMPo &&
5888 UI->getOperand(1) == N->getOperand(1) &&
5889 UI->getOperand(2) == N->getOperand(2) &&
5890 UI->getOperand(0) == N->getOperand(0)) {
5891 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005892 break;
5893 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005894
Chris Lattner00901202006-04-18 18:28:22 +00005895 // If there is no VCMPo node, or if the flag value has a single use, don't
5896 // transform this.
5897 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5898 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005899
5900 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005901 // chain, this transformation is more complex. Note that multiple things
5902 // could use the value result, which we should ignore.
5903 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005904 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005905 FlagUser == 0; ++UI) {
5906 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005907 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005908 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005909 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005910 FlagUser = User;
5911 break;
5912 }
5913 }
5914 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005915
Chris Lattner00901202006-04-18 18:28:22 +00005916 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5917 // give up for right now.
5918 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005919 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005920 }
5921 break;
5922 }
Chris Lattner90564f22006-04-18 17:59:36 +00005923 case ISD::BR_CC: {
5924 // If this is a branch on an altivec predicate comparison, lower this so
5925 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5926 // lowering is done pre-legalize, because the legalizer lowers the predicate
5927 // compare down to code that is difficult to reassemble.
5928 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005929 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005930 int CompareOpc;
5931 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005932
Chris Lattner90564f22006-04-18 17:59:36 +00005933 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5934 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5935 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5936 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005937
Chris Lattner90564f22006-04-18 17:59:36 +00005938 // If this is a comparison against something other than 0/1, then we know
5939 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005940 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005941 if (Val != 0 && Val != 1) {
5942 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5943 return N->getOperand(0);
5944 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005946 N->getOperand(0), N->getOperand(4));
5947 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005948
Chris Lattner90564f22006-04-18 17:59:36 +00005949 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005950
Chris Lattner90564f22006-04-18 17:59:36 +00005951 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005952 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005953 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005954 LHS.getOperand(2), // LHS of compare
5955 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005957 };
Chris Lattner90564f22006-04-18 17:59:36 +00005958 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005959 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005960 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005961
Chris Lattner90564f22006-04-18 17:59:36 +00005962 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005963 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005964 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005965 default: // Can't happen, don't crash on invalid number though.
5966 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005967 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005968 break;
5969 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005970 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005971 break;
5972 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005973 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005974 break;
5975 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005976 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005977 break;
5978 }
5979
Owen Anderson825b72b2009-08-11 20:47:22 +00005980 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5981 DAG.getConstant(CompOpc, MVT::i32),
5982 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005983 N->getOperand(4), CompNode.getValue(1));
5984 }
5985 break;
5986 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005987 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005988
Dan Gohman475871a2008-07-27 21:46:04 +00005989 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005990}
5991
Chris Lattner1a635d62006-04-14 06:01:58 +00005992//===----------------------------------------------------------------------===//
5993// Inline Assembly Support
5994//===----------------------------------------------------------------------===//
5995
Dan Gohman475871a2008-07-27 21:46:04 +00005996void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005997 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005998 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005999 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006000 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006001 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006002 switch (Op.getOpcode()) {
6003 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006004 case PPCISD::LBRX: {
6005 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006006 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006007 KnownZero = 0xFFFF0000;
6008 break;
6009 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006010 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006011 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006012 default: break;
6013 case Intrinsic::ppc_altivec_vcmpbfp_p:
6014 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6015 case Intrinsic::ppc_altivec_vcmpequb_p:
6016 case Intrinsic::ppc_altivec_vcmpequh_p:
6017 case Intrinsic::ppc_altivec_vcmpequw_p:
6018 case Intrinsic::ppc_altivec_vcmpgefp_p:
6019 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6020 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6021 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6022 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6023 case Intrinsic::ppc_altivec_vcmpgtub_p:
6024 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6025 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6026 KnownZero = ~1U; // All bits but the low one are known to be zero.
6027 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006028 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006029 }
6030 }
6031}
6032
6033
Chris Lattner4234f572007-03-25 02:14:49 +00006034/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006035/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006036PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006037PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6038 if (Constraint.size() == 1) {
6039 switch (Constraint[0]) {
6040 default: break;
6041 case 'b':
6042 case 'r':
6043 case 'f':
6044 case 'v':
6045 case 'y':
6046 return C_RegisterClass;
6047 }
6048 }
6049 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006050}
6051
John Thompson44ab89e2010-10-29 17:29:13 +00006052/// Examine constraint type and operand type and determine a weight value.
6053/// This object must already have been set up with the operand type
6054/// and the current alternative constraint selected.
6055TargetLowering::ConstraintWeight
6056PPCTargetLowering::getSingleConstraintMatchWeight(
6057 AsmOperandInfo &info, const char *constraint) const {
6058 ConstraintWeight weight = CW_Invalid;
6059 Value *CallOperandVal = info.CallOperandVal;
6060 // If we don't have a value, we can't do a match,
6061 // but allow it at the lowest weight.
6062 if (CallOperandVal == NULL)
6063 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006064 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006065 // Look at the constraint type.
6066 switch (*constraint) {
6067 default:
6068 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6069 break;
6070 case 'b':
6071 if (type->isIntegerTy())
6072 weight = CW_Register;
6073 break;
6074 case 'f':
6075 if (type->isFloatTy())
6076 weight = CW_Register;
6077 break;
6078 case 'd':
6079 if (type->isDoubleTy())
6080 weight = CW_Register;
6081 break;
6082 case 'v':
6083 if (type->isVectorTy())
6084 weight = CW_Register;
6085 break;
6086 case 'y':
6087 weight = CW_Register;
6088 break;
6089 }
6090 return weight;
6091}
6092
Scott Michelfdc40a02009-02-17 22:15:04 +00006093std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006094PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006095 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006096 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006097 // GCC RS6000 Constraint Letters
6098 switch (Constraint[0]) {
6099 case 'b': // R1-R31
6100 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006101 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006102 return std::make_pair(0U, &PPC::G8RCRegClass);
6103 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006104 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00006105 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00006106 return std::make_pair(0U, &PPC::F4RCRegClass);
6107 if (VT == MVT::f64)
6108 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006109 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006110 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006111 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006112 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006113 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006114 }
6115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006116
Chris Lattner331d1bc2006-11-02 01:44:04 +00006117 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006118}
Chris Lattner763317d2006-02-07 00:47:13 +00006119
Chris Lattner331d1bc2006-11-02 01:44:04 +00006120
Chris Lattner48884cd2007-08-25 00:47:38 +00006121/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006122/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006123void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006124 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006125 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006126 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006127 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006128
Eric Christopher100c8332011-06-02 23:16:42 +00006129 // Only support length 1 constraints.
6130 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006131
Eric Christopher100c8332011-06-02 23:16:42 +00006132 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006133 switch (Letter) {
6134 default: break;
6135 case 'I':
6136 case 'J':
6137 case 'K':
6138 case 'L':
6139 case 'M':
6140 case 'N':
6141 case 'O':
6142 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006143 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006144 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006145 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006146 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006147 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006148 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006149 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006150 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006151 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006152 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6153 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006154 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006155 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006156 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006157 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006158 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006159 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006160 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006161 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006162 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006163 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006164 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006165 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006166 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006167 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006168 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006169 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006170 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006171 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006172 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006173 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006174 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006175 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006176 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006177 }
6178 break;
6179 }
6180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006181
Gabor Greifba36cb52008-08-28 21:40:38 +00006182 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006183 Ops.push_back(Result);
6184 return;
6185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006186
Chris Lattner763317d2006-02-07 00:47:13 +00006187 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006188 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006189}
Evan Chengc4c62572006-03-13 23:20:37 +00006190
Chris Lattnerc9addb72007-03-30 23:15:24 +00006191// isLegalAddressingMode - Return true if the addressing mode represented
6192// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006193bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006194 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006195 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006196
Chris Lattnerc9addb72007-03-30 23:15:24 +00006197 // PPC allows a sign-extended 16-bit immediate field.
6198 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6199 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006200
Chris Lattnerc9addb72007-03-30 23:15:24 +00006201 // No global is ever allowed as a base.
6202 if (AM.BaseGV)
6203 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006204
6205 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006206 switch (AM.Scale) {
6207 case 0: // "r+i" or just "i", depending on HasBaseReg.
6208 break;
6209 case 1:
6210 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6211 return false;
6212 // Otherwise we have r+r or r+i.
6213 break;
6214 case 2:
6215 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6216 return false;
6217 // Allow 2*r as r+r.
6218 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006219 default:
6220 // No other scales are supported.
6221 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006223
Chris Lattnerc9addb72007-03-30 23:15:24 +00006224 return true;
6225}
6226
Evan Chengc4c62572006-03-13 23:20:37 +00006227/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006228/// as the offset of the target addressing mode for load / store of the
6229/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006230bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006231 // PPC allows a sign-extended 16-bit immediate field.
6232 return (V > -(1 << 16) && V < (1 << 16)-1);
6233}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006234
Craig Topperc89c7442012-03-27 07:21:54 +00006235bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006236 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006237}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006238
Dan Gohmand858e902010-04-17 15:26:15 +00006239SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6240 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006241 MachineFunction &MF = DAG.getMachineFunction();
6242 MachineFrameInfo *MFI = MF.getFrameInfo();
6243 MFI->setReturnAddressIsTaken(true);
6244
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006245 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006246 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006247
Dale Johannesen08673d22010-05-03 22:59:34 +00006248 // Make sure the function does not optimize away the store of the RA to
6249 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006250 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006251 FuncInfo->setLRStoreRequired();
6252 bool isPPC64 = PPCSubTarget.isPPC64();
6253 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6254
6255 if (Depth > 0) {
6256 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6257 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006258
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006259 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006260 isPPC64? MVT::i64 : MVT::i32);
6261 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6262 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6263 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006264 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006265 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006266
Chris Lattner3fc027d2007-12-08 06:59:59 +00006267 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006269 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006270 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006271}
6272
Dan Gohmand858e902010-04-17 15:26:15 +00006273SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6274 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006275 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006276 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006277
Owen Andersone50ed302009-08-10 22:56:29 +00006278 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006280
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006281 MachineFunction &MF = DAG.getMachineFunction();
6282 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006283 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006284 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6285 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006286 MFI->getStackSize() &&
Bill Wendling2c189062012-09-26 21:48:26 +00006287 !MF.getFunction()->getFnAttributes().hasNakedAttr();
Dale Johannesen08673d22010-05-03 22:59:34 +00006288 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6289 (is31 ? PPC::R31 : PPC::R1);
6290 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6291 PtrVT);
6292 while (Depth--)
6293 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006294 FrameAddr, MachinePointerInfo(), false, false,
6295 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006296 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006297}
Dan Gohman54aeea32008-10-21 03:41:46 +00006298
6299bool
6300PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6301 // The PowerPC target isn't yet aware of offsets.
6302 return false;
6303}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006304
Evan Cheng42642d02010-04-01 20:10:42 +00006305/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006306/// and store operations as a result of memset, memcpy, and memmove
6307/// lowering. If DstAlign is zero that means it's safe to destination
6308/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6309/// means there isn't a need to check it against alignment requirement,
6310/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006311/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006312/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006313/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6314/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006315/// It returns EVT::Other if the type should be determined using generic
6316/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006317EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6318 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006319 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006320 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006321 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006322 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006323 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006324 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006325 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006326 }
6327}
Hal Finkel3f31d492012-04-01 19:23:08 +00006328
Hal Finkel070b8db2012-06-22 00:49:52 +00006329/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6330/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6331/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6332/// is expanded to mul + add.
6333bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6334 if (!VT.isSimple())
6335 return false;
6336
6337 switch (VT.getSimpleVT().SimpleTy) {
6338 case MVT::f32:
6339 case MVT::f64:
6340 case MVT::v4f32:
6341 return true;
6342 default:
6343 break;
6344 }
6345
6346 return false;
6347}
6348
Hal Finkel3f31d492012-04-01 19:23:08 +00006349Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006350 if (DisableILPPref)
6351 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006352
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006353 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006354}
6355