blob: 31d2b807edf7da112b54964b6198b0f70fb751ae [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000117 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000118
119 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000120 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000121 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000122 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
123 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000124 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000125 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000126 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
127 const SmallVectorImpl<MCParsedAsmOperand*> &);
128 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
130 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
131 const SmallVectorImpl<MCParsedAsmOperand*> &);
132 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000134 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000136 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000138
139 bool validateInstruction(MCInst &Inst,
140 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000141 void processInstruction(MCInst &Inst,
142 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach189610f2011-07-26 18:25:39 +0000143
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000144public:
Evan Chengffc0e732011-07-09 05:47:46 +0000145 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000146 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000147 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000148
Evan Chengebdeeab2011-07-08 01:53:10 +0000149 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000150 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000151 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000152
Jim Grosbach1355cf12011-07-26 17:10:22 +0000153 // Implementation of the MCTargetAsmParser interface:
154 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
155 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000156 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000157 bool ParseDirective(AsmToken DirectiveID);
158
159 bool MatchAndEmitInstruction(SMLoc IDLoc,
160 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
161 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000162};
Jim Grosbach16c74252010-10-29 14:46:02 +0000163} // end anonymous namespace
164
Chris Lattner3a697562010-10-28 17:20:03 +0000165namespace {
166
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000167/// ARMOperand - Instances of this class represent a parsed ARM machine
168/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000169class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000170 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000171 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000172 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000173 CoprocNum,
174 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000175 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000176 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000177 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000178 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000179 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000180 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000181 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000182 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000183 DPRRegisterList,
184 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000185 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000186 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000187 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000188 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000189 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000190 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000191 } Kind;
192
Sean Callanan76264762010-04-02 22:27:05 +0000193 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000194 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000195
196 union {
197 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000198 ARMCC::CondCodes Val;
199 } CC;
200
201 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000202 ARM_MB::MemBOpt Val;
203 } MBOpt;
204
205 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000206 unsigned Val;
207 } Cop;
208
209 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000210 ARM_PROC::IFlags Val;
211 } IFlags;
212
213 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000214 unsigned Val;
215 } MMask;
216
217 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000218 const char *Data;
219 unsigned Length;
220 } Tok;
221
222 struct {
223 unsigned RegNum;
224 } Reg;
225
Bill Wendling8155e5b2010-11-06 22:19:43 +0000226 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000227 const MCExpr *Val;
228 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000229
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000230 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000231 struct {
232 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000233 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
234 // was specified.
235 const MCConstantExpr *OffsetImm; // Offset immediate value
236 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
237 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000238 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000239 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000240 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000241
242 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000243 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000244 bool isAdd;
245 ARM_AM::ShiftOpc ShiftTy;
246 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000247 } PostIdxReg;
248
249 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000250 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000251 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000252 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000253 struct {
254 ARM_AM::ShiftOpc ShiftTy;
255 unsigned SrcReg;
256 unsigned ShiftReg;
257 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000258 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000259 struct {
260 ARM_AM::ShiftOpc ShiftTy;
261 unsigned SrcReg;
262 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000263 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000264 struct {
265 unsigned Imm;
266 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000267 struct {
268 unsigned LSB;
269 unsigned Width;
270 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000271 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000272
Bill Wendling146018f2010-11-06 21:42:12 +0000273 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
274public:
Sean Callanan76264762010-04-02 22:27:05 +0000275 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
276 Kind = o.Kind;
277 StartLoc = o.StartLoc;
278 EndLoc = o.EndLoc;
279 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000280 case CondCode:
281 CC = o.CC;
282 break;
Sean Callanan76264762010-04-02 22:27:05 +0000283 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000284 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000285 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000286 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000287 case Register:
288 Reg = o.Reg;
289 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000290 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000291 case DPRRegisterList:
292 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000293 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000294 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000295 case CoprocNum:
296 case CoprocReg:
297 Cop = o.Cop;
298 break;
Sean Callanan76264762010-04-02 22:27:05 +0000299 case Immediate:
300 Imm = o.Imm;
301 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000302 case MemBarrierOpt:
303 MBOpt = o.MBOpt;
304 break;
Sean Callanan76264762010-04-02 22:27:05 +0000305 case Memory:
306 Mem = o.Mem;
307 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000308 case PostIndexRegister:
309 PostIdxReg = o.PostIdxReg;
310 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000311 case MSRMask:
312 MMask = o.MMask;
313 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000314 case ProcIFlags:
315 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000316 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000317 case ShifterImmediate:
318 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000319 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000320 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000321 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000322 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000323 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000324 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000325 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000326 case RotateImmediate:
327 RotImm = o.RotImm;
328 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000329 case BitfieldDescriptor:
330 Bitfield = o.Bitfield;
331 break;
Sean Callanan76264762010-04-02 22:27:05 +0000332 }
333 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000334
Sean Callanan76264762010-04-02 22:27:05 +0000335 /// getStartLoc - Get the location of the first token of this operand.
336 SMLoc getStartLoc() const { return StartLoc; }
337 /// getEndLoc - Get the location of the last token of this operand.
338 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000339
Daniel Dunbar8462b302010-08-11 06:36:53 +0000340 ARMCC::CondCodes getCondCode() const {
341 assert(Kind == CondCode && "Invalid access!");
342 return CC.Val;
343 }
344
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000345 unsigned getCoproc() const {
346 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
347 return Cop.Val;
348 }
349
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000350 StringRef getToken() const {
351 assert(Kind == Token && "Invalid access!");
352 return StringRef(Tok.Data, Tok.Length);
353 }
354
355 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000356 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000357 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000358 }
359
Bill Wendling5fa22a12010-11-09 23:28:44 +0000360 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000361 assert((Kind == RegisterList || Kind == DPRRegisterList ||
362 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000363 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000364 }
365
Kevin Enderbycfe07242009-10-13 22:19:02 +0000366 const MCExpr *getImm() const {
367 assert(Kind == Immediate && "Invalid access!");
368 return Imm.Val;
369 }
370
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000371 ARM_MB::MemBOpt getMemBarrierOpt() const {
372 assert(Kind == MemBarrierOpt && "Invalid access!");
373 return MBOpt.Val;
374 }
375
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000376 ARM_PROC::IFlags getProcIFlags() const {
377 assert(Kind == ProcIFlags && "Invalid access!");
378 return IFlags.Val;
379 }
380
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000381 unsigned getMSRMask() const {
382 assert(Kind == MSRMask && "Invalid access!");
383 return MMask.Val;
384 }
385
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000386 bool isCoprocNum() const { return Kind == CoprocNum; }
387 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000388 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000389 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000390 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000391 bool isImm0_255() const {
392 if (Kind != Immediate)
393 return false;
394 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
395 if (!CE) return false;
396 int64_t Value = CE->getValue();
397 return Value >= 0 && Value < 256;
398 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000399 bool isImm0_7() const {
400 if (Kind != Immediate)
401 return false;
402 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
403 if (!CE) return false;
404 int64_t Value = CE->getValue();
405 return Value >= 0 && Value < 8;
406 }
407 bool isImm0_15() const {
408 if (Kind != Immediate)
409 return false;
410 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
411 if (!CE) return false;
412 int64_t Value = CE->getValue();
413 return Value >= 0 && Value < 16;
414 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000415 bool isImm0_31() const {
416 if (Kind != Immediate)
417 return false;
418 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
419 if (!CE) return false;
420 int64_t Value = CE->getValue();
421 return Value >= 0 && Value < 32;
422 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000423 bool isImm1_16() const {
424 if (Kind != Immediate)
425 return false;
426 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
427 if (!CE) return false;
428 int64_t Value = CE->getValue();
429 return Value > 0 && Value < 17;
430 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000431 bool isImm1_32() const {
432 if (Kind != Immediate)
433 return false;
434 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
435 if (!CE) return false;
436 int64_t Value = CE->getValue();
437 return Value > 0 && Value < 33;
438 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000439 bool isImm0_65535() const {
440 if (Kind != Immediate)
441 return false;
442 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
443 if (!CE) return false;
444 int64_t Value = CE->getValue();
445 return Value >= 0 && Value < 65536;
446 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000447 bool isImm0_65535Expr() const {
448 if (Kind != Immediate)
449 return false;
450 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
451 // If it's not a constant expression, it'll generate a fixup and be
452 // handled later.
453 if (!CE) return true;
454 int64_t Value = CE->getValue();
455 return Value >= 0 && Value < 65536;
456 }
Jim Grosbached838482011-07-26 16:24:27 +0000457 bool isImm24bit() const {
458 if (Kind != Immediate)
459 return false;
460 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
461 if (!CE) return false;
462 int64_t Value = CE->getValue();
463 return Value >= 0 && Value <= 0xffffff;
464 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000465 bool isPKHLSLImm() const {
466 if (Kind != Immediate)
467 return false;
468 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
469 if (!CE) return false;
470 int64_t Value = CE->getValue();
471 return Value >= 0 && Value < 32;
472 }
473 bool isPKHASRImm() const {
474 if (Kind != Immediate)
475 return false;
476 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
477 if (!CE) return false;
478 int64_t Value = CE->getValue();
479 return Value > 0 && Value <= 32;
480 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000481 bool isARMSOImm() const {
482 if (Kind != Immediate)
483 return false;
484 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
485 if (!CE) return false;
486 int64_t Value = CE->getValue();
487 return ARM_AM::getSOImmVal(Value) != -1;
488 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000489 bool isT2SOImm() const {
490 if (Kind != Immediate)
491 return false;
492 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
493 if (!CE) return false;
494 int64_t Value = CE->getValue();
495 return ARM_AM::getT2SOImmVal(Value) != -1;
496 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000497 bool isSetEndImm() const {
498 if (Kind != Immediate)
499 return false;
500 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
501 if (!CE) return false;
502 int64_t Value = CE->getValue();
503 return Value == 1 || Value == 0;
504 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000505 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000506 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000507 bool isDPRRegList() const { return Kind == DPRRegisterList; }
508 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000509 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000510 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000511 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000512 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000513 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
514 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000515 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000516 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000517 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
518 bool isPostIdxReg() const {
519 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
520 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000521 bool isMemNoOffset() const {
522 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000523 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000524 // No offset of any kind.
525 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000526 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000527 bool isAddrMode2() const {
528 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000529 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000530 // Check for register offset.
531 if (Mem.OffsetRegNum) return true;
532 // Immediate offset in range [-4095, 4095].
533 if (!Mem.OffsetImm) return true;
534 int64_t Val = Mem.OffsetImm->getValue();
535 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000536 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000537 bool isAM2OffsetImm() const {
538 if (Kind != Immediate)
539 return false;
540 // Immediate offset in range [-4095, 4095].
541 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
542 if (!CE) return false;
543 int64_t Val = CE->getValue();
544 return Val > -4096 && Val < 4096;
545 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000546 bool isAddrMode3() const {
547 if (Kind != Memory)
548 return false;
549 // No shifts are legal for AM3.
550 if (Mem.ShiftType != ARM_AM::no_shift) return false;
551 // Check for register offset.
552 if (Mem.OffsetRegNum) return true;
553 // Immediate offset in range [-255, 255].
554 if (!Mem.OffsetImm) return true;
555 int64_t Val = Mem.OffsetImm->getValue();
556 return Val > -256 && Val < 256;
557 }
558 bool isAM3Offset() const {
559 if (Kind != Immediate && Kind != PostIndexRegister)
560 return false;
561 if (Kind == PostIndexRegister)
562 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
563 // Immediate offset in range [-255, 255].
564 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
565 if (!CE) return false;
566 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000567 // Special case, #-0 is INT32_MIN.
568 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000569 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000570 bool isAddrMode5() const {
571 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000572 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000573 // Check for register offset.
574 if (Mem.OffsetRegNum) return false;
575 // Immediate offset in range [-1020, 1020] and a multiple of 4.
576 if (!Mem.OffsetImm) return true;
577 int64_t Val = Mem.OffsetImm->getValue();
578 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000579 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000580 bool isMemRegOffset() const {
581 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000582 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000583 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000584 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000585 bool isMemThumbRR() const {
586 // Thumb reg+reg addressing is simple. Just two registers, a base and
587 // an offset. No shifts, negations or any other complicating factors.
588 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
589 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000590 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000591 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000592 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593 bool isMemImm8Offset() const {
594 if (Kind != Memory || Mem.OffsetRegNum != 0)
595 return false;
596 // Immediate offset in range [-255, 255].
597 if (!Mem.OffsetImm) return true;
598 int64_t Val = Mem.OffsetImm->getValue();
599 return Val > -256 && Val < 256;
600 }
601 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000602 // If we have an immediate that's not a constant, treat it as a label
603 // reference needing a fixup. If it is a constant, it's something else
604 // and we reject it.
605 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
606 return true;
607
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608 if (Kind != Memory || Mem.OffsetRegNum != 0)
609 return false;
610 // Immediate offset in range [-4095, 4095].
611 if (!Mem.OffsetImm) return true;
612 int64_t Val = Mem.OffsetImm->getValue();
613 return Val > -4096 && Val < 4096;
614 }
615 bool isPostIdxImm8() const {
616 if (Kind != Immediate)
617 return false;
618 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
619 if (!CE) return false;
620 int64_t Val = CE->getValue();
621 return Val > -256 && Val < 256;
622 }
623
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000624 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000625 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000626
627 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000628 // Add as immediates when possible. Null MCExpr = 0.
629 if (Expr == 0)
630 Inst.addOperand(MCOperand::CreateImm(0));
631 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000632 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
633 else
634 Inst.addOperand(MCOperand::CreateExpr(Expr));
635 }
636
Daniel Dunbar8462b302010-08-11 06:36:53 +0000637 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000638 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000639 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000640 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
641 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000642 }
643
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000644 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
645 assert(N == 1 && "Invalid number of operands!");
646 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
647 }
648
649 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
650 assert(N == 1 && "Invalid number of operands!");
651 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
652 }
653
Jim Grosbachd67641b2010-12-06 18:21:12 +0000654 void addCCOutOperands(MCInst &Inst, unsigned N) const {
655 assert(N == 1 && "Invalid number of operands!");
656 Inst.addOperand(MCOperand::CreateReg(getReg()));
657 }
658
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000659 void addRegOperands(MCInst &Inst, unsigned N) const {
660 assert(N == 1 && "Invalid number of operands!");
661 Inst.addOperand(MCOperand::CreateReg(getReg()));
662 }
663
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000664 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000665 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000666 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
667 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
668 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000669 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000670 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000671 }
672
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000673 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000674 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000675 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
676 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000677 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000678 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000679 }
680
681
Jim Grosbach580f4a92011-07-25 22:20:28 +0000682 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000683 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000684 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
685 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000686 }
687
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000688 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000689 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000690 const SmallVectorImpl<unsigned> &RegList = getRegList();
691 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000692 I = RegList.begin(), E = RegList.end(); I != E; ++I)
693 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000694 }
695
Bill Wendling0f630752010-11-17 04:32:08 +0000696 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
697 addRegListOperands(Inst, N);
698 }
699
700 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
701 addRegListOperands(Inst, N);
702 }
703
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000704 void addRotImmOperands(MCInst &Inst, unsigned N) const {
705 assert(N == 1 && "Invalid number of operands!");
706 // Encoded as val>>3. The printer handles display as 8, 16, 24.
707 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
708 }
709
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000710 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
711 assert(N == 1 && "Invalid number of operands!");
712 // Munge the lsb/width into a bitfield mask.
713 unsigned lsb = Bitfield.LSB;
714 unsigned width = Bitfield.Width;
715 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
716 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
717 (32 - (lsb + width)));
718 Inst.addOperand(MCOperand::CreateImm(Mask));
719 }
720
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000721 void addImmOperands(MCInst &Inst, unsigned N) const {
722 assert(N == 1 && "Invalid number of operands!");
723 addExpr(Inst, getImm());
724 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000725
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000726 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
727 assert(N == 1 && "Invalid number of operands!");
728 addExpr(Inst, getImm());
729 }
730
Jim Grosbach83ab0702011-07-13 22:01:08 +0000731 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
732 assert(N == 1 && "Invalid number of operands!");
733 addExpr(Inst, getImm());
734 }
735
736 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
737 assert(N == 1 && "Invalid number of operands!");
738 addExpr(Inst, getImm());
739 }
740
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000741 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
742 assert(N == 1 && "Invalid number of operands!");
743 addExpr(Inst, getImm());
744 }
745
Jim Grosbachf4943352011-07-25 23:09:14 +0000746 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
747 assert(N == 1 && "Invalid number of operands!");
748 // The constant encodes as the immediate-1, and we store in the instruction
749 // the bits as encoded, so subtract off one here.
750 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
751 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
752 }
753
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000754 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
755 assert(N == 1 && "Invalid number of operands!");
756 // The constant encodes as the immediate-1, and we store in the instruction
757 // the bits as encoded, so subtract off one here.
758 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
759 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
760 }
761
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000762 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
763 assert(N == 1 && "Invalid number of operands!");
764 addExpr(Inst, getImm());
765 }
766
Jim Grosbachffa32252011-07-19 19:13:28 +0000767 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
768 assert(N == 1 && "Invalid number of operands!");
769 addExpr(Inst, getImm());
770 }
771
Jim Grosbached838482011-07-26 16:24:27 +0000772 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
773 assert(N == 1 && "Invalid number of operands!");
774 addExpr(Inst, getImm());
775 }
776
Jim Grosbachf6c05252011-07-21 17:23:04 +0000777 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
778 assert(N == 1 && "Invalid number of operands!");
779 addExpr(Inst, getImm());
780 }
781
782 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
783 assert(N == 1 && "Invalid number of operands!");
784 // An ASR value of 32 encodes as 0, so that's how we want to add it to
785 // the instruction as well.
786 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
787 int Val = CE->getValue();
788 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
789 }
790
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000791 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
792 assert(N == 1 && "Invalid number of operands!");
793 addExpr(Inst, getImm());
794 }
795
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000796 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
797 assert(N == 1 && "Invalid number of operands!");
798 addExpr(Inst, getImm());
799 }
800
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000801 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
802 assert(N == 1 && "Invalid number of operands!");
803 addExpr(Inst, getImm());
804 }
805
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000806 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
807 assert(N == 1 && "Invalid number of operands!");
808 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
809 }
810
Jim Grosbach7ce05792011-08-03 23:50:40 +0000811 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
812 assert(N == 1 && "Invalid number of operands!");
813 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000814 }
815
Jim Grosbach7ce05792011-08-03 23:50:40 +0000816 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
817 assert(N == 3 && "Invalid number of operands!");
818 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
819 if (!Mem.OffsetRegNum) {
820 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
821 // Special case for #-0
822 if (Val == INT32_MIN) Val = 0;
823 if (Val < 0) Val = -Val;
824 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
825 } else {
826 // For register offset, we encode the shift type and negation flag
827 // here.
828 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
829 0, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000830 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000831 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
832 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
833 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000834 }
835
Jim Grosbach039c2e12011-08-04 23:01:30 +0000836 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
837 assert(N == 2 && "Invalid number of operands!");
838 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
839 assert(CE && "non-constant AM2OffsetImm operand!");
840 int32_t Val = CE->getValue();
841 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
842 // Special case for #-0
843 if (Val == INT32_MIN) Val = 0;
844 if (Val < 0) Val = -Val;
845 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
846 Inst.addOperand(MCOperand::CreateReg(0));
847 Inst.addOperand(MCOperand::CreateImm(Val));
848 }
849
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000850 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
851 assert(N == 3 && "Invalid number of operands!");
852 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
853 if (!Mem.OffsetRegNum) {
854 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
855 // Special case for #-0
856 if (Val == INT32_MIN) Val = 0;
857 if (Val < 0) Val = -Val;
858 Val = ARM_AM::getAM3Opc(AddSub, Val);
859 } else {
860 // For register offset, we encode the shift type and negation flag
861 // here.
862 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
863 }
864 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
865 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
866 Inst.addOperand(MCOperand::CreateImm(Val));
867 }
868
869 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
870 assert(N == 2 && "Invalid number of operands!");
871 if (Kind == PostIndexRegister) {
872 int32_t Val =
873 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
874 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
875 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000876 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000877 }
878
879 // Constant offset.
880 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
881 int32_t Val = CE->getValue();
882 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
883 // Special case for #-0
884 if (Val == INT32_MIN) Val = 0;
885 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000886 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000887 Inst.addOperand(MCOperand::CreateReg(0));
888 Inst.addOperand(MCOperand::CreateImm(Val));
889 }
890
Jim Grosbach7ce05792011-08-03 23:50:40 +0000891 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
892 assert(N == 2 && "Invalid number of operands!");
893 // The lower two bits are always zero and as such are not encoded.
894 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
895 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
896 // Special case for #-0
897 if (Val == INT32_MIN) Val = 0;
898 if (Val < 0) Val = -Val;
899 Val = ARM_AM::getAM5Opc(AddSub, Val);
900 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
901 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000902 }
903
Jim Grosbach7ce05792011-08-03 23:50:40 +0000904 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
905 assert(N == 2 && "Invalid number of operands!");
906 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
907 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
908 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000909 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000910
Jim Grosbach7ce05792011-08-03 23:50:40 +0000911 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
912 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000913 // If this is an immediate, it's a label reference.
914 if (Kind == Immediate) {
915 addExpr(Inst, getImm());
916 Inst.addOperand(MCOperand::CreateImm(0));
917 return;
918 }
919
920 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000921 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
922 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
923 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000924 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000925
Jim Grosbach7ce05792011-08-03 23:50:40 +0000926 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
927 assert(N == 3 && "Invalid number of operands!");
928 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000929 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000930 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
931 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
932 Inst.addOperand(MCOperand::CreateImm(Val));
933 }
934
935 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
936 assert(N == 2 && "Invalid number of operands!");
937 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
938 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
939 }
940
941 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
942 assert(N == 1 && "Invalid number of operands!");
943 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
944 assert(CE && "non-constant post-idx-imm8 operand!");
945 int Imm = CE->getValue();
946 bool isAdd = Imm >= 0;
947 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
948 Inst.addOperand(MCOperand::CreateImm(Imm));
949 }
950
951 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
952 assert(N == 2 && "Invalid number of operands!");
953 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000954 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
955 }
956
957 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
958 assert(N == 2 && "Invalid number of operands!");
959 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
960 // The sign, shift type, and shift amount are encoded in a single operand
961 // using the AM2 encoding helpers.
962 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
963 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
964 PostIdxReg.ShiftTy);
965 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000966 }
967
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000968 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
969 assert(N == 1 && "Invalid number of operands!");
970 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
971 }
972
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000973 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
974 assert(N == 1 && "Invalid number of operands!");
975 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
976 }
977
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000978 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000979
Chris Lattner3a697562010-10-28 17:20:03 +0000980 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
981 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000982 Op->CC.Val = CC;
983 Op->StartLoc = S;
984 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000985 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000986 }
987
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000988 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
989 ARMOperand *Op = new ARMOperand(CoprocNum);
990 Op->Cop.Val = CopVal;
991 Op->StartLoc = S;
992 Op->EndLoc = S;
993 return Op;
994 }
995
996 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
997 ARMOperand *Op = new ARMOperand(CoprocReg);
998 Op->Cop.Val = CopVal;
999 Op->StartLoc = S;
1000 Op->EndLoc = S;
1001 return Op;
1002 }
1003
Jim Grosbachd67641b2010-12-06 18:21:12 +00001004 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1005 ARMOperand *Op = new ARMOperand(CCOut);
1006 Op->Reg.RegNum = RegNum;
1007 Op->StartLoc = S;
1008 Op->EndLoc = S;
1009 return Op;
1010 }
1011
Chris Lattner3a697562010-10-28 17:20:03 +00001012 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1013 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001014 Op->Tok.Data = Str.data();
1015 Op->Tok.Length = Str.size();
1016 Op->StartLoc = S;
1017 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001018 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001019 }
1020
Bill Wendling50d0f582010-11-18 23:43:05 +00001021 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001022 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001023 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001024 Op->StartLoc = S;
1025 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001026 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001027 }
1028
Jim Grosbache8606dc2011-07-13 17:50:29 +00001029 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1030 unsigned SrcReg,
1031 unsigned ShiftReg,
1032 unsigned ShiftImm,
1033 SMLoc S, SMLoc E) {
1034 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001035 Op->RegShiftedReg.ShiftTy = ShTy;
1036 Op->RegShiftedReg.SrcReg = SrcReg;
1037 Op->RegShiftedReg.ShiftReg = ShiftReg;
1038 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001039 Op->StartLoc = S;
1040 Op->EndLoc = E;
1041 return Op;
1042 }
1043
Owen Anderson92a20222011-07-21 18:54:16 +00001044 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1045 unsigned SrcReg,
1046 unsigned ShiftImm,
1047 SMLoc S, SMLoc E) {
1048 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001049 Op->RegShiftedImm.ShiftTy = ShTy;
1050 Op->RegShiftedImm.SrcReg = SrcReg;
1051 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001052 Op->StartLoc = S;
1053 Op->EndLoc = E;
1054 return Op;
1055 }
1056
Jim Grosbach580f4a92011-07-25 22:20:28 +00001057 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001058 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001059 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1060 Op->ShifterImm.isASR = isASR;
1061 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001062 Op->StartLoc = S;
1063 Op->EndLoc = E;
1064 return Op;
1065 }
1066
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001067 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1068 ARMOperand *Op = new ARMOperand(RotateImmediate);
1069 Op->RotImm.Imm = Imm;
1070 Op->StartLoc = S;
1071 Op->EndLoc = E;
1072 return Op;
1073 }
1074
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001075 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1076 SMLoc S, SMLoc E) {
1077 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1078 Op->Bitfield.LSB = LSB;
1079 Op->Bitfield.Width = Width;
1080 Op->StartLoc = S;
1081 Op->EndLoc = E;
1082 return Op;
1083 }
1084
Bill Wendling7729e062010-11-09 22:44:22 +00001085 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001086 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001087 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001088 KindTy Kind = RegisterList;
1089
Evan Cheng275944a2011-07-25 21:32:49 +00001090 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1091 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001092 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001093 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1094 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001095 Kind = SPRRegisterList;
1096
1097 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001098 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001099 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001100 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001101 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001102 Op->StartLoc = StartLoc;
1103 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001104 return Op;
1105 }
1106
Chris Lattner3a697562010-10-28 17:20:03 +00001107 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1108 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001109 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001110 Op->StartLoc = S;
1111 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001112 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001113 }
1114
Jim Grosbach7ce05792011-08-03 23:50:40 +00001115 static ARMOperand *CreateMem(unsigned BaseRegNum,
1116 const MCConstantExpr *OffsetImm,
1117 unsigned OffsetRegNum,
1118 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001119 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001120 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001121 SMLoc S, SMLoc E) {
1122 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001123 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001124 Op->Mem.OffsetImm = OffsetImm;
1125 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001126 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001127 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001128 Op->Mem.isNegative = isNegative;
1129 Op->StartLoc = S;
1130 Op->EndLoc = E;
1131 return Op;
1132 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001133
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001134 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1135 ARM_AM::ShiftOpc ShiftTy,
1136 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001137 SMLoc S, SMLoc E) {
1138 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1139 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001140 Op->PostIdxReg.isAdd = isAdd;
1141 Op->PostIdxReg.ShiftTy = ShiftTy;
1142 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001143 Op->StartLoc = S;
1144 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001145 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001146 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001147
1148 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1149 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1150 Op->MBOpt.Val = Opt;
1151 Op->StartLoc = S;
1152 Op->EndLoc = S;
1153 return Op;
1154 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001155
1156 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1157 ARMOperand *Op = new ARMOperand(ProcIFlags);
1158 Op->IFlags.Val = IFlags;
1159 Op->StartLoc = S;
1160 Op->EndLoc = S;
1161 return Op;
1162 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001163
1164 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1165 ARMOperand *Op = new ARMOperand(MSRMask);
1166 Op->MMask.Val = MMask;
1167 Op->StartLoc = S;
1168 Op->EndLoc = S;
1169 return Op;
1170 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001171};
1172
1173} // end anonymous namespace.
1174
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001175void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001176 switch (Kind) {
1177 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001178 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001179 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001180 case CCOut:
1181 OS << "<ccout " << getReg() << ">";
1182 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001183 case CoprocNum:
1184 OS << "<coprocessor number: " << getCoproc() << ">";
1185 break;
1186 case CoprocReg:
1187 OS << "<coprocessor register: " << getCoproc() << ">";
1188 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001189 case MSRMask:
1190 OS << "<mask: " << getMSRMask() << ">";
1191 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001192 case Immediate:
1193 getImm()->print(OS);
1194 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001195 case MemBarrierOpt:
1196 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1197 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001198 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001199 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001200 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001201 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001202 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001203 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001204 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1205 << PostIdxReg.RegNum;
1206 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1207 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1208 << PostIdxReg.ShiftImm;
1209 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001210 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001211 case ProcIFlags: {
1212 OS << "<ARM_PROC::";
1213 unsigned IFlags = getProcIFlags();
1214 for (int i=2; i >= 0; --i)
1215 if (IFlags & (1 << i))
1216 OS << ARM_PROC::IFlagsToString(1 << i);
1217 OS << ">";
1218 break;
1219 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001220 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001221 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001222 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001223 case ShifterImmediate:
1224 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1225 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001226 break;
1227 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001228 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001229 << RegShiftedReg.SrcReg
1230 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1231 << ", " << RegShiftedReg.ShiftReg << ", "
1232 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001233 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001234 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001235 case ShiftedImmediate:
1236 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001237 << RegShiftedImm.SrcReg
1238 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1239 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001240 << ">";
1241 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001242 case RotateImmediate:
1243 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1244 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001245 case BitfieldDescriptor:
1246 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1247 << ", width: " << Bitfield.Width << ">";
1248 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001249 case RegisterList:
1250 case DPRRegisterList:
1251 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001252 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001253
Bill Wendling5fa22a12010-11-09 23:28:44 +00001254 const SmallVectorImpl<unsigned> &RegList = getRegList();
1255 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001256 I = RegList.begin(), E = RegList.end(); I != E; ) {
1257 OS << *I;
1258 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001259 }
1260
1261 OS << ">";
1262 break;
1263 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001264 case Token:
1265 OS << "'" << getToken() << "'";
1266 break;
1267 }
1268}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001269
1270/// @name Auto-generated Match Functions
1271/// {
1272
1273static unsigned MatchRegisterName(StringRef Name);
1274
1275/// }
1276
Bob Wilson69df7232011-02-03 21:46:10 +00001277bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1278 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001279 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001280
1281 return (RegNo == (unsigned)-1);
1282}
1283
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001284/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001285/// and if it is a register name the token is eaten and the register number is
1286/// returned. Otherwise return -1.
1287///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001288int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001289 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001290 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001291
Chris Lattnere5658fa2010-10-30 04:09:10 +00001292 // FIXME: Validate register for the current architecture; we have to do
1293 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001294 std::string upperCase = Tok.getString().str();
1295 std::string lowerCase = LowercaseString(upperCase);
1296 unsigned RegNum = MatchRegisterName(lowerCase);
1297 if (!RegNum) {
1298 RegNum = StringSwitch<unsigned>(lowerCase)
1299 .Case("r13", ARM::SP)
1300 .Case("r14", ARM::LR)
1301 .Case("r15", ARM::PC)
1302 .Case("ip", ARM::R12)
1303 .Default(0);
1304 }
1305 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001306
Chris Lattnere5658fa2010-10-30 04:09:10 +00001307 Parser.Lex(); // Eat identifier token.
1308 return RegNum;
1309}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001310
Jim Grosbach19906722011-07-13 18:49:30 +00001311// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1312// If a recoverable error occurs, return 1. If an irrecoverable error
1313// occurs, return -1. An irrecoverable error is one where tokens have been
1314// consumed in the process of trying to parse the shifter (i.e., when it is
1315// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001316int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001317 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1318 SMLoc S = Parser.getTok().getLoc();
1319 const AsmToken &Tok = Parser.getTok();
1320 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1321
1322 std::string upperCase = Tok.getString().str();
1323 std::string lowerCase = LowercaseString(upperCase);
1324 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1325 .Case("lsl", ARM_AM::lsl)
1326 .Case("lsr", ARM_AM::lsr)
1327 .Case("asr", ARM_AM::asr)
1328 .Case("ror", ARM_AM::ror)
1329 .Case("rrx", ARM_AM::rrx)
1330 .Default(ARM_AM::no_shift);
1331
1332 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001333 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001334
Jim Grosbache8606dc2011-07-13 17:50:29 +00001335 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001336
Jim Grosbache8606dc2011-07-13 17:50:29 +00001337 // The source register for the shift has already been added to the
1338 // operand list, so we need to pop it off and combine it into the shifted
1339 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001340 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001341 if (!PrevOp->isReg())
1342 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1343 int SrcReg = PrevOp->getReg();
1344 int64_t Imm = 0;
1345 int ShiftReg = 0;
1346 if (ShiftTy == ARM_AM::rrx) {
1347 // RRX Doesn't have an explicit shift amount. The encoder expects
1348 // the shift register to be the same as the source register. Seems odd,
1349 // but OK.
1350 ShiftReg = SrcReg;
1351 } else {
1352 // Figure out if this is shifted by a constant or a register (for non-RRX).
1353 if (Parser.getTok().is(AsmToken::Hash)) {
1354 Parser.Lex(); // Eat hash.
1355 SMLoc ImmLoc = Parser.getTok().getLoc();
1356 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001357 if (getParser().ParseExpression(ShiftExpr)) {
1358 Error(ImmLoc, "invalid immediate shift value");
1359 return -1;
1360 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001361 // The expression must be evaluatable as an immediate.
1362 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001363 if (!CE) {
1364 Error(ImmLoc, "invalid immediate shift value");
1365 return -1;
1366 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001367 // Range check the immediate.
1368 // lsl, ror: 0 <= imm <= 31
1369 // lsr, asr: 0 <= imm <= 32
1370 Imm = CE->getValue();
1371 if (Imm < 0 ||
1372 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1373 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001374 Error(ImmLoc, "immediate shift value out of range");
1375 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001376 }
1377 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001378 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001379 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001380 if (ShiftReg == -1) {
1381 Error (L, "expected immediate or register in shift operand");
1382 return -1;
1383 }
1384 } else {
1385 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001386 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001387 return -1;
1388 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001389 }
1390
Owen Anderson92a20222011-07-21 18:54:16 +00001391 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1392 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001393 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001394 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001395 else
1396 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1397 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001398
Jim Grosbach19906722011-07-13 18:49:30 +00001399 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001400}
1401
1402
Bill Wendling50d0f582010-11-18 23:43:05 +00001403/// Try to parse a register name. The token must be an Identifier when called.
1404/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1405/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001406///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001407/// TODO this is likely to change to allow different register types and or to
1408/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001409bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001410tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001411 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001412 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001413 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001414 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001415
Bill Wendling50d0f582010-11-18 23:43:05 +00001416 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001417
Chris Lattnere5658fa2010-10-30 04:09:10 +00001418 const AsmToken &ExclaimTok = Parser.getTok();
1419 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001420 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1421 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001422 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001423 }
1424
Bill Wendling50d0f582010-11-18 23:43:05 +00001425 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001426}
1427
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001428/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1429/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1430/// "c5", ...
1431static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001432 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1433 // but efficient.
1434 switch (Name.size()) {
1435 default: break;
1436 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001437 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001438 return -1;
1439 switch (Name[1]) {
1440 default: return -1;
1441 case '0': return 0;
1442 case '1': return 1;
1443 case '2': return 2;
1444 case '3': return 3;
1445 case '4': return 4;
1446 case '5': return 5;
1447 case '6': return 6;
1448 case '7': return 7;
1449 case '8': return 8;
1450 case '9': return 9;
1451 }
1452 break;
1453 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001454 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001455 return -1;
1456 switch (Name[2]) {
1457 default: return -1;
1458 case '0': return 10;
1459 case '1': return 11;
1460 case '2': return 12;
1461 case '3': return 13;
1462 case '4': return 14;
1463 case '5': return 15;
1464 }
1465 break;
1466 }
1467
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001468 return -1;
1469}
1470
Jim Grosbach43904292011-07-25 20:14:50 +00001471/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001472/// token must be an Identifier when called, and if it is a coprocessor
1473/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001474ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001475parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001476 SMLoc S = Parser.getTok().getLoc();
1477 const AsmToken &Tok = Parser.getTok();
1478 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1479
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001480 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001481 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001482 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001483
1484 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001485 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001486 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001487}
1488
Jim Grosbach43904292011-07-25 20:14:50 +00001489/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001490/// token must be an Identifier when called, and if it is a coprocessor
1491/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001492ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001493parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001494 SMLoc S = Parser.getTok().getLoc();
1495 const AsmToken &Tok = Parser.getTok();
1496 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1497
1498 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1499 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001500 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001501
1502 Parser.Lex(); // Eat identifier token.
1503 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001504 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001505}
1506
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001507/// Parse a register list, return it if successful else return null. The first
1508/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001509bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001510parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001511 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001512 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001513 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001514
Bill Wendling7729e062010-11-09 22:44:22 +00001515 // Read the rest of the registers in the list.
1516 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001517 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001518
Bill Wendling7729e062010-11-09 22:44:22 +00001519 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001520 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001521 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001522
Sean Callanan18b83232010-01-19 21:44:56 +00001523 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001524 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001525 if (RegTok.isNot(AsmToken::Identifier)) {
1526 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001527 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001528 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001529
Jim Grosbach1355cf12011-07-26 17:10:22 +00001530 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001531 if (RegNum == -1) {
1532 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001533 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001534 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001535
Bill Wendlinge7176102010-11-06 22:36:58 +00001536 if (IsRange) {
1537 int Reg = PrevRegNum;
1538 do {
1539 ++Reg;
1540 Registers.push_back(std::make_pair(Reg, RegLoc));
1541 } while (Reg != RegNum);
1542 } else {
1543 Registers.push_back(std::make_pair(RegNum, RegLoc));
1544 }
1545
1546 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001547 } while (Parser.getTok().is(AsmToken::Comma) ||
1548 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001549
1550 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001551 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001552 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1553 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001554 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001555 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001556
Bill Wendlinge7176102010-11-06 22:36:58 +00001557 SMLoc E = RCurlyTok.getLoc();
1558 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001559
Bill Wendlinge7176102010-11-06 22:36:58 +00001560 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001561 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001562 RI = Registers.begin(), RE = Registers.end();
1563
Bill Wendling7caebff2011-01-12 21:20:59 +00001564 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001565 bool EmittedWarning = false;
1566
Bill Wendling7caebff2011-01-12 21:20:59 +00001567 DenseMap<unsigned, bool> RegMap;
1568 RegMap[HighRegNum] = true;
1569
Bill Wendlinge7176102010-11-06 22:36:58 +00001570 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001571 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001572 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001573
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001574 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001575 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001576 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001577 }
1578
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001579 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001580 Warning(RegInfo.second,
1581 "register not in ascending order in register list");
1582
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001583 RegMap[Reg] = true;
1584 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001585 }
1586
Bill Wendling50d0f582010-11-18 23:43:05 +00001587 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1588 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001589}
1590
Jim Grosbach43904292011-07-25 20:14:50 +00001591/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001592ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001593parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001594 SMLoc S = Parser.getTok().getLoc();
1595 const AsmToken &Tok = Parser.getTok();
1596 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1597 StringRef OptStr = Tok.getString();
1598
1599 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1600 .Case("sy", ARM_MB::SY)
1601 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001602 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001603 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001604 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001605 .Case("ishst", ARM_MB::ISHST)
1606 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001607 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001608 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001609 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001610 .Case("osh", ARM_MB::OSH)
1611 .Case("oshst", ARM_MB::OSHST)
1612 .Default(~0U);
1613
1614 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001615 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001616
1617 Parser.Lex(); // Eat identifier token.
1618 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001619 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001620}
1621
Jim Grosbach43904292011-07-25 20:14:50 +00001622/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001623ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001624parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001625 SMLoc S = Parser.getTok().getLoc();
1626 const AsmToken &Tok = Parser.getTok();
1627 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1628 StringRef IFlagsStr = Tok.getString();
1629
1630 unsigned IFlags = 0;
1631 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1632 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1633 .Case("a", ARM_PROC::A)
1634 .Case("i", ARM_PROC::I)
1635 .Case("f", ARM_PROC::F)
1636 .Default(~0U);
1637
1638 // If some specific iflag is already set, it means that some letter is
1639 // present more than once, this is not acceptable.
1640 if (Flag == ~0U || (IFlags & Flag))
1641 return MatchOperand_NoMatch;
1642
1643 IFlags |= Flag;
1644 }
1645
1646 Parser.Lex(); // Eat identifier token.
1647 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1648 return MatchOperand_Success;
1649}
1650
Jim Grosbach43904292011-07-25 20:14:50 +00001651/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001652ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001653parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001654 SMLoc S = Parser.getTok().getLoc();
1655 const AsmToken &Tok = Parser.getTok();
1656 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1657 StringRef Mask = Tok.getString();
1658
1659 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1660 size_t Start = 0, Next = Mask.find('_');
1661 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001662 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001663 if (Next != StringRef::npos)
1664 Flags = Mask.slice(Next+1, Mask.size());
1665
1666 // FlagsVal contains the complete mask:
1667 // 3-0: Mask
1668 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1669 unsigned FlagsVal = 0;
1670
1671 if (SpecReg == "apsr") {
1672 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001673 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001674 .Case("g", 0x4) // same as CPSR_s
1675 .Case("nzcvqg", 0xc) // same as CPSR_fs
1676 .Default(~0U);
1677
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001678 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001679 if (!Flags.empty())
1680 return MatchOperand_NoMatch;
1681 else
1682 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001683 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001684 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001685 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1686 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001687 for (int i = 0, e = Flags.size(); i != e; ++i) {
1688 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1689 .Case("c", 1)
1690 .Case("x", 2)
1691 .Case("s", 4)
1692 .Case("f", 8)
1693 .Default(~0U);
1694
1695 // If some specific flag is already set, it means that some letter is
1696 // present more than once, this is not acceptable.
1697 if (FlagsVal == ~0U || (FlagsVal & Flag))
1698 return MatchOperand_NoMatch;
1699 FlagsVal |= Flag;
1700 }
1701 } else // No match for special register.
1702 return MatchOperand_NoMatch;
1703
1704 // Special register without flags are equivalent to "fc" flags.
1705 if (!FlagsVal)
1706 FlagsVal = 0x9;
1707
1708 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1709 if (SpecReg == "spsr")
1710 FlagsVal |= 16;
1711
1712 Parser.Lex(); // Eat identifier token.
1713 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1714 return MatchOperand_Success;
1715}
1716
Jim Grosbachf6c05252011-07-21 17:23:04 +00001717ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1718parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1719 int Low, int High) {
1720 const AsmToken &Tok = Parser.getTok();
1721 if (Tok.isNot(AsmToken::Identifier)) {
1722 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1723 return MatchOperand_ParseFail;
1724 }
1725 StringRef ShiftName = Tok.getString();
1726 std::string LowerOp = LowercaseString(Op);
1727 std::string UpperOp = UppercaseString(Op);
1728 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1729 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1730 return MatchOperand_ParseFail;
1731 }
1732 Parser.Lex(); // Eat shift type token.
1733
1734 // There must be a '#' and a shift amount.
1735 if (Parser.getTok().isNot(AsmToken::Hash)) {
1736 Error(Parser.getTok().getLoc(), "'#' expected");
1737 return MatchOperand_ParseFail;
1738 }
1739 Parser.Lex(); // Eat hash token.
1740
1741 const MCExpr *ShiftAmount;
1742 SMLoc Loc = Parser.getTok().getLoc();
1743 if (getParser().ParseExpression(ShiftAmount)) {
1744 Error(Loc, "illegal expression");
1745 return MatchOperand_ParseFail;
1746 }
1747 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1748 if (!CE) {
1749 Error(Loc, "constant expression expected");
1750 return MatchOperand_ParseFail;
1751 }
1752 int Val = CE->getValue();
1753 if (Val < Low || Val > High) {
1754 Error(Loc, "immediate value out of range");
1755 return MatchOperand_ParseFail;
1756 }
1757
1758 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1759
1760 return MatchOperand_Success;
1761}
1762
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001763ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1764parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1765 const AsmToken &Tok = Parser.getTok();
1766 SMLoc S = Tok.getLoc();
1767 if (Tok.isNot(AsmToken::Identifier)) {
1768 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1769 return MatchOperand_ParseFail;
1770 }
1771 int Val = StringSwitch<int>(Tok.getString())
1772 .Case("be", 1)
1773 .Case("le", 0)
1774 .Default(-1);
1775 Parser.Lex(); // Eat the token.
1776
1777 if (Val == -1) {
1778 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1779 return MatchOperand_ParseFail;
1780 }
1781 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1782 getContext()),
1783 S, Parser.getTok().getLoc()));
1784 return MatchOperand_Success;
1785}
1786
Jim Grosbach580f4a92011-07-25 22:20:28 +00001787/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1788/// instructions. Legal values are:
1789/// lsl #n 'n' in [0,31]
1790/// asr #n 'n' in [1,32]
1791/// n == 32 encoded as n == 0.
1792ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1793parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1794 const AsmToken &Tok = Parser.getTok();
1795 SMLoc S = Tok.getLoc();
1796 if (Tok.isNot(AsmToken::Identifier)) {
1797 Error(S, "shift operator 'asr' or 'lsl' expected");
1798 return MatchOperand_ParseFail;
1799 }
1800 StringRef ShiftName = Tok.getString();
1801 bool isASR;
1802 if (ShiftName == "lsl" || ShiftName == "LSL")
1803 isASR = false;
1804 else if (ShiftName == "asr" || ShiftName == "ASR")
1805 isASR = true;
1806 else {
1807 Error(S, "shift operator 'asr' or 'lsl' expected");
1808 return MatchOperand_ParseFail;
1809 }
1810 Parser.Lex(); // Eat the operator.
1811
1812 // A '#' and a shift amount.
1813 if (Parser.getTok().isNot(AsmToken::Hash)) {
1814 Error(Parser.getTok().getLoc(), "'#' expected");
1815 return MatchOperand_ParseFail;
1816 }
1817 Parser.Lex(); // Eat hash token.
1818
1819 const MCExpr *ShiftAmount;
1820 SMLoc E = Parser.getTok().getLoc();
1821 if (getParser().ParseExpression(ShiftAmount)) {
1822 Error(E, "malformed shift expression");
1823 return MatchOperand_ParseFail;
1824 }
1825 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1826 if (!CE) {
1827 Error(E, "shift amount must be an immediate");
1828 return MatchOperand_ParseFail;
1829 }
1830
1831 int64_t Val = CE->getValue();
1832 if (isASR) {
1833 // Shift amount must be in [1,32]
1834 if (Val < 1 || Val > 32) {
1835 Error(E, "'asr' shift amount must be in range [1,32]");
1836 return MatchOperand_ParseFail;
1837 }
1838 // asr #32 encoded as asr #0.
1839 if (Val == 32) Val = 0;
1840 } else {
1841 // Shift amount must be in [1,32]
1842 if (Val < 0 || Val > 31) {
1843 Error(E, "'lsr' shift amount must be in range [0,31]");
1844 return MatchOperand_ParseFail;
1845 }
1846 }
1847
1848 E = Parser.getTok().getLoc();
1849 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1850
1851 return MatchOperand_Success;
1852}
1853
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001854/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1855/// of instructions. Legal values are:
1856/// ror #n 'n' in {0, 8, 16, 24}
1857ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1858parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1859 const AsmToken &Tok = Parser.getTok();
1860 SMLoc S = Tok.getLoc();
1861 if (Tok.isNot(AsmToken::Identifier)) {
1862 Error(S, "rotate operator 'ror' expected");
1863 return MatchOperand_ParseFail;
1864 }
1865 StringRef ShiftName = Tok.getString();
1866 if (ShiftName != "ror" && ShiftName != "ROR") {
1867 Error(S, "rotate operator 'ror' expected");
1868 return MatchOperand_ParseFail;
1869 }
1870 Parser.Lex(); // Eat the operator.
1871
1872 // A '#' and a rotate amount.
1873 if (Parser.getTok().isNot(AsmToken::Hash)) {
1874 Error(Parser.getTok().getLoc(), "'#' expected");
1875 return MatchOperand_ParseFail;
1876 }
1877 Parser.Lex(); // Eat hash token.
1878
1879 const MCExpr *ShiftAmount;
1880 SMLoc E = Parser.getTok().getLoc();
1881 if (getParser().ParseExpression(ShiftAmount)) {
1882 Error(E, "malformed rotate expression");
1883 return MatchOperand_ParseFail;
1884 }
1885 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1886 if (!CE) {
1887 Error(E, "rotate amount must be an immediate");
1888 return MatchOperand_ParseFail;
1889 }
1890
1891 int64_t Val = CE->getValue();
1892 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1893 // normally, zero is represented in asm by omitting the rotate operand
1894 // entirely.
1895 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1896 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1897 return MatchOperand_ParseFail;
1898 }
1899
1900 E = Parser.getTok().getLoc();
1901 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1902
1903 return MatchOperand_Success;
1904}
1905
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001906ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1907parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1908 SMLoc S = Parser.getTok().getLoc();
1909 // The bitfield descriptor is really two operands, the LSB and the width.
1910 if (Parser.getTok().isNot(AsmToken::Hash)) {
1911 Error(Parser.getTok().getLoc(), "'#' expected");
1912 return MatchOperand_ParseFail;
1913 }
1914 Parser.Lex(); // Eat hash token.
1915
1916 const MCExpr *LSBExpr;
1917 SMLoc E = Parser.getTok().getLoc();
1918 if (getParser().ParseExpression(LSBExpr)) {
1919 Error(E, "malformed immediate expression");
1920 return MatchOperand_ParseFail;
1921 }
1922 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1923 if (!CE) {
1924 Error(E, "'lsb' operand must be an immediate");
1925 return MatchOperand_ParseFail;
1926 }
1927
1928 int64_t LSB = CE->getValue();
1929 // The LSB must be in the range [0,31]
1930 if (LSB < 0 || LSB > 31) {
1931 Error(E, "'lsb' operand must be in the range [0,31]");
1932 return MatchOperand_ParseFail;
1933 }
1934 E = Parser.getTok().getLoc();
1935
1936 // Expect another immediate operand.
1937 if (Parser.getTok().isNot(AsmToken::Comma)) {
1938 Error(Parser.getTok().getLoc(), "too few operands");
1939 return MatchOperand_ParseFail;
1940 }
1941 Parser.Lex(); // Eat hash token.
1942 if (Parser.getTok().isNot(AsmToken::Hash)) {
1943 Error(Parser.getTok().getLoc(), "'#' expected");
1944 return MatchOperand_ParseFail;
1945 }
1946 Parser.Lex(); // Eat hash token.
1947
1948 const MCExpr *WidthExpr;
1949 if (getParser().ParseExpression(WidthExpr)) {
1950 Error(E, "malformed immediate expression");
1951 return MatchOperand_ParseFail;
1952 }
1953 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1954 if (!CE) {
1955 Error(E, "'width' operand must be an immediate");
1956 return MatchOperand_ParseFail;
1957 }
1958
1959 int64_t Width = CE->getValue();
1960 // The LSB must be in the range [1,32-lsb]
1961 if (Width < 1 || Width > 32 - LSB) {
1962 Error(E, "'width' operand must be in the range [1,32-lsb]");
1963 return MatchOperand_ParseFail;
1964 }
1965 E = Parser.getTok().getLoc();
1966
1967 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1968
1969 return MatchOperand_Success;
1970}
1971
Jim Grosbach7ce05792011-08-03 23:50:40 +00001972ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1973parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1974 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001975 // postidx_reg := '+' register {, shift}
1976 // | '-' register {, shift}
1977 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001978
1979 // This method must return MatchOperand_NoMatch without consuming any tokens
1980 // in the case where there is no match, as other alternatives take other
1981 // parse methods.
1982 AsmToken Tok = Parser.getTok();
1983 SMLoc S = Tok.getLoc();
1984 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00001985 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001986 int Reg = -1;
1987 if (Tok.is(AsmToken::Plus)) {
1988 Parser.Lex(); // Eat the '+' token.
1989 haveEaten = true;
1990 } else if (Tok.is(AsmToken::Minus)) {
1991 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00001992 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001993 haveEaten = true;
1994 }
1995 if (Parser.getTok().is(AsmToken::Identifier))
1996 Reg = tryParseRegister();
1997 if (Reg == -1) {
1998 if (!haveEaten)
1999 return MatchOperand_NoMatch;
2000 Error(Parser.getTok().getLoc(), "register expected");
2001 return MatchOperand_ParseFail;
2002 }
2003 SMLoc E = Parser.getTok().getLoc();
2004
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002005 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2006 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002007 if (Parser.getTok().is(AsmToken::Comma)) {
2008 Parser.Lex(); // Eat the ','.
2009 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2010 return MatchOperand_ParseFail;
2011 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002012
2013 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2014 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002015
2016 return MatchOperand_Success;
2017}
2018
Jim Grosbach251bf252011-08-10 21:56:18 +00002019ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2020parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2021 // Check for a post-index addressing register operand. Specifically:
2022 // am3offset := '+' register
2023 // | '-' register
2024 // | register
2025 // | # imm
2026 // | # + imm
2027 // | # - imm
2028
2029 // This method must return MatchOperand_NoMatch without consuming any tokens
2030 // in the case where there is no match, as other alternatives take other
2031 // parse methods.
2032 AsmToken Tok = Parser.getTok();
2033 SMLoc S = Tok.getLoc();
2034
2035 // Do immediates first, as we always parse those if we have a '#'.
2036 if (Parser.getTok().is(AsmToken::Hash)) {
2037 Parser.Lex(); // Eat the '#'.
2038 // Explicitly look for a '-', as we need to encode negative zero
2039 // differently.
2040 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2041 const MCExpr *Offset;
2042 if (getParser().ParseExpression(Offset))
2043 return MatchOperand_ParseFail;
2044 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2045 if (!CE) {
2046 Error(S, "constant expression expected");
2047 return MatchOperand_ParseFail;
2048 }
2049 SMLoc E = Tok.getLoc();
2050 // Negative zero is encoded as the flag value INT32_MIN.
2051 int32_t Val = CE->getValue();
2052 if (isNegative && Val == 0)
2053 Val = INT32_MIN;
2054
2055 Operands.push_back(
2056 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2057
2058 return MatchOperand_Success;
2059 }
2060
2061
2062 bool haveEaten = false;
2063 bool isAdd = true;
2064 int Reg = -1;
2065 if (Tok.is(AsmToken::Plus)) {
2066 Parser.Lex(); // Eat the '+' token.
2067 haveEaten = true;
2068 } else if (Tok.is(AsmToken::Minus)) {
2069 Parser.Lex(); // Eat the '-' token.
2070 isAdd = false;
2071 haveEaten = true;
2072 }
2073 if (Parser.getTok().is(AsmToken::Identifier))
2074 Reg = tryParseRegister();
2075 if (Reg == -1) {
2076 if (!haveEaten)
2077 return MatchOperand_NoMatch;
2078 Error(Parser.getTok().getLoc(), "register expected");
2079 return MatchOperand_ParseFail;
2080 }
2081 SMLoc E = Parser.getTok().getLoc();
2082
2083 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2084 0, S, E));
2085
2086 return MatchOperand_Success;
2087}
2088
Jim Grosbach1355cf12011-07-26 17:10:22 +00002089/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002090/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2091/// when they refer multiple MIOperands inside a single one.
2092bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002093cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002094 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2095 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2096
2097 // Create a writeback register dummy placeholder.
2098 Inst.addOperand(MCOperand::CreateImm(0));
2099
Jim Grosbach7ce05792011-08-03 23:50:40 +00002100 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002101 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2102 return true;
2103}
2104
Jim Grosbach548340c2011-08-11 19:22:40 +00002105/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2106/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2107/// when they refer multiple MIOperands inside a single one.
2108bool ARMAsmParser::
2109cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2110 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2111 // Create a writeback register dummy placeholder.
2112 Inst.addOperand(MCOperand::CreateImm(0));
2113 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2114 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2115 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2116 return true;
2117}
2118
Jim Grosbach1355cf12011-07-26 17:10:22 +00002119/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002120/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2121/// when they refer multiple MIOperands inside a single one.
2122bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002123cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002124 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2125 // Create a writeback register dummy placeholder.
2126 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002127 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2128 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2129 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002130 return true;
2131}
2132
2133/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2134/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2135/// when they refer multiple MIOperands inside a single one.
2136bool ARMAsmParser::
2137cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2138 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2139 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002140 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002141 // Create a writeback register dummy placeholder.
2142 Inst.addOperand(MCOperand::CreateImm(0));
2143 // addr
2144 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2145 // offset
2146 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2147 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002148 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2149 return true;
2150}
2151
Jim Grosbach7ce05792011-08-03 23:50:40 +00002152/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002153/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2154/// when they refer multiple MIOperands inside a single one.
2155bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002156cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2157 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2158 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002159 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002160 // Create a writeback register dummy placeholder.
2161 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002162 // addr
2163 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2164 // offset
2165 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2166 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002167 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2168 return true;
2169}
2170
Jim Grosbach7ce05792011-08-03 23:50:40 +00002171/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002172/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2173/// when they refer multiple MIOperands inside a single one.
2174bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002175cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2176 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002177 // Create a writeback register dummy placeholder.
2178 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002179 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002180 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002181 // addr
2182 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2183 // offset
2184 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2185 // pred
2186 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2187 return true;
2188}
2189
2190/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2191/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2192/// when they refer multiple MIOperands inside a single one.
2193bool ARMAsmParser::
2194cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2195 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2196 // Create a writeback register dummy placeholder.
2197 Inst.addOperand(MCOperand::CreateImm(0));
2198 // Rt
2199 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2200 // addr
2201 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2202 // offset
2203 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2204 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002205 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2206 return true;
2207}
2208
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002209/// cvtLdrdPre - Convert parsed operands to MCInst.
2210/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2211/// when they refer multiple MIOperands inside a single one.
2212bool ARMAsmParser::
2213cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2214 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2215 // Rt, Rt2
2216 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2217 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2218 // Create a writeback register dummy placeholder.
2219 Inst.addOperand(MCOperand::CreateImm(0));
2220 // addr
2221 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2222 // pred
2223 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2224 return true;
2225}
2226
Jim Grosbach623a4542011-08-10 22:42:16 +00002227/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2228/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2229/// when they refer multiple MIOperands inside a single one.
2230bool ARMAsmParser::
2231cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2232 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2233 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2234 // Create a writeback register dummy placeholder.
2235 Inst.addOperand(MCOperand::CreateImm(0));
2236 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2237 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2238 return true;
2239}
2240
2241
Bill Wendlinge7176102010-11-06 22:36:58 +00002242/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002243/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002244bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002245parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002246 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002247 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002248 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002249 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002250 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002251
Sean Callanan18b83232010-01-19 21:44:56 +00002252 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002253 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002254 if (BaseRegNum == -1)
2255 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002256
Daniel Dunbar05710932011-01-18 05:34:17 +00002257 // The next token must either be a comma or a closing bracket.
2258 const AsmToken &Tok = Parser.getTok();
2259 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002260 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002261
Jim Grosbach7ce05792011-08-03 23:50:40 +00002262 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002263 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002264 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002265
Jim Grosbach7ce05792011-08-03 23:50:40 +00002266 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2267 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002268
Jim Grosbach7ce05792011-08-03 23:50:40 +00002269 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002270 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002271
Jim Grosbach7ce05792011-08-03 23:50:40 +00002272 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2273 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002274
Jim Grosbach7ce05792011-08-03 23:50:40 +00002275 // If we have a '#' it's an immediate offset, else assume it's a register
2276 // offset.
2277 if (Parser.getTok().is(AsmToken::Hash)) {
2278 Parser.Lex(); // Eat the '#'.
2279 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002280
Jim Grosbach7ce05792011-08-03 23:50:40 +00002281 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002282
Jim Grosbach7ce05792011-08-03 23:50:40 +00002283 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002284 if (getParser().ParseExpression(Offset))
2285 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002286
2287 // The expression has to be a constant. Memory references with relocations
2288 // don't come through here, as they use the <label> forms of the relevant
2289 // instructions.
2290 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2291 if (!CE)
2292 return Error (E, "constant expression expected");
2293
2294 // Now we should have the closing ']'
2295 E = Parser.getTok().getLoc();
2296 if (Parser.getTok().isNot(AsmToken::RBrac))
2297 return Error(E, "']' expected");
2298 Parser.Lex(); // Eat right bracket token.
2299
2300 // Don't worry about range checking the value here. That's handled by
2301 // the is*() predicates.
2302 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2303 ARM_AM::no_shift, 0, false, S,E));
2304
2305 // If there's a pre-indexing writeback marker, '!', just add it as a token
2306 // operand.
2307 if (Parser.getTok().is(AsmToken::Exclaim)) {
2308 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2309 Parser.Lex(); // Eat the '!'.
2310 }
2311
2312 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002313 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002314
2315 // The register offset is optionally preceded by a '+' or '-'
2316 bool isNegative = false;
2317 if (Parser.getTok().is(AsmToken::Minus)) {
2318 isNegative = true;
2319 Parser.Lex(); // Eat the '-'.
2320 } else if (Parser.getTok().is(AsmToken::Plus)) {
2321 // Nothing to do.
2322 Parser.Lex(); // Eat the '+'.
2323 }
2324
2325 E = Parser.getTok().getLoc();
2326 int OffsetRegNum = tryParseRegister();
2327 if (OffsetRegNum == -1)
2328 return Error(E, "register expected");
2329
2330 // If there's a shift operator, handle it.
2331 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002332 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002333 if (Parser.getTok().is(AsmToken::Comma)) {
2334 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002335 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002336 return true;
2337 }
2338
2339 // Now we should have the closing ']'
2340 E = Parser.getTok().getLoc();
2341 if (Parser.getTok().isNot(AsmToken::RBrac))
2342 return Error(E, "']' expected");
2343 Parser.Lex(); // Eat right bracket token.
2344
2345 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002346 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002347 S, E));
2348
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002349 // If there's a pre-indexing writeback marker, '!', just add it as a token
2350 // operand.
2351 if (Parser.getTok().is(AsmToken::Exclaim)) {
2352 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2353 Parser.Lex(); // Eat the '!'.
2354 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002355
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002356 return false;
2357}
2358
Jim Grosbach7ce05792011-08-03 23:50:40 +00002359/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002360/// ( lsl | lsr | asr | ror ) , # shift_amount
2361/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002362/// return true if it parses a shift otherwise it returns false.
2363bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2364 unsigned &Amount) {
2365 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002366 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002367 if (Tok.isNot(AsmToken::Identifier))
2368 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002369 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002370 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002371 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002372 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002373 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002374 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002375 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002376 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002377 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002378 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002379 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002380 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002381 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002382 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002383
Jim Grosbach7ce05792011-08-03 23:50:40 +00002384 // rrx stands alone.
2385 Amount = 0;
2386 if (St != ARM_AM::rrx) {
2387 Loc = Parser.getTok().getLoc();
2388 // A '#' and a shift amount.
2389 const AsmToken &HashTok = Parser.getTok();
2390 if (HashTok.isNot(AsmToken::Hash))
2391 return Error(HashTok.getLoc(), "'#' expected");
2392 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002393
Jim Grosbach7ce05792011-08-03 23:50:40 +00002394 const MCExpr *Expr;
2395 if (getParser().ParseExpression(Expr))
2396 return true;
2397 // Range check the immediate.
2398 // lsl, ror: 0 <= imm <= 31
2399 // lsr, asr: 0 <= imm <= 32
2400 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2401 if (!CE)
2402 return Error(Loc, "shift amount must be an immediate");
2403 int64_t Imm = CE->getValue();
2404 if (Imm < 0 ||
2405 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2406 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2407 return Error(Loc, "immediate shift value out of range");
2408 Amount = Imm;
2409 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002410
2411 return false;
2412}
2413
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002414/// Parse a arm instruction operand. For now this parses the operand regardless
2415/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002416bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002417 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002418 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002419
2420 // Check if the current operand has a custom associated parser, if so, try to
2421 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002422 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2423 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002424 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002425 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2426 // there was a match, but an error occurred, in which case, just return that
2427 // the operand parsing failed.
2428 if (ResTy == MatchOperand_ParseFail)
2429 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002430
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002431 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002432 default:
2433 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002434 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002435 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002436 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002437 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002438 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002439 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002440 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002441 else if (Res == -1) // irrecoverable error
2442 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002443
2444 // Fall though for the Identifier case that is not a register or a
2445 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002446 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002447 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2448 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002449 // This was not a register so parse other operands that start with an
2450 // identifier (like labels) as expressions and create them as immediates.
2451 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002452 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002453 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002454 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002455 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002456 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2457 return false;
2458 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002459 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002460 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002461 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002462 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002463 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002464 // #42 -> immediate.
2465 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002466 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002467 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002468 const MCExpr *ImmVal;
2469 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002470 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002471 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002472 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2473 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002474 case AsmToken::Colon: {
2475 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002476 // FIXME: Check it's an expression prefix,
2477 // e.g. (FOO - :lower16:BAR) isn't legal.
2478 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002479 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002480 return true;
2481
Evan Cheng75972122011-01-13 07:58:56 +00002482 const MCExpr *SubExprVal;
2483 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002484 return true;
2485
Evan Cheng75972122011-01-13 07:58:56 +00002486 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2487 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002488 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002489 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002490 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002491 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002492 }
2493}
2494
Jim Grosbach1355cf12011-07-26 17:10:22 +00002495// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002496// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002497bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002498 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002499
2500 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002501 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002502 Parser.Lex(); // Eat ':'
2503
2504 if (getLexer().isNot(AsmToken::Identifier)) {
2505 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2506 return true;
2507 }
2508
2509 StringRef IDVal = Parser.getTok().getIdentifier();
2510 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002511 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002512 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002513 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002514 } else {
2515 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2516 return true;
2517 }
2518 Parser.Lex();
2519
2520 if (getLexer().isNot(AsmToken::Colon)) {
2521 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2522 return true;
2523 }
2524 Parser.Lex(); // Eat the last ':'
2525 return false;
2526}
2527
2528const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002529ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002530 MCSymbolRefExpr::VariantKind Variant) {
2531 // Recurse over the given expression, rebuilding it to apply the given variant
2532 // to the leftmost symbol.
2533 if (Variant == MCSymbolRefExpr::VK_None)
2534 return E;
2535
2536 switch (E->getKind()) {
2537 case MCExpr::Target:
2538 llvm_unreachable("Can't handle target expr yet");
2539 case MCExpr::Constant:
2540 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2541
2542 case MCExpr::SymbolRef: {
2543 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2544
2545 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2546 return 0;
2547
2548 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2549 }
2550
2551 case MCExpr::Unary:
2552 llvm_unreachable("Can't handle unary expressions yet");
2553
2554 case MCExpr::Binary: {
2555 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002556 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002557 const MCExpr *RHS = BE->getRHS();
2558 if (!LHS)
2559 return 0;
2560
2561 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2562 }
2563 }
2564
2565 assert(0 && "Invalid expression kind!");
2566 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002567}
2568
Daniel Dunbar352e1482011-01-11 15:59:50 +00002569/// \brief Given a mnemonic, split out possible predication code and carry
2570/// setting letters to form a canonical mnemonic and flags.
2571//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002572// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002573StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002574 unsigned &PredicationCode,
2575 bool &CarrySetting,
2576 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002577 PredicationCode = ARMCC::AL;
2578 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002579 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002580
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002581 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002582 //
2583 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002584 if ((Mnemonic == "movs" && isThumb()) ||
2585 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2586 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2587 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2588 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2589 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2590 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2591 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002592 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002593
Jim Grosbach3f00e312011-07-11 17:09:57 +00002594 // First, split out any predication code. Ignore mnemonics we know aren't
2595 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002596 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002597 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002598 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002599 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2600 .Case("eq", ARMCC::EQ)
2601 .Case("ne", ARMCC::NE)
2602 .Case("hs", ARMCC::HS)
2603 .Case("cs", ARMCC::HS)
2604 .Case("lo", ARMCC::LO)
2605 .Case("cc", ARMCC::LO)
2606 .Case("mi", ARMCC::MI)
2607 .Case("pl", ARMCC::PL)
2608 .Case("vs", ARMCC::VS)
2609 .Case("vc", ARMCC::VC)
2610 .Case("hi", ARMCC::HI)
2611 .Case("ls", ARMCC::LS)
2612 .Case("ge", ARMCC::GE)
2613 .Case("lt", ARMCC::LT)
2614 .Case("gt", ARMCC::GT)
2615 .Case("le", ARMCC::LE)
2616 .Case("al", ARMCC::AL)
2617 .Default(~0U);
2618 if (CC != ~0U) {
2619 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2620 PredicationCode = CC;
2621 }
Bill Wendling52925b62010-10-29 23:50:21 +00002622 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002623
Daniel Dunbar352e1482011-01-11 15:59:50 +00002624 // Next, determine if we have a carry setting bit. We explicitly ignore all
2625 // the instructions we know end in 's'.
2626 if (Mnemonic.endswith("s") &&
2627 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002628 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2629 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2630 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002631 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2632 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002633 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2634 CarrySetting = true;
2635 }
2636
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002637 // The "cps" instruction can have a interrupt mode operand which is glued into
2638 // the mnemonic. Check if this is the case, split it and parse the imod op
2639 if (Mnemonic.startswith("cps")) {
2640 // Split out any imod code.
2641 unsigned IMod =
2642 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2643 .Case("ie", ARM_PROC::IE)
2644 .Case("id", ARM_PROC::ID)
2645 .Default(~0U);
2646 if (IMod != ~0U) {
2647 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2648 ProcessorIMod = IMod;
2649 }
2650 }
2651
Daniel Dunbar352e1482011-01-11 15:59:50 +00002652 return Mnemonic;
2653}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002654
2655/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2656/// inclusion of carry set or predication code operands.
2657//
2658// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002659void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002660getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002661 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002662 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2663 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2664 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2665 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002666 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002667 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2668 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002669 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002670 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002671 CanAcceptCarrySet = true;
2672 } else {
2673 CanAcceptCarrySet = false;
2674 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002675
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002676 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2677 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2678 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2679 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002680 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002681 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002682 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002683 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2684 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002685 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002686 CanAcceptPredicationCode = false;
2687 } else {
2688 CanAcceptPredicationCode = true;
2689 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002690
Evan Chengebdeeab2011-07-08 01:53:10 +00002691 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002692 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002693 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002694 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002695}
2696
2697/// Parse an arm instruction mnemonic followed by its operands.
2698bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2699 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2700 // Create the leading tokens for the mnemonic, split by '.' characters.
2701 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002702 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002703
Daniel Dunbar352e1482011-01-11 15:59:50 +00002704 // Split out the predication code and carry setting flag from the mnemonic.
2705 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002706 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002707 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002708 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002709 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002710
Jim Grosbachffa32252011-07-19 19:13:28 +00002711 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2712
2713 // FIXME: This is all a pretty gross hack. We should automatically handle
2714 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002715
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002716 // Next, add the CCOut and ConditionCode operands, if needed.
2717 //
2718 // For mnemonics which can ever incorporate a carry setting bit or predication
2719 // code, our matching model involves us always generating CCOut and
2720 // ConditionCode operands to match the mnemonic "as written" and then we let
2721 // the matcher deal with finding the right instruction or generating an
2722 // appropriate error.
2723 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002724 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002725
Jim Grosbach33c16a22011-07-14 22:04:21 +00002726 // If we had a carry-set on an instruction that can't do that, issue an
2727 // error.
2728 if (!CanAcceptCarrySet && CarrySetting) {
2729 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002730 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002731 "' can not set flags, but 's' suffix specified");
2732 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002733 // If we had a predication code on an instruction that can't do that, issue an
2734 // error.
2735 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2736 Parser.EatToEndOfStatement();
2737 return Error(NameLoc, "instruction '" + Mnemonic +
2738 "' is not predicable, but condition code specified");
2739 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002740
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002741 // Add the carry setting operand, if necessary.
2742 //
2743 // FIXME: It would be awesome if we could somehow invent a location such that
2744 // match errors on this operand would print a nice diagnostic about how the
2745 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002746 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002747 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2748 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002749
2750 // Add the predication code operand, if necessary.
2751 if (CanAcceptPredicationCode) {
2752 Operands.push_back(ARMOperand::CreateCondCode(
2753 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002754 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002755
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002756 // Add the processor imod operand, if necessary.
2757 if (ProcessorIMod) {
2758 Operands.push_back(ARMOperand::CreateImm(
2759 MCConstantExpr::Create(ProcessorIMod, getContext()),
2760 NameLoc, NameLoc));
2761 } else {
2762 // This mnemonic can't ever accept a imod, but the user wrote
2763 // one (or misspelled another mnemonic).
2764
2765 // FIXME: Issue a nice error.
2766 }
2767
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002768 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002769 while (Next != StringRef::npos) {
2770 Start = Next;
2771 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002772 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002773
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002774 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002775 }
2776
2777 // Read the remaining operands.
2778 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002779 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002780 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002781 Parser.EatToEndOfStatement();
2782 return true;
2783 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002784
2785 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002786 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002787
2788 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002789 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002790 Parser.EatToEndOfStatement();
2791 return true;
2792 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002793 }
2794 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002795
Chris Lattnercbf8a982010-09-11 16:18:25 +00002796 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2797 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002798 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002799 }
Bill Wendling146018f2010-11-06 21:42:12 +00002800
Chris Lattner34e53142010-09-08 05:10:46 +00002801 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002802
2803
2804 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2805 // another does not. Specifically, the MOVW instruction does not. So we
2806 // special case it here and remove the defaulted (non-setting) cc_out
2807 // operand if that's the instruction we're trying to match.
2808 //
2809 // We do this post-processing of the explicit operands rather than just
2810 // conditionally adding the cc_out in the first place because we need
2811 // to check the type of the parsed immediate operand.
2812 if (Mnemonic == "mov" && Operands.size() > 4 &&
2813 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002814 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2815 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002816 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2817 Operands.erase(Operands.begin() + 1);
2818 delete Op;
2819 }
2820
Jim Grosbachcf121c32011-07-28 21:57:55 +00002821 // ARM mode 'blx' need special handling, as the register operand version
2822 // is predicable, but the label operand version is not. So, we can't rely
2823 // on the Mnemonic based checking to correctly figure out when to put
2824 // a CondCode operand in the list. If we're trying to match the label
2825 // version, remove the CondCode operand here.
2826 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2827 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2828 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2829 Operands.erase(Operands.begin() + 1);
2830 delete Op;
2831 }
Chris Lattner98986712010-01-14 22:21:20 +00002832 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002833}
2834
Jim Grosbach189610f2011-07-26 18:25:39 +00002835// Validate context-sensitive operand constraints.
2836// FIXME: We would really like to be able to tablegen'erate this.
2837bool ARMAsmParser::
2838validateInstruction(MCInst &Inst,
2839 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2840 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002841 case ARM::LDRD:
2842 case ARM::LDRD_PRE:
2843 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002844 case ARM::LDREXD: {
2845 // Rt2 must be Rt + 1.
2846 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2847 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2848 if (Rt2 != Rt + 1)
2849 return Error(Operands[3]->getStartLoc(),
2850 "destination operands must be sequential");
2851 return false;
2852 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002853 case ARM::STRD:
2854 case ARM::STRD_PRE:
2855 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002856 case ARM::STREXD: {
2857 // Rt2 must be Rt + 1.
2858 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2859 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2860 if (Rt2 != Rt + 1)
2861 return Error(Operands[4]->getStartLoc(),
2862 "source operands must be sequential");
2863 return false;
2864 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002865 case ARM::SBFX:
2866 case ARM::UBFX: {
2867 // width must be in range [1, 32-lsb]
2868 unsigned lsb = Inst.getOperand(2).getImm();
2869 unsigned widthm1 = Inst.getOperand(3).getImm();
2870 if (widthm1 >= 32 - lsb)
2871 return Error(Operands[5]->getStartLoc(),
2872 "bitfield width must be in range [1,32-lsb]");
2873 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002874 }
2875
2876 return false;
2877}
2878
Jim Grosbachf8fce712011-08-11 17:35:48 +00002879void ARMAsmParser::
2880processInstruction(MCInst &Inst,
2881 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2882 switch (Inst.getOpcode()) {
2883 case ARM::LDMIA_UPD:
2884 // If this is a load of a single register via a 'pop', then we should use
2885 // a post-indexed LDR instruction instead, per the ARM ARM.
2886 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
2887 Inst.getNumOperands() == 5) {
2888 MCInst TmpInst;
2889 TmpInst.setOpcode(ARM::LDR_POST_IMM);
2890 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2891 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2892 TmpInst.addOperand(Inst.getOperand(1)); // Rn
2893 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
2894 TmpInst.addOperand(MCOperand::CreateImm(4));
2895 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2896 TmpInst.addOperand(Inst.getOperand(3));
2897 Inst = TmpInst;
2898 }
2899 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00002900 case ARM::STMDB_UPD:
2901 // If this is a store of a single register via a 'push', then we should use
2902 // a pre-indexed STR instruction instead, per the ARM ARM.
2903 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
2904 Inst.getNumOperands() == 5) {
2905 MCInst TmpInst;
2906 TmpInst.setOpcode(ARM::STR_PRE_IMM);
2907 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2908 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2909 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
2910 TmpInst.addOperand(MCOperand::CreateImm(-4));
2911 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2912 TmpInst.addOperand(Inst.getOperand(3));
2913 Inst = TmpInst;
2914 }
2915 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00002916 }
2917}
2918
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002919bool ARMAsmParser::
2920MatchAndEmitInstruction(SMLoc IDLoc,
2921 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2922 MCStreamer &Out) {
2923 MCInst Inst;
2924 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002925 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002926 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002927 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002928 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002929 // Context sensitive operand constraints aren't handled by the matcher,
2930 // so check them here.
2931 if (validateInstruction(Inst, Operands))
2932 return true;
2933
Jim Grosbachf8fce712011-08-11 17:35:48 +00002934 // Some instructions need post-processing to, for example, tweak which
2935 // encoding is selected.
2936 processInstruction(Inst, Operands);
2937
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002938 Out.EmitInstruction(Inst);
2939 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002940 case Match_MissingFeature:
2941 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2942 return true;
2943 case Match_InvalidOperand: {
2944 SMLoc ErrorLoc = IDLoc;
2945 if (ErrorInfo != ~0U) {
2946 if (ErrorInfo >= Operands.size())
2947 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002948
Chris Lattnere73d4f82010-10-28 21:41:58 +00002949 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2950 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2951 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002952
Chris Lattnere73d4f82010-10-28 21:41:58 +00002953 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002954 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002955 case Match_MnemonicFail:
2956 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002957 case Match_ConversionFail:
2958 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002959 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002960
Eric Christopherc223e2b2010-10-29 09:26:59 +00002961 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002962 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002963}
2964
Jim Grosbach1355cf12011-07-26 17:10:22 +00002965/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002966bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2967 StringRef IDVal = DirectiveID.getIdentifier();
2968 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002969 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002970 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002971 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002972 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002973 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002974 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002975 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002976 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002977 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002978 return true;
2979}
2980
Jim Grosbach1355cf12011-07-26 17:10:22 +00002981/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002982/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002983bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002984 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2985 for (;;) {
2986 const MCExpr *Value;
2987 if (getParser().ParseExpression(Value))
2988 return true;
2989
Chris Lattneraaec2052010-01-19 19:46:13 +00002990 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002991
2992 if (getLexer().is(AsmToken::EndOfStatement))
2993 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002994
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002995 // FIXME: Improve diagnostic.
2996 if (getLexer().isNot(AsmToken::Comma))
2997 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002998 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002999 }
3000 }
3001
Sean Callananb9a25b72010-01-19 20:27:46 +00003002 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003003 return false;
3004}
3005
Jim Grosbach1355cf12011-07-26 17:10:22 +00003006/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003007/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003008bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003009 if (getLexer().isNot(AsmToken::EndOfStatement))
3010 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003011 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003012
3013 // TODO: set thumb mode
3014 // TODO: tell the MC streamer the mode
3015 // getParser().getStreamer().Emit???();
3016 return false;
3017}
3018
Jim Grosbach1355cf12011-07-26 17:10:22 +00003019/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003020/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003021bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003022 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3023 bool isMachO = MAI.hasSubsectionsViaSymbols();
3024 StringRef Name;
3025
3026 // Darwin asm has function name after .thumb_func direction
3027 // ELF doesn't
3028 if (isMachO) {
3029 const AsmToken &Tok = Parser.getTok();
3030 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3031 return Error(L, "unexpected token in .thumb_func directive");
3032 Name = Tok.getString();
3033 Parser.Lex(); // Consume the identifier token.
3034 }
3035
Kevin Enderby515d5092009-10-15 20:48:48 +00003036 if (getLexer().isNot(AsmToken::EndOfStatement))
3037 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003038 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003039
Rafael Espindola64695402011-05-16 16:17:21 +00003040 // FIXME: assuming function name will be the line following .thumb_func
3041 if (!isMachO) {
3042 Name = Parser.getTok().getString();
3043 }
3044
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003045 // Mark symbol as a thumb symbol.
3046 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3047 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003048 return false;
3049}
3050
Jim Grosbach1355cf12011-07-26 17:10:22 +00003051/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003052/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003053bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003054 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003055 if (Tok.isNot(AsmToken::Identifier))
3056 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003057 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003058 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003059 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003060 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003061 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003062 else
3063 return Error(L, "unrecognized syntax mode in .syntax directive");
3064
3065 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003066 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003067 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003068
3069 // TODO tell the MC streamer the mode
3070 // getParser().getStreamer().Emit???();
3071 return false;
3072}
3073
Jim Grosbach1355cf12011-07-26 17:10:22 +00003074/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003075/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003076bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003077 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003078 if (Tok.isNot(AsmToken::Integer))
3079 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003080 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003081 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003082 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003083 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003084 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003085 else
3086 return Error(L, "invalid operand to .code directive");
3087
3088 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003089 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003090 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003091
Evan Cheng32869202011-07-08 22:36:29 +00003092 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003093 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003094 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003095 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3096 }
Evan Cheng32869202011-07-08 22:36:29 +00003097 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003098 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003099 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003100 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3101 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003102 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003103
Kevin Enderby515d5092009-10-15 20:48:48 +00003104 return false;
3105}
3106
Sean Callanan90b70972010-04-07 20:29:34 +00003107extern "C" void LLVMInitializeARMAsmLexer();
3108
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003109/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003110extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003111 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3112 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003113 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003114}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003115
Chris Lattner0692ee62010-09-06 19:11:01 +00003116#define GET_REGISTER_MATCHER
3117#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003118#include "ARMGenAsmMatcher.inc"