blob: 7cac54c610b882360cde9e724f0e48c114c2800f [file] [log] [blame]
Jim Grosbach568eeed2010-09-17 18:46:17 +00001//===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARMMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner2ac19022010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Evan Chengee04a6d2011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengbe740292011-07-23 00:00:19 +000016#include "MCTargetDesc/ARMBaseInfo.h"
17#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMMCExpr.h"
Evan Chengbe740292011-07-23 00:00:19 +000019#include "MCTargetDesc/ARMMCTargetDesc.h"
Jim Grosbach568eeed2010-09-17 18:46:17 +000020#include "llvm/MC/MCCodeEmitter.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000023#include "llvm/MC/MCInstrInfo.h"
Evan Chengbe740292011-07-23 00:00:19 +000024#include "llvm/MC/MCRegisterInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000026#include "llvm/ADT/APFloat.h"
Jim Grosbachd6d4b422010-10-07 22:12:50 +000027#include "llvm/ADT/Statistic.h"
Jim Grosbach568eeed2010-09-17 18:46:17 +000028#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000029
Jim Grosbach568eeed2010-09-17 18:46:17 +000030using namespace llvm;
31
Jim Grosbach70933262010-11-04 01:12:30 +000032STATISTIC(MCNumEmitted, "Number of MC instructions emitted.");
33STATISTIC(MCNumCPRelocations, "Number of constant pool relocations created.");
Jim Grosbachd6d4b422010-10-07 22:12:50 +000034
Jim Grosbach568eeed2010-09-17 18:46:17 +000035namespace {
36class ARMMCCodeEmitter : public MCCodeEmitter {
37 ARMMCCodeEmitter(const ARMMCCodeEmitter &); // DO NOT IMPLEMENT
38 void operator=(const ARMMCCodeEmitter &); // DO NOT IMPLEMENT
Evan Cheng59ee62d2011-07-11 03:57:24 +000039 const MCInstrInfo &MCII;
40 const MCSubtargetInfo &STI;
Jim Grosbach568eeed2010-09-17 18:46:17 +000041
42public:
Evan Cheng59ee62d2011-07-11 03:57:24 +000043 ARMMCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti,
44 MCContext &ctx)
Evan Chengaf0a2e62011-07-11 21:24:15 +000045 : MCII(mcii), STI(sti) {
Jim Grosbach568eeed2010-09-17 18:46:17 +000046 }
47
48 ~ARMMCCodeEmitter() {}
49
Evan Cheng59ee62d2011-07-11 03:57:24 +000050 bool isThumb() const {
51 // FIXME: Can tablegen auto-generate this?
52 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
53 }
54 bool isThumb2() const {
55 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) != 0;
56 }
57 bool isTargetDarwin() const {
58 Triple TT(STI.getTargetTriple());
59 Triple::OSType OS = TT.getOS();
60 return OS == Triple::Darwin || OS == Triple::MacOSX || OS == Triple::IOS;
61 }
62
Jim Grosbach0de6ab32010-10-12 17:11:26 +000063 unsigned getMachineSoImmOpValue(unsigned SoImm) const;
64
Jim Grosbach9af82ba2010-10-07 21:57:55 +000065 // getBinaryCodeForInstr - TableGen'erated function for getting the
66 // binary encoding for an instruction.
Jim Grosbach806e80e2010-11-03 23:52:49 +000067 unsigned getBinaryCodeForInstr(const MCInst &MI,
68 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach9af82ba2010-10-07 21:57:55 +000069
70 /// getMachineOpValue - Return binary encoding of operand. If the machine
71 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach806e80e2010-11-03 23:52:49 +000072 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
73 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach9af82ba2010-10-07 21:57:55 +000074
Evan Cheng75972122011-01-13 07:58:56 +000075 /// getHiLo16ImmOpValue - Return the encoding for the hi / low 16-bit of
Owen Anderson971b83b2011-02-08 22:39:40 +000076 /// the specified operand. This is used for operands with :lower16: and
Evan Cheng75972122011-01-13 07:58:56 +000077 /// :upper16: prefixes.
78 uint32_t getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
79 SmallVectorImpl<MCFixup> &Fixups) const;
Jason W Kim837caa92010-11-18 23:37:15 +000080
Bill Wendling92b5a2e2010-11-03 01:49:29 +000081 bool EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx,
Jim Grosbach806e80e2010-11-03 23:52:49 +000082 unsigned &Reg, unsigned &Imm,
83 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling92b5a2e2010-11-03 01:49:29 +000084
Jim Grosbach662a8162010-12-06 23:57:07 +000085 /// getThumbBLTargetOpValue - Return encoding info for Thumb immediate
Bill Wendling09aa3f02010-12-09 00:39:08 +000086 /// BL branch target.
Jim Grosbach662a8162010-12-06 23:57:07 +000087 uint32_t getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
88 SmallVectorImpl<MCFixup> &Fixups) const;
89
Bill Wendling09aa3f02010-12-09 00:39:08 +000090 /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
91 /// BLX branch target.
92 uint32_t getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
93 SmallVectorImpl<MCFixup> &Fixups) const;
94
Jim Grosbache2467172010-12-10 18:21:33 +000095 /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
96 uint32_t getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
97 SmallVectorImpl<MCFixup> &Fixups) const;
98
Jim Grosbach01086452010-12-10 17:13:40 +000099 /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
100 uint32_t getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
101 SmallVectorImpl<MCFixup> &Fixups) const;
102
Jim Grosbach027d6e82010-12-09 19:04:53 +0000103 /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
104 uint32_t getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlingdff2f712010-12-08 23:01:43 +0000105 SmallVectorImpl<MCFixup> &Fixups) const;
106
Jim Grosbachc466b932010-11-11 18:04:49 +0000107 /// getBranchTargetOpValue - Return encoding info for 24-bit immediate
108 /// branch target.
109 uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
110 SmallVectorImpl<MCFixup> &Fixups) const;
111
Owen Andersonc2666002010-12-13 19:31:11 +0000112 /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
113 /// immediate Thumb2 direct branch target.
114 uint32_t getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
115 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson10096db2011-08-30 21:58:18 +0000116
Jason W Kim685c3502011-02-04 19:47:15 +0000117 /// getARMBranchTargetOpValue - Return encoding info for 24-bit immediate
118 /// branch target.
119 uint32_t getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
120 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersonf1eab592011-08-26 23:32:08 +0000121 uint32_t getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
122 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersonc2666002010-12-13 19:31:11 +0000123
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000124 /// getAdrLabelOpValue - Return encoding info for 12-bit immediate
125 /// ADR label target.
126 uint32_t getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
127 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachd40963c2010-12-14 22:28:03 +0000128 uint32_t getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
129 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersona838a252010-12-14 00:36:49 +0000130 uint32_t getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
131 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson971b83b2011-02-08 22:39:40 +0000132
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000133
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000134 /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12'
135 /// operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000136 uint32_t getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
137 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000138
Bill Wendlingf4caf692010-12-14 03:36:38 +0000139 /// getThumbAddrModeRegRegOpValue - Return encoding for 'reg + reg' operand.
140 uint32_t getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
141 SmallVectorImpl<MCFixup> &Fixups)const;
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000142
Owen Anderson9d63d902010-12-01 19:18:46 +0000143 /// getT2AddrModeImm8s4OpValue - Return encoding info for 'reg +/- imm8<<2'
144 /// operand.
145 uint32_t getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
146 SmallVectorImpl<MCFixup> &Fixups) const;
147
148
Jim Grosbach54fea632010-11-09 17:20:53 +0000149 /// getLdStSORegOpValue - Return encoding info for 'reg +/- reg shop imm'
150 /// operand as needed by load/store instructions.
151 uint32_t getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
152 SmallVectorImpl<MCFixup> &Fixups) const;
153
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000154 /// getLdStmModeOpValue - Return encoding for load/store multiple mode.
155 uint32_t getLdStmModeOpValue(const MCInst &MI, unsigned OpIdx,
156 SmallVectorImpl<MCFixup> &Fixups) const {
157 ARM_AM::AMSubMode Mode = (ARM_AM::AMSubMode)MI.getOperand(OpIdx).getImm();
158 switch (Mode) {
Matt Beaumont-Gay5f8a9172011-01-12 18:02:55 +0000159 default: assert(0 && "Unknown addressing sub-mode!");
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000160 case ARM_AM::da: return 0;
161 case ARM_AM::ia: return 1;
162 case ARM_AM::db: return 2;
163 case ARM_AM::ib: return 3;
164 }
165 }
Jim Grosbach99f53d12010-11-15 20:47:07 +0000166 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
167 ///
168 unsigned getShiftOp(ARM_AM::ShiftOpc ShOpc) const {
169 switch (ShOpc) {
170 default: llvm_unreachable("Unknown shift opc!");
171 case ARM_AM::no_shift:
172 case ARM_AM::lsl: return 0;
173 case ARM_AM::lsr: return 1;
174 case ARM_AM::asr: return 2;
175 case ARM_AM::ror:
176 case ARM_AM::rrx: return 3;
177 }
178 return 0;
179 }
180
181 /// getAddrMode2OpValue - Return encoding for addrmode2 operands.
182 uint32_t getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
183 SmallVectorImpl<MCFixup> &Fixups) const;
184
185 /// getAddrMode2OffsetOpValue - Return encoding for am2offset operands.
186 uint32_t getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
187 SmallVectorImpl<MCFixup> &Fixups) const;
188
Jim Grosbach7ce05792011-08-03 23:50:40 +0000189 /// getPostIdxRegOpValue - Return encoding for postidx_reg operands.
190 uint32_t getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
191 SmallVectorImpl<MCFixup> &Fixups) const;
192
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000193 /// getAddrMode3OffsetOpValue - Return encoding for am3offset operands.
194 uint32_t getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
195 SmallVectorImpl<MCFixup> &Fixups) const;
196
Jim Grosbach570a9222010-11-11 01:09:40 +0000197 /// getAddrMode3OpValue - Return encoding for addrmode3 operands.
198 uint32_t getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
199 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000200
Jim Grosbachd967cd02010-12-07 21:50:47 +0000201 /// getAddrModeThumbSPOpValue - Return encoding info for 'reg +/- imm12'
202 /// operand.
203 uint32_t getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
204 SmallVectorImpl<MCFixup> &Fixups) const;
205
Bill Wendlingf4caf692010-12-14 03:36:38 +0000206 /// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
207 uint32_t getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling22447ae2010-12-15 08:51:02 +0000208 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000209
Bill Wendlingb8958b02010-12-08 01:57:09 +0000210 /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
211 uint32_t getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
212 SmallVectorImpl<MCFixup> &Fixups) const;
213
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000214 /// getAddrMode5OpValue - Return encoding info for 'reg +/- imm8' operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000215 uint32_t getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
216 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach3e556122010-10-26 22:37:02 +0000217
Jim Grosbach08bd5492010-10-12 23:00:24 +0000218 /// getCCOutOpValue - Return encoding of the 's' bit.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000219 unsigned getCCOutOpValue(const MCInst &MI, unsigned Op,
220 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000221 // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or
222 // '1' respectively.
223 return MI.getOperand(Op).getReg() == ARM::CPSR;
224 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000225
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000226 /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000227 unsigned getSOImmOpValue(const MCInst &MI, unsigned Op,
228 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000229 unsigned SoImm = MI.getOperand(Op).getImm();
230 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
231 assert(SoImmVal != -1 && "Not a valid so_imm value!");
232
233 // Encode rotate_imm.
234 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
235 << ARMII::SoRotImmShift;
236
237 // Encode immed_8.
238 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
239 return Binary;
240 }
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000241
Owen Anderson5de6d842010-11-12 21:12:40 +0000242 /// getT2SOImmOpValue - Return an encoded 12-bit shifted-immediate value.
243 unsigned getT2SOImmOpValue(const MCInst &MI, unsigned Op,
244 SmallVectorImpl<MCFixup> &Fixups) const {
245 unsigned SoImm = MI.getOperand(Op).getImm();
246 unsigned Encoded = ARM_AM::getT2SOImmVal(SoImm);
247 assert(Encoded != ~0U && "Not a Thumb2 so_imm value?");
248 return Encoded;
249 }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000250
Owen Anderson75579f72010-11-29 22:44:32 +0000251 unsigned getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
252 SmallVectorImpl<MCFixup> &Fixups) const;
253 unsigned getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
254 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson6af50f72010-11-30 00:14:31 +0000255 unsigned getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
256 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000257 unsigned getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
258 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson75579f72010-11-29 22:44:32 +0000259
Jim Grosbachef324d72010-10-12 23:53:58 +0000260 /// getSORegOpValue - Return an encoded so_reg shifted register value.
Owen Anderson152d4a42011-07-21 23:38:37 +0000261 unsigned getSORegRegOpValue(const MCInst &MI, unsigned Op,
262 SmallVectorImpl<MCFixup> &Fixups) const;
263 unsigned getSORegImmOpValue(const MCInst &MI, unsigned Op,
Jim Grosbach806e80e2010-11-03 23:52:49 +0000264 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson5de6d842010-11-12 21:12:40 +0000265 unsigned getT2SORegOpValue(const MCInst &MI, unsigned Op,
266 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachef324d72010-10-12 23:53:58 +0000267
Jim Grosbach806e80e2010-11-03 23:52:49 +0000268 unsigned getNEONVcvtImm32OpValue(const MCInst &MI, unsigned Op,
269 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson498ec202010-10-27 22:49:00 +0000270 return 64 - MI.getOperand(Op).getImm();
271 }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000272
Jim Grosbach806e80e2010-11-03 23:52:49 +0000273 unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
274 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach3fea191052010-10-21 22:03:21 +0000275
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000276 unsigned getMsbOpValue(const MCInst &MI, unsigned Op,
277 SmallVectorImpl<MCFixup> &Fixups) const;
278
Jim Grosbach806e80e2010-11-03 23:52:49 +0000279 unsigned getRegisterListOpValue(const MCInst &MI, unsigned Op,
280 SmallVectorImpl<MCFixup> &Fixups) const;
281 unsigned getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
282 SmallVectorImpl<MCFixup> &Fixups) const;
Mon P Wang183c6272011-05-09 17:47:27 +0000283 unsigned getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
284 SmallVectorImpl<MCFixup> &Fixups) const;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000285 unsigned getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
286 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach806e80e2010-11-03 23:52:49 +0000287 unsigned getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
288 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000289
Bill Wendling3116dce2011-03-07 23:38:41 +0000290 unsigned getShiftRight8Imm(const MCInst &MI, unsigned Op,
291 SmallVectorImpl<MCFixup> &Fixups) const;
292 unsigned getShiftRight16Imm(const MCInst &MI, unsigned Op,
293 SmallVectorImpl<MCFixup> &Fixups) const;
294 unsigned getShiftRight32Imm(const MCInst &MI, unsigned Op,
295 SmallVectorImpl<MCFixup> &Fixups) const;
296 unsigned getShiftRight64Imm(const MCInst &MI, unsigned Op,
297 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinga656b632011-03-01 01:00:59 +0000298
Owen Anderson6d746312011-08-08 20:42:17 +0000299 unsigned getThumbSRImmOpValue(const MCInst &MI, unsigned Op,
300 SmallVectorImpl<MCFixup> &Fixups) const;
301
Owen Andersonc7139a62010-11-11 19:07:48 +0000302 unsigned NEONThumb2DataIPostEncoder(const MCInst &MI,
303 unsigned EncodedValue) const;
Owen Anderson57dac882010-11-11 21:36:43 +0000304 unsigned NEONThumb2LoadStorePostEncoder(const MCInst &MI,
Bill Wendlingcf590262010-12-01 21:54:50 +0000305 unsigned EncodedValue) const;
Owen Anderson8f143912010-11-11 23:12:55 +0000306 unsigned NEONThumb2DupPostEncoder(const MCInst &MI,
Bill Wendlingcf590262010-12-01 21:54:50 +0000307 unsigned EncodedValue) const;
308
309 unsigned VFPThumb2PostEncoder(const MCInst &MI,
310 unsigned EncodedValue) const;
Owen Andersonc7139a62010-11-11 19:07:48 +0000311
Jim Grosbach70933262010-11-04 01:12:30 +0000312 void EmitByte(unsigned char C, raw_ostream &OS) const {
Jim Grosbach568eeed2010-09-17 18:46:17 +0000313 OS << (char)C;
Jim Grosbach568eeed2010-09-17 18:46:17 +0000314 }
315
Jim Grosbach70933262010-11-04 01:12:30 +0000316 void EmitConstant(uint64_t Val, unsigned Size, raw_ostream &OS) const {
Jim Grosbach568eeed2010-09-17 18:46:17 +0000317 // Output the constant in little endian byte order.
318 for (unsigned i = 0; i != Size; ++i) {
Jim Grosbach70933262010-11-04 01:12:30 +0000319 EmitByte(Val & 255, OS);
Jim Grosbach568eeed2010-09-17 18:46:17 +0000320 Val >>= 8;
321 }
322 }
323
Jim Grosbach568eeed2010-09-17 18:46:17 +0000324 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
325 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach568eeed2010-09-17 18:46:17 +0000326};
327
328} // end anonymous namespace
329
Evan Cheng59ee62d2011-07-11 03:57:24 +0000330MCCodeEmitter *llvm::createARMMCCodeEmitter(const MCInstrInfo &MCII,
331 const MCSubtargetInfo &STI,
Bill Wendling0800ce72010-11-02 22:53:11 +0000332 MCContext &Ctx) {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000333 return new ARMMCCodeEmitter(MCII, STI, Ctx);
Jim Grosbach568eeed2010-09-17 18:46:17 +0000334}
335
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000336/// NEONThumb2DataIPostEncoder - Post-process encoded NEON data-processing
337/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Andersonc7139a62010-11-11 19:07:48 +0000338/// Thumb2 mode.
339unsigned ARMMCCodeEmitter::NEONThumb2DataIPostEncoder(const MCInst &MI,
340 unsigned EncodedValue) const {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000341 if (isThumb2()) {
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000342 // NEON Thumb2 data-processsing encodings are very simple: bit 24 is moved
Owen Andersonc7139a62010-11-11 19:07:48 +0000343 // to bit 12 of the high half-word (i.e. bit 28), and bits 27-24 are
344 // set to 1111.
345 unsigned Bit24 = EncodedValue & 0x01000000;
346 unsigned Bit28 = Bit24 << 4;
347 EncodedValue &= 0xEFFFFFFF;
348 EncodedValue |= Bit28;
349 EncodedValue |= 0x0F000000;
350 }
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000351
Owen Andersonc7139a62010-11-11 19:07:48 +0000352 return EncodedValue;
353}
354
Owen Anderson57dac882010-11-11 21:36:43 +0000355/// NEONThumb2LoadStorePostEncoder - Post-process encoded NEON load/store
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000356/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson57dac882010-11-11 21:36:43 +0000357/// Thumb2 mode.
358unsigned ARMMCCodeEmitter::NEONThumb2LoadStorePostEncoder(const MCInst &MI,
359 unsigned EncodedValue) const {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000360 if (isThumb2()) {
Owen Anderson57dac882010-11-11 21:36:43 +0000361 EncodedValue &= 0xF0FFFFFF;
362 EncodedValue |= 0x09000000;
363 }
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000364
Owen Anderson57dac882010-11-11 21:36:43 +0000365 return EncodedValue;
366}
367
Owen Anderson8f143912010-11-11 23:12:55 +0000368/// NEONThumb2DupPostEncoder - Post-process encoded NEON vdup
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000369/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson8f143912010-11-11 23:12:55 +0000370/// Thumb2 mode.
371unsigned ARMMCCodeEmitter::NEONThumb2DupPostEncoder(const MCInst &MI,
372 unsigned EncodedValue) const {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000373 if (isThumb2()) {
Owen Anderson8f143912010-11-11 23:12:55 +0000374 EncodedValue &= 0x00FFFFFF;
375 EncodedValue |= 0xEE000000;
376 }
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000377
Owen Anderson8f143912010-11-11 23:12:55 +0000378 return EncodedValue;
379}
380
Bill Wendlingcf590262010-12-01 21:54:50 +0000381/// VFPThumb2PostEncoder - Post-process encoded VFP instructions and rewrite
382/// them to their Thumb2 form if we are currently in Thumb2 mode.
383unsigned ARMMCCodeEmitter::
384VFPThumb2PostEncoder(const MCInst &MI, unsigned EncodedValue) const {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000385 if (isThumb2()) {
Bill Wendlingcf590262010-12-01 21:54:50 +0000386 EncodedValue &= 0x0FFFFFFF;
387 EncodedValue |= 0xE0000000;
388 }
389 return EncodedValue;
390}
Owen Anderson57dac882010-11-11 21:36:43 +0000391
Jim Grosbach56ac9072010-10-08 21:45:55 +0000392/// getMachineOpValue - Return binary encoding of operand. If the machine
393/// operand requires relocation, record the relocation and return zero.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000394unsigned ARMMCCodeEmitter::
395getMachineOpValue(const MCInst &MI, const MCOperand &MO,
396 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000397 if (MO.isReg()) {
Bill Wendling0800ce72010-11-02 22:53:11 +0000398 unsigned Reg = MO.getReg();
399 unsigned RegNo = getARMRegisterNumbering(Reg);
Jim Grosbachd8a11c22010-10-29 23:21:03 +0000400
Jim Grosbachb0708d22010-11-30 23:51:41 +0000401 // Q registers are encoded as 2x their register number.
Bill Wendling0800ce72010-11-02 22:53:11 +0000402 switch (Reg) {
403 default:
404 return RegNo;
405 case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3:
406 case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7:
407 case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11:
408 case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15:
409 return 2 * RegNo;
Owen Anderson90d4cf92010-10-21 20:49:13 +0000410 }
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000411 } else if (MO.isImm()) {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000412 return static_cast<unsigned>(MO.getImm());
Bill Wendlingbbbdcd42010-10-14 02:33:26 +0000413 } else if (MO.isFPImm()) {
414 return static_cast<unsigned>(APFloat(MO.getFPImm())
415 .bitcastToAPInt().getHiBits(32).getLimitedValue());
Jim Grosbach56ac9072010-10-08 21:45:55 +0000416 }
Bill Wendling0800ce72010-11-02 22:53:11 +0000417
Jim Grosbach817c1a62010-11-19 00:27:09 +0000418 llvm_unreachable("Unable to encode MCOperand!");
Jim Grosbach56ac9072010-10-08 21:45:55 +0000419 return 0;
420}
421
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000422/// getAddrModeImmOpValue - Return encoding info for 'reg +/- imm' operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000423bool ARMMCCodeEmitter::
424EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, unsigned &Reg,
425 unsigned &Imm, SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 const MCOperand &MO = MI.getOperand(OpIdx);
427 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Jim Grosbach9af3d1c2010-11-01 23:45:50 +0000428
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000429 Reg = getARMRegisterNumbering(MO.getReg());
430
431 int32_t SImm = MO1.getImm();
432 bool isAdd = true;
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000433
Jim Grosbachab682a22010-10-28 18:34:10 +0000434 // Special value for #-0
Owen Anderson0da10cf2011-08-29 19:36:44 +0000435 if (SImm == INT32_MIN) {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000436 SImm = 0;
Owen Anderson0da10cf2011-08-29 19:36:44 +0000437 isAdd = false;
438 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000439
Jim Grosbachab682a22010-10-28 18:34:10 +0000440 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000441 if (SImm < 0) {
442 SImm = -SImm;
443 isAdd = false;
444 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000445
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000446 Imm = SImm;
447 return isAdd;
448}
449
Bill Wendlingdff2f712010-12-08 23:01:43 +0000450/// getBranchTargetOpValue - Helper function to get the branch target operand,
451/// which is either an immediate or requires a fixup.
452static uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
453 unsigned FixupKind,
454 SmallVectorImpl<MCFixup> &Fixups) {
455 const MCOperand &MO = MI.getOperand(OpIdx);
456
457 // If the destination is an immediate, we have nothing to do.
458 if (MO.isImm()) return MO.getImm();
459 assert(MO.isExpr() && "Unexpected branch target type!");
460 const MCExpr *Expr = MO.getExpr();
461 MCFixupKind Kind = MCFixupKind(FixupKind);
462 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
463
464 // All of the information is in the fixup.
465 return 0;
466}
467
468/// getThumbBLTargetOpValue - Return encoding info for immediate branch target.
Jim Grosbach662a8162010-12-06 23:57:07 +0000469uint32_t ARMMCCodeEmitter::
470getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
471 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000472 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bl, Fixups);
Jim Grosbach662a8162010-12-06 23:57:07 +0000473}
474
Bill Wendling09aa3f02010-12-09 00:39:08 +0000475/// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
476/// BLX branch target.
477uint32_t ARMMCCodeEmitter::
478getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
479 SmallVectorImpl<MCFixup> &Fixups) const {
480 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_blx, Fixups);
481}
482
Jim Grosbache2467172010-12-10 18:21:33 +0000483/// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
484uint32_t ARMMCCodeEmitter::
485getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
486 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson391ac652011-08-30 22:03:20 +0000487 const MCOperand MO = MI.getOperand(OpIdx);
488 if (MO.isExpr())
489 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_br, Fixups);
490 return (MO.getImm() >> 1);
Jim Grosbache2467172010-12-10 18:21:33 +0000491}
492
Jim Grosbach01086452010-12-10 17:13:40 +0000493/// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
494uint32_t ARMMCCodeEmitter::
495getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbache2467172010-12-10 18:21:33 +0000496 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach01086452010-12-10 17:13:40 +0000497 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bcc, Fixups);
498}
499
Jim Grosbach027d6e82010-12-09 19:04:53 +0000500/// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
Bill Wendlingdff2f712010-12-08 23:01:43 +0000501uint32_t ARMMCCodeEmitter::
Jim Grosbach027d6e82010-12-09 19:04:53 +0000502getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlingdff2f712010-12-08 23:01:43 +0000503 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson21df36c2011-08-30 22:15:17 +0000504 const MCOperand MO = MI.getOperand(OpIdx);
505 if (MO.isExpr())
506 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cb, Fixups);
507 return (MO.getImm() >> 1);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000508}
509
Jason W Kim685c3502011-02-04 19:47:15 +0000510/// Return true if this branch has a non-always predication
511static bool HasConditionalBranch(const MCInst &MI) {
512 int NumOp = MI.getNumOperands();
513 if (NumOp >= 2) {
514 for (int i = 0; i < NumOp-1; ++i) {
515 const MCOperand &MCOp1 = MI.getOperand(i);
516 const MCOperand &MCOp2 = MI.getOperand(i + 1);
Owen Anderson10096db2011-08-30 21:58:18 +0000517 if (MCOp1.isImm() && MCOp2.isReg() &&
Jason W Kim685c3502011-02-04 19:47:15 +0000518 (MCOp2.getReg() == 0 || MCOp2.getReg() == ARM::CPSR)) {
Owen Anderson10096db2011-08-30 21:58:18 +0000519 if (ARMCC::CondCodes(MCOp1.getImm()) != ARMCC::AL)
Jason W Kim685c3502011-02-04 19:47:15 +0000520 return true;
521 }
522 }
523 }
524 return false;
525}
526
Bill Wendlingdff2f712010-12-08 23:01:43 +0000527/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
528/// target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000529uint32_t ARMMCCodeEmitter::
530getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlingdff2f712010-12-08 23:01:43 +0000531 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach092e2cd2010-12-10 23:41:10 +0000532 // FIXME: This really, really shouldn't use TargetMachine. We don't want
533 // coupling between MC and TM anywhere we can help it.
Evan Cheng59ee62d2011-07-11 03:57:24 +0000534 if (isThumb2())
Owen Andersonc2666002010-12-13 19:31:11 +0000535 return
536 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_condbranch, Fixups);
Jason W Kim685c3502011-02-04 19:47:15 +0000537 return getARMBranchTargetOpValue(MI, OpIdx, Fixups);
Jim Grosbachc466b932010-11-11 18:04:49 +0000538}
539
Jason W Kim685c3502011-02-04 19:47:15 +0000540/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
541/// target.
542uint32_t ARMMCCodeEmitter::
543getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
544 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersond7568e12011-08-26 22:54:51 +0000545 const MCOperand MO = MI.getOperand(OpIdx);
546 if (MO.isExpr()) {
Owen Anderson10096db2011-08-30 21:58:18 +0000547 if (HasConditionalBranch(MI))
Owen Andersond7568e12011-08-26 22:54:51 +0000548 return ::getBranchTargetOpValue(MI, OpIdx,
549 ARM::fixup_arm_condbranch, Fixups);
Owen Anderson10096db2011-08-30 21:58:18 +0000550 return ::getBranchTargetOpValue(MI, OpIdx,
Owen Andersond7568e12011-08-26 22:54:51 +0000551 ARM::fixup_arm_uncondbranch, Fixups);
552 }
553
554 return MO.getImm() >> 2;
Jason W Kim685c3502011-02-04 19:47:15 +0000555}
556
Owen Andersonf1eab592011-08-26 23:32:08 +0000557uint32_t ARMMCCodeEmitter::
558getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
559 SmallVectorImpl<MCFixup> &Fixups) const {
560 const MCOperand MO = MI.getOperand(OpIdx);
561 if (MO.isExpr()) {
Owen Anderson10096db2011-08-30 21:58:18 +0000562 if (HasConditionalBranch(MI))
Owen Andersonf1eab592011-08-26 23:32:08 +0000563 return ::getBranchTargetOpValue(MI, OpIdx,
564 ARM::fixup_arm_condbranch, Fixups);
Owen Anderson10096db2011-08-30 21:58:18 +0000565 return ::getBranchTargetOpValue(MI, OpIdx,
Owen Andersonf1eab592011-08-26 23:32:08 +0000566 ARM::fixup_arm_uncondbranch, Fixups);
567 }
Jason W Kim685c3502011-02-04 19:47:15 +0000568
Owen Andersonf1eab592011-08-26 23:32:08 +0000569 return MO.getImm() >> 1;
570}
Jason W Kim685c3502011-02-04 19:47:15 +0000571
Owen Andersonc2666002010-12-13 19:31:11 +0000572/// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
573/// immediate branch target.
574uint32_t ARMMCCodeEmitter::
575getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
576 SmallVectorImpl<MCFixup> &Fixups) const {
577 unsigned Val =
578 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_uncondbranch, Fixups);
579 bool I = (Val & 0x800000);
580 bool J1 = (Val & 0x400000);
581 bool J2 = (Val & 0x200000);
582 if (I ^ J1)
583 Val &= ~0x400000;
584 else
585 Val |= 0x400000;
Owen Anderson971b83b2011-02-08 22:39:40 +0000586
Owen Andersonc2666002010-12-13 19:31:11 +0000587 if (I ^ J2)
588 Val &= ~0x200000;
589 else
590 Val |= 0x200000;
Owen Anderson971b83b2011-02-08 22:39:40 +0000591
Owen Andersonc2666002010-12-13 19:31:11 +0000592 return Val;
593}
594
Bill Wendlingdff2f712010-12-08 23:01:43 +0000595/// getAdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
596/// target.
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000597uint32_t ARMMCCodeEmitter::
598getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
599 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson96425c82011-08-26 18:09:22 +0000600 const MCOperand MO = MI.getOperand(OpIdx);
601 if (MO.isExpr())
602 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_adr_pcrel_12,
603 Fixups);
604 int32_t offset = MO.getImm();
605 uint32_t Val = 0x2000;
606 if (offset < 0) {
607 Val = 0x1000;
608 offset *= -1;
609 }
610 Val |= offset;
611 return Val;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000612}
613
Owen Andersona838a252010-12-14 00:36:49 +0000614/// getAdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
615/// target.
616uint32_t ARMMCCodeEmitter::
617getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
618 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson96425c82011-08-26 18:09:22 +0000619 const MCOperand MO = MI.getOperand(OpIdx);
620 if (MO.isExpr())
621 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_adr_pcrel_12,
622 Fixups);
623 return MO.getImm();
Owen Andersona838a252010-12-14 00:36:49 +0000624}
625
Jim Grosbachd40963c2010-12-14 22:28:03 +0000626/// getAdrLabelOpValue - Return encoding info for 8-bit immediate ADR label
627/// target.
628uint32_t ARMMCCodeEmitter::
629getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
630 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson96425c82011-08-26 18:09:22 +0000631 const MCOperand MO = MI.getOperand(OpIdx);
632 if (MO.isExpr())
633 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_thumb_adr_pcrel_10,
634 Fixups);
635 return MO.getImm();
Jim Grosbachd40963c2010-12-14 22:28:03 +0000636}
637
Bill Wendlingf4caf692010-12-14 03:36:38 +0000638/// getThumbAddrModeRegRegOpValue - Return encoding info for 'reg + reg'
639/// operand.
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000640uint32_t ARMMCCodeEmitter::
Bill Wendlingf4caf692010-12-14 03:36:38 +0000641getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
642 SmallVectorImpl<MCFixup> &) const {
643 // [Rn, Rm]
644 // {5-3} = Rm
645 // {2-0} = Rn
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000646 const MCOperand &MO1 = MI.getOperand(OpIdx);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000647 const MCOperand &MO2 = MI.getOperand(OpIdx + 1);
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000648 unsigned Rn = getARMRegisterNumbering(MO1.getReg());
649 unsigned Rm = getARMRegisterNumbering(MO2.getReg());
650 return (Rm << 3) | Rn;
651}
652
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000653/// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000654uint32_t ARMMCCodeEmitter::
655getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
656 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000657 // {17-13} = reg
658 // {12} = (U)nsigned (add == '1', sub == '0')
659 // {11-0} = imm12
660 unsigned Reg, Imm12;
Jim Grosbach70933262010-11-04 01:12:30 +0000661 bool isAdd = true;
662 // If The first operand isn't a register, we have a label reference.
663 const MCOperand &MO = MI.getOperand(OpIdx);
Owen Anderson971b83b2011-02-08 22:39:40 +0000664 if (!MO.isReg()) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000665 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
Jim Grosbach70933262010-11-04 01:12:30 +0000666 Imm12 = 0;
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000667 isAdd = false ; // 'U' bit is set as part of the fixup.
Jim Grosbach70933262010-11-04 01:12:30 +0000668
Owen Anderson971b83b2011-02-08 22:39:40 +0000669 assert(MO.isExpr() && "Unexpected machine operand type!");
670 const MCExpr *Expr = MO.getExpr();
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000671
Owen Andersond7b3f582010-12-09 01:51:07 +0000672 MCFixupKind Kind;
Evan Cheng59ee62d2011-07-11 03:57:24 +0000673 if (isThumb2())
Owen Andersond7b3f582010-12-09 01:51:07 +0000674 Kind = MCFixupKind(ARM::fixup_t2_ldst_pcrel_12);
675 else
676 Kind = MCFixupKind(ARM::fixup_arm_ldst_pcrel_12);
Jim Grosbach70933262010-11-04 01:12:30 +0000677 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
678
679 ++MCNumCPRelocations;
680 } else
681 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm12, Fixups);
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000682
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000683 uint32_t Binary = Imm12 & 0xfff;
684 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbachab682a22010-10-28 18:34:10 +0000685 if (isAdd)
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000686 Binary |= (1 << 12);
687 Binary |= (Reg << 13);
688 return Binary;
689}
690
Owen Anderson9d63d902010-12-01 19:18:46 +0000691/// getT2AddrModeImm8s4OpValue - Return encoding info for
692/// 'reg +/- imm8<<2' operand.
693uint32_t ARMMCCodeEmitter::
694getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
695 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach90cc5332010-12-10 21:05:07 +0000696 // {12-9} = reg
697 // {8} = (U)nsigned (add == '1', sub == '0')
698 // {7-0} = imm8
Owen Anderson9d63d902010-12-01 19:18:46 +0000699 unsigned Reg, Imm8;
700 bool isAdd = true;
701 // If The first operand isn't a register, we have a label reference.
702 const MCOperand &MO = MI.getOperand(OpIdx);
703 if (!MO.isReg()) {
704 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
705 Imm8 = 0;
706 isAdd = false ; // 'U' bit is set as part of the fixup.
707
708 assert(MO.isExpr() && "Unexpected machine operand type!");
709 const MCExpr *Expr = MO.getExpr();
710 MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
711 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
712
713 ++MCNumCPRelocations;
714 } else
715 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
716
717 uint32_t Binary = (Imm8 >> 2) & 0xff;
718 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
719 if (isAdd)
Jim Grosbach90cc5332010-12-10 21:05:07 +0000720 Binary |= (1 << 8);
Owen Anderson9d63d902010-12-01 19:18:46 +0000721 Binary |= (Reg << 9);
722 return Binary;
723}
724
Jason W Kim86a97f22011-01-12 00:19:25 +0000725// FIXME: This routine assumes that a binary
726// expression will always result in a PCRel expression
727// In reality, its only true if one or more subexpressions
728// is itself a PCRel (i.e. "." in asm or some other pcrel construct)
729// but this is good enough for now.
730static bool EvaluateAsPCRel(const MCExpr *Expr) {
731 switch (Expr->getKind()) {
Matt Beaumont-Gay5f8a9172011-01-12 18:02:55 +0000732 default: assert(0 && "Unexpected expression type");
Jason W Kim86a97f22011-01-12 00:19:25 +0000733 case MCExpr::SymbolRef: return false;
734 case MCExpr::Binary: return true;
Jason W Kim86a97f22011-01-12 00:19:25 +0000735 }
736}
737
Evan Cheng75972122011-01-13 07:58:56 +0000738uint32_t
739ARMMCCodeEmitter::getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
740 SmallVectorImpl<MCFixup> &Fixups) const {
Jason W Kim837caa92010-11-18 23:37:15 +0000741 // {20-16} = imm{15-12}
742 // {11-0} = imm{11-0}
Jim Grosbach7bf4c022010-12-10 21:57:34 +0000743 const MCOperand &MO = MI.getOperand(OpIdx);
Evan Cheng75972122011-01-13 07:58:56 +0000744 if (MO.isImm())
745 // Hi / lo 16 bits already extracted during earlier passes.
Jason W Kim837caa92010-11-18 23:37:15 +0000746 return static_cast<unsigned>(MO.getImm());
Evan Cheng75972122011-01-13 07:58:56 +0000747
748 // Handle :upper16: and :lower16: assembly prefixes.
749 const MCExpr *E = MO.getExpr();
750 if (E->getKind() == MCExpr::Target) {
751 const ARMMCExpr *ARM16Expr = cast<ARMMCExpr>(E);
752 E = ARM16Expr->getSubExpr();
753
Jason W Kim837caa92010-11-18 23:37:15 +0000754 MCFixupKind Kind;
Evan Cheng75972122011-01-13 07:58:56 +0000755 switch (ARM16Expr->getKind()) {
Matt Beaumont-Gay5f8a9172011-01-12 18:02:55 +0000756 default: assert(0 && "Unsupported ARMFixup");
Evan Cheng75972122011-01-13 07:58:56 +0000757 case ARMMCExpr::VK_ARM_HI16:
Evan Cheng59ee62d2011-07-11 03:57:24 +0000758 if (!isTargetDarwin() && EvaluateAsPCRel(E))
759 Kind = MCFixupKind(isThumb2()
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000760 ? ARM::fixup_t2_movt_hi16_pcrel
761 : ARM::fixup_arm_movt_hi16_pcrel);
762 else
Evan Cheng59ee62d2011-07-11 03:57:24 +0000763 Kind = MCFixupKind(isThumb2()
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000764 ? ARM::fixup_t2_movt_hi16
765 : ARM::fixup_arm_movt_hi16);
Jason W Kim837caa92010-11-18 23:37:15 +0000766 break;
Evan Cheng75972122011-01-13 07:58:56 +0000767 case ARMMCExpr::VK_ARM_LO16:
Evan Cheng59ee62d2011-07-11 03:57:24 +0000768 if (!isTargetDarwin() && EvaluateAsPCRel(E))
769 Kind = MCFixupKind(isThumb2()
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000770 ? ARM::fixup_t2_movw_lo16_pcrel
771 : ARM::fixup_arm_movw_lo16_pcrel);
772 else
Evan Cheng59ee62d2011-07-11 03:57:24 +0000773 Kind = MCFixupKind(isThumb2()
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000774 ? ARM::fixup_t2_movw_lo16
775 : ARM::fixup_arm_movw_lo16);
Jason W Kim837caa92010-11-18 23:37:15 +0000776 break;
Jason W Kim837caa92010-11-18 23:37:15 +0000777 }
Evan Cheng75972122011-01-13 07:58:56 +0000778 Fixups.push_back(MCFixup::Create(0, E, Kind));
Jason W Kim837caa92010-11-18 23:37:15 +0000779 return 0;
Jim Grosbach817c1a62010-11-19 00:27:09 +0000780 };
Evan Cheng75972122011-01-13 07:58:56 +0000781
Jim Grosbach817c1a62010-11-19 00:27:09 +0000782 llvm_unreachable("Unsupported MCExpr type in MCOperand!");
Jason W Kim837caa92010-11-18 23:37:15 +0000783 return 0;
784}
785
786uint32_t ARMMCCodeEmitter::
Jim Grosbach54fea632010-11-09 17:20:53 +0000787getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
788 SmallVectorImpl<MCFixup> &Fixups) const {
789 const MCOperand &MO = MI.getOperand(OpIdx);
790 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
791 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
792 unsigned Rn = getARMRegisterNumbering(MO.getReg());
793 unsigned Rm = getARMRegisterNumbering(MO1.getReg());
Jim Grosbach54fea632010-11-09 17:20:53 +0000794 unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm());
795 bool isAdd = ARM_AM::getAM2Op(MO2.getImm()) == ARM_AM::add;
Jim Grosbach99f53d12010-11-15 20:47:07 +0000796 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(MO2.getImm());
797 unsigned SBits = getShiftOp(ShOp);
Jim Grosbach54fea632010-11-09 17:20:53 +0000798
799 // {16-13} = Rn
800 // {12} = isAdd
801 // {11-0} = shifter
802 // {3-0} = Rm
803 // {4} = 0
804 // {6-5} = type
805 // {11-7} = imm
Jim Grosbach570a9222010-11-11 01:09:40 +0000806 uint32_t Binary = Rm;
Jim Grosbach54fea632010-11-09 17:20:53 +0000807 Binary |= Rn << 13;
808 Binary |= SBits << 5;
809 Binary |= ShImm << 7;
810 if (isAdd)
811 Binary |= 1 << 12;
812 return Binary;
813}
814
Jim Grosbach570a9222010-11-11 01:09:40 +0000815uint32_t ARMMCCodeEmitter::
Jim Grosbach99f53d12010-11-15 20:47:07 +0000816getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
817 SmallVectorImpl<MCFixup> &Fixups) const {
818 // {17-14} Rn
819 // {13} 1 == imm12, 0 == Rm
820 // {12} isAdd
821 // {11-0} imm12/Rm
822 const MCOperand &MO = MI.getOperand(OpIdx);
823 unsigned Rn = getARMRegisterNumbering(MO.getReg());
824 uint32_t Binary = getAddrMode2OffsetOpValue(MI, OpIdx + 1, Fixups);
825 Binary |= Rn << 14;
826 return Binary;
827}
828
829uint32_t ARMMCCodeEmitter::
830getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
831 SmallVectorImpl<MCFixup> &Fixups) const {
832 // {13} 1 == imm12, 0 == Rm
833 // {12} isAdd
834 // {11-0} imm12/Rm
835 const MCOperand &MO = MI.getOperand(OpIdx);
836 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
837 unsigned Imm = MO1.getImm();
838 bool isAdd = ARM_AM::getAM2Op(Imm) == ARM_AM::add;
839 bool isReg = MO.getReg() != 0;
840 uint32_t Binary = ARM_AM::getAM2Offset(Imm);
841 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm12
842 if (isReg) {
843 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(Imm);
844 Binary <<= 7; // Shift amount is bits [11:7]
845 Binary |= getShiftOp(ShOp) << 5; // Shift type is bits [6:5]
846 Binary |= getARMRegisterNumbering(MO.getReg()); // Rm is bits [3:0]
847 }
848 return Binary | (isAdd << 12) | (isReg << 13);
849}
850
851uint32_t ARMMCCodeEmitter::
Jim Grosbach7ce05792011-08-03 23:50:40 +0000852getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
853 SmallVectorImpl<MCFixup> &Fixups) const {
854 // {4} isAdd
855 // {3-0} Rm
856 const MCOperand &MO = MI.getOperand(OpIdx);
857 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
Jim Grosbach16578b52011-08-05 16:11:38 +0000858 bool isAdd = MO1.getImm() != 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000859 return getARMRegisterNumbering(MO.getReg()) | (isAdd << 4);
860}
861
862uint32_t ARMMCCodeEmitter::
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000863getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
864 SmallVectorImpl<MCFixup> &Fixups) const {
865 // {9} 1 == imm8, 0 == Rm
866 // {8} isAdd
867 // {7-4} imm7_4/zero
868 // {3-0} imm3_0/Rm
869 const MCOperand &MO = MI.getOperand(OpIdx);
870 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
871 unsigned Imm = MO1.getImm();
872 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
873 bool isImm = MO.getReg() == 0;
874 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
875 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
876 if (!isImm)
877 Imm8 = getARMRegisterNumbering(MO.getReg());
878 return Imm8 | (isAdd << 8) | (isImm << 9);
879}
880
881uint32_t ARMMCCodeEmitter::
Jim Grosbach570a9222010-11-11 01:09:40 +0000882getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
883 SmallVectorImpl<MCFixup> &Fixups) const {
884 // {13} 1 == imm8, 0 == Rm
885 // {12-9} Rn
886 // {8} isAdd
887 // {7-4} imm7_4/zero
888 // {3-0} imm3_0/Rm
889 const MCOperand &MO = MI.getOperand(OpIdx);
890 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
891 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
892 unsigned Rn = getARMRegisterNumbering(MO.getReg());
893 unsigned Imm = MO2.getImm();
894 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
895 bool isImm = MO1.getReg() == 0;
896 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
897 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
898 if (!isImm)
899 Imm8 = getARMRegisterNumbering(MO1.getReg());
900 return (Rn << 9) | Imm8 | (isAdd << 8) | (isImm << 13);
901}
902
Bill Wendlingb8958b02010-12-08 01:57:09 +0000903/// getAddrModeThumbSPOpValue - Encode the t_addrmode_sp operands.
Jim Grosbachd967cd02010-12-07 21:50:47 +0000904uint32_t ARMMCCodeEmitter::
905getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
906 SmallVectorImpl<MCFixup> &Fixups) const {
907 // [SP, #imm]
908 // {7-0} = imm8
Jim Grosbachd967cd02010-12-07 21:50:47 +0000909 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendlingb8958b02010-12-08 01:57:09 +0000910 assert(MI.getOperand(OpIdx).getReg() == ARM::SP &&
911 "Unexpected base register!");
Bill Wendling7a905a82010-12-15 23:32:27 +0000912
Jim Grosbachd967cd02010-12-07 21:50:47 +0000913 // The immediate is already shifted for the implicit zeroes, so no change
914 // here.
915 return MO1.getImm() & 0xff;
916}
917
Bill Wendlingf4caf692010-12-14 03:36:38 +0000918/// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
Bill Wendling272df512010-12-09 21:49:07 +0000919uint32_t ARMMCCodeEmitter::
Bill Wendlingf4caf692010-12-14 03:36:38 +0000920getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling22447ae2010-12-15 08:51:02 +0000921 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000922 // [Rn, #imm]
923 // {7-3} = imm5
924 // {2-0} = Rn
925 const MCOperand &MO = MI.getOperand(OpIdx);
926 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000927 unsigned Rn = getARMRegisterNumbering(MO.getReg());
Matt Beaumont-Gay656b3d22010-12-16 01:34:26 +0000928 unsigned Imm5 = MO1.getImm();
Bill Wendling272df512010-12-09 21:49:07 +0000929 return ((Imm5 & 0x1f) << 3) | Rn;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000930}
931
Bill Wendlingb8958b02010-12-08 01:57:09 +0000932/// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
933uint32_t ARMMCCodeEmitter::
934getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
935 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona7710ed2011-08-30 22:10:03 +0000936 const MCOperand MO = MI.getOperand(OpIdx);
937 if (MO.isExpr())
938 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cp, Fixups);
939 return (MO.getImm() >> 2);
Bill Wendlingb8958b02010-12-08 01:57:09 +0000940}
941
Jim Grosbach5177f792010-12-01 21:09:40 +0000942/// getAddrMode5OpValue - Return encoding info for 'reg +/- imm10' operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +0000943uint32_t ARMMCCodeEmitter::
944getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
945 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000946 // {12-9} = reg
947 // {8} = (U)nsigned (add == '1', sub == '0')
948 // {7-0} = imm8
949 unsigned Reg, Imm8;
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000950 bool isAdd;
Jim Grosbach70933262010-11-04 01:12:30 +0000951 // If The first operand isn't a register, we have a label reference.
952 const MCOperand &MO = MI.getOperand(OpIdx);
953 if (!MO.isReg()) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000954 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
Jim Grosbach70933262010-11-04 01:12:30 +0000955 Imm8 = 0;
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000956 isAdd = false; // 'U' bit is handled as part of the fixup.
Jim Grosbach70933262010-11-04 01:12:30 +0000957
958 assert(MO.isExpr() && "Unexpected machine operand type!");
959 const MCExpr *Expr = MO.getExpr();
Owen Andersond8e351b2010-12-08 00:18:36 +0000960 MCFixupKind Kind;
Evan Cheng59ee62d2011-07-11 03:57:24 +0000961 if (isThumb2())
Owen Andersond8e351b2010-12-08 00:18:36 +0000962 Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
963 else
964 Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
Jim Grosbach70933262010-11-04 01:12:30 +0000965 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
966
967 ++MCNumCPRelocations;
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000968 } else {
Jim Grosbach70933262010-11-04 01:12:30 +0000969 EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000970 isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add;
971 }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000972
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000973 uint32_t Binary = ARM_AM::getAM5Offset(Imm8);
974 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach97dd28f2010-11-30 22:40:36 +0000975 if (isAdd)
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000976 Binary |= (1 << 8);
977 Binary |= (Reg << 9);
Jim Grosbach3e556122010-10-26 22:37:02 +0000978 return Binary;
979}
980
Jim Grosbach806e80e2010-11-03 23:52:49 +0000981unsigned ARMMCCodeEmitter::
Owen Anderson152d4a42011-07-21 23:38:37 +0000982getSORegRegOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach806e80e2010-11-03 23:52:49 +0000983 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling0800ce72010-11-02 22:53:11 +0000984 // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg to be
Owen Anderson354712c2011-07-28 17:56:55 +0000985 // shifted. The second is Rs, the amount to shift by, and the third specifies
986 // the type of the shift.
Jim Grosbach35b2de02010-11-03 22:03:20 +0000987 //
Jim Grosbachef324d72010-10-12 23:53:58 +0000988 // {3-0} = Rm.
Owen Anderson354712c2011-07-28 17:56:55 +0000989 // {4} = 1
Jim Grosbachef324d72010-10-12 23:53:58 +0000990 // {6-5} = type
Owen Anderson354712c2011-07-28 17:56:55 +0000991 // {11-8} = Rs
992 // {7} = 0
Jim Grosbachef324d72010-10-12 23:53:58 +0000993
994 const MCOperand &MO = MI.getOperand(OpIdx);
995 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
996 const MCOperand &MO2 = MI.getOperand(OpIdx + 2);
997 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
998
999 // Encode Rm.
1000 unsigned Binary = getARMRegisterNumbering(MO.getReg());
1001
1002 // Encode the shift opcode.
1003 unsigned SBits = 0;
1004 unsigned Rs = MO1.getReg();
1005 if (Rs) {
1006 // Set shift operand (bit[7:4]).
1007 // LSL - 0001
1008 // LSR - 0011
1009 // ASR - 0101
1010 // ROR - 0111
Jim Grosbachef324d72010-10-12 23:53:58 +00001011 switch (SOpc) {
1012 default: llvm_unreachable("Unknown shift opc!");
1013 case ARM_AM::lsl: SBits = 0x1; break;
1014 case ARM_AM::lsr: SBits = 0x3; break;
1015 case ARM_AM::asr: SBits = 0x5; break;
1016 case ARM_AM::ror: SBits = 0x7; break;
Jim Grosbachef324d72010-10-12 23:53:58 +00001017 }
1018 }
Bill Wendling0800ce72010-11-02 22:53:11 +00001019
Jim Grosbachef324d72010-10-12 23:53:58 +00001020 Binary |= SBits << 4;
Jim Grosbachef324d72010-10-12 23:53:58 +00001021
Owen Anderson354712c2011-07-28 17:56:55 +00001022 // Encode the shift operation Rs.
Owen Anderson152d4a42011-07-21 23:38:37 +00001023 // Encode Rs bit[11:8].
1024 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
1025 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
1026}
1027
1028unsigned ARMMCCodeEmitter::
1029getSORegImmOpValue(const MCInst &MI, unsigned OpIdx,
1030 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson354712c2011-07-28 17:56:55 +00001031 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1032 // shifted. The second is the amount to shift by.
Owen Anderson152d4a42011-07-21 23:38:37 +00001033 //
1034 // {3-0} = Rm.
Owen Anderson354712c2011-07-28 17:56:55 +00001035 // {4} = 0
Owen Anderson152d4a42011-07-21 23:38:37 +00001036 // {6-5} = type
Owen Anderson354712c2011-07-28 17:56:55 +00001037 // {11-7} = imm
Owen Anderson152d4a42011-07-21 23:38:37 +00001038
1039 const MCOperand &MO = MI.getOperand(OpIdx);
1040 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1041 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1042
1043 // Encode Rm.
1044 unsigned Binary = getARMRegisterNumbering(MO.getReg());
1045
1046 // Encode the shift opcode.
1047 unsigned SBits = 0;
1048
1049 // Set shift operand (bit[6:4]).
1050 // LSL - 000
1051 // LSR - 010
1052 // ASR - 100
1053 // ROR - 110
1054 // RRX - 110 and bit[11:8] clear.
1055 switch (SOpc) {
1056 default: llvm_unreachable("Unknown shift opc!");
1057 case ARM_AM::lsl: SBits = 0x0; break;
1058 case ARM_AM::lsr: SBits = 0x2; break;
1059 case ARM_AM::asr: SBits = 0x4; break;
1060 case ARM_AM::ror: SBits = 0x6; break;
1061 case ARM_AM::rrx:
1062 Binary |= 0x60;
1063 return Binary;
Jim Grosbachef324d72010-10-12 23:53:58 +00001064 }
1065
1066 // Encode shift_imm bit[11:7].
Owen Anderson152d4a42011-07-21 23:38:37 +00001067 Binary |= SBits << 4;
Owen Anderson3dac0be2011-08-11 18:41:59 +00001068 unsigned Offset = ARM_AM::getSORegOffset(MO1.getImm());
1069 assert(Offset && "Offset must be in range 1-32!");
1070 if (Offset == 32) Offset = 0;
1071 return Binary | (Offset << 7);
Jim Grosbachef324d72010-10-12 23:53:58 +00001072}
1073
Owen Anderson152d4a42011-07-21 23:38:37 +00001074
Jim Grosbach806e80e2010-11-03 23:52:49 +00001075unsigned ARMMCCodeEmitter::
Owen Anderson75579f72010-11-29 22:44:32 +00001076getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
1077 SmallVectorImpl<MCFixup> &Fixups) const {
1078 const MCOperand &MO1 = MI.getOperand(OpNum);
1079 const MCOperand &MO2 = MI.getOperand(OpNum+1);
Jim Grosbach7bf4c022010-12-10 21:57:34 +00001080 const MCOperand &MO3 = MI.getOperand(OpNum+2);
1081
Owen Anderson75579f72010-11-29 22:44:32 +00001082 // Encoded as [Rn, Rm, imm].
1083 // FIXME: Needs fixup support.
1084 unsigned Value = getARMRegisterNumbering(MO1.getReg());
1085 Value <<= 4;
1086 Value |= getARMRegisterNumbering(MO2.getReg());
1087 Value <<= 2;
1088 Value |= MO3.getImm();
Jim Grosbach7bf4c022010-12-10 21:57:34 +00001089
Owen Anderson75579f72010-11-29 22:44:32 +00001090 return Value;
1091}
1092
1093unsigned ARMMCCodeEmitter::
1094getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
1095 SmallVectorImpl<MCFixup> &Fixups) const {
1096 const MCOperand &MO1 = MI.getOperand(OpNum);
1097 const MCOperand &MO2 = MI.getOperand(OpNum+1);
1098
1099 // FIXME: Needs fixup support.
1100 unsigned Value = getARMRegisterNumbering(MO1.getReg());
Jim Grosbach7bf4c022010-12-10 21:57:34 +00001101
Owen Anderson75579f72010-11-29 22:44:32 +00001102 // Even though the immediate is 8 bits long, we need 9 bits in order
1103 // to represent the (inverse of the) sign bit.
1104 Value <<= 9;
Owen Anderson6af50f72010-11-30 00:14:31 +00001105 int32_t tmp = (int32_t)MO2.getImm();
1106 if (tmp < 0)
1107 tmp = abs(tmp);
1108 else
1109 Value |= 256; // Set the ADD bit
1110 Value |= tmp & 255;
1111 return Value;
1112}
1113
1114unsigned ARMMCCodeEmitter::
1115getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
1116 SmallVectorImpl<MCFixup> &Fixups) const {
1117 const MCOperand &MO1 = MI.getOperand(OpNum);
1118
1119 // FIXME: Needs fixup support.
1120 unsigned Value = 0;
1121 int32_t tmp = (int32_t)MO1.getImm();
1122 if (tmp < 0)
1123 tmp = abs(tmp);
1124 else
1125 Value |= 256; // Set the ADD bit
1126 Value |= tmp & 255;
Owen Anderson75579f72010-11-29 22:44:32 +00001127 return Value;
1128}
1129
1130unsigned ARMMCCodeEmitter::
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001131getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
1132 SmallVectorImpl<MCFixup> &Fixups) const {
1133 const MCOperand &MO1 = MI.getOperand(OpNum);
1134
1135 // FIXME: Needs fixup support.
1136 unsigned Value = 0;
1137 int32_t tmp = (int32_t)MO1.getImm();
1138 if (tmp < 0)
1139 tmp = abs(tmp);
1140 else
1141 Value |= 4096; // Set the ADD bit
1142 Value |= tmp & 4095;
1143 return Value;
1144}
1145
1146unsigned ARMMCCodeEmitter::
Owen Anderson5de6d842010-11-12 21:12:40 +00001147getT2SORegOpValue(const MCInst &MI, unsigned OpIdx,
1148 SmallVectorImpl<MCFixup> &Fixups) const {
1149 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1150 // shifted. The second is the amount to shift by.
1151 //
1152 // {3-0} = Rm.
1153 // {4} = 0
1154 // {6-5} = type
1155 // {11-7} = imm
1156
1157 const MCOperand &MO = MI.getOperand(OpIdx);
1158 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1159 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1160
1161 // Encode Rm.
1162 unsigned Binary = getARMRegisterNumbering(MO.getReg());
1163
1164 // Encode the shift opcode.
1165 unsigned SBits = 0;
1166 // Set shift operand (bit[6:4]).
1167 // LSL - 000
1168 // LSR - 010
1169 // ASR - 100
1170 // ROR - 110
1171 switch (SOpc) {
1172 default: llvm_unreachable("Unknown shift opc!");
1173 case ARM_AM::lsl: SBits = 0x0; break;
1174 case ARM_AM::lsr: SBits = 0x2; break;
1175 case ARM_AM::asr: SBits = 0x4; break;
1176 case ARM_AM::ror: SBits = 0x6; break;
1177 }
1178
1179 Binary |= SBits << 4;
1180 if (SOpc == ARM_AM::rrx)
1181 return Binary;
1182
1183 // Encode shift_imm bit[11:7].
1184 return Binary | ARM_AM::getSORegOffset(MO1.getImm()) << 7;
1185}
1186
1187unsigned ARMMCCodeEmitter::
Jim Grosbach806e80e2010-11-03 23:52:49 +00001188getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
1189 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach3fea191052010-10-21 22:03:21 +00001190 // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the
1191 // msb of the mask.
1192 const MCOperand &MO = MI.getOperand(Op);
1193 uint32_t v = ~MO.getImm();
1194 uint32_t lsb = CountTrailingZeros_32(v);
1195 uint32_t msb = (32 - CountLeadingZeros_32 (v)) - 1;
1196 assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!");
1197 return lsb | (msb << 5);
1198}
1199
Jim Grosbach806e80e2010-11-03 23:52:49 +00001200unsigned ARMMCCodeEmitter::
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00001201getMsbOpValue(const MCInst &MI, unsigned Op,
1202 SmallVectorImpl<MCFixup> &Fixups) const {
1203 // MSB - 5 bits.
1204 uint32_t lsb = MI.getOperand(Op-1).getImm();
1205 uint32_t width = MI.getOperand(Op).getImm();
1206 uint32_t msb = lsb+width-1;
1207 assert (width != 0 && msb < 32 && "Illegal bit width!");
1208 return msb;
1209}
1210
1211unsigned ARMMCCodeEmitter::
Jim Grosbach806e80e2010-11-03 23:52:49 +00001212getRegisterListOpValue(const MCInst &MI, unsigned Op,
Bill Wendling5e559a22010-11-09 00:30:18 +00001213 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001214 // VLDM/VSTM:
1215 // {12-8} = Vd
1216 // {7-0} = Number of registers
1217 //
1218 // LDM/STM:
1219 // {15-0} = Bitfield of GPRs.
1220 unsigned Reg = MI.getOperand(Op).getReg();
Evan Chengbe740292011-07-23 00:00:19 +00001221 bool SPRRegs = llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg);
1222 bool DPRRegs = llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg);
Bill Wendling6bc105a2010-11-17 00:45:23 +00001223
Bill Wendling5e559a22010-11-09 00:30:18 +00001224 unsigned Binary = 0;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001225
1226 if (SPRRegs || DPRRegs) {
1227 // VLDM/VSTM
1228 unsigned RegNo = getARMRegisterNumbering(Reg);
1229 unsigned NumRegs = (MI.getNumOperands() - Op) & 0xff;
1230 Binary |= (RegNo & 0x1f) << 8;
1231 if (SPRRegs)
1232 Binary |= NumRegs;
1233 else
1234 Binary |= NumRegs * 2;
1235 } else {
1236 for (unsigned I = Op, E = MI.getNumOperands(); I < E; ++I) {
1237 unsigned RegNo = getARMRegisterNumbering(MI.getOperand(I).getReg());
1238 Binary |= 1 << RegNo;
1239 }
Bill Wendling5e559a22010-11-09 00:30:18 +00001240 }
Bill Wendling6bc105a2010-11-17 00:45:23 +00001241
Jim Grosbach6b5252d2010-10-30 00:37:59 +00001242 return Binary;
1243}
1244
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001245/// getAddrMode6AddressOpValue - Encode an addrmode6 register number along
1246/// with the alignment operand.
Jim Grosbach806e80e2010-11-03 23:52:49 +00001247unsigned ARMMCCodeEmitter::
1248getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
1249 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersond9aa7d32010-11-02 00:05:05 +00001250 const MCOperand &Reg = MI.getOperand(Op);
Bill Wendling0800ce72010-11-02 22:53:11 +00001251 const MCOperand &Imm = MI.getOperand(Op + 1);
Jim Grosbach35b2de02010-11-03 22:03:20 +00001252
Owen Andersond9aa7d32010-11-02 00:05:05 +00001253 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
Bill Wendling0800ce72010-11-02 22:53:11 +00001254 unsigned Align = 0;
1255
1256 switch (Imm.getImm()) {
1257 default: break;
1258 case 2:
1259 case 4:
1260 case 8: Align = 0x01; break;
1261 case 16: Align = 0x02; break;
1262 case 32: Align = 0x03; break;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001263 }
Bill Wendling0800ce72010-11-02 22:53:11 +00001264
Owen Andersond9aa7d32010-11-02 00:05:05 +00001265 return RegNo | (Align << 4);
1266}
1267
Mon P Wang183c6272011-05-09 17:47:27 +00001268/// getAddrMode6OneLane32AddressOpValue - Encode an addrmode6 register number
1269/// along with the alignment operand for use in VST1 and VLD1 with size 32.
1270unsigned ARMMCCodeEmitter::
1271getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
1272 SmallVectorImpl<MCFixup> &Fixups) const {
1273 const MCOperand &Reg = MI.getOperand(Op);
1274 const MCOperand &Imm = MI.getOperand(Op + 1);
1275
1276 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
1277 unsigned Align = 0;
1278
1279 switch (Imm.getImm()) {
1280 default: break;
1281 case 2:
1282 case 4:
1283 case 8:
1284 case 16: Align = 0x00; break;
1285 case 32: Align = 0x03; break;
1286 }
1287
1288 return RegNo | (Align << 4);
1289}
1290
1291
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001292/// getAddrMode6DupAddressOpValue - Encode an addrmode6 register number and
1293/// alignment operand for use in VLD-dup instructions. This is the same as
1294/// getAddrMode6AddressOpValue except for the alignment encoding, which is
1295/// different for VLD4-dup.
1296unsigned ARMMCCodeEmitter::
1297getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
1298 SmallVectorImpl<MCFixup> &Fixups) const {
1299 const MCOperand &Reg = MI.getOperand(Op);
1300 const MCOperand &Imm = MI.getOperand(Op + 1);
1301
1302 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
1303 unsigned Align = 0;
1304
1305 switch (Imm.getImm()) {
1306 default: break;
1307 case 2:
1308 case 4:
1309 case 8: Align = 0x01; break;
1310 case 16: Align = 0x03; break;
1311 }
1312
1313 return RegNo | (Align << 4);
1314}
1315
Jim Grosbach806e80e2010-11-03 23:52:49 +00001316unsigned ARMMCCodeEmitter::
1317getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
1318 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling0800ce72010-11-02 22:53:11 +00001319 const MCOperand &MO = MI.getOperand(Op);
1320 if (MO.getReg() == 0) return 0x0D;
1321 return MO.getReg();
Owen Andersoncf667be2010-11-02 01:24:55 +00001322}
1323
Bill Wendlinga656b632011-03-01 01:00:59 +00001324unsigned ARMMCCodeEmitter::
Bill Wendling3116dce2011-03-07 23:38:41 +00001325getShiftRight8Imm(const MCInst &MI, unsigned Op,
1326 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinga656b632011-03-01 01:00:59 +00001327 return 8 - MI.getOperand(Op).getImm();
1328}
1329
1330unsigned ARMMCCodeEmitter::
Bill Wendling3116dce2011-03-07 23:38:41 +00001331getShiftRight16Imm(const MCInst &MI, unsigned Op,
1332 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinga656b632011-03-01 01:00:59 +00001333 return 16 - MI.getOperand(Op).getImm();
1334}
1335
1336unsigned ARMMCCodeEmitter::
Bill Wendling3116dce2011-03-07 23:38:41 +00001337getShiftRight32Imm(const MCInst &MI, unsigned Op,
1338 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinga656b632011-03-01 01:00:59 +00001339 return 32 - MI.getOperand(Op).getImm();
1340}
1341
Bill Wendling3116dce2011-03-07 23:38:41 +00001342unsigned ARMMCCodeEmitter::
1343getShiftRight64Imm(const MCInst &MI, unsigned Op,
1344 SmallVectorImpl<MCFixup> &Fixups) const {
1345 return 64 - MI.getOperand(Op).getImm();
1346}
1347
Jim Grosbach568eeed2010-09-17 18:46:17 +00001348void ARMMCCodeEmitter::
1349EncodeInstruction(const MCInst &MI, raw_ostream &OS,
Jim Grosbach806e80e2010-11-03 23:52:49 +00001350 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachd6d4b422010-10-07 22:12:50 +00001351 // Pseudo instructions don't get encoded.
Evan Cheng59ee62d2011-07-11 03:57:24 +00001352 const MCInstrDesc &Desc = MCII.get(MI.getOpcode());
Jim Grosbache50e6bc2010-11-11 23:41:09 +00001353 uint64_t TSFlags = Desc.TSFlags;
1354 if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo)
Jim Grosbachd6d4b422010-10-07 22:12:50 +00001355 return;
Owen Anderson16884412011-07-13 23:22:26 +00001356
Jim Grosbache50e6bc2010-11-11 23:41:09 +00001357 int Size;
Owen Anderson16884412011-07-13 23:22:26 +00001358 if (Desc.getSize() == 2 || Desc.getSize() == 4)
1359 Size = Desc.getSize();
1360 else
1361 llvm_unreachable("Unexpected instruction size!");
Owen Anderson10096db2011-08-30 21:58:18 +00001362
Jim Grosbachd91f4e42010-12-03 22:31:40 +00001363 uint32_t Binary = getBinaryCodeForInstr(MI, Fixups);
Evan Cheng75972122011-01-13 07:58:56 +00001364 // Thumb 32-bit wide instructions need to emit the high order halfword
1365 // first.
Evan Cheng59ee62d2011-07-11 03:57:24 +00001366 if (isThumb() && Size == 4) {
Jim Grosbachd91f4e42010-12-03 22:31:40 +00001367 EmitConstant(Binary >> 16, 2, OS);
1368 EmitConstant(Binary & 0xffff, 2, OS);
1369 } else
1370 EmitConstant(Binary, Size, OS);
Bill Wendling7292e0a2010-11-02 22:44:12 +00001371 ++MCNumEmitted; // Keep track of the # of mi's emitted.
Jim Grosbach568eeed2010-09-17 18:46:17 +00001372}
Jim Grosbach9af82ba2010-10-07 21:57:55 +00001373
Jim Grosbach806e80e2010-11-03 23:52:49 +00001374#include "ARMGenMCCodeEmitter.inc"