blob: c90fe66f2627e305ed0e7981aa556c25a42d2ed8 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
Rafael Espindolacde4ce42011-06-02 02:34:55 +000032void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
33 OS << getRegisterName(RegNo);
Anton Korobeynikov57caad72011-03-05 18:43:32 +000034}
Chris Lattner6274ec42010-10-28 21:37:33 +000035
Chris Lattnerd3740872010-04-04 05:04:31 +000036void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Bill Wendling04863d02010-11-13 10:40:19 +000037 unsigned Opcode = MI->getOpcode();
38
Johnny Chen9e088762010-03-17 17:52:21 +000039 // Check for MOVs and print canonical forms, instead.
Bill Wendling04863d02010-11-13 10:40:19 +000040 if (Opcode == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000041 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000042 const MCOperand &Dst = MI->getOperand(0);
43 const MCOperand &MO1 = MI->getOperand(1);
44 const MCOperand &MO2 = MI->getOperand(2);
45 const MCOperand &MO3 = MI->getOperand(3);
46
47 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000048 printSBitModifierOperand(MI, 6, O);
49 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000050
51 O << '\t' << getRegisterName(Dst.getReg())
52 << ", " << getRegisterName(MO1.getReg());
53
54 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
55 return;
56
57 O << ", ";
58
59 if (MO2.getReg()) {
60 O << getRegisterName(MO2.getReg());
61 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
62 } else {
63 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
64 }
65 return;
66 }
67
68 // A8.6.123 PUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000069 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000070 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000071 O << '\t' << "push";
72 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000073 if (Opcode == ARM::t2STMDB_UPD)
74 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000075 O << '\t';
76 printRegisterList(MI, 4, O);
77 return;
Johnny Chen9e088762010-03-17 17:52:21 +000078 }
79
80 // A8.6.122 POP
Bill Wendling73fe34a2010-11-16 01:16:36 +000081 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000082 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000083 O << '\t' << "pop";
84 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000085 if (Opcode == ARM::t2LDMIA_UPD)
86 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000087 O << '\t';
88 printRegisterList(MI, 4, O);
89 return;
Johnny Chen9e088762010-03-17 17:52:21 +000090 }
91
92 // A8.6.355 VPUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000093 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000094 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000095 O << '\t' << "vpush";
96 printPredicateOperand(MI, 2, O);
97 O << '\t';
98 printRegisterList(MI, 4, O);
99 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000100 }
101
102 // A8.6.354 VPOP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000103 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000104 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000105 O << '\t' << "vpop";
106 printPredicateOperand(MI, 2, O);
107 O << '\t';
108 printRegisterList(MI, 4, O);
109 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000110 }
111
Owen Anderson565a0362011-07-18 23:25:34 +0000112 if (Opcode == ARM::tLDMIA || Opcode == ARM::tSTMIA) {
113 bool Writeback = true;
114 unsigned BaseReg = MI->getOperand(0).getReg();
115 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
116 if (MI->getOperand(i).getReg() == BaseReg)
117 Writeback = false;
118 }
119
120 if (Opcode == ARM::tLDMIA)
121 O << "\tldmia";
122 else if (Opcode == ARM::tSTMIA)
123 O << "\tstmia";
124 else
125 llvm_unreachable("Unknown opcode!");
126
127 printPredicateOperand(MI, 1, O);
128 O << '\t' << getRegisterName(BaseReg);
129 if (Writeback) O << "!";
130 O << ", ";
131 printRegisterList(MI, 3, O);
132 return;
133 }
134
Chris Lattner35c33bd2010-04-04 04:47:45 +0000135 printInstruction(MI, O);
Bill Wendling04863d02010-11-13 10:40:19 +0000136}
Chris Lattnerfd603822009-10-19 19:56:26 +0000137
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000138void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000139 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000140 const MCOperand &Op = MI->getOperand(OpNo);
141 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000142 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000143 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000144 } else if (Op.isImm()) {
145 O << '#' << Op.getImm();
146 } else {
147 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000148 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000149 }
150}
Chris Lattner61d35c22009-10-19 21:21:39 +0000151
Chris Lattner017d9472009-10-20 00:40:56 +0000152// so_reg is a 4-operand unit corresponding to register forms of the A5.1
153// "Addressing Mode 1 - Data-processing operands" forms. This includes:
154// REG 0 0 - e.g. R5
155// REG REG 0,SH_OPC - e.g. R5, ROR R3
156// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000157void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
158 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000159 const MCOperand &MO1 = MI->getOperand(OpNum);
160 const MCOperand &MO2 = MI->getOperand(OpNum+1);
161 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000162
Chris Lattner017d9472009-10-20 00:40:56 +0000163 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000164
Chris Lattner017d9472009-10-20 00:40:56 +0000165 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000166 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
167 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbache8606dc2011-07-13 17:50:29 +0000168 if (ShOpc == ARM_AM::rrx)
169 return;
Chris Lattner017d9472009-10-20 00:40:56 +0000170 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000171 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000172 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000173 } else if (ShOpc != ARM_AM::rrx) {
174 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000175 }
176}
Chris Lattner084f87d2009-10-19 21:57:05 +0000177
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000178//===--------------------------------------------------------------------===//
179// Addressing Mode #2
180//===--------------------------------------------------------------------===//
181
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000182void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
183 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000184 const MCOperand &MO1 = MI->getOperand(Op);
185 const MCOperand &MO2 = MI->getOperand(Op+1);
186 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000187
Chris Lattner084f87d2009-10-19 21:57:05 +0000188 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000189
Chris Lattner084f87d2009-10-19 21:57:05 +0000190 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000191 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000192 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000193 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
194 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000195 O << "]";
196 return;
197 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000198
Chris Lattner084f87d2009-10-19 21:57:05 +0000199 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000200 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
201 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000202
Chris Lattner084f87d2009-10-19 21:57:05 +0000203 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
204 O << ", "
205 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
206 << " #" << ShImm;
207 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000208}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000209
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000210void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op,
211 raw_ostream &O) {
212 const MCOperand &MO1 = MI->getOperand(Op);
213 const MCOperand &MO2 = MI->getOperand(Op+1);
214 const MCOperand &MO3 = MI->getOperand(Op+2);
215
216 O << "[" << getRegisterName(MO1.getReg()) << "], ";
217
218 if (!MO2.getReg()) {
219 unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm());
220 O << '#'
221 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
222 << ImmOffs;
223 return;
224 }
225
226 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
227 << getRegisterName(MO2.getReg());
228
229 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
230 O << ", "
231 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
232 << " #" << ShImm;
233}
234
235void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
236 raw_ostream &O) {
237 const MCOperand &MO1 = MI->getOperand(Op);
238
239 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
240 printOperand(MI, Op, O);
241 return;
242 }
243
244 const MCOperand &MO3 = MI->getOperand(Op+2);
245 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
246
247 if (IdxMode == ARMII::IndexModePost) {
248 printAM2PostIndexOp(MI, Op, O);
249 return;
250 }
251 printAM2PreOrOffsetIndexOp(MI, Op, O);
252}
253
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000254void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000255 unsigned OpNum,
256 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000257 const MCOperand &MO1 = MI->getOperand(OpNum);
258 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000259
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000260 if (!MO1.getReg()) {
261 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000262 O << '#'
263 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
264 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000265 return;
266 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000267
Johnny Chen9e088762010-03-17 17:52:21 +0000268 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
269 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000270
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000271 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
272 O << ", "
273 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
274 << " #" << ShImm;
275}
276
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000277//===--------------------------------------------------------------------===//
278// Addressing Mode #3
279//===--------------------------------------------------------------------===//
280
281void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
282 raw_ostream &O) {
283 const MCOperand &MO1 = MI->getOperand(Op);
284 const MCOperand &MO2 = MI->getOperand(Op+1);
285 const MCOperand &MO3 = MI->getOperand(Op+2);
286
287 O << "[" << getRegisterName(MO1.getReg()) << "], ";
288
289 if (MO2.getReg()) {
290 O << (char)ARM_AM::getAM3Op(MO3.getImm())
291 << getRegisterName(MO2.getReg());
292 return;
293 }
294
295 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
296 O << '#'
297 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
298 << ImmOffs;
299}
300
301void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
302 raw_ostream &O) {
303 const MCOperand &MO1 = MI->getOperand(Op);
304 const MCOperand &MO2 = MI->getOperand(Op+1);
305 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000306
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000307 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000308
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000309 if (MO2.getReg()) {
310 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
311 << getRegisterName(MO2.getReg()) << ']';
312 return;
313 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000314
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000315 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
316 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000317 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
318 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000319 O << ']';
320}
321
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000322void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
323 raw_ostream &O) {
324 const MCOperand &MO3 = MI->getOperand(Op+2);
325 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
326
327 if (IdxMode == ARMII::IndexModePost) {
328 printAM3PostIndexOp(MI, Op, O);
329 return;
330 }
331 printAM3PreOrOffsetIndexOp(MI, Op, O);
332}
333
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000334void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000335 unsigned OpNum,
336 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000337 const MCOperand &MO1 = MI->getOperand(OpNum);
338 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000339
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000340 if (MO1.getReg()) {
341 O << (char)ARM_AM::getAM3Op(MO2.getImm())
342 << getRegisterName(MO1.getReg());
343 return;
344 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000345
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000346 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000347 O << '#'
348 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
349 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000350}
351
Jim Grosbache6913602010-11-03 01:01:43 +0000352void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000353 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000354 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
355 .getImm());
356 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000357}
358
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000359void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000360 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000361 const MCOperand &MO1 = MI->getOperand(OpNum);
362 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000363
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000364 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000365 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000366 return;
367 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000368
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000369 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000370
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000371 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
372 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000373 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000374 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000375 }
376 O << "]";
377}
378
Chris Lattner35c33bd2010-04-04 04:47:45 +0000379void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
380 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000381 const MCOperand &MO1 = MI->getOperand(OpNum);
382 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000383
Bob Wilson226036e2010-03-20 22:13:40 +0000384 O << "[" << getRegisterName(MO1.getReg());
385 if (MO2.getImm()) {
386 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000387 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000388 }
Bob Wilson226036e2010-03-20 22:13:40 +0000389 O << "]";
390}
391
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000392void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
393 raw_ostream &O) {
394 const MCOperand &MO1 = MI->getOperand(OpNum);
395 O << "[" << getRegisterName(MO1.getReg()) << "]";
396}
397
Bob Wilson226036e2010-03-20 22:13:40 +0000398void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000399 unsigned OpNum,
400 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000401 const MCOperand &MO = MI->getOperand(OpNum);
402 if (MO.getReg() == 0)
403 O << "!";
404 else
405 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000406}
407
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000408void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
409 unsigned OpNum,
410 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000411 const MCOperand &MO = MI->getOperand(OpNum);
412 uint32_t v = ~MO.getImm();
413 int32_t lsb = CountTrailingZeros_32(v);
414 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
415 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
416 O << '#' << lsb << ", #" << width;
417}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000418
Johnny Chen1adc40c2010-08-12 20:46:17 +0000419void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
420 raw_ostream &O) {
421 unsigned val = MI->getOperand(OpNum).getImm();
422 O << ARM_MB::MemBOptToString(val);
423}
424
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000426 raw_ostream &O) {
427 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
428 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
429 switch (Opc) {
430 case ARM_AM::no_shift:
431 return;
432 case ARM_AM::lsl:
433 O << ", lsl #";
434 break;
435 case ARM_AM::asr:
436 O << ", asr #";
437 break;
438 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000439 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000440 }
441 O << ARM_AM::getSORegOffset(ShiftOp);
442}
443
Chris Lattner35c33bd2010-04-04 04:47:45 +0000444void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
445 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000446 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000447 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
448 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000449 O << getRegisterName(MI->getOperand(i).getReg());
450 }
451 O << "}";
452}
Chris Lattner4d152222009-10-19 22:23:04 +0000453
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000454void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
455 raw_ostream &O) {
456 const MCOperand &Op = MI->getOperand(OpNum);
457 if (Op.getImm())
458 O << "be";
459 else
460 O << "le";
461}
462
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000463void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
464 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000465 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000466 O << ARM_PROC::IModToString(Op.getImm());
467}
468
469void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
470 raw_ostream &O) {
471 const MCOperand &Op = MI->getOperand(OpNum);
472 unsigned IFlags = Op.getImm();
473 for (int i=2; i >= 0; --i)
474 if (IFlags & (1 << i))
475 O << ARM_PROC::IFlagsToString(1 << i);
Johnny Chen9e088762010-03-17 17:52:21 +0000476}
477
Chris Lattner35c33bd2010-04-04 04:47:45 +0000478void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
479 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000480 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000481 unsigned SpecRegRBit = Op.getImm() >> 4;
482 unsigned Mask = Op.getImm() & 0xf;
483
484 if (SpecRegRBit)
485 O << "spsr";
486 else
487 O << "cpsr";
488
Johnny Chen9e088762010-03-17 17:52:21 +0000489 if (Mask) {
490 O << '_';
491 if (Mask & 8) O << 'f';
492 if (Mask & 4) O << 's';
493 if (Mask & 2) O << 'x';
494 if (Mask & 1) O << 'c';
495 }
496}
497
Chris Lattner35c33bd2010-04-04 04:47:45 +0000498void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
499 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000500 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
501 if (CC != ARMCC::AL)
502 O << ARMCondCodeToString(CC);
503}
504
Jim Grosbach15d78982010-09-14 22:27:15 +0000505void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000506 unsigned OpNum,
507 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000508 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
509 O << ARMCondCodeToString(CC);
510}
511
Chris Lattner35c33bd2010-04-04 04:47:45 +0000512void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
513 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000514 if (MI->getOperand(OpNum).getReg()) {
515 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
516 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000517 O << 's';
518 }
519}
520
Chris Lattner35c33bd2010-04-04 04:47:45 +0000521void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
522 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000523 O << MI->getOperand(OpNum).getImm();
524}
525
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000526void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
527 raw_ostream &O) {
528 O << "p" << MI->getOperand(OpNum).getImm();
529}
530
531void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
532 raw_ostream &O) {
533 O << "c" << MI->getOperand(OpNum).getImm();
534}
535
Chris Lattner35c33bd2010-04-04 04:47:45 +0000536void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
537 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000538 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000539}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000540
Chris Lattner35c33bd2010-04-04 04:47:45 +0000541void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
542 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000543 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000544}
Johnny Chen9e088762010-03-17 17:52:21 +0000545
Chris Lattner35c33bd2010-04-04 04:47:45 +0000546void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
547 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000548 // (3 - the number of trailing zeros) is the number of then / else.
549 unsigned Mask = MI->getOperand(OpNum).getImm();
550 unsigned CondBit0 = Mask >> 4 & 1;
551 unsigned NumTZ = CountTrailingZeros_32(Mask);
552 assert(NumTZ <= 3 && "Invalid IT mask!");
553 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
554 bool T = ((Mask >> Pos) & 1) == CondBit0;
555 if (T)
556 O << 't';
557 else
558 O << 'e';
559 }
560}
561
Chris Lattner35c33bd2010-04-04 04:47:45 +0000562void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
563 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000564 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000565 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000566
567 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000568 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000569 return;
570 }
571
572 O << "[" << getRegisterName(MO1.getReg());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000573 if (unsigned RegNum = MO2.getReg())
574 O << ", " << getRegisterName(RegNum);
575 O << "]";
576}
577
578void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
579 unsigned Op,
580 raw_ostream &O,
581 unsigned Scale) {
582 const MCOperand &MO1 = MI->getOperand(Op);
583 const MCOperand &MO2 = MI->getOperand(Op + 1);
584
585 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
586 printOperand(MI, Op, O);
587 return;
588 }
589
590 O << "[" << getRegisterName(MO1.getReg());
591 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000592 O << ", #" << ImmOffs * Scale;
593 O << "]";
594}
595
Bill Wendlingf4caf692010-12-14 03:36:38 +0000596void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
597 unsigned Op,
598 raw_ostream &O) {
599 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000600}
601
Bill Wendlingf4caf692010-12-14 03:36:38 +0000602void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
603 unsigned Op,
604 raw_ostream &O) {
605 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000606}
607
Bill Wendlingf4caf692010-12-14 03:36:38 +0000608void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
609 unsigned Op,
610 raw_ostream &O) {
611 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000612}
613
Chris Lattner35c33bd2010-04-04 04:47:45 +0000614void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
615 raw_ostream &O) {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000616 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000617}
618
Johnny Chen9e088762010-03-17 17:52:21 +0000619// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
620// register with shift forms.
621// REG 0 0 - e.g. R5
622// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000623void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
624 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000625 const MCOperand &MO1 = MI->getOperand(OpNum);
626 const MCOperand &MO2 = MI->getOperand(OpNum+1);
627
628 unsigned Reg = MO1.getReg();
629 O << getRegisterName(Reg);
630
631 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000632 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000633 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
634 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
635 if (ShOpc != ARM_AM::rrx)
636 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000637}
638
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000639void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
640 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000641 const MCOperand &MO1 = MI->getOperand(OpNum);
642 const MCOperand &MO2 = MI->getOperand(OpNum+1);
643
Jim Grosbach3e556122010-10-26 22:37:02 +0000644 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
645 printOperand(MI, OpNum, O);
646 return;
647 }
648
Johnny Chen9e088762010-03-17 17:52:21 +0000649 O << "[" << getRegisterName(MO1.getReg());
650
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000651 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000652 bool isSub = OffImm < 0;
653 // Special value for #-0. All others are normal.
654 if (OffImm == INT32_MIN)
655 OffImm = 0;
656 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000657 O << ", #-" << -OffImm;
658 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000659 O << ", #" << OffImm;
660 O << "]";
661}
662
663void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000664 unsigned OpNum,
665 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000666 const MCOperand &MO1 = MI->getOperand(OpNum);
667 const MCOperand &MO2 = MI->getOperand(OpNum+1);
668
669 O << "[" << getRegisterName(MO1.getReg());
670
671 int32_t OffImm = (int32_t)MO2.getImm();
672 // Don't print +0.
673 if (OffImm < 0)
674 O << ", #-" << -OffImm;
675 else if (OffImm > 0)
676 O << ", #" << OffImm;
677 O << "]";
678}
679
680void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000681 unsigned OpNum,
682 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000683 const MCOperand &MO1 = MI->getOperand(OpNum);
684 const MCOperand &MO2 = MI->getOperand(OpNum+1);
685
686 O << "[" << getRegisterName(MO1.getReg());
687
688 int32_t OffImm = (int32_t)MO2.getImm() / 4;
689 // Don't print +0.
690 if (OffImm < 0)
691 O << ", #-" << -OffImm * 4;
692 else if (OffImm > 0)
693 O << ", #" << OffImm * 4;
694 O << "]";
695}
696
697void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000698 unsigned OpNum,
699 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000700 const MCOperand &MO1 = MI->getOperand(OpNum);
701 int32_t OffImm = (int32_t)MO1.getImm();
702 // Don't print +0.
703 if (OffImm < 0)
704 O << "#-" << -OffImm;
705 else if (OffImm > 0)
706 O << "#" << OffImm;
707}
708
709void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000710 unsigned OpNum,
711 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000712 const MCOperand &MO1 = MI->getOperand(OpNum);
713 int32_t OffImm = (int32_t)MO1.getImm() / 4;
714 // Don't print +0.
715 if (OffImm < 0)
716 O << "#-" << -OffImm * 4;
717 else if (OffImm > 0)
718 O << "#" << OffImm * 4;
719}
720
721void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000722 unsigned OpNum,
723 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000724 const MCOperand &MO1 = MI->getOperand(OpNum);
725 const MCOperand &MO2 = MI->getOperand(OpNum+1);
726 const MCOperand &MO3 = MI->getOperand(OpNum+2);
727
728 O << "[" << getRegisterName(MO1.getReg());
729
730 assert(MO2.getReg() && "Invalid so_reg load / store address!");
731 O << ", " << getRegisterName(MO2.getReg());
732
733 unsigned ShAmt = MO3.getImm();
734 if (ShAmt) {
735 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
736 O << ", lsl #" << ShAmt;
737 }
738 O << "]";
739}
740
Chris Lattner35c33bd2010-04-04 04:47:45 +0000741void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
742 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000743 const MCOperand &MO = MI->getOperand(OpNum);
744 O << '#';
745 if (MO.isFPImm()) {
746 O << (float)MO.getFPImm();
747 } else {
748 union {
749 uint32_t I;
750 float F;
751 } FPUnion;
752
753 FPUnion.I = MO.getImm();
754 O << FPUnion.F;
755 }
Johnny Chen9e088762010-03-17 17:52:21 +0000756}
757
Chris Lattner35c33bd2010-04-04 04:47:45 +0000758void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
759 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000760 const MCOperand &MO = MI->getOperand(OpNum);
761 O << '#';
762 if (MO.isFPImm()) {
763 O << MO.getFPImm();
764 } else {
765 // We expect the binary encoding of a floating point number here.
766 union {
767 uint64_t I;
768 double D;
769 } FPUnion;
770
771 FPUnion.I = MO.getImm();
772 O << FPUnion.D;
773 }
Johnny Chen9e088762010-03-17 17:52:21 +0000774}
775
Bob Wilson1a913ed2010-06-11 21:34:50 +0000776void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
777 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000778 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
779 unsigned EltBits;
780 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000781 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000782}