blob: 51f2192371cc9a327faee84858496acd40ec1822 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/CallingConv.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Constants.h"
29#include "llvm/DerivedTypes.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000350 setOperationAction(ISD::FSQRT, VT, Expand);
351 setOperationAction(ISD::FLOG, VT, Expand);
352 setOperationAction(ISD::FLOG10, VT, Expand);
353 setOperationAction(ISD::FLOG2, VT, Expand);
354 setOperationAction(ISD::FEXP, VT, Expand);
355 setOperationAction(ISD::FEXP2, VT, Expand);
356 setOperationAction(ISD::FSIN, VT, Expand);
357 setOperationAction(ISD::FCOS, VT, Expand);
358 setOperationAction(ISD::FABS, VT, Expand);
359 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000361 setOperationAction(ISD::FCEIL, VT, Expand);
362 setOperationAction(ISD::FTRUNC, VT, Expand);
363 setOperationAction(ISD::FRINT, VT, Expand);
364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
366 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
367 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
368 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
370 setOperationAction(ISD::UDIVREM, VT, Expand);
371 setOperationAction(ISD::SDIVREM, VT, Expand);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
373 setOperationAction(ISD::FPOW, VT, Expand);
374 setOperationAction(ISD::CTPOP, VT, Expand);
375 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000376 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000379 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
380
381 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
383 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
384 setTruncStoreAction(VT, InnerVT, Expand);
385 }
386 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
387 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
388 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000389 }
390
Chris Lattner7ff7e672006-04-04 17:25:31 +0000391 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
392 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::AND , MVT::v4i32, Legal);
396 setOperationAction(ISD::OR , MVT::v4i32, Legal);
397 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
398 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
399 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
400 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000401 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
402 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
403 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
404 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000405 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
406 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
407 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
408 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Craig Topperc9099502012-04-20 06:31:50 +0000410 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
411 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
412 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
413 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000416 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
418 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
419 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
422 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
425 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
426 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
427 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000428
429 // Altivec does not contain unordered floating-point compare instructions
430 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
431 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
432 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
433 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
434 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
435 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000436 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000437
Hal Finkel8cc34742012-08-04 14:10:46 +0000438 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000439 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000440 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
441 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000442
Eli Friedman4db5aca2011-08-29 18:23:02 +0000443 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
445
Duncan Sands03228082008-11-23 15:47:28 +0000446 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000447 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000448
Evan Cheng769951f2012-07-02 22:39:56 +0000449 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000450 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000451 setExceptionPointerRegister(PPC::X3);
452 setExceptionSelectorRegister(PPC::X4);
453 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000454 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000455 setExceptionPointerRegister(PPC::R3);
456 setExceptionSelectorRegister(PPC::R4);
457 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000459 // We have target-specific dag combine patterns for the following nodes:
460 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000461 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000462 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000463 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000464
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000465 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000467 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000468 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
469 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000470 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
471 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000472 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
473 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
474 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
475 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
476 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000477 }
478
Hal Finkelc6129162011-10-17 18:53:03 +0000479 setMinFunctionAlignment(2);
480 if (PPCSubTarget.isDarwin())
481 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000482
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (isPPC64 && Subtarget->isJITCodeModel())
484 // Temporary workaround for the inability of PPC64 JIT to handle jump
485 // tables.
486 setSupportJumpTables(false);
487
Eli Friedman26689ac2011-08-03 21:06:02 +0000488 setInsertFencesForAtomic(true);
489
Hal Finkel768c65f2011-11-22 16:21:04 +0000490 setSchedulingPreference(Sched::Hybrid);
491
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000492 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000493
494 // The Freescale cores does better with aggressive inlining of memcpy and
495 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
496 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
497 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
498 maxStoresPerMemset = 32;
499 maxStoresPerMemsetOptSize = 16;
500 maxStoresPerMemcpy = 32;
501 maxStoresPerMemcpyOptSize = 8;
502 maxStoresPerMemmove = 32;
503 maxStoresPerMemmoveOptSize = 8;
504
505 setPrefFunctionAlignment(4);
506 benefitFromCodePlacementOpt = true;
507 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000508}
509
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000510/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
511/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000512unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000513 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000514 // Darwin passes everything on 4 byte boundary.
515 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
516 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000517
518 // 16byte and wider vectors are passed on 16byte boundary.
519 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
520 if (VTy->getBitWidth() >= 128)
521 return 16;
522
523 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
524 if (PPCSubTarget.isPPC64())
525 return 8;
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527 return 4;
528}
529
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000530const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
531 switch (Opcode) {
532 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000533 case PPCISD::FSEL: return "PPCISD::FSEL";
534 case PPCISD::FCFID: return "PPCISD::FCFID";
535 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
536 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
537 case PPCISD::STFIWX: return "PPCISD::STFIWX";
538 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
539 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
540 case PPCISD::VPERM: return "PPCISD::VPERM";
541 case PPCISD::Hi: return "PPCISD::Hi";
542 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000543 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000544 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
545 case PPCISD::LOAD: return "PPCISD::LOAD";
546 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000547 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
548 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
549 case PPCISD::SRL: return "PPCISD::SRL";
550 case PPCISD::SRA: return "PPCISD::SRA";
551 case PPCISD::SHL: return "PPCISD::SHL";
552 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
553 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000554 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000555 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000556 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000557 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000558 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000559 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
560 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000561 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
562 case PPCISD::MFCR: return "PPCISD::MFCR";
563 case PPCISD::VCMP: return "PPCISD::VCMP";
564 case PPCISD::VCMPo: return "PPCISD::VCMPo";
565 case PPCISD::LBRX: return "PPCISD::LBRX";
566 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000567 case PPCISD::LARX: return "PPCISD::LARX";
568 case PPCISD::STCX: return "PPCISD::STCX";
569 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
570 case PPCISD::MFFS: return "PPCISD::MFFS";
571 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
572 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
573 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
574 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000576 case PPCISD::CR6SET: return "PPCISD::CR6SET";
577 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000578 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
579 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
580 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000581 case PPCISD::LD_GOT_TPREL: return "PPCISD::LD_GOT_TPREL";
582 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000583 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
584 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
585 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000586 }
587}
588
Duncan Sands28b77e92011-09-06 19:07:46 +0000589EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000590 if (!VT.isVector())
591 return MVT::i32;
592 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000593}
594
Chris Lattner1a635d62006-04-14 06:01:58 +0000595//===----------------------------------------------------------------------===//
596// Node matching predicates, for use by the tblgen matching code.
597//===----------------------------------------------------------------------===//
598
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000599/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000600static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000601 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000602 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000603 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000604 // Maybe this has already been legalized into the constant pool?
605 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000606 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000607 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000608 }
609 return false;
610}
611
Chris Lattnerddb739e2006-04-06 17:23:16 +0000612/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
613/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000614static bool isConstantOrUndef(int Op, int Val) {
615 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000616}
617
618/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
619/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000620bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000621 if (!isUnary) {
622 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000624 return false;
625 } else {
626 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
628 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000629 return false;
630 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000631 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000632}
633
634/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
635/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000636bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000637 if (!isUnary) {
638 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
640 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000641 return false;
642 } else {
643 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
645 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
646 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
647 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000648 return false;
649 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000650 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000651}
652
Chris Lattnercaad1632006-04-06 22:02:42 +0000653/// isVMerge - Common function, used to match vmrg* shuffles.
654///
Nate Begeman9008ca62009-04-27 18:41:29 +0000655static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000656 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000659 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
660 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000661
Chris Lattner116cc482006-04-06 21:11:54 +0000662 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
663 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000665 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000666 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000667 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000668 return false;
669 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000671}
672
673/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
674/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000675bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000677 if (!isUnary)
678 return isVMerge(N, UnitSize, 8, 24);
679 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000680}
681
682/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
683/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000686 if (!isUnary)
687 return isVMerge(N, UnitSize, 0, 16);
688 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000689}
690
691
Chris Lattnerd0608e12006-04-06 18:26:28 +0000692/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
693/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000694int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 "PPC only supports shuffles by bytes!");
697
698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000699
Chris Lattnerd0608e12006-04-06 18:26:28 +0000700 // Find the first non-undef value in the shuffle mask.
701 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000703 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000704
Chris Lattnerd0608e12006-04-06 18:26:28 +0000705 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000706
Nate Begeman9008ca62009-04-27 18:41:29 +0000707 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000708 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000709 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000710 if (ShiftAmt < i) return -1;
711 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000712
Chris Lattnerf24380e2006-04-06 22:28:36 +0000713 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000714 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000715 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000717 return -1;
718 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000719 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000720 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000721 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000722 return -1;
723 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000724 return ShiftAmt;
725}
Chris Lattneref819f82006-03-20 06:33:01 +0000726
727/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
728/// specifies a splat of a single element that is suitable for input to
729/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000730bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000732 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000733
Chris Lattner88a99ef2006-03-20 06:37:44 +0000734 // This is a splat operation if each element of the permute is the same, and
735 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000736 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000737
Nate Begeman9008ca62009-04-27 18:41:29 +0000738 // FIXME: Handle UNDEF elements too!
739 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000740 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 // Check that the indices are consecutive, in the case of a multi-byte element
743 // splatted with a v16i8 mask.
744 for (unsigned i = 1; i != EltSize; ++i)
745 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000746 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Chris Lattner7ff7e672006-04-04 17:25:31 +0000748 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000749 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000750 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000751 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000752 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000753 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000754 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000755}
756
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000757/// isAllNegativeZeroVector - Returns true if all elements of build_vector
758/// are -0.0.
759bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000760 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
761
762 APInt APVal, APUndef;
763 unsigned BitSize;
764 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765
Dale Johannesen1e608812009-11-13 01:45:18 +0000766 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000767 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000768 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000769
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000770 return false;
771}
772
Chris Lattneref819f82006-03-20 06:33:01 +0000773/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
774/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000775unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000776 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
777 assert(isSplatShuffleMask(SVOp, EltSize));
778 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000779}
780
Chris Lattnere87192a2006-04-12 17:37:20 +0000781/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000782/// by using a vspltis[bhw] instruction of the specified element size, return
783/// the constant being splatted. The ByteSize field indicates the number of
784/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000785SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
786 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000787
788 // If ByteSize of the splat is bigger than the element size of the
789 // build_vector, then we have a case where we are checking for a splat where
790 // multiple elements of the buildvector are folded together into a single
791 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
792 unsigned EltSize = 16/N->getNumOperands();
793 if (EltSize < ByteSize) {
794 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000795 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000796 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000797
Chris Lattner79d9a882006-04-08 07:14:26 +0000798 // See if all of the elements in the buildvector agree across.
799 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
800 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
801 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000802 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000803
Scott Michelfdc40a02009-02-17 22:15:04 +0000804
Gabor Greifba36cb52008-08-28 21:40:38 +0000805 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000806 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
807 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000808 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000809 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
Chris Lattner79d9a882006-04-08 07:14:26 +0000811 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
812 // either constant or undef values that are identical for each chunk. See
813 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000814
Chris Lattner79d9a882006-04-08 07:14:26 +0000815 // Check to see if all of the leading entries are either 0 or -1. If
816 // neither, then this won't fit into the immediate field.
817 bool LeadingZero = true;
818 bool LeadingOnes = true;
819 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000820 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Chris Lattner79d9a882006-04-08 07:14:26 +0000822 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
823 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
824 }
825 // Finally, check the least significant entry.
826 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000827 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000829 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000830 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000832 }
833 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000834 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000836 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000837 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000839 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000840
Dan Gohman475871a2008-07-27 21:46:04 +0000841 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000842 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000844 // Check to see if this buildvec has a single non-undef value in its elements.
845 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
846 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000847 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000848 OpVal = N->getOperand(i);
849 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000850 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000851 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Gabor Greifba36cb52008-08-28 21:40:38 +0000853 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000854
Eli Friedman1a8229b2009-05-24 02:03:36 +0000855 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000856 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000857 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000858 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000859 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000861 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000862 }
863
864 // If the splat value is larger than the element value, then we can never do
865 // this splat. The only case that we could fit the replicated bits into our
866 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000867 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000869 // If the element value is larger than the splat value, cut it in half and
870 // check to see if the two halves are equal. Continue doing this until we
871 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
872 while (ValSizeInBytes > ByteSize) {
873 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000874
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000875 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000876 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
877 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000878 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000879 }
880
881 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000882 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000884 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000885 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000886
Chris Lattner140a58f2006-04-08 06:46:53 +0000887 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000888 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000890 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000891}
892
Chris Lattner1a635d62006-04-14 06:01:58 +0000893//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894// Addressing Mode Selection
895//===----------------------------------------------------------------------===//
896
897/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
898/// or 64-bit immediate, and if the value can be accurately represented as a
899/// sign extension from a 16-bit value. If so, this returns true and the
900/// immediate.
901static bool isIntS16Immediate(SDNode *N, short &Imm) {
902 if (N->getOpcode() != ISD::Constant)
903 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000907 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000909 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910}
Dan Gohman475871a2008-07-27 21:46:04 +0000911static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000912 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000913}
914
915
916/// SelectAddressRegReg - Given the specified addressed, check to see if it
917/// can be represented as an indexed [r+r] operation. Returns false if it
918/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000919bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
920 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000921 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 short imm = 0;
923 if (N.getOpcode() == ISD::ADD) {
924 if (isIntS16Immediate(N.getOperand(1), imm))
925 return false; // r+i
926 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
927 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000928
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000929 Base = N.getOperand(0);
930 Index = N.getOperand(1);
931 return true;
932 } else if (N.getOpcode() == ISD::OR) {
933 if (isIntS16Immediate(N.getOperand(1), imm))
934 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936 // If this is an or of disjoint bitfields, we can codegen this as an add
937 // (for better address arithmetic) if the LHS and RHS of the OR are provably
938 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000939 APInt LHSKnownZero, LHSKnownOne;
940 APInt RHSKnownZero, RHSKnownOne;
941 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000942 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000943
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000944 if (LHSKnownZero.getBoolValue()) {
945 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000946 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // If all of the bits are known zero on the LHS or RHS, the add won't
948 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000949 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 Base = N.getOperand(0);
951 Index = N.getOperand(1);
952 return true;
953 }
954 }
955 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000956
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000957 return false;
958}
959
960/// Returns true if the address N can be represented by a base register plus
961/// a signed 16-bit displacement [r+imm], and if it is not better
962/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000963bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000964 SDValue &Base,
965 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000966 // FIXME dl should come from parent load or store, not from address
967 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 // If this can be more profitably realized as r+r, fail.
969 if (SelectAddressRegReg(N, Disp, Base, DAG))
970 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000971
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 if (N.getOpcode() == ISD::ADD) {
973 short imm = 0;
974 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
977 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
978 } else {
979 Base = N.getOperand(0);
980 }
981 return true; // [r+i]
982 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
983 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000984 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 && "Cannot handle constant offsets yet!");
986 Disp = N.getOperand(1).getOperand(0); // The global address.
987 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000988 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989 Disp.getOpcode() == ISD::TargetConstantPool ||
990 Disp.getOpcode() == ISD::TargetJumpTable);
991 Base = N.getOperand(0);
992 return true; // [&g+r]
993 }
994 } else if (N.getOpcode() == ISD::OR) {
995 short imm = 0;
996 if (isIntS16Immediate(N.getOperand(1), imm)) {
997 // If this is an or of disjoint bitfields, we can codegen this as an add
998 // (for better address arithmetic) if the LHS and RHS of the OR are
999 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001000 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001001 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001002
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001003 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 // If all of the bits are known zero on the LHS or RHS, the add won't
1005 // carry.
1006 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001007 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 return true;
1009 }
1010 }
1011 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1012 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 // If this address fits entirely in a 16-bit sext immediate field, codegen
1015 // this as "d, 0"
1016 short Imm;
1017 if (isIntS16Immediate(CN, Imm)) {
1018 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001019 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1020 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 return true;
1022 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001023
1024 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001026 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1027 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001028
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1033 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001034 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 return true;
1036 }
1037 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001038
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 Disp = DAG.getTargetConstant(0, getPointerTy());
1040 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1041 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1042 else
1043 Base = N;
1044 return true; // [r+0]
1045}
1046
1047/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1048/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001049bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1050 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001051 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 // Check to see if we can easily represent this as an [r+r] address. This
1053 // will fail if it thinks that the address is more profitably represented as
1054 // reg+imm, e.g. where imm = 0.
1055 if (SelectAddressRegReg(N, Base, Index, DAG))
1056 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001057
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001058 // If the operand is an addition, always emit this as [r+r], since this is
1059 // better (for code size, and execution, as the memop does the add for free)
1060 // than emitting an explicit add.
1061 if (N.getOpcode() == ISD::ADD) {
1062 Base = N.getOperand(0);
1063 Index = N.getOperand(1);
1064 return true;
1065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001067 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001068 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1069 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001070 Index = N;
1071 return true;
1072}
1073
1074/// SelectAddressRegImmShift - Returns true if the address N can be
1075/// represented by a base register plus a signed 14-bit displacement
1076/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001077bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1078 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001079 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001080 // FIXME dl should come from the parent load or store, not the address
1081 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 // If this can be more profitably realized as r+r, fail.
1083 if (SelectAddressRegReg(N, Disp, Base, DAG))
1084 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001085
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001086 if (N.getOpcode() == ISD::ADD) {
1087 short imm = 0;
1088 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001089 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001090 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1091 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1092 } else {
1093 Base = N.getOperand(0);
1094 }
1095 return true; // [r+i]
1096 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1097 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001098 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001099 && "Cannot handle constant offsets yet!");
1100 Disp = N.getOperand(1).getOperand(0); // The global address.
1101 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1102 Disp.getOpcode() == ISD::TargetConstantPool ||
1103 Disp.getOpcode() == ISD::TargetJumpTable);
1104 Base = N.getOperand(0);
1105 return true; // [&g+r]
1106 }
1107 } else if (N.getOpcode() == ISD::OR) {
1108 short imm = 0;
1109 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1110 // If this is an or of disjoint bitfields, we can codegen this as an add
1111 // (for better address arithmetic) if the LHS and RHS of the OR are
1112 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001113 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001114 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001115 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001116 // If all of the bits are known zero on the LHS or RHS, the add won't
1117 // carry.
1118 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001119 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001120 return true;
1121 }
1122 }
1123 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001124 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001125 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001126 // If this address fits entirely in a 14-bit sext immediate field, codegen
1127 // this as "d, 0"
1128 short Imm;
1129 if (isIntS16Immediate(CN, Imm)) {
1130 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001131 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1132 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001133 return true;
1134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001135
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001136 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001138 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1139 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001140
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001141 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1143 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1144 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001145 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001146 return true;
1147 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001148 }
1149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001150
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001151 Disp = DAG.getTargetConstant(0, getPointerTy());
1152 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1153 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1154 else
1155 Base = N;
1156 return true; // [r+0]
1157}
1158
1159
1160/// getPreIndexedAddressParts - returns true by value, base pointer and
1161/// offset pointer and addressing mode by reference if the node's address
1162/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001163bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1164 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001165 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001166 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001167 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001168
Dan Gohman475871a2008-07-27 21:46:04 +00001169 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001170 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001171 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1172 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001173 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001174
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001175 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001176 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001177 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001178 } else
1179 return false;
1180
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001181 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001182 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001183 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001184
Hal Finkelac81cc32012-06-19 02:34:32 +00001185 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001186 AM = ISD::PRE_INC;
1187 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Chris Lattner0851b4f2006-11-15 19:55:13 +00001190 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001192 // reg + imm
1193 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1194 return false;
1195 } else {
1196 // reg + imm * 4.
1197 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1198 return false;
1199 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001200
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001201 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001202 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1203 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001204 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001205 LD->getExtensionType() == ISD::SEXTLOAD &&
1206 isa<ConstantSDNode>(Offset))
1207 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001208 }
1209
Chris Lattner4eab7142006-11-10 02:08:47 +00001210 AM = ISD::PRE_INC;
1211 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001212}
1213
1214//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001215// LowerOperation implementation
1216//===----------------------------------------------------------------------===//
1217
Chris Lattner1e61e692010-11-15 02:46:57 +00001218/// GetLabelAccessInfo - Return true if we should reference labels using a
1219/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1220static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001221 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1222 HiOpFlags = PPCII::MO_HA16;
1223 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001224
Chris Lattner1e61e692010-11-15 02:46:57 +00001225 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1226 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001227 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001228 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001229 if (isPIC) {
1230 HiOpFlags |= PPCII::MO_PIC_FLAG;
1231 LoOpFlags |= PPCII::MO_PIC_FLAG;
1232 }
1233
1234 // If this is a reference to a global value that requires a non-lazy-ptr, make
1235 // sure that instruction lowering adds it.
1236 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1237 HiOpFlags |= PPCII::MO_NLP_FLAG;
1238 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001239
Chris Lattner6d2ff122010-11-15 03:13:19 +00001240 if (GV->hasHiddenVisibility()) {
1241 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1242 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1243 }
1244 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245
Chris Lattner1e61e692010-11-15 02:46:57 +00001246 return isPIC;
1247}
1248
1249static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1250 SelectionDAG &DAG) {
1251 EVT PtrVT = HiPart.getValueType();
1252 SDValue Zero = DAG.getConstant(0, PtrVT);
1253 DebugLoc DL = HiPart.getDebugLoc();
1254
1255 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1256 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001257
Chris Lattner1e61e692010-11-15 02:46:57 +00001258 // With PIC, the first instruction is actually "GR+hi(&G)".
1259 if (isPIC)
1260 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1261 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001262
Chris Lattner1e61e692010-11-15 02:46:57 +00001263 // Generate non-pic code that has direct accesses to the constant pool.
1264 // The address of the global is just (hi(&g)+lo(&g)).
1265 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1266}
1267
Scott Michelfdc40a02009-02-17 22:15:04 +00001268SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001269 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001270 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001271 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001272 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001273
Roman Divacky9fb8b492012-08-24 16:26:02 +00001274 // 64-bit SVR4 ABI code is always position-independent.
1275 // The actual address of the GlobalValue is stored in the TOC.
1276 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1277 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1278 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1279 DAG.getRegister(PPC::X2, MVT::i64));
1280 }
1281
Chris Lattner1e61e692010-11-15 02:46:57 +00001282 unsigned MOHiFlag, MOLoFlag;
1283 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1284 SDValue CPIHi =
1285 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1286 SDValue CPILo =
1287 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1288 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001289}
1290
Dan Gohmand858e902010-04-17 15:26:15 +00001291SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001292 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001293 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001294
Roman Divacky9fb8b492012-08-24 16:26:02 +00001295 // 64-bit SVR4 ABI code is always position-independent.
1296 // The actual address of the GlobalValue is stored in the TOC.
1297 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1298 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1299 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1300 DAG.getRegister(PPC::X2, MVT::i64));
1301 }
1302
Chris Lattner1e61e692010-11-15 02:46:57 +00001303 unsigned MOHiFlag, MOLoFlag;
1304 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1305 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1306 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1307 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001308}
1309
Dan Gohmand858e902010-04-17 15:26:15 +00001310SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1311 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001312 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001313
Dan Gohman46510a72010-04-15 01:51:59 +00001314 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001315
Chris Lattner1e61e692010-11-15 02:46:57 +00001316 unsigned MOHiFlag, MOLoFlag;
1317 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001318 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1319 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001320 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1321}
1322
Roman Divackyfd42ed62012-06-04 17:36:38 +00001323SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1324 SelectionDAG &DAG) const {
1325
1326 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1327 DebugLoc dl = GA->getDebugLoc();
1328 const GlobalValue *GV = GA->getGlobal();
1329 EVT PtrVT = getPointerTy();
1330 bool is64bit = PPCSubTarget.isPPC64();
1331
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001332 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001333
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001334 if (Model == TLSModel::LocalExec) {
1335 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1336 PPCII::MO_TPREL16_HA);
1337 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1338 PPCII::MO_TPREL16_LO);
1339 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1340 is64bit ? MVT::i64 : MVT::i32);
1341 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1342 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1343 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001344
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001345 if (!is64bit)
1346 llvm_unreachable("only local-exec is currently supported for ppc32");
1347
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001348 if (Model == TLSModel::InitialExec) {
1349 SDValue GOTOffset = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1350 PPCII::MO_GOT_TPREL16_DS);
1351 SDValue TPReg = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1352 PPCII::MO_TLS);
1353 SDValue GOTReg = DAG.getRegister(is64bit ? PPC::X2 : PPC::R2,
1354 is64bit ? MVT::i64 : MVT::i32);
1355 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL, dl, PtrVT,
1356 GOTOffset, GOTReg);
1357 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TPReg);
1358 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001359
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001360 if (Model == TLSModel::GeneralDynamic) {
1361 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1362 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1363 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1364 GOTReg, TGA);
1365 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1366 GOTEntryHi, TGA);
1367
1368 // We need a chain node, and don't have one handy. The underlying
1369 // call has no side effects, so using the function entry node
1370 // suffices.
1371 SDValue Chain = DAG.getEntryNode();
1372 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1373 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1374 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1375 PtrVT, ParmReg, TGA);
1376 // The call to GET_TLS_ADDR really is in X3 already, but
1377 // some hacks are needed here to tie everything together.
1378 // The extra copies dissolve during subsequent transforms.
1379 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1380 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1381 }
1382
1383 llvm_unreachable("local-dynamic TLS mode is not yet supported");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001384}
1385
Chris Lattner1e61e692010-11-15 02:46:57 +00001386SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1387 SelectionDAG &DAG) const {
1388 EVT PtrVT = Op.getValueType();
1389 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1390 DebugLoc DL = GSDN->getDebugLoc();
1391 const GlobalValue *GV = GSDN->getGlobal();
1392
Chris Lattner1e61e692010-11-15 02:46:57 +00001393 // 64-bit SVR4 ABI code is always position-independent.
1394 // The actual address of the GlobalValue is stored in the TOC.
1395 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1396 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1397 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1398 DAG.getRegister(PPC::X2, MVT::i64));
1399 }
1400
Chris Lattner6d2ff122010-11-15 03:13:19 +00001401 unsigned MOHiFlag, MOLoFlag;
1402 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001403
Chris Lattner6d2ff122010-11-15 03:13:19 +00001404 SDValue GAHi =
1405 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1406 SDValue GALo =
1407 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001408
Chris Lattner6d2ff122010-11-15 03:13:19 +00001409 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001410
Chris Lattner6d2ff122010-11-15 03:13:19 +00001411 // If the global reference is actually to a non-lazy-pointer, we have to do an
1412 // extra load to get the address of the global.
1413 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1414 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001415 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001416 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001417}
1418
Dan Gohmand858e902010-04-17 15:26:15 +00001419SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001420 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001421 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Chris Lattner1a635d62006-04-14 06:01:58 +00001423 // If we're comparing for equality to zero, expose the fact that this is
1424 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1425 // fold the new nodes.
1426 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1427 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001428 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001429 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 if (VT.bitsLT(MVT::i32)) {
1431 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001432 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001433 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001435 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1436 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 DAG.getConstant(Log2b, MVT::i32));
1438 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001440 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001441 // optimized. FIXME: revisit this when we can custom lower all setcc
1442 // optimizations.
1443 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001444 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001445 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001446
Chris Lattner1a635d62006-04-14 06:01:58 +00001447 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001448 // by xor'ing the rhs with the lhs, which is faster than setting a
1449 // condition register, reading it back out, and masking the correct bit. The
1450 // normal approach here uses sub to do this instead of xor. Using xor exposes
1451 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001452 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001453 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001454 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001455 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001456 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001457 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001458 }
Dan Gohman475871a2008-07-27 21:46:04 +00001459 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001460}
1461
Dan Gohman475871a2008-07-27 21:46:04 +00001462SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001463 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001464 SDNode *Node = Op.getNode();
1465 EVT VT = Node->getValueType(0);
1466 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1467 SDValue InChain = Node->getOperand(0);
1468 SDValue VAListPtr = Node->getOperand(1);
1469 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1470 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Roman Divackybdb226e2011-06-28 15:30:42 +00001472 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1473
1474 // gpr_index
1475 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1476 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1477 false, false, 0);
1478 InChain = GprIndex.getValue(1);
1479
1480 if (VT == MVT::i64) {
1481 // Check if GprIndex is even
1482 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1483 DAG.getConstant(1, MVT::i32));
1484 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1485 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1486 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1487 DAG.getConstant(1, MVT::i32));
1488 // Align GprIndex to be even if it isn't
1489 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1490 GprIndex);
1491 }
1492
1493 // fpr index is 1 byte after gpr
1494 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1495 DAG.getConstant(1, MVT::i32));
1496
1497 // fpr
1498 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1499 FprPtr, MachinePointerInfo(SV), MVT::i8,
1500 false, false, 0);
1501 InChain = FprIndex.getValue(1);
1502
1503 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1504 DAG.getConstant(8, MVT::i32));
1505
1506 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1507 DAG.getConstant(4, MVT::i32));
1508
1509 // areas
1510 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001511 MachinePointerInfo(), false, false,
1512 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001513 InChain = OverflowArea.getValue(1);
1514
1515 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001516 MachinePointerInfo(), false, false,
1517 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001518 InChain = RegSaveArea.getValue(1);
1519
1520 // select overflow_area if index > 8
1521 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1522 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1523
Roman Divackybdb226e2011-06-28 15:30:42 +00001524 // adjustment constant gpr_index * 4/8
1525 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1526 VT.isInteger() ? GprIndex : FprIndex,
1527 DAG.getConstant(VT.isInteger() ? 4 : 8,
1528 MVT::i32));
1529
1530 // OurReg = RegSaveArea + RegConstant
1531 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1532 RegConstant);
1533
1534 // Floating types are 32 bytes into RegSaveArea
1535 if (VT.isFloatingPoint())
1536 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1537 DAG.getConstant(32, MVT::i32));
1538
1539 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1540 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1541 VT.isInteger() ? GprIndex : FprIndex,
1542 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1543 MVT::i32));
1544
1545 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1546 VT.isInteger() ? VAListPtr : FprPtr,
1547 MachinePointerInfo(SV),
1548 MVT::i8, false, false, 0);
1549
1550 // determine if we should load from reg_save_area or overflow_area
1551 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1552
1553 // increase overflow_area by 4/8 if gpr/fpr > 8
1554 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1555 DAG.getConstant(VT.isInteger() ? 4 : 8,
1556 MVT::i32));
1557
1558 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1559 OverflowAreaPlusN);
1560
1561 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1562 OverflowAreaPtr,
1563 MachinePointerInfo(),
1564 MVT::i32, false, false, 0);
1565
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001566 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001567 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001568}
1569
Duncan Sands4a544a72011-09-06 13:37:06 +00001570SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1571 SelectionDAG &DAG) const {
1572 return Op.getOperand(0);
1573}
1574
1575SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1576 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001577 SDValue Chain = Op.getOperand(0);
1578 SDValue Trmp = Op.getOperand(1); // trampoline
1579 SDValue FPtr = Op.getOperand(2); // nested function
1580 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001581 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001582
Owen Andersone50ed302009-08-10 22:56:29 +00001583 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001585 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001586 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001587 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001588
Scott Michelfdc40a02009-02-17 22:15:04 +00001589 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001590 TargetLowering::ArgListEntry Entry;
1591
1592 Entry.Ty = IntPtrTy;
1593 Entry.Node = Trmp; Args.push_back(Entry);
1594
1595 // TrampSize == (isPPC64 ? 48 : 40);
1596 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001598 Args.push_back(Entry);
1599
1600 Entry.Node = FPtr; Args.push_back(Entry);
1601 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001602
Bill Wendling77959322008-09-17 00:30:57 +00001603 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001604 TargetLowering::CallLoweringInfo CLI(Chain,
1605 Type::getVoidTy(*DAG.getContext()),
1606 false, false, false, false, 0,
1607 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001608 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001609 /*doesNotRet=*/false,
1610 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001611 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001612 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001613 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001614
Duncan Sands4a544a72011-09-06 13:37:06 +00001615 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001616}
1617
Dan Gohman475871a2008-07-27 21:46:04 +00001618SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001619 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001620 MachineFunction &MF = DAG.getMachineFunction();
1621 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1622
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001623 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001624
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001625 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001626 // vastart just stores the address of the VarArgsFrameIndex slot into the
1627 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001628 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001629 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001630 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001631 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1632 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001633 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001634 }
1635
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001636 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001637 // We suppose the given va_list is already allocated.
1638 //
1639 // typedef struct {
1640 // char gpr; /* index into the array of 8 GPRs
1641 // * stored in the register save area
1642 // * gpr=0 corresponds to r3,
1643 // * gpr=1 to r4, etc.
1644 // */
1645 // char fpr; /* index into the array of 8 FPRs
1646 // * stored in the register save area
1647 // * fpr=0 corresponds to f1,
1648 // * fpr=1 to f2, etc.
1649 // */
1650 // char *overflow_arg_area;
1651 // /* location on stack that holds
1652 // * the next overflow argument
1653 // */
1654 // char *reg_save_area;
1655 // /* where r3:r10 and f1:f8 (if saved)
1656 // * are stored
1657 // */
1658 // } va_list[1];
1659
1660
Dan Gohman1e93df62010-04-17 14:41:14 +00001661 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1662 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001663
Nicolas Geoffray01119992007-04-03 13:59:52 +00001664
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Dan Gohman1e93df62010-04-17 14:41:14 +00001667 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1668 PtrVT);
1669 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1670 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001671
Duncan Sands83ec4b62008-06-06 12:08:01 +00001672 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001673 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001674
Duncan Sands83ec4b62008-06-06 12:08:01 +00001675 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001677
1678 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001679 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001680
Dan Gohman69de1932008-02-06 22:27:42 +00001681 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001682
Nicolas Geoffray01119992007-04-03 13:59:52 +00001683 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001684 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001685 Op.getOperand(1),
1686 MachinePointerInfo(SV),
1687 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001688 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001689 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001690 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001691
Nicolas Geoffray01119992007-04-03 13:59:52 +00001692 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001693 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001694 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1695 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001696 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001697 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001698 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001699
Nicolas Geoffray01119992007-04-03 13:59:52 +00001700 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001701 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001702 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1703 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001704 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001705 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001706 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001707
1708 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001709 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1710 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001711 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001712
Chris Lattner1a635d62006-04-14 06:01:58 +00001713}
1714
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001715#include "PPCGenCallingConv.inc"
1716
Duncan Sands1e96bab2010-11-04 10:49:57 +00001717static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718 CCValAssign::LocInfo &LocInfo,
1719 ISD::ArgFlagsTy &ArgFlags,
1720 CCState &State) {
1721 return true;
1722}
1723
Duncan Sands1e96bab2010-11-04 10:49:57 +00001724static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001725 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726 CCValAssign::LocInfo &LocInfo,
1727 ISD::ArgFlagsTy &ArgFlags,
1728 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001729 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1731 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1732 };
1733 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001734
Tilmann Schellerffd02002009-07-03 06:45:56 +00001735 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1736
1737 // Skip one register if the first unallocated register has an even register
1738 // number and there are still argument registers available which have not been
1739 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1740 // need to skip a register if RegNum is odd.
1741 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1742 State.AllocateReg(ArgRegs[RegNum]);
1743 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001744
Tilmann Schellerffd02002009-07-03 06:45:56 +00001745 // Always return false here, as this function only makes sure that the first
1746 // unallocated register has an odd register number and does not actually
1747 // allocate a register for the current argument.
1748 return false;
1749}
1750
Duncan Sands1e96bab2010-11-04 10:49:57 +00001751static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001752 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001753 CCValAssign::LocInfo &LocInfo,
1754 ISD::ArgFlagsTy &ArgFlags,
1755 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001756 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1758 PPC::F8
1759 };
1760
1761 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001762
Tilmann Schellerffd02002009-07-03 06:45:56 +00001763 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1764
1765 // If there is only one Floating-point register left we need to put both f64
1766 // values of a split ppc_fp128 value on the stack.
1767 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1768 State.AllocateReg(ArgRegs[RegNum]);
1769 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001770
Tilmann Schellerffd02002009-07-03 06:45:56 +00001771 // Always return false here, as this function only makes sure that the two f64
1772 // values a ppc_fp128 value is split into are both passed in registers or both
1773 // passed on the stack and does not actually allocate a register for the
1774 // current argument.
1775 return false;
1776}
1777
Chris Lattner9f0bc652007-02-25 05:34:32 +00001778/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001779/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001780static const uint16_t *GetFPR() {
1781 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001782 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001783 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001784 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001785
Chris Lattner9f0bc652007-02-25 05:34:32 +00001786 return FPR;
1787}
1788
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001789/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1790/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001791static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001792 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001793 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001794 if (Flags.isByVal())
1795 ArgSize = Flags.getByValSize();
1796 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1797
1798 return ArgSize;
1799}
1800
Dan Gohman475871a2008-07-27 21:46:04 +00001801SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001803 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 const SmallVectorImpl<ISD::InputArg>
1805 &Ins,
1806 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001807 SmallVectorImpl<SDValue> &InVals)
1808 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001809 if (PPCSubTarget.isSVR4ABI()) {
1810 if (PPCSubTarget.isPPC64())
1811 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1812 dl, DAG, InVals);
1813 else
1814 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1815 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001816 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001817 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1818 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001819 }
1820}
1821
1822SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001823PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001824 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001825 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 const SmallVectorImpl<ISD::InputArg>
1827 &Ins,
1828 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001829 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001831 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832 // +-----------------------------------+
1833 // +--> | Back chain |
1834 // | +-----------------------------------+
1835 // | | Floating-point register save area |
1836 // | +-----------------------------------+
1837 // | | General register save area |
1838 // | +-----------------------------------+
1839 // | | CR save word |
1840 // | +-----------------------------------+
1841 // | | VRSAVE save word |
1842 // | +-----------------------------------+
1843 // | | Alignment padding |
1844 // | +-----------------------------------+
1845 // | | Vector register save area |
1846 // | +-----------------------------------+
1847 // | | Local variable space |
1848 // | +-----------------------------------+
1849 // | | Parameter list area |
1850 // | +-----------------------------------+
1851 // | | LR save word |
1852 // | +-----------------------------------+
1853 // SP--> +--- | Back chain |
1854 // +-----------------------------------+
1855 //
1856 // Specifications:
1857 // System V Application Binary Interface PowerPC Processor Supplement
1858 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001859
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860 MachineFunction &MF = DAG.getMachineFunction();
1861 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001862 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001863
Owen Andersone50ed302009-08-10 22:56:29 +00001864 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001866 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1867 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001868 unsigned PtrByteSize = 4;
1869
1870 // Assign locations to all of the incoming arguments.
1871 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001872 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001873 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001874
1875 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001876 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001877
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001879
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1881 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001882
Tilmann Schellerffd02002009-07-03 06:45:56 +00001883 // Arguments stored in registers.
1884 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001885 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001886 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001887
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001892 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001893 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001895 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001898 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 case MVT::v16i8:
1901 case MVT::v8i16:
1902 case MVT::v4i32:
1903 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001904 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001905 break;
1906 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001907
Tilmann Schellerffd02002009-07-03 06:45:56 +00001908 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001909 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001911
Dan Gohman98ca4f22009-08-05 01:29:28 +00001912 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001913 } else {
1914 // Argument stored in memory.
1915 assert(VA.isMemLoc());
1916
1917 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1918 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001919 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920
1921 // Create load nodes to retrieve arguments from the stack.
1922 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001923 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1924 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001925 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001926 }
1927 }
1928
1929 // Assign locations to all of the incoming aggregate by value arguments.
1930 // Aggregates passed by value are stored in the local variable space of the
1931 // caller's stack frame, right above the parameter list area.
1932 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001933 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001934 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935
1936 // Reserve stack space for the allocations in CCInfo.
1937 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1938
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001940
1941 // Area that is at least reserved in the caller of this function.
1942 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001943
Tilmann Schellerffd02002009-07-03 06:45:56 +00001944 // Set the size that is at least reserved in caller of this function. Tail
1945 // call optimized function's reserved stack space needs to be aligned so that
1946 // taking the difference between two stack areas will result in an aligned
1947 // stack.
1948 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1949
1950 MinReservedArea =
1951 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001952 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001953
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001954 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 getStackAlignment();
1956 unsigned AlignMask = TargetAlign-1;
1957 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001958
Tilmann Schellerffd02002009-07-03 06:45:56 +00001959 FI->setMinReservedArea(MinReservedArea);
1960
1961 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001962
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963 // If the function takes variable number of arguments, make a frame index for
1964 // the start of the first vararg value... for expansion of llvm.va_start.
1965 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001966 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001967 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1968 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1969 };
1970 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1971
Craig Topperc5eaae42012-03-11 07:57:25 +00001972 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001973 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1974 PPC::F8
1975 };
1976 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1979 NumGPArgRegs));
1980 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1981 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001982
1983 // Make room for NumGPArgRegs and NumFPArgRegs.
1984 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001986
Dan Gohman1e93df62010-04-17 14:41:14 +00001987 FuncInfo->setVarArgsStackOffset(
1988 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001989 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001990
Dan Gohman1e93df62010-04-17 14:41:14 +00001991 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1992 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001993
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001994 // The fixed integer arguments of a variadic function are stored to the
1995 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1996 // the result of va_next.
1997 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1998 // Get an existing live-in vreg, or add a new one.
1999 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2000 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002002
Dan Gohman98ca4f22009-08-05 01:29:28 +00002003 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002004 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2005 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002006 MemOps.push_back(Store);
2007 // Increment the address by four for the next argument to store
2008 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2009 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2010 }
2011
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002012 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2013 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002014 // The double arguments are stored to the VarArgsFrameIndex
2015 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002016 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2017 // Get an existing live-in vreg, or add a new one.
2018 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2019 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002020 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002021
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002023 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2024 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002025 MemOps.push_back(Store);
2026 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002028 PtrVT);
2029 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2030 }
2031 }
2032
2033 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002036
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038}
2039
Bill Schmidt726c2372012-10-23 15:51:16 +00002040// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2041// value to MVT::i64 and then truncate to the correct register size.
2042SDValue
2043PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2044 SelectionDAG &DAG, SDValue ArgVal,
2045 DebugLoc dl) const {
2046 if (Flags.isSExt())
2047 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2048 DAG.getValueType(ObjectVT));
2049 else if (Flags.isZExt())
2050 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2051 DAG.getValueType(ObjectVT));
2052
2053 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2054}
2055
2056// Set the size that is at least reserved in caller of this function. Tail
2057// call optimized functions' reserved stack space needs to be aligned so that
2058// taking the difference between two stack areas will result in an aligned
2059// stack.
2060void
2061PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2062 unsigned nAltivecParamsAtEnd,
2063 unsigned MinReservedArea,
2064 bool isPPC64) const {
2065 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2066 // Add the Altivec parameters at the end, if needed.
2067 if (nAltivecParamsAtEnd) {
2068 MinReservedArea = ((MinReservedArea+15)/16)*16;
2069 MinReservedArea += 16*nAltivecParamsAtEnd;
2070 }
2071 MinReservedArea =
2072 std::max(MinReservedArea,
2073 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2074 unsigned TargetAlign
2075 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2076 getStackAlignment();
2077 unsigned AlignMask = TargetAlign-1;
2078 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2079 FI->setMinReservedArea(MinReservedArea);
2080}
2081
Tilmann Schellerffd02002009-07-03 06:45:56 +00002082SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002083PPCTargetLowering::LowerFormalArguments_64SVR4(
2084 SDValue Chain,
2085 CallingConv::ID CallConv, bool isVarArg,
2086 const SmallVectorImpl<ISD::InputArg>
2087 &Ins,
2088 DebugLoc dl, SelectionDAG &DAG,
2089 SmallVectorImpl<SDValue> &InVals) const {
2090 // TODO: add description of PPC stack frame format, or at least some docs.
2091 //
2092 MachineFunction &MF = DAG.getMachineFunction();
2093 MachineFrameInfo *MFI = MF.getFrameInfo();
2094 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2095
2096 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2097 // Potential tail calls could cause overwriting of argument stack slots.
2098 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2099 (CallConv == CallingConv::Fast));
2100 unsigned PtrByteSize = 8;
2101
2102 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2103 // Area that is at least reserved in caller of this function.
2104 unsigned MinReservedArea = ArgOffset;
2105
2106 static const uint16_t GPR[] = {
2107 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2108 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2109 };
2110
2111 static const uint16_t *FPR = GetFPR();
2112
2113 static const uint16_t VR[] = {
2114 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2115 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2116 };
2117
2118 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2119 const unsigned Num_FPR_Regs = 13;
2120 const unsigned Num_VR_Regs = array_lengthof(VR);
2121
2122 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2123
2124 // Add DAG nodes to load the arguments or copy them out of registers. On
2125 // entry to a function on PPC, the arguments start after the linkage area,
2126 // although the first ones are often in registers.
2127
2128 SmallVector<SDValue, 8> MemOps;
2129 unsigned nAltivecParamsAtEnd = 0;
2130 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2131 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2132 SDValue ArgVal;
2133 bool needsLoad = false;
2134 EVT ObjectVT = Ins[ArgNo].VT;
2135 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2136 unsigned ArgSize = ObjSize;
2137 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2138
2139 unsigned CurArgOffset = ArgOffset;
2140
2141 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2142 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2143 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2144 if (isVarArg) {
2145 MinReservedArea = ((MinReservedArea+15)/16)*16;
2146 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2147 Flags,
2148 PtrByteSize);
2149 } else
2150 nAltivecParamsAtEnd++;
2151 } else
2152 // Calculate min reserved area.
2153 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2154 Flags,
2155 PtrByteSize);
2156
2157 // FIXME the codegen can be much improved in some cases.
2158 // We do not have to keep everything in memory.
2159 if (Flags.isByVal()) {
2160 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2161 ObjSize = Flags.getByValSize();
2162 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002163 // Empty aggregate parameters do not take up registers. Examples:
2164 // struct { } a;
2165 // union { } b;
2166 // int c[0];
2167 // etc. However, we have to provide a place-holder in InVals, so
2168 // pretend we have an 8-byte item at the current address for that
2169 // purpose.
2170 if (!ObjSize) {
2171 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2172 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2173 InVals.push_back(FIN);
2174 continue;
2175 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002176 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002177 if (ObjSize < PtrByteSize)
2178 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002179 // The value of the object is its address.
2180 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2181 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2182 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002183
2184 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002185 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002186 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002187 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002188 SDValue Store;
2189
2190 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2191 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2192 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2193 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2194 MachinePointerInfo(FuncArg, CurArgOffset),
2195 ObjType, false, false, 0);
2196 } else {
2197 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2198 // store the whole register as-is to the parameter save area
2199 // slot. The address of the parameter was already calculated
2200 // above (InVals.push_back(FIN)) to be the right-justified
2201 // offset within the slot. For this store, we need a new
2202 // frame index that points at the beginning of the slot.
2203 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2204 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2205 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2206 MachinePointerInfo(FuncArg, ArgOffset),
2207 false, false, 0);
2208 }
2209
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002210 MemOps.push_back(Store);
2211 ++GPR_idx;
2212 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002213 // Whether we copied from a register or not, advance the offset
2214 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002215 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002216 continue;
2217 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002218
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002219 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2220 // Store whatever pieces of the object are in registers
2221 // to memory. ArgOffset will be the address of the beginning
2222 // of the object.
2223 if (GPR_idx != Num_GPR_Regs) {
2224 unsigned VReg;
2225 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2226 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2227 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2228 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002229 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002230 MachinePointerInfo(FuncArg, ArgOffset),
2231 false, false, 0);
2232 MemOps.push_back(Store);
2233 ++GPR_idx;
2234 ArgOffset += PtrByteSize;
2235 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002236 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002237 break;
2238 }
2239 }
2240 continue;
2241 }
2242
2243 switch (ObjectVT.getSimpleVT().SimpleTy) {
2244 default: llvm_unreachable("Unhandled argument type!");
2245 case MVT::i32:
2246 case MVT::i64:
2247 if (GPR_idx != Num_GPR_Regs) {
2248 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2249 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2250
Bill Schmidt726c2372012-10-23 15:51:16 +00002251 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002252 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2253 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002254 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002255
2256 ++GPR_idx;
2257 } else {
2258 needsLoad = true;
2259 ArgSize = PtrByteSize;
2260 }
2261 ArgOffset += 8;
2262 break;
2263
2264 case MVT::f32:
2265 case MVT::f64:
2266 // Every 8 bytes of argument space consumes one of the GPRs available for
2267 // argument passing.
2268 if (GPR_idx != Num_GPR_Regs) {
2269 ++GPR_idx;
2270 }
2271 if (FPR_idx != Num_FPR_Regs) {
2272 unsigned VReg;
2273
2274 if (ObjectVT == MVT::f32)
2275 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2276 else
2277 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2278
2279 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2280 ++FPR_idx;
2281 } else {
2282 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002283 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002284 }
2285
2286 ArgOffset += 8;
2287 break;
2288 case MVT::v4f32:
2289 case MVT::v4i32:
2290 case MVT::v8i16:
2291 case MVT::v16i8:
2292 // Note that vector arguments in registers don't reserve stack space,
2293 // except in varargs functions.
2294 if (VR_idx != Num_VR_Regs) {
2295 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2296 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2297 if (isVarArg) {
2298 while ((ArgOffset % 16) != 0) {
2299 ArgOffset += PtrByteSize;
2300 if (GPR_idx != Num_GPR_Regs)
2301 GPR_idx++;
2302 }
2303 ArgOffset += 16;
2304 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2305 }
2306 ++VR_idx;
2307 } else {
2308 // Vectors are aligned.
2309 ArgOffset = ((ArgOffset+15)/16)*16;
2310 CurArgOffset = ArgOffset;
2311 ArgOffset += 16;
2312 needsLoad = true;
2313 }
2314 break;
2315 }
2316
2317 // We need to load the argument to a virtual register if we determined
2318 // above that we ran out of physical registers of the appropriate type.
2319 if (needsLoad) {
2320 int FI = MFI->CreateFixedObject(ObjSize,
2321 CurArgOffset + (ArgSize - ObjSize),
2322 isImmutable);
2323 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2324 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2325 false, false, false, 0);
2326 }
2327
2328 InVals.push_back(ArgVal);
2329 }
2330
2331 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002332 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002333 // taking the difference between two stack areas will result in an aligned
2334 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002335 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002336
2337 // If the function takes variable number of arguments, make a frame index for
2338 // the start of the first vararg value... for expansion of llvm.va_start.
2339 if (isVarArg) {
2340 int Depth = ArgOffset;
2341
2342 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002343 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002344 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2345
2346 // If this function is vararg, store any remaining integer argument regs
2347 // to their spots on the stack so that they may be loaded by deferencing the
2348 // result of va_next.
2349 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2350 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2351 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2352 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2353 MachinePointerInfo(), false, false, 0);
2354 MemOps.push_back(Store);
2355 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002356 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002357 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2358 }
2359 }
2360
2361 if (!MemOps.empty())
2362 Chain = DAG.getNode(ISD::TokenFactor, dl,
2363 MVT::Other, &MemOps[0], MemOps.size());
2364
2365 return Chain;
2366}
2367
2368SDValue
2369PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002371 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002372 const SmallVectorImpl<ISD::InputArg>
2373 &Ins,
2374 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002375 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002376 // TODO: add description of PPC stack frame format, or at least some docs.
2377 //
2378 MachineFunction &MF = DAG.getMachineFunction();
2379 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002380 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002381
Owen Andersone50ed302009-08-10 22:56:29 +00002382 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002385 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2386 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002387 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002388
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002389 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002390 // Area that is at least reserved in caller of this function.
2391 unsigned MinReservedArea = ArgOffset;
2392
Craig Topperb78ca422012-03-11 07:16:55 +00002393 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002394 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2395 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2396 };
Craig Topperb78ca422012-03-11 07:16:55 +00002397 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002398 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2399 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2400 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002401
Craig Topperb78ca422012-03-11 07:16:55 +00002402 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002403
Craig Topperb78ca422012-03-11 07:16:55 +00002404 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002405 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2406 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2407 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002408
Owen Anderson718cb662007-09-07 04:06:50 +00002409 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002410 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002411 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002412
2413 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002414
Craig Topperb78ca422012-03-11 07:16:55 +00002415 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002416
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002417 // In 32-bit non-varargs functions, the stack space for vectors is after the
2418 // stack space for non-vectors. We do not use this space unless we have
2419 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002420 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002421 // that out...for the pathological case, compute VecArgOffset as the
2422 // start of the vector parameter area. Computing VecArgOffset is the
2423 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002424 unsigned VecArgOffset = ArgOffset;
2425 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002426 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002427 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002428 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002429 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002430
Duncan Sands276dcbd2008-03-21 09:14:45 +00002431 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002432 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002433 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002434 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002435 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2436 VecArgOffset += ArgSize;
2437 continue;
2438 }
2439
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002441 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 case MVT::i32:
2443 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002444 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002445 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 case MVT::i64: // PPC64
2447 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002448 // FIXME: We are guaranteed to be !isPPC64 at this point.
2449 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002450 VecArgOffset += 8;
2451 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 case MVT::v4f32:
2453 case MVT::v4i32:
2454 case MVT::v8i16:
2455 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002456 // Nothing to do, we're only looking at Nonvector args here.
2457 break;
2458 }
2459 }
2460 }
2461 // We've found where the vector parameter area in memory is. Skip the
2462 // first 12 parameters; these don't use that memory.
2463 VecArgOffset = ((VecArgOffset+15)/16)*16;
2464 VecArgOffset += 12*16;
2465
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002466 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002467 // entry to a function on PPC, the arguments start after the linkage area,
2468 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002469
Dan Gohman475871a2008-07-27 21:46:04 +00002470 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002471 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002472 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2473 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002474 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002475 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002476 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002477 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002478 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002480
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002481 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002482
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002483 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2485 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002486 if (isVarArg || isPPC64) {
2487 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002488 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002489 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 PtrByteSize);
2491 } else nAltivecParamsAtEnd++;
2492 } else
2493 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002494 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002495 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002496 PtrByteSize);
2497
Dale Johannesen8419dd62008-03-07 20:27:40 +00002498 // FIXME the codegen can be much improved in some cases.
2499 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002500 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002501 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002502 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002503 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002504 // Objects of size 1 and 2 are right justified, everything else is
2505 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002506 if (ObjSize==1 || ObjSize==2) {
2507 CurArgOffset = CurArgOffset + (4 - ObjSize);
2508 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002509 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002510 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002511 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002513 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002514 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002515 unsigned VReg;
2516 if (isPPC64)
2517 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2518 else
2519 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002521 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002522 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002523 MachinePointerInfo(FuncArg,
2524 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002525 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002526 MemOps.push_back(Store);
2527 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002528 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002529
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002530 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002531
Dale Johannesen7f96f392008-03-08 01:41:42 +00002532 continue;
2533 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002534 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2535 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002536 // to memory. ArgOffset will be the address of the beginning
2537 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002538 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002539 unsigned VReg;
2540 if (isPPC64)
2541 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2542 else
2543 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002544 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002545 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002546 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002547 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002548 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002549 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002550 MemOps.push_back(Store);
2551 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002552 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002553 } else {
2554 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2555 break;
2556 }
2557 }
2558 continue;
2559 }
2560
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002562 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002564 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002565 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002566 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002567 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002568 ++GPR_idx;
2569 } else {
2570 needsLoad = true;
2571 ArgSize = PtrByteSize;
2572 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002573 // All int arguments reserve stack space in the Darwin ABI.
2574 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002575 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002576 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002577 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002579 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002580 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002582
Bill Schmidt726c2372012-10-23 15:51:16 +00002583 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002584 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002586 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002587
Chris Lattnerc91a4752006-06-26 22:48:35 +00002588 ++GPR_idx;
2589 } else {
2590 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002591 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002592 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002593 // All int arguments reserve stack space in the Darwin ABI.
2594 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002595 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002596
Owen Anderson825b72b2009-08-11 20:47:22 +00002597 case MVT::f32:
2598 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002599 // Every 4 bytes of argument space consumes one of the GPRs available for
2600 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002601 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002602 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002603 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002604 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002605 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002606 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002607 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002608
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002610 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002611 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002612 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002613
Dan Gohman98ca4f22009-08-05 01:29:28 +00002614 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002615 ++FPR_idx;
2616 } else {
2617 needsLoad = true;
2618 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002619
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002620 // All FP arguments reserve stack space in the Darwin ABI.
2621 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002622 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002623 case MVT::v4f32:
2624 case MVT::v4i32:
2625 case MVT::v8i16:
2626 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002627 // Note that vector arguments in registers don't reserve stack space,
2628 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002629 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002630 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002631 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002632 if (isVarArg) {
2633 while ((ArgOffset % 16) != 0) {
2634 ArgOffset += PtrByteSize;
2635 if (GPR_idx != Num_GPR_Regs)
2636 GPR_idx++;
2637 }
2638 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002639 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002640 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002641 ++VR_idx;
2642 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002643 if (!isVarArg && !isPPC64) {
2644 // Vectors go after all the nonvectors.
2645 CurArgOffset = VecArgOffset;
2646 VecArgOffset += 16;
2647 } else {
2648 // Vectors are aligned.
2649 ArgOffset = ((ArgOffset+15)/16)*16;
2650 CurArgOffset = ArgOffset;
2651 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002652 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002653 needsLoad = true;
2654 }
2655 break;
2656 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002657
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002658 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002659 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002660 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002661 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002662 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002663 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002664 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002665 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002666 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002667 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002668
Dan Gohman98ca4f22009-08-05 01:29:28 +00002669 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002670 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002671
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002672 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002673 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002674 // taking the difference between two stack areas will result in an aligned
2675 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002676 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002677
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002678 // If the function takes variable number of arguments, make a frame index for
2679 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002680 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002681 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002682
Dan Gohman1e93df62010-04-17 14:41:14 +00002683 FuncInfo->setVarArgsFrameIndex(
2684 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002685 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002686 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002687
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002688 // If this function is vararg, store any remaining integer argument regs
2689 // to their spots on the stack so that they may be loaded by deferencing the
2690 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002691 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002692 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002693
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002694 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002695 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002696 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002697 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002698
Dan Gohman98ca4f22009-08-05 01:29:28 +00002699 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002700 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2701 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002702 MemOps.push_back(Store);
2703 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002704 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002705 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002706 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002708
Dale Johannesen8419dd62008-03-07 20:27:40 +00002709 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002711 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002712
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002714}
2715
Bill Schmidt419f3762012-09-19 15:42:13 +00002716/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2717/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002718static unsigned
2719CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2720 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002721 bool isVarArg,
2722 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 const SmallVectorImpl<ISD::OutputArg>
2724 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002725 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002726 unsigned &nAltivecParamsAtEnd) {
2727 // Count how many bytes are to be pushed on the stack, including the linkage
2728 // area, and parameter passing area. We start with 24/48 bytes, which is
2729 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002730 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002732 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2733
2734 // Add up all the space actually used.
2735 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2736 // they all go in registers, but we must reserve stack space for them for
2737 // possible use by the caller. In varargs or 64-bit calls, parameters are
2738 // assigned stack space in order, with padding so Altivec parameters are
2739 // 16-byte aligned.
2740 nAltivecParamsAtEnd = 0;
2741 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002743 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002744 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002745 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2746 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002747 if (!isVarArg && !isPPC64) {
2748 // Non-varargs Altivec parameters go after all the non-Altivec
2749 // parameters; handle those later so we know how much padding we need.
2750 nAltivecParamsAtEnd++;
2751 continue;
2752 }
2753 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2754 NumBytes = ((NumBytes+15)/16)*16;
2755 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002756 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002757 }
2758
2759 // Allow for Altivec parameters at the end, if needed.
2760 if (nAltivecParamsAtEnd) {
2761 NumBytes = ((NumBytes+15)/16)*16;
2762 NumBytes += 16*nAltivecParamsAtEnd;
2763 }
2764
2765 // The prolog code of the callee may store up to 8 GPR argument registers to
2766 // the stack, allowing va_start to index over them in memory if its varargs.
2767 // Because we cannot tell if this is needed on the caller side, we have to
2768 // conservatively assume that it is needed. As such, make sure we have at
2769 // least enough stack space for the caller to store the 8 GPRs.
2770 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002771 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002772
2773 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002774 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2775 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2776 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002777 unsigned AlignMask = TargetAlign-1;
2778 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2779 }
2780
2781 return NumBytes;
2782}
2783
2784/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002785/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002786static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002787 unsigned ParamSize) {
2788
Dale Johannesenb60d5192009-11-24 01:09:07 +00002789 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002790
2791 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2792 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2793 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2794 // Remember only if the new adjustement is bigger.
2795 if (SPDiff < FI->getTailCallSPDelta())
2796 FI->setTailCallSPDelta(SPDiff);
2797
2798 return SPDiff;
2799}
2800
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2802/// for tail call optimization. Targets which want to do tail call
2803/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002804bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002806 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002807 bool isVarArg,
2808 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002809 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002810 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002811 return false;
2812
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002814 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002815 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002818 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002819 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2820 // Functions containing by val parameters are not supported.
2821 for (unsigned i = 0; i != Ins.size(); i++) {
2822 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2823 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002824 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002825
2826 // Non PIC/GOT tail calls are supported.
2827 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2828 return true;
2829
2830 // At the moment we can only do local tail calls (in same module, hidden
2831 // or protected) if we are generating PIC.
2832 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2833 return G->getGlobal()->hasHiddenVisibility()
2834 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 }
2836
2837 return false;
2838}
2839
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002840/// isCallCompatibleAddress - Return the immediate to use if the specified
2841/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002842static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002843 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2844 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002845
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002846 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002847 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002848 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002849 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002850
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002851 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002852 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002853}
2854
Dan Gohman844731a2008-05-13 00:00:25 +00002855namespace {
2856
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002857struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002858 SDValue Arg;
2859 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002860 int FrameIdx;
2861
2862 TailCallArgumentInfo() : FrameIdx(0) {}
2863};
2864
Dan Gohman844731a2008-05-13 00:00:25 +00002865}
2866
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002867/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2868static void
2869StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002870 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002871 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002872 SmallVector<SDValue, 8> &MemOpChains,
2873 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002874 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002875 SDValue Arg = TailCallArgs[i].Arg;
2876 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002877 int FI = TailCallArgs[i].FrameIdx;
2878 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002879 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002880 MachinePointerInfo::getFixedStack(FI),
2881 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002882 }
2883}
2884
2885/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2886/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002887static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002888 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002889 SDValue Chain,
2890 SDValue OldRetAddr,
2891 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002892 int SPDiff,
2893 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002894 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002895 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002896 if (SPDiff) {
2897 // Calculate the new stack slot for the return address.
2898 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002899 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002900 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002901 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002902 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002903 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002904 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002905 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002906 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002907 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002908
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002909 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2910 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002911 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002912 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002913 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002914 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002915 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002916 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2917 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002918 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002919 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002920 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 }
2922 return Chain;
2923}
2924
2925/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2926/// the position of the argument.
2927static void
2928CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002929 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002930 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2931 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002932 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002933 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002935 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002936 TailCallArgumentInfo Info;
2937 Info.Arg = Arg;
2938 Info.FrameIdxOp = FIN;
2939 Info.FrameIdx = FI;
2940 TailCallArguments.push_back(Info);
2941}
2942
2943/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2944/// stack slot. Returns the chain as result and the loaded frame pointers in
2945/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002946SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002947 int SPDiff,
2948 SDValue Chain,
2949 SDValue &LROpOut,
2950 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002951 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002952 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002953 if (SPDiff) {
2954 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002955 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002956 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002957 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002958 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002959 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002960
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002961 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2962 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002963 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002964 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002965 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002966 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002967 Chain = SDValue(FPOpOut.getNode(), 1);
2968 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002969 }
2970 return Chain;
2971}
2972
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002973/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002974/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002975/// specified by the specific parameter attribute. The copy will be passed as
2976/// a byval function parameter.
2977/// Sometimes what we are copying is the end of a larger object, the part that
2978/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002979static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002980CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002981 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002982 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002983 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002984 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002985 false, false, MachinePointerInfo(0),
2986 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002987}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002988
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002989/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2990/// tail calls.
2991static void
Dan Gohman475871a2008-07-27 21:46:04 +00002992LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2993 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002994 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002995 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002996 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002997 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002998 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002999 if (!isTailCall) {
3000 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003001 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003002 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003003 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003004 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003005 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003006 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003007 DAG.getConstant(ArgOffset, PtrVT));
3008 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003009 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3010 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003011 // Calculate and remember argument location.
3012 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3013 TailCallArguments);
3014}
3015
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003016static
3017void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3018 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3019 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3020 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3021 MachineFunction &MF = DAG.getMachineFunction();
3022
3023 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3024 // might overwrite each other in case of tail call optimization.
3025 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003026 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003027 InFlag = SDValue();
3028 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3029 MemOpChains2, dl);
3030 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003031 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003032 &MemOpChains2[0], MemOpChains2.size());
3033
3034 // Store the return address to the appropriate stack slot.
3035 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3036 isPPC64, isDarwinABI, dl);
3037
3038 // Emit callseq_end just before tailcall node.
3039 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3040 DAG.getIntPtrConstant(0, true), InFlag);
3041 InFlag = Chain.getValue(1);
3042}
3043
3044static
3045unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3046 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3047 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003048 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003049 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003050
Chris Lattnerb9082582010-11-14 23:42:06 +00003051 bool isPPC64 = PPCSubTarget.isPPC64();
3052 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3053
Owen Andersone50ed302009-08-10 22:56:29 +00003054 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003055 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003056 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003057
3058 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3059
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003060 bool needIndirectCall = true;
3061 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003062 // If this is an absolute destination address, use the munged value.
3063 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003064 needIndirectCall = false;
3065 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003066
Chris Lattnerb9082582010-11-14 23:42:06 +00003067 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3068 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3069 // Use indirect calls for ALL functions calls in JIT mode, since the
3070 // far-call stubs may be outside relocation limits for a BL instruction.
3071 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3072 unsigned OpFlags = 0;
3073 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003074 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003075 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003076 (G->getGlobal()->isDeclaration() ||
3077 G->getGlobal()->isWeakForLinker())) {
3078 // PC-relative references to external symbols should go through $stub,
3079 // unless we're building with the leopard linker or later, which
3080 // automatically synthesizes these stubs.
3081 OpFlags = PPCII::MO_DARWIN_STUB;
3082 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003083
Chris Lattnerb9082582010-11-14 23:42:06 +00003084 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3085 // every direct call is) turn it into a TargetGlobalAddress /
3086 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003087 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003088 Callee.getValueType(),
3089 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003090 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003091 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003092 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003093
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003094 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003095 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003096
Chris Lattnerb9082582010-11-14 23:42:06 +00003097 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003098 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003099 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003100 // PC-relative references to external symbols should go through $stub,
3101 // unless we're building with the leopard linker or later, which
3102 // automatically synthesizes these stubs.
3103 OpFlags = PPCII::MO_DARWIN_STUB;
3104 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003105
Chris Lattnerb9082582010-11-14 23:42:06 +00003106 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3107 OpFlags);
3108 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003109 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003110
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003111 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003112 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3113 // to do the call, we can't use PPCISD::CALL.
3114 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003115
3116 if (isSVR4ABI && isPPC64) {
3117 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3118 // entry point, but to the function descriptor (the function entry point
3119 // address is part of the function descriptor though).
3120 // The function descriptor is a three doubleword structure with the
3121 // following fields: function entry point, TOC base address and
3122 // environment pointer.
3123 // Thus for a call through a function pointer, the following actions need
3124 // to be performed:
3125 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003126 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003127 // 2. Load the address of the function entry point from the function
3128 // descriptor.
3129 // 3. Load the TOC of the callee from the function descriptor into r2.
3130 // 4. Load the environment pointer from the function descriptor into
3131 // r11.
3132 // 5. Branch to the function entry point address.
3133 // 6. On return of the callee, the TOC of the caller needs to be
3134 // restored (this is done in FinishCall()).
3135 //
3136 // All those operations are flagged together to ensure that no other
3137 // operations can be scheduled in between. E.g. without flagging the
3138 // operations together, a TOC access in the caller could be scheduled
3139 // between the load of the callee TOC and the branch to the callee, which
3140 // results in the TOC access going through the TOC of the callee instead
3141 // of going through the TOC of the caller, which leads to incorrect code.
3142
3143 // Load the address of the function entry point from the function
3144 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003145 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003146 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3147 InFlag.getNode() ? 3 : 2);
3148 Chain = LoadFuncPtr.getValue(1);
3149 InFlag = LoadFuncPtr.getValue(2);
3150
3151 // Load environment pointer into r11.
3152 // Offset of the environment pointer within the function descriptor.
3153 SDValue PtrOff = DAG.getIntPtrConstant(16);
3154
3155 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3156 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3157 InFlag);
3158 Chain = LoadEnvPtr.getValue(1);
3159 InFlag = LoadEnvPtr.getValue(2);
3160
3161 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3162 InFlag);
3163 Chain = EnvVal.getValue(0);
3164 InFlag = EnvVal.getValue(1);
3165
3166 // Load TOC of the callee into r2. We are using a target-specific load
3167 // with r2 hard coded, because the result of a target-independent load
3168 // would never go directly into r2, since r2 is a reserved register (which
3169 // prevents the register allocator from allocating it), resulting in an
3170 // additional register being allocated and an unnecessary move instruction
3171 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003172 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003173 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3174 Callee, InFlag);
3175 Chain = LoadTOCPtr.getValue(0);
3176 InFlag = LoadTOCPtr.getValue(1);
3177
3178 MTCTROps[0] = Chain;
3179 MTCTROps[1] = LoadFuncPtr;
3180 MTCTROps[2] = InFlag;
3181 }
3182
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003183 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3184 2 + (InFlag.getNode() != 0));
3185 InFlag = Chain.getValue(1);
3186
3187 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003189 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003190 Ops.push_back(Chain);
3191 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3192 Callee.setNode(0);
3193 // Add CTR register as callee so a bctr can be emitted later.
3194 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003195 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003196 }
3197
3198 // If this is a direct call, pass the chain and the callee.
3199 if (Callee.getNode()) {
3200 Ops.push_back(Chain);
3201 Ops.push_back(Callee);
3202 }
3203 // If this is a tail call add stack pointer delta.
3204 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003206
3207 // Add argument registers to the end of the list so that they are known live
3208 // into the call.
3209 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3210 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3211 RegsToPass[i].second.getValueType()));
3212
3213 return CallOpc;
3214}
3215
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003216static
3217bool isLocalCall(const SDValue &Callee)
3218{
3219 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003220 return !G->getGlobal()->isDeclaration() &&
3221 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003222 return false;
3223}
3224
Dan Gohman98ca4f22009-08-05 01:29:28 +00003225SDValue
3226PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003227 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003228 const SmallVectorImpl<ISD::InputArg> &Ins,
3229 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003230 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003231
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003232 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003233 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003234 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003235 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003236
3237 // Copy all of the result registers out of their specified physreg.
3238 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3239 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003240 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003241
3242 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3243 VA.getLocReg(), VA.getLocVT(), InFlag);
3244 Chain = Val.getValue(1);
3245 InFlag = Val.getValue(2);
3246
3247 switch (VA.getLocInfo()) {
3248 default: llvm_unreachable("Unknown loc info!");
3249 case CCValAssign::Full: break;
3250 case CCValAssign::AExt:
3251 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3252 break;
3253 case CCValAssign::ZExt:
3254 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3255 DAG.getValueType(VA.getValVT()));
3256 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3257 break;
3258 case CCValAssign::SExt:
3259 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3260 DAG.getValueType(VA.getValVT()));
3261 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3262 break;
3263 }
3264
3265 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003266 }
3267
Dan Gohman98ca4f22009-08-05 01:29:28 +00003268 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003269}
3270
Dan Gohman98ca4f22009-08-05 01:29:28 +00003271SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003272PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3273 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003274 SelectionDAG &DAG,
3275 SmallVector<std::pair<unsigned, SDValue>, 8>
3276 &RegsToPass,
3277 SDValue InFlag, SDValue Chain,
3278 SDValue &Callee,
3279 int SPDiff, unsigned NumBytes,
3280 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003281 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003282 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003283 SmallVector<SDValue, 8> Ops;
3284 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3285 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003286 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003287
Hal Finkel82b38212012-08-28 02:10:27 +00003288 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3289 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3290 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3291
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003292 // When performing tail call optimization the callee pops its arguments off
3293 // the stack. Account for this here so these bytes can be pushed back on in
3294 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3295 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003296 (CallConv == CallingConv::Fast &&
3297 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003298
Roman Divackye46137f2012-03-06 16:41:49 +00003299 // Add a register mask operand representing the call-preserved registers.
3300 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3301 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3302 assert(Mask && "Missing call preserved mask for calling convention");
3303 Ops.push_back(DAG.getRegisterMask(Mask));
3304
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003305 if (InFlag.getNode())
3306 Ops.push_back(InFlag);
3307
3308 // Emit tail call.
3309 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003310 // If this is the first return lowered for this function, add the regs
3311 // to the liveout set for the function.
3312 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3313 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003314 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003315 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003316 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3317 for (unsigned i = 0; i != RVLocs.size(); ++i)
3318 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3319 }
3320
3321 assert(((Callee.getOpcode() == ISD::Register &&
3322 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3323 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3324 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3325 isa<ConstantSDNode>(Callee)) &&
3326 "Expecting an global address, external symbol, absolute value or register");
3327
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003329 }
3330
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003331 // Add a NOP immediately after the branch instruction when using the 64-bit
3332 // SVR4 ABI. At link time, if caller and callee are in a different module and
3333 // thus have a different TOC, the call will be replaced with a call to a stub
3334 // function which saves the current TOC, loads the TOC of the callee and
3335 // branches to the callee. The NOP will be replaced with a load instruction
3336 // which restores the TOC of the caller from the TOC save slot of the current
3337 // stack frame. If caller and callee belong to the same module (and have the
3338 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003339
3340 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003341 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003342 if (CallOpc == PPCISD::BCTRL_SVR4) {
3343 // This is a call through a function pointer.
3344 // Restore the caller TOC from the save area into R2.
3345 // See PrepareCall() for more information about calls through function
3346 // pointers in the 64-bit SVR4 ABI.
3347 // We are using a target-specific load with r2 hard coded, because the
3348 // result of a target-independent load would never go directly into r2,
3349 // since r2 is a reserved register (which prevents the register allocator
3350 // from allocating it), resulting in an additional register being
3351 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003352 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003353 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3354 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003355 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003356 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003357 }
3358
Hal Finkel5b00cea2012-03-31 14:45:15 +00003359 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3360 InFlag = Chain.getValue(1);
3361
3362 if (needsTOCRestore) {
3363 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3364 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3365 InFlag = Chain.getValue(1);
3366 }
3367
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003368 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3369 DAG.getIntPtrConstant(BytesCalleePops, true),
3370 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003371 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003372 InFlag = Chain.getValue(1);
3373
Dan Gohman98ca4f22009-08-05 01:29:28 +00003374 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3375 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003376}
3377
Dan Gohman98ca4f22009-08-05 01:29:28 +00003378SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003379PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003380 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003381 SelectionDAG &DAG = CLI.DAG;
3382 DebugLoc &dl = CLI.DL;
3383 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3384 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3385 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3386 SDValue Chain = CLI.Chain;
3387 SDValue Callee = CLI.Callee;
3388 bool &isTailCall = CLI.IsTailCall;
3389 CallingConv::ID CallConv = CLI.CallConv;
3390 bool isVarArg = CLI.IsVarArg;
3391
Evan Cheng0c439eb2010-01-27 00:07:07 +00003392 if (isTailCall)
3393 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3394 Ins, DAG);
3395
Bill Schmidt726c2372012-10-23 15:51:16 +00003396 if (PPCSubTarget.isSVR4ABI()) {
3397 if (PPCSubTarget.isPPC64())
3398 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3399 isTailCall, Outs, OutVals, Ins,
3400 dl, DAG, InVals);
3401 else
3402 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3403 isTailCall, Outs, OutVals, Ins,
3404 dl, DAG, InVals);
3405 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003406
Bill Schmidt726c2372012-10-23 15:51:16 +00003407 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3408 isTailCall, Outs, OutVals, Ins,
3409 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003410}
3411
3412SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003413PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3414 CallingConv::ID CallConv, bool isVarArg,
3415 bool isTailCall,
3416 const SmallVectorImpl<ISD::OutputArg> &Outs,
3417 const SmallVectorImpl<SDValue> &OutVals,
3418 const SmallVectorImpl<ISD::InputArg> &Ins,
3419 DebugLoc dl, SelectionDAG &DAG,
3420 SmallVectorImpl<SDValue> &InVals) const {
3421 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003422 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003423
Dan Gohman98ca4f22009-08-05 01:29:28 +00003424 assert((CallConv == CallingConv::C ||
3425 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003426
Tilmann Schellerffd02002009-07-03 06:45:56 +00003427 unsigned PtrByteSize = 4;
3428
3429 MachineFunction &MF = DAG.getMachineFunction();
3430
3431 // Mark this function as potentially containing a function that contains a
3432 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3433 // and restoring the callers stack pointer in this functions epilog. This is
3434 // done because by tail calling the called function might overwrite the value
3435 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003436 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3437 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003438 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003439
Tilmann Schellerffd02002009-07-03 06:45:56 +00003440 // Count how many bytes are to be pushed on the stack, including the linkage
3441 // area, parameter list area and the part of the local variable space which
3442 // contains copies of aggregates which are passed by value.
3443
3444 // Assign locations to all of the outgoing arguments.
3445 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003446 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003447 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003448
3449 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003450 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003451
3452 if (isVarArg) {
3453 // Handle fixed and variable vector arguments differently.
3454 // Fixed vector arguments go into registers as long as registers are
3455 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003456 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003457
Tilmann Schellerffd02002009-07-03 06:45:56 +00003458 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003459 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003460 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003461 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003462
Dan Gohman98ca4f22009-08-05 01:29:28 +00003463 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003464 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3465 CCInfo);
3466 } else {
3467 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3468 ArgFlags, CCInfo);
3469 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003470
Tilmann Schellerffd02002009-07-03 06:45:56 +00003471 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003472#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003473 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003474 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003475#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003476 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003477 }
3478 }
3479 } else {
3480 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003481 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003482 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003483
Tilmann Schellerffd02002009-07-03 06:45:56 +00003484 // Assign locations to all of the outgoing aggregate by value arguments.
3485 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003486 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003487 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003488
3489 // Reserve stack space for the allocations in CCInfo.
3490 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3491
Dan Gohman98ca4f22009-08-05 01:29:28 +00003492 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493
3494 // Size of the linkage area, parameter list area and the part of the local
3495 // space variable where copies of aggregates which are passed by value are
3496 // stored.
3497 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003498
Tilmann Schellerffd02002009-07-03 06:45:56 +00003499 // Calculate by how many bytes the stack has to be adjusted in case of tail
3500 // call optimization.
3501 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3502
3503 // Adjust the stack pointer for the new arguments...
3504 // These operations are automatically eliminated by the prolog/epilog pass
3505 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3506 SDValue CallSeqStart = Chain;
3507
3508 // Load the return address and frame pointer so it can be moved somewhere else
3509 // later.
3510 SDValue LROp, FPOp;
3511 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3512 dl);
3513
3514 // Set up a copy of the stack pointer for use loading and storing any
3515 // arguments that may not fit in the registers available for argument
3516 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003518
Tilmann Schellerffd02002009-07-03 06:45:56 +00003519 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3520 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3521 SmallVector<SDValue, 8> MemOpChains;
3522
Roman Divacky0aaa9192011-08-30 17:04:16 +00003523 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003524 // Walk the register/memloc assignments, inserting copies/loads.
3525 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3526 i != e;
3527 ++i) {
3528 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003529 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003530 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003531
Tilmann Schellerffd02002009-07-03 06:45:56 +00003532 if (Flags.isByVal()) {
3533 // Argument is an aggregate which is passed by value, thus we need to
3534 // create a copy of it in the local variable space of the current stack
3535 // frame (which is the stack frame of the caller) and pass the address of
3536 // this copy to the callee.
3537 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3538 CCValAssign &ByValVA = ByValArgLocs[j++];
3539 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003540
Tilmann Schellerffd02002009-07-03 06:45:56 +00003541 // Memory reserved in the local variable space of the callers stack frame.
3542 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003543
Tilmann Schellerffd02002009-07-03 06:45:56 +00003544 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3545 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003546
Tilmann Schellerffd02002009-07-03 06:45:56 +00003547 // Create a copy of the argument in the local area of the current
3548 // stack frame.
3549 SDValue MemcpyCall =
3550 CreateCopyOfByValArgument(Arg, PtrOff,
3551 CallSeqStart.getNode()->getOperand(0),
3552 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003553
Tilmann Schellerffd02002009-07-03 06:45:56 +00003554 // This must go outside the CALLSEQ_START..END.
3555 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3556 CallSeqStart.getNode()->getOperand(1));
3557 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3558 NewCallSeqStart.getNode());
3559 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003560
Tilmann Schellerffd02002009-07-03 06:45:56 +00003561 // Pass the address of the aggregate copy on the stack either in a
3562 // physical register or in the parameter list area of the current stack
3563 // frame to the callee.
3564 Arg = PtrOff;
3565 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003566
Tilmann Schellerffd02002009-07-03 06:45:56 +00003567 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003568 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003569 // Put argument in a physical register.
3570 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3571 } else {
3572 // Put argument in the parameter list area of the current stack frame.
3573 assert(VA.isMemLoc());
3574 unsigned LocMemOffset = VA.getLocMemOffset();
3575
3576 if (!isTailCall) {
3577 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3578 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3579
3580 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003581 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003582 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003583 } else {
3584 // Calculate and remember argument location.
3585 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3586 TailCallArguments);
3587 }
3588 }
3589 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003590
Tilmann Schellerffd02002009-07-03 06:45:56 +00003591 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003593 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003594
Tilmann Schellerffd02002009-07-03 06:45:56 +00003595 // Build a sequence of copy-to-reg nodes chained together with token chain
3596 // and flag operands which copy the outgoing args into the appropriate regs.
3597 SDValue InFlag;
3598 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3599 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3600 RegsToPass[i].second, InFlag);
3601 InFlag = Chain.getValue(1);
3602 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003603
Hal Finkel82b38212012-08-28 02:10:27 +00003604 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3605 // registers.
3606 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003607 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3608 SDValue Ops[] = { Chain, InFlag };
3609
Hal Finkel82b38212012-08-28 02:10:27 +00003610 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003611 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3612
Hal Finkel82b38212012-08-28 02:10:27 +00003613 InFlag = Chain.getValue(1);
3614 }
3615
Chris Lattnerb9082582010-11-14 23:42:06 +00003616 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003617 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3618 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003619
Dan Gohman98ca4f22009-08-05 01:29:28 +00003620 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3621 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3622 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003623}
3624
Bill Schmidt726c2372012-10-23 15:51:16 +00003625// Copy an argument into memory, being careful to do this outside the
3626// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003627SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003628PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3629 SDValue CallSeqStart,
3630 ISD::ArgFlagsTy Flags,
3631 SelectionDAG &DAG,
3632 DebugLoc dl) const {
3633 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3634 CallSeqStart.getNode()->getOperand(0),
3635 Flags, DAG, dl);
3636 // The MEMCPY must go outside the CALLSEQ_START..END.
3637 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3638 CallSeqStart.getNode()->getOperand(1));
3639 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3640 NewCallSeqStart.getNode());
3641 return NewCallSeqStart;
3642}
3643
3644SDValue
3645PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003646 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003647 bool isTailCall,
3648 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003649 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003650 const SmallVectorImpl<ISD::InputArg> &Ins,
3651 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003652 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003653
Bill Schmidt726c2372012-10-23 15:51:16 +00003654 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003655
Bill Schmidt726c2372012-10-23 15:51:16 +00003656 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3657 unsigned PtrByteSize = 8;
3658
3659 MachineFunction &MF = DAG.getMachineFunction();
3660
3661 // Mark this function as potentially containing a function that contains a
3662 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3663 // and restoring the callers stack pointer in this functions epilog. This is
3664 // done because by tail calling the called function might overwrite the value
3665 // in this function's (MF) stack pointer stack slot 0(SP).
3666 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3667 CallConv == CallingConv::Fast)
3668 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3669
3670 unsigned nAltivecParamsAtEnd = 0;
3671
3672 // Count how many bytes are to be pushed on the stack, including the linkage
3673 // area, and parameter passing area. We start with at least 48 bytes, which
3674 // is reserved space for [SP][CR][LR][3 x unused].
3675 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3676 // of this call.
3677 unsigned NumBytes =
3678 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3679 Outs, OutVals, nAltivecParamsAtEnd);
3680
3681 // Calculate by how many bytes the stack has to be adjusted in case of tail
3682 // call optimization.
3683 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3684
3685 // To protect arguments on the stack from being clobbered in a tail call,
3686 // force all the loads to happen before doing any other lowering.
3687 if (isTailCall)
3688 Chain = DAG.getStackArgumentTokenFactor(Chain);
3689
3690 // Adjust the stack pointer for the new arguments...
3691 // These operations are automatically eliminated by the prolog/epilog pass
3692 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3693 SDValue CallSeqStart = Chain;
3694
3695 // Load the return address and frame pointer so it can be move somewhere else
3696 // later.
3697 SDValue LROp, FPOp;
3698 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3699 dl);
3700
3701 // Set up a copy of the stack pointer for use loading and storing any
3702 // arguments that may not fit in the registers available for argument
3703 // passing.
3704 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3705
3706 // Figure out which arguments are going to go in registers, and which in
3707 // memory. Also, if this is a vararg function, floating point operations
3708 // must be stored to our stack, and loaded into integer regs as well, if
3709 // any integer regs are available for argument passing.
3710 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3711 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3712
3713 static const uint16_t GPR[] = {
3714 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3715 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3716 };
3717 static const uint16_t *FPR = GetFPR();
3718
3719 static const uint16_t VR[] = {
3720 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3721 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3722 };
3723 const unsigned NumGPRs = array_lengthof(GPR);
3724 const unsigned NumFPRs = 13;
3725 const unsigned NumVRs = array_lengthof(VR);
3726
3727 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3728 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3729
3730 SmallVector<SDValue, 8> MemOpChains;
3731 for (unsigned i = 0; i != NumOps; ++i) {
3732 SDValue Arg = OutVals[i];
3733 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3734
3735 // PtrOff will be used to store the current argument to the stack if a
3736 // register cannot be found for it.
3737 SDValue PtrOff;
3738
3739 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3740
3741 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3742
3743 // Promote integers to 64-bit values.
3744 if (Arg.getValueType() == MVT::i32) {
3745 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3746 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3747 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3748 }
3749
3750 // FIXME memcpy is used way more than necessary. Correctness first.
3751 // Note: "by value" is code for passing a structure by value, not
3752 // basic types.
3753 if (Flags.isByVal()) {
3754 // Note: Size includes alignment padding, so
3755 // struct x { short a; char b; }
3756 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3757 // These are the proper values we need for right-justifying the
3758 // aggregate in a parameter register.
3759 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003760
3761 // An empty aggregate parameter takes up no storage and no
3762 // registers.
3763 if (Size == 0)
3764 continue;
3765
Bill Schmidt726c2372012-10-23 15:51:16 +00003766 // All aggregates smaller than 8 bytes must be passed right-justified.
3767 if (Size==1 || Size==2 || Size==4) {
3768 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3769 if (GPR_idx != NumGPRs) {
3770 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3771 MachinePointerInfo(), VT,
3772 false, false, 0);
3773 MemOpChains.push_back(Load.getValue(1));
3774 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3775
3776 ArgOffset += PtrByteSize;
3777 continue;
3778 }
3779 }
3780
3781 if (GPR_idx == NumGPRs && Size < 8) {
3782 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3783 PtrOff.getValueType());
3784 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3785 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3786 CallSeqStart,
3787 Flags, DAG, dl);
3788 ArgOffset += PtrByteSize;
3789 continue;
3790 }
3791 // Copy entire object into memory. There are cases where gcc-generated
3792 // code assumes it is there, even if it could be put entirely into
3793 // registers. (This is not what the doc says.)
3794
3795 // FIXME: The above statement is likely due to a misunderstanding of the
3796 // documents. All arguments must be copied into the parameter area BY
3797 // THE CALLEE in the event that the callee takes the address of any
3798 // formal argument. That has not yet been implemented. However, it is
3799 // reasonable to use the stack area as a staging area for the register
3800 // load.
3801
3802 // Skip this for small aggregates, as we will use the same slot for a
3803 // right-justified copy, below.
3804 if (Size >= 8)
3805 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3806 CallSeqStart,
3807 Flags, DAG, dl);
3808
3809 // When a register is available, pass a small aggregate right-justified.
3810 if (Size < 8 && GPR_idx != NumGPRs) {
3811 // The easiest way to get this right-justified in a register
3812 // is to copy the structure into the rightmost portion of a
3813 // local variable slot, then load the whole slot into the
3814 // register.
3815 // FIXME: The memcpy seems to produce pretty awful code for
3816 // small aggregates, particularly for packed ones.
3817 // FIXME: It would be preferable to use the slot in the
3818 // parameter save area instead of a new local variable.
3819 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3820 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3821 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3822 CallSeqStart,
3823 Flags, DAG, dl);
3824
3825 // Load the slot into the register.
3826 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3827 MachinePointerInfo(),
3828 false, false, false, 0);
3829 MemOpChains.push_back(Load.getValue(1));
3830 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3831
3832 // Done with this argument.
3833 ArgOffset += PtrByteSize;
3834 continue;
3835 }
3836
3837 // For aggregates larger than PtrByteSize, copy the pieces of the
3838 // object that fit into registers from the parameter save area.
3839 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3840 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3841 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3842 if (GPR_idx != NumGPRs) {
3843 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3844 MachinePointerInfo(),
3845 false, false, false, 0);
3846 MemOpChains.push_back(Load.getValue(1));
3847 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3848 ArgOffset += PtrByteSize;
3849 } else {
3850 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3851 break;
3852 }
3853 }
3854 continue;
3855 }
3856
3857 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3858 default: llvm_unreachable("Unexpected ValueType for argument!");
3859 case MVT::i32:
3860 case MVT::i64:
3861 if (GPR_idx != NumGPRs) {
3862 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3863 } else {
3864 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3865 true, isTailCall, false, MemOpChains,
3866 TailCallArguments, dl);
3867 }
3868 ArgOffset += PtrByteSize;
3869 break;
3870 case MVT::f32:
3871 case MVT::f64:
3872 if (FPR_idx != NumFPRs) {
3873 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3874
3875 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003876 // A single float or an aggregate containing only a single float
3877 // must be passed right-justified in the stack doubleword, and
3878 // in the GPR, if one is available.
3879 SDValue StoreOff;
3880 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3881 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3882 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3883 } else
3884 StoreOff = PtrOff;
3885
3886 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003887 MachinePointerInfo(), false, false, 0);
3888 MemOpChains.push_back(Store);
3889
3890 // Float varargs are always shadowed in available integer registers
3891 if (GPR_idx != NumGPRs) {
3892 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3893 MachinePointerInfo(), false, false,
3894 false, 0);
3895 MemOpChains.push_back(Load.getValue(1));
3896 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3897 }
3898 } else if (GPR_idx != NumGPRs)
3899 // If we have any FPRs remaining, we may also have GPRs remaining.
3900 ++GPR_idx;
3901 } else {
3902 // Single-precision floating-point values are mapped to the
3903 // second (rightmost) word of the stack doubleword.
3904 if (Arg.getValueType() == MVT::f32) {
3905 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3906 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3907 }
3908
3909 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3910 true, isTailCall, false, MemOpChains,
3911 TailCallArguments, dl);
3912 }
3913 ArgOffset += 8;
3914 break;
3915 case MVT::v4f32:
3916 case MVT::v4i32:
3917 case MVT::v8i16:
3918 case MVT::v16i8:
3919 if (isVarArg) {
3920 // These go aligned on the stack, or in the corresponding R registers
3921 // when within range. The Darwin PPC ABI doc claims they also go in
3922 // V registers; in fact gcc does this only for arguments that are
3923 // prototyped, not for those that match the ... We do it for all
3924 // arguments, seems to work.
3925 while (ArgOffset % 16 !=0) {
3926 ArgOffset += PtrByteSize;
3927 if (GPR_idx != NumGPRs)
3928 GPR_idx++;
3929 }
3930 // We could elide this store in the case where the object fits
3931 // entirely in R registers. Maybe later.
3932 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3933 DAG.getConstant(ArgOffset, PtrVT));
3934 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3935 MachinePointerInfo(), false, false, 0);
3936 MemOpChains.push_back(Store);
3937 if (VR_idx != NumVRs) {
3938 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3939 MachinePointerInfo(),
3940 false, false, false, 0);
3941 MemOpChains.push_back(Load.getValue(1));
3942 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3943 }
3944 ArgOffset += 16;
3945 for (unsigned i=0; i<16; i+=PtrByteSize) {
3946 if (GPR_idx == NumGPRs)
3947 break;
3948 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3949 DAG.getConstant(i, PtrVT));
3950 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3951 false, false, false, 0);
3952 MemOpChains.push_back(Load.getValue(1));
3953 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3954 }
3955 break;
3956 }
3957
3958 // Non-varargs Altivec params generally go in registers, but have
3959 // stack space allocated at the end.
3960 if (VR_idx != NumVRs) {
3961 // Doesn't have GPR space allocated.
3962 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3963 } else {
3964 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3965 true, isTailCall, true, MemOpChains,
3966 TailCallArguments, dl);
3967 ArgOffset += 16;
3968 }
3969 break;
3970 }
3971 }
3972
3973 if (!MemOpChains.empty())
3974 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3975 &MemOpChains[0], MemOpChains.size());
3976
3977 // Check if this is an indirect call (MTCTR/BCTRL).
3978 // See PrepareCall() for more information about calls through function
3979 // pointers in the 64-bit SVR4 ABI.
3980 if (!isTailCall &&
3981 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3982 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3983 !isBLACompatibleAddress(Callee, DAG)) {
3984 // Load r2 into a virtual register and store it to the TOC save area.
3985 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3986 // TOC save area offset.
3987 SDValue PtrOff = DAG.getIntPtrConstant(40);
3988 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3989 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3990 false, false, 0);
3991 // R12 must contain the address of an indirect callee. This does not
3992 // mean the MTCTR instruction must use R12; it's easier to model this
3993 // as an extra parameter, so do that.
3994 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3995 }
3996
3997 // Build a sequence of copy-to-reg nodes chained together with token chain
3998 // and flag operands which copy the outgoing args into the appropriate regs.
3999 SDValue InFlag;
4000 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4001 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4002 RegsToPass[i].second, InFlag);
4003 InFlag = Chain.getValue(1);
4004 }
4005
4006 if (isTailCall)
4007 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4008 FPOp, true, TailCallArguments);
4009
4010 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4011 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4012 Ins, InVals);
4013}
4014
4015SDValue
4016PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4017 CallingConv::ID CallConv, bool isVarArg,
4018 bool isTailCall,
4019 const SmallVectorImpl<ISD::OutputArg> &Outs,
4020 const SmallVectorImpl<SDValue> &OutVals,
4021 const SmallVectorImpl<ISD::InputArg> &Ins,
4022 DebugLoc dl, SelectionDAG &DAG,
4023 SmallVectorImpl<SDValue> &InVals) const {
4024
4025 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004026
Owen Andersone50ed302009-08-10 22:56:29 +00004027 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004029 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004030
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004031 MachineFunction &MF = DAG.getMachineFunction();
4032
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004033 // Mark this function as potentially containing a function that contains a
4034 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4035 // and restoring the callers stack pointer in this functions epilog. This is
4036 // done because by tail calling the called function might overwrite the value
4037 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004038 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4039 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004040 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4041
4042 unsigned nAltivecParamsAtEnd = 0;
4043
Chris Lattnerabde4602006-05-16 22:56:08 +00004044 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004045 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004046 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004047 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004048 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004049 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004050 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004051
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004052 // Calculate by how many bytes the stack has to be adjusted in case of tail
4053 // call optimization.
4054 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004055
Dan Gohman98ca4f22009-08-05 01:29:28 +00004056 // To protect arguments on the stack from being clobbered in a tail call,
4057 // force all the loads to happen before doing any other lowering.
4058 if (isTailCall)
4059 Chain = DAG.getStackArgumentTokenFactor(Chain);
4060
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004061 // Adjust the stack pointer for the new arguments...
4062 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004063 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004064 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004065
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004066 // Load the return address and frame pointer so it can be move somewhere else
4067 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004068 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004069 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4070 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004071
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004072 // Set up a copy of the stack pointer for use loading and storing any
4073 // arguments that may not fit in the registers available for argument
4074 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004075 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004076 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004078 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004080
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004081 // Figure out which arguments are going to go in registers, and which in
4082 // memory. Also, if this is a vararg function, floating point operations
4083 // must be stored to our stack, and loaded into integer regs as well, if
4084 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004085 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004086 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Craig Topperb78ca422012-03-11 07:16:55 +00004088 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004089 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4090 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4091 };
Craig Topperb78ca422012-03-11 07:16:55 +00004092 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004093 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4094 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4095 };
Craig Topperb78ca422012-03-11 07:16:55 +00004096 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004097
Craig Topperb78ca422012-03-11 07:16:55 +00004098 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004099 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4100 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4101 };
Owen Anderson718cb662007-09-07 04:06:50 +00004102 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004103 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004104 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004105
Craig Topperb78ca422012-03-11 07:16:55 +00004106 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004107
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004108 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004109 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4110
Dan Gohman475871a2008-07-27 21:46:04 +00004111 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004112 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004113 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004114 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004115
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004116 // PtrOff will be used to store the current argument to the stack if a
4117 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004118 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004120 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004121
Dale Johannesen39355f92009-02-04 02:34:38 +00004122 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004123
4124 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004126 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4127 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004129 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004130
Dale Johannesen8419dd62008-03-07 20:27:40 +00004131 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004132 // Note: "by value" is code for passing a structure by value, not
4133 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004134 if (Flags.isByVal()) {
4135 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004136 // Very small objects are passed right-justified. Everything else is
4137 // passed left-justified.
4138 if (Size==1 || Size==2) {
4139 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004140 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004141 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004142 MachinePointerInfo(), VT,
4143 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004144 MemOpChains.push_back(Load.getValue(1));
4145 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004146
4147 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004148 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004149 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4150 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004151 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004152 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4153 CallSeqStart,
4154 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004155 ArgOffset += PtrByteSize;
4156 }
4157 continue;
4158 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004159 // Copy entire object into memory. There are cases where gcc-generated
4160 // code assumes it is there, even if it could be put entirely into
4161 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004162 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4163 CallSeqStart,
4164 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004165
4166 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4167 // copy the pieces of the object that fit into registers from the
4168 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004169 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004170 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004171 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004172 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004173 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4174 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004175 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004176 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004177 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004178 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004179 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004180 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004181 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004182 }
4183 }
4184 continue;
4185 }
4186
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004188 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 case MVT::i32:
4190 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004191 if (GPR_idx != NumGPRs) {
4192 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004193 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004194 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4195 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004196 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004197 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004198 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004199 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 case MVT::f32:
4201 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004202 if (FPR_idx != NumFPRs) {
4203 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4204
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004205 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004206 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4207 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004208 MemOpChains.push_back(Store);
4209
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004210 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004211 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004212 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004213 MachinePointerInfo(), false, false,
4214 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004215 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004216 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004217 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004219 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004220 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004221 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4222 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004223 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004224 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004225 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004226 }
4227 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004228 // If we have any FPRs remaining, we may also have GPRs remaining.
4229 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4230 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004231 if (GPR_idx != NumGPRs)
4232 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004234 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4235 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004236 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004237 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004238 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4239 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004240 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004241 if (isPPC64)
4242 ArgOffset += 8;
4243 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004245 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 case MVT::v4f32:
4247 case MVT::v4i32:
4248 case MVT::v8i16:
4249 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004250 if (isVarArg) {
4251 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004252 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004253 // V registers; in fact gcc does this only for arguments that are
4254 // prototyped, not for those that match the ... We do it for all
4255 // arguments, seems to work.
4256 while (ArgOffset % 16 !=0) {
4257 ArgOffset += PtrByteSize;
4258 if (GPR_idx != NumGPRs)
4259 GPR_idx++;
4260 }
4261 // We could elide this store in the case where the object fits
4262 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004263 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004264 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004265 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4266 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004267 MemOpChains.push_back(Store);
4268 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004269 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004270 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004271 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004272 MemOpChains.push_back(Load.getValue(1));
4273 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4274 }
4275 ArgOffset += 16;
4276 for (unsigned i=0; i<16; i+=PtrByteSize) {
4277 if (GPR_idx == NumGPRs)
4278 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004279 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004280 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004281 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004282 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004283 MemOpChains.push_back(Load.getValue(1));
4284 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4285 }
4286 break;
4287 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004288
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004289 // Non-varargs Altivec params generally go in registers, but have
4290 // stack space allocated at the end.
4291 if (VR_idx != NumVRs) {
4292 // Doesn't have GPR space allocated.
4293 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4294 } else if (nAltivecParamsAtEnd==0) {
4295 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004296 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4297 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004298 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004299 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004300 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004301 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004302 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004303 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004304 // If all Altivec parameters fit in registers, as they usually do,
4305 // they get stack space following the non-Altivec parameters. We
4306 // don't track this here because nobody below needs it.
4307 // If there are more Altivec parameters than fit in registers emit
4308 // the stores here.
4309 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4310 unsigned j = 0;
4311 // Offset is aligned; skip 1st 12 params which go in V registers.
4312 ArgOffset = ((ArgOffset+15)/16)*16;
4313 ArgOffset += 12*16;
4314 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004315 SDValue Arg = OutVals[i];
4316 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4318 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004319 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004320 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004321 // We are emitting Altivec params in order.
4322 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4323 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004324 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004325 ArgOffset += 16;
4326 }
4327 }
4328 }
4329 }
4330
Chris Lattner9a2a4972006-05-17 06:01:33 +00004331 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004333 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Dale Johannesenf7b73042010-03-09 20:15:42 +00004335 // On Darwin, R12 must contain the address of an indirect callee. This does
4336 // not mean the MTCTR instruction must use R12; it's easier to model this as
4337 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004338 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004339 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4340 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4341 !isBLACompatibleAddress(Callee, DAG))
4342 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4343 PPC::R12), Callee));
4344
Chris Lattner9a2a4972006-05-17 06:01:33 +00004345 // Build a sequence of copy-to-reg nodes chained together with token chain
4346 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004347 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004350 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004351 InFlag = Chain.getValue(1);
4352 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004353
Chris Lattnerb9082582010-11-14 23:42:06 +00004354 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004355 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4356 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004357
Dan Gohman98ca4f22009-08-05 01:29:28 +00004358 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4359 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4360 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004361}
4362
Hal Finkeld712f932011-10-14 19:51:36 +00004363bool
4364PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4365 MachineFunction &MF, bool isVarArg,
4366 const SmallVectorImpl<ISD::OutputArg> &Outs,
4367 LLVMContext &Context) const {
4368 SmallVector<CCValAssign, 16> RVLocs;
4369 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4370 RVLocs, Context);
4371 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4372}
4373
Dan Gohman98ca4f22009-08-05 01:29:28 +00004374SDValue
4375PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004376 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004377 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004378 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004379 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004380
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004381 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004382 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004383 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004384 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004385
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004386 // If this is the first return lowered for this function, add the regs to the
4387 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004388 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004389 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004390 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004391 }
4392
Dan Gohman475871a2008-07-27 21:46:04 +00004393 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004394
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004395 // Copy the result values into the output registers.
4396 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4397 CCValAssign &VA = RVLocs[i];
4398 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004399
4400 SDValue Arg = OutVals[i];
4401
4402 switch (VA.getLocInfo()) {
4403 default: llvm_unreachable("Unknown loc info!");
4404 case CCValAssign::Full: break;
4405 case CCValAssign::AExt:
4406 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4407 break;
4408 case CCValAssign::ZExt:
4409 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4410 break;
4411 case CCValAssign::SExt:
4412 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4413 break;
4414 }
4415
4416 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004417 Flag = Chain.getValue(1);
4418 }
4419
Gabor Greifba36cb52008-08-28 21:40:38 +00004420 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004422 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004424}
4425
Dan Gohman475871a2008-07-27 21:46:04 +00004426SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004427 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004428 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004429 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004430
Jim Laskeyefc7e522006-12-04 22:04:42 +00004431 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004432 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004433
4434 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004435 bool isPPC64 = Subtarget.isPPC64();
4436 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004437 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004438
4439 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004440 SDValue Chain = Op.getOperand(0);
4441 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004442
Jim Laskeyefc7e522006-12-04 22:04:42 +00004443 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004444 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4445 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004446 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004447
Jim Laskeyefc7e522006-12-04 22:04:42 +00004448 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004449 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004450
Jim Laskeyefc7e522006-12-04 22:04:42 +00004451 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004452 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004453 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004454}
4455
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004456
4457
Dan Gohman475871a2008-07-27 21:46:04 +00004458SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004459PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004460 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004461 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004462 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004463 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004464
4465 // Get current frame pointer save index. The users of this index will be
4466 // primarily DYNALLOC instructions.
4467 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4468 int RASI = FI->getReturnAddrSaveIndex();
4469
4470 // If the frame pointer save index hasn't been defined yet.
4471 if (!RASI) {
4472 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004473 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004474 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004475 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004476 // Save the result.
4477 FI->setReturnAddrSaveIndex(RASI);
4478 }
4479 return DAG.getFrameIndex(RASI, PtrVT);
4480}
4481
Dan Gohman475871a2008-07-27 21:46:04 +00004482SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004483PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4484 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004485 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004486 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004487 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004488
4489 // Get current frame pointer save index. The users of this index will be
4490 // primarily DYNALLOC instructions.
4491 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4492 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004493
Jim Laskey2f616bf2006-11-16 22:43:37 +00004494 // If the frame pointer save index hasn't been defined yet.
4495 if (!FPSI) {
4496 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004497 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004498 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004499
Jim Laskey2f616bf2006-11-16 22:43:37 +00004500 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004501 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004502 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004503 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004504 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004505 return DAG.getFrameIndex(FPSI, PtrVT);
4506}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004507
Dan Gohman475871a2008-07-27 21:46:04 +00004508SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004509 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004510 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004511 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004512 SDValue Chain = Op.getOperand(0);
4513 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004514 DebugLoc dl = Op.getDebugLoc();
4515
Jim Laskey2f616bf2006-11-16 22:43:37 +00004516 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004517 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004518 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004519 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004520 DAG.getConstant(0, PtrVT), Size);
4521 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004522 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004523 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004524 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004526 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004527}
4528
Chris Lattner1a635d62006-04-14 06:01:58 +00004529/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4530/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004531SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004532 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004533 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4534 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004535 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004536
Chris Lattner1a635d62006-04-14 06:01:58 +00004537 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004538
Chris Lattner1a635d62006-04-14 06:01:58 +00004539 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004540 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004541
Owen Andersone50ed302009-08-10 22:56:29 +00004542 EVT ResVT = Op.getValueType();
4543 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4545 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004546 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004547
Chris Lattner1a635d62006-04-14 06:01:58 +00004548 // If the RHS of the comparison is a 0.0, we don't need to do the
4549 // subtraction at all.
4550 if (isFloatingPointZero(RHS))
4551 switch (CC) {
4552 default: break; // SETUO etc aren't handled by fsel.
4553 case ISD::SETULT:
4554 case ISD::SETLT:
4555 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004556 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004557 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004558 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4559 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004560 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004561 case ISD::SETUGT:
4562 case ISD::SETGT:
4563 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004564 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004565 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4567 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004568 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004569 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004571
Dan Gohman475871a2008-07-27 21:46:04 +00004572 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004573 switch (CC) {
4574 default: break; // SETUO etc aren't handled by fsel.
4575 case ISD::SETULT:
4576 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004577 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4579 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004580 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004581 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004582 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004583 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4585 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004586 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004587 case ISD::SETUGT:
4588 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004589 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4591 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004592 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004593 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004594 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004595 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4597 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004598 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004599 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004600 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004601}
4602
Chris Lattner1f873002007-11-28 18:44:47 +00004603// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004604SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004605 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004606 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004607 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 if (Src.getValueType() == MVT::f32)
4609 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004610
Dan Gohman475871a2008-07-27 21:46:04 +00004611 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004612 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004613 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004615 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004616 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004618 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004619 case MVT::i64:
4620 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004621 break;
4622 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004623
Chris Lattner1a635d62006-04-14 06:01:58 +00004624 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004626
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004627 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004628 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4629 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004630
4631 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4632 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004634 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004635 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004636 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004637 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004638}
4639
Dan Gohmand858e902010-04-17 15:26:15 +00004640SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4641 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004642 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004643 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004645 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004646
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004648 SDValue SINT = Op.getOperand(0);
4649 // When converting to single-precision, we actually need to convert
4650 // to double-precision first and then round to single-precision.
4651 // To avoid double-rounding effects during that operation, we have
4652 // to prepare the input operand. Bits that might be truncated when
4653 // converting to double-precision are replaced by a bit that won't
4654 // be lost at this stage, but is below the single-precision rounding
4655 // position.
4656 //
4657 // However, if -enable-unsafe-fp-math is in effect, accept double
4658 // rounding to avoid the extra overhead.
4659 if (Op.getValueType() == MVT::f32 &&
4660 !DAG.getTarget().Options.UnsafeFPMath) {
4661
4662 // Twiddle input to make sure the low 11 bits are zero. (If this
4663 // is the case, we are guaranteed the value will fit into the 53 bit
4664 // mantissa of an IEEE double-precision value without rounding.)
4665 // If any of those low 11 bits were not zero originally, make sure
4666 // bit 12 (value 2048) is set instead, so that the final rounding
4667 // to single-precision gets the correct result.
4668 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4669 SINT, DAG.getConstant(2047, MVT::i64));
4670 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4671 Round, DAG.getConstant(2047, MVT::i64));
4672 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4673 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4674 Round, DAG.getConstant(-2048, MVT::i64));
4675
4676 // However, we cannot use that value unconditionally: if the magnitude
4677 // of the input value is small, the bit-twiddling we did above might
4678 // end up visibly changing the output. Fortunately, in that case, we
4679 // don't need to twiddle bits since the original input will convert
4680 // exactly to double-precision floating-point already. Therefore,
4681 // construct a conditional to use the original value if the top 11
4682 // bits are all sign-bit copies, and use the rounded value computed
4683 // above otherwise.
4684 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4685 SINT, DAG.getConstant(53, MVT::i32));
4686 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4687 Cond, DAG.getConstant(1, MVT::i64));
4688 Cond = DAG.getSetCC(dl, MVT::i32,
4689 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4690
4691 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4692 }
4693 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4695 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004696 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004698 return FP;
4699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004700
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004702 "Unhandled SINT_TO_FP type in custom expander!");
4703 // Since we only generate this in 64-bit mode, we can take advantage of
4704 // 64-bit registers. In particular, sign extend the input value into the
4705 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4706 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004707 MachineFunction &MF = DAG.getMachineFunction();
4708 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004709 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004710 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004711 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004712
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004714 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004715
Chris Lattner1a635d62006-04-14 06:01:58 +00004716 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004717 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004718 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004719 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004720 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4721 SDValue Store =
4722 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4723 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004724 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004725 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004726 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004727
Chris Lattner1a635d62006-04-14 06:01:58 +00004728 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4730 if (Op.getValueType() == MVT::f32)
4731 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004732 return FP;
4733}
4734
Dan Gohmand858e902010-04-17 15:26:15 +00004735SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4736 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004737 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004738 /*
4739 The rounding mode is in bits 30:31 of FPSR, and has the following
4740 settings:
4741 00 Round to nearest
4742 01 Round to 0
4743 10 Round to +inf
4744 11 Round to -inf
4745
4746 FLT_ROUNDS, on the other hand, expects the following:
4747 -1 Undefined
4748 0 Round to 0
4749 1 Round to nearest
4750 2 Round to +inf
4751 3 Round to -inf
4752
4753 To perform the conversion, we do:
4754 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4755 */
4756
4757 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004758 EVT VT = Op.getValueType();
4759 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4760 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004761 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004762
4763 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004765 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004766 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004767
4768 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004769 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004770 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004771 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004772 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004773
4774 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004775 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004776 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004777 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004778 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004779
4780 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004781 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004782 DAG.getNode(ISD::AND, dl, MVT::i32,
4783 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004784 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 DAG.getNode(ISD::SRL, dl, MVT::i32,
4786 DAG.getNode(ISD::AND, dl, MVT::i32,
4787 DAG.getNode(ISD::XOR, dl, MVT::i32,
4788 CWD, DAG.getConstant(3, MVT::i32)),
4789 DAG.getConstant(3, MVT::i32)),
4790 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004791
Dan Gohman475871a2008-07-27 21:46:04 +00004792 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004794
Duncan Sands83ec4b62008-06-06 12:08:01 +00004795 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004796 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004797}
4798
Dan Gohmand858e902010-04-17 15:26:15 +00004799SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004800 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004801 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004802 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004803 assert(Op.getNumOperands() == 3 &&
4804 VT == Op.getOperand(1).getValueType() &&
4805 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004806
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004807 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004808 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004809 SDValue Lo = Op.getOperand(0);
4810 SDValue Hi = Op.getOperand(1);
4811 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004812 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004813
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004814 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004815 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004816 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4817 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4818 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4819 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004820 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004821 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4822 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4823 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004824 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004825 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004826}
4827
Dan Gohmand858e902010-04-17 15:26:15 +00004828SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004829 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004830 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004831 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004832 assert(Op.getNumOperands() == 3 &&
4833 VT == Op.getOperand(1).getValueType() &&
4834 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004835
Dan Gohman9ed06db2008-03-07 20:36:53 +00004836 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004837 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004838 SDValue Lo = Op.getOperand(0);
4839 SDValue Hi = Op.getOperand(1);
4840 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004841 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004842
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004843 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004844 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004845 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4846 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4847 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4848 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004849 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004850 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4851 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4852 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004853 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004854 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004855}
4856
Dan Gohmand858e902010-04-17 15:26:15 +00004857SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004858 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004859 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004860 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004861 assert(Op.getNumOperands() == 3 &&
4862 VT == Op.getOperand(1).getValueType() &&
4863 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004864
Dan Gohman9ed06db2008-03-07 20:36:53 +00004865 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004866 SDValue Lo = Op.getOperand(0);
4867 SDValue Hi = Op.getOperand(1);
4868 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004869 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004870
Dale Johannesenf5d97892009-02-04 01:48:28 +00004871 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004872 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004873 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4874 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4875 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4876 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004877 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004878 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4879 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4880 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004881 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004882 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004883 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004884}
4885
4886//===----------------------------------------------------------------------===//
4887// Vector related lowering.
4888//
4889
Chris Lattner4a998b92006-04-17 06:00:21 +00004890/// BuildSplatI - Build a canonical splati of Val with an element size of
4891/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004892static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004893 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004894 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004895
Owen Andersone50ed302009-08-10 22:56:29 +00004896 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004898 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004899
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004901
Chris Lattner70fa4932006-12-01 01:45:39 +00004902 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4903 if (Val == -1)
4904 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004905
Owen Andersone50ed302009-08-10 22:56:29 +00004906 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004907
Chris Lattner4a998b92006-04-17 06:00:21 +00004908 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004910 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004911 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004912 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4913 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004914 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004915}
4916
Chris Lattnere7c768e2006-04-18 03:24:30 +00004917/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004918/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004919static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004920 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 EVT DestVT = MVT::Other) {
4922 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004923 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004925}
4926
Chris Lattnere7c768e2006-04-18 03:24:30 +00004927/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4928/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004929static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004930 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004931 DebugLoc dl, EVT DestVT = MVT::Other) {
4932 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004933 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004935}
4936
4937
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004938/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4939/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004940static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004941 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004942 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004943 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4944 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004945
Nate Begeman9008ca62009-04-27 18:41:29 +00004946 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004947 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004948 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004950 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004951}
4952
Chris Lattnerf1b47082006-04-14 05:19:18 +00004953// If this is a case we can't handle, return null and let the default
4954// expansion code take care of it. If we CAN select this case, and if it
4955// selects to a single instruction, return Op. Otherwise, if we can codegen
4956// this case more efficiently than a constant pool load, lower it to the
4957// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004958SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4959 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004960 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004961 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4962 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004963
Bob Wilson24e338e2009-03-02 23:24:16 +00004964 // Check if this is a splat of a constant value.
4965 APInt APSplatBits, APSplatUndef;
4966 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004967 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004968 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004969 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004970 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004971
Bob Wilsonf2950b02009-03-03 19:26:27 +00004972 unsigned SplatBits = APSplatBits.getZExtValue();
4973 unsigned SplatUndef = APSplatUndef.getZExtValue();
4974 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004975
Bob Wilsonf2950b02009-03-03 19:26:27 +00004976 // First, handle single instruction cases.
4977
4978 // All zeros?
4979 if (SplatBits == 0) {
4980 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004981 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4982 SDValue Z = DAG.getConstant(0, MVT::i32);
4983 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004984 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004985 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004986 return Op;
4987 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004988
Bob Wilsonf2950b02009-03-03 19:26:27 +00004989 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4990 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4991 (32-SplatBitSize));
4992 if (SextVal >= -16 && SextVal <= 15)
4993 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004994
4995
Bob Wilsonf2950b02009-03-03 19:26:27 +00004996 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004997
Bob Wilsonf2950b02009-03-03 19:26:27 +00004998 // If this value is in the range [-32,30] and is even, use:
4999 // tmp = VSPLTI[bhw], result = add tmp, tmp
5000 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005002 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005003 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005004 }
5005
5006 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5007 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5008 // for fneg/fabs.
5009 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5010 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005011 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005012
5013 // Make the VSLW intrinsic, computing 0x8000_0000.
5014 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5015 OnesV, DAG, dl);
5016
5017 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005018 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005019 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005020 }
5021
5022 // Check to see if this is a wide variety of vsplti*, binop self cases.
5023 static const signed char SplatCsts[] = {
5024 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5025 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5026 };
5027
5028 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5029 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5030 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5031 int i = SplatCsts[idx];
5032
5033 // Figure out what shift amount will be used by altivec if shifted by i in
5034 // this splat size.
5035 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5036
5037 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005038 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005040 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5041 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5042 Intrinsic::ppc_altivec_vslw
5043 };
5044 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005045 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005047
Bob Wilsonf2950b02009-03-03 19:26:27 +00005048 // vsplti + srl self.
5049 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005051 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5052 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5053 Intrinsic::ppc_altivec_vsrw
5054 };
5055 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005056 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005057 }
5058
Bob Wilsonf2950b02009-03-03 19:26:27 +00005059 // vsplti + sra self.
5060 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005062 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5063 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5064 Intrinsic::ppc_altivec_vsraw
5065 };
5066 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005067 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005069
Bob Wilsonf2950b02009-03-03 19:26:27 +00005070 // vsplti + rol self.
5071 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5072 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005073 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005074 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5075 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5076 Intrinsic::ppc_altivec_vrlw
5077 };
5078 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005079 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005080 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005081
Bob Wilsonf2950b02009-03-03 19:26:27 +00005082 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005083 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005085 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005086 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005087 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005088 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005090 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005091 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005092 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005093 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005095 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5096 }
5097 }
5098
5099 // Three instruction sequences.
5100
5101 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5102 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5104 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005105 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005106 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005107 }
5108 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5109 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5111 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005112 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005113 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005115
Dan Gohman475871a2008-07-27 21:46:04 +00005116 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005117}
5118
Chris Lattner59138102006-04-17 05:28:54 +00005119/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5120/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005121static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005122 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005123 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005124 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005125 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005126 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005127
Chris Lattner59138102006-04-17 05:28:54 +00005128 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005129 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005130 OP_VMRGHW,
5131 OP_VMRGLW,
5132 OP_VSPLTISW0,
5133 OP_VSPLTISW1,
5134 OP_VSPLTISW2,
5135 OP_VSPLTISW3,
5136 OP_VSLDOI4,
5137 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005138 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005139 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005140
Chris Lattner59138102006-04-17 05:28:54 +00005141 if (OpNum == OP_COPY) {
5142 if (LHSID == (1*9+2)*9+3) return LHS;
5143 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5144 return RHS;
5145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005146
Dan Gohman475871a2008-07-27 21:46:04 +00005147 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005148 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5149 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005150
Nate Begeman9008ca62009-04-27 18:41:29 +00005151 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005152 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005153 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005154 case OP_VMRGHW:
5155 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5156 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5157 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5158 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5159 break;
5160 case OP_VMRGLW:
5161 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5162 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5163 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5164 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5165 break;
5166 case OP_VSPLTISW0:
5167 for (unsigned i = 0; i != 16; ++i)
5168 ShufIdxs[i] = (i&3)+0;
5169 break;
5170 case OP_VSPLTISW1:
5171 for (unsigned i = 0; i != 16; ++i)
5172 ShufIdxs[i] = (i&3)+4;
5173 break;
5174 case OP_VSPLTISW2:
5175 for (unsigned i = 0; i != 16; ++i)
5176 ShufIdxs[i] = (i&3)+8;
5177 break;
5178 case OP_VSPLTISW3:
5179 for (unsigned i = 0; i != 16; ++i)
5180 ShufIdxs[i] = (i&3)+12;
5181 break;
5182 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005183 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005184 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005185 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005186 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005187 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005188 }
Owen Andersone50ed302009-08-10 22:56:29 +00005189 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005190 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5191 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005192 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005193 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005194}
5195
Chris Lattnerf1b47082006-04-14 05:19:18 +00005196/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5197/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5198/// return the code it can be lowered into. Worst case, it can always be
5199/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005200SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005201 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005202 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005203 SDValue V1 = Op.getOperand(0);
5204 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005205 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005206 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005207
Chris Lattnerf1b47082006-04-14 05:19:18 +00005208 // Cases that are handled by instructions that take permute immediates
5209 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5210 // selected by the instruction selector.
5211 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005212 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5213 PPC::isSplatShuffleMask(SVOp, 2) ||
5214 PPC::isSplatShuffleMask(SVOp, 4) ||
5215 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5216 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5217 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5218 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5219 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5220 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5221 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5222 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5223 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005224 return Op;
5225 }
5226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005227
Chris Lattnerf1b47082006-04-14 05:19:18 +00005228 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5229 // and produce a fixed permutation. If any of these match, do not lower to
5230 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005231 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5232 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5233 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5234 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5235 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5236 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5237 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5238 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5239 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005240 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005241
Chris Lattner59138102006-04-17 05:28:54 +00005242 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5243 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005244 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005245
Chris Lattner59138102006-04-17 05:28:54 +00005246 unsigned PFIndexes[4];
5247 bool isFourElementShuffle = true;
5248 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5249 unsigned EltNo = 8; // Start out undef.
5250 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005251 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005252 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Nate Begeman9008ca62009-04-27 18:41:29 +00005254 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005255 if ((ByteSource & 3) != j) {
5256 isFourElementShuffle = false;
5257 break;
5258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005259
Chris Lattner59138102006-04-17 05:28:54 +00005260 if (EltNo == 8) {
5261 EltNo = ByteSource/4;
5262 } else if (EltNo != ByteSource/4) {
5263 isFourElementShuffle = false;
5264 break;
5265 }
5266 }
5267 PFIndexes[i] = EltNo;
5268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
5270 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005271 // perfect shuffle vector to determine if it is cost effective to do this as
5272 // discrete instructions, or whether we should use a vperm.
5273 if (isFourElementShuffle) {
5274 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005275 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005276 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005277
Chris Lattner59138102006-04-17 05:28:54 +00005278 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5279 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Chris Lattner59138102006-04-17 05:28:54 +00005281 // Determining when to avoid vperm is tricky. Many things affect the cost
5282 // of vperm, particularly how many times the perm mask needs to be computed.
5283 // For example, if the perm mask can be hoisted out of a loop or is already
5284 // used (perhaps because there are multiple permutes with the same shuffle
5285 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5286 // the loop requires an extra register.
5287 //
5288 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005289 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005290 // available, if this block is within a loop, we should avoid using vperm
5291 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005292 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005293 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005295
Chris Lattnerf1b47082006-04-14 05:19:18 +00005296 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5297 // vector that will get spilled to the constant pool.
5298 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005299
Chris Lattnerf1b47082006-04-14 05:19:18 +00005300 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5301 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005302 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005303 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005304
Dan Gohman475871a2008-07-27 21:46:04 +00005305 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5307 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005308
Chris Lattnerf1b47082006-04-14 05:19:18 +00005309 for (unsigned j = 0; j != BytesPerElement; ++j)
5310 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005315 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005316 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005317}
5318
Chris Lattner90564f22006-04-18 17:59:36 +00005319/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5320/// altivec comparison. If it is, return true and fill in Opc/isDot with
5321/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005322static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005323 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005324 unsigned IntrinsicID =
5325 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005326 CompareOpc = -1;
5327 isDot = false;
5328 switch (IntrinsicID) {
5329 default: return false;
5330 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005331 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5332 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5333 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5334 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5335 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5336 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5337 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5338 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5339 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5340 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5341 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5342 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5343 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005344
Chris Lattner1a635d62006-04-14 06:01:58 +00005345 // Normal Comparisons.
5346 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5347 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5348 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5349 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5350 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5351 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5352 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5353 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5354 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5355 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5356 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5357 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5358 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5359 }
Chris Lattner90564f22006-04-18 17:59:36 +00005360 return true;
5361}
5362
5363/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5364/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005365SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005366 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005367 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5368 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005369 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005370 int CompareOpc;
5371 bool isDot;
5372 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005373 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005374
Chris Lattner90564f22006-04-18 17:59:36 +00005375 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005376 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005377 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005378 Op.getOperand(1), Op.getOperand(2),
5379 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005380 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005382
Chris Lattner1a635d62006-04-14 06:01:58 +00005383 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005384 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005385 Op.getOperand(2), // LHS
5386 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005388 };
Owen Andersone50ed302009-08-10 22:56:29 +00005389 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005390 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005391 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005392 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005393
Chris Lattner1a635d62006-04-14 06:01:58 +00005394 // Now that we have the comparison, emit a copy from the CR to a GPR.
5395 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5397 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005398 CompNode.getValue(1));
5399
Chris Lattner1a635d62006-04-14 06:01:58 +00005400 // Unpack the result based on how the target uses it.
5401 unsigned BitNo; // Bit # of CR6.
5402 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005403 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005404 default: // Can't happen, don't crash on invalid number though.
5405 case 0: // Return the value of the EQ bit of CR6.
5406 BitNo = 0; InvertBit = false;
5407 break;
5408 case 1: // Return the inverted value of the EQ bit of CR6.
5409 BitNo = 0; InvertBit = true;
5410 break;
5411 case 2: // Return the value of the LT bit of CR6.
5412 BitNo = 2; InvertBit = false;
5413 break;
5414 case 3: // Return the inverted value of the LT bit of CR6.
5415 BitNo = 2; InvertBit = true;
5416 break;
5417 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005418
Chris Lattner1a635d62006-04-14 06:01:58 +00005419 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5421 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005422 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5424 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005425
Chris Lattner1a635d62006-04-14 06:01:58 +00005426 // If we are supposed to, toggle the bit.
5427 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5429 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005430 return Flags;
5431}
5432
Scott Michelfdc40a02009-02-17 22:15:04 +00005433SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005434 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005435 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005436 // Create a stack slot that is 16-byte aligned.
5437 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005438 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005439 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005440 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005441
Chris Lattner1a635d62006-04-14 06:01:58 +00005442 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005443 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005444 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005445 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005446 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005447 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005448 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005449}
5450
Dan Gohmand858e902010-04-17 15:26:15 +00005451SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005452 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005454 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005455
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5457 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005458
Dan Gohman475871a2008-07-27 21:46:04 +00005459 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005460 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005461
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005462 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005463 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5464 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5465 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005466
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005467 // Low parts multiplied together, generating 32-bit results (we ignore the
5468 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005469 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Dan Gohman475871a2008-07-27 21:46:04 +00005472 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005474 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005475 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005476 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5478 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005479 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005482
Chris Lattnercea2aa72006-04-18 04:28:57 +00005483 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005484 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005486 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Chris Lattner19a81522006-04-18 03:57:35 +00005488 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005489 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005490 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005491 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattner19a81522006-04-18 03:57:35 +00005493 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005494 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005496 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Chris Lattner19a81522006-04-18 03:57:35 +00005498 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005499 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005500 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005501 Ops[i*2 ] = 2*i+1;
5502 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005503 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005505 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005506 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005507 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005508}
5509
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005510/// LowerOperation - Provide custom lowering hooks for some operations.
5511///
Dan Gohmand858e902010-04-17 15:26:15 +00005512SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005513 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005514 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005515 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005516 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005517 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005518 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005519 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005520 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005521 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5522 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005523 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005524 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005525
5526 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005527 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005528
Jim Laskeyefc7e522006-12-04 22:04:42 +00005529 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005530 case ISD::DYNAMIC_STACKALLOC:
5531 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005532
Chris Lattner1a635d62006-04-14 06:01:58 +00005533 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005534 case ISD::FP_TO_UINT:
5535 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005536 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005537 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005538 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005539
Chris Lattner1a635d62006-04-14 06:01:58 +00005540 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005541 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5542 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5543 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005544
Chris Lattner1a635d62006-04-14 06:01:58 +00005545 // Vector-related lowering.
5546 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5547 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5548 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5549 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005550 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005551
Chris Lattner3fc027d2007-12-08 06:59:59 +00005552 // Frame & Return address.
5553 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005554 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005555 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005556}
5557
Duncan Sands1607f052008-12-01 11:39:25 +00005558void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5559 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005560 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005561 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005562 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005563 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005564 default:
Craig Topperbc219812012-02-07 02:50:20 +00005565 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005566 case ISD::VAARG: {
5567 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5568 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5569 return;
5570
5571 EVT VT = N->getValueType(0);
5572
5573 if (VT == MVT::i64) {
5574 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5575
5576 Results.push_back(NewNode);
5577 Results.push_back(NewNode.getValue(1));
5578 }
5579 return;
5580 }
Duncan Sands1607f052008-12-01 11:39:25 +00005581 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 assert(N->getValueType(0) == MVT::ppcf128);
5583 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005584 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005586 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005587 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005589 DAG.getIntPtrConstant(1));
5590
5591 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5592 // of the long double, and puts FPSCR back the way it was. We do not
5593 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005594 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005595 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5596
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005598 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005599 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005600 MFFSreg = Result.getValue(0);
5601 InFlag = Result.getValue(1);
5602
5603 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005604 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005606 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005607 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005608 InFlag = Result.getValue(0);
5609
5610 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005611 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005613 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005614 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005615 InFlag = Result.getValue(0);
5616
5617 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005619 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005620 Ops[0] = Lo;
5621 Ops[1] = Hi;
5622 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005623 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005624 FPreg = Result.getValue(0);
5625 InFlag = Result.getValue(1);
5626
5627 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 NodeTys.push_back(MVT::f64);
5629 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005630 Ops[1] = MFFSreg;
5631 Ops[2] = FPreg;
5632 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005633 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005634 FPreg = Result.getValue(0);
5635
5636 // We know the low half is about to be thrown away, so just use something
5637 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005639 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005640 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005641 }
Duncan Sands1607f052008-12-01 11:39:25 +00005642 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005643 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005644 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005645 }
5646}
5647
5648
Chris Lattner1a635d62006-04-14 06:01:58 +00005649//===----------------------------------------------------------------------===//
5650// Other Lowering Code
5651//===----------------------------------------------------------------------===//
5652
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005653MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005654PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005655 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005656 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005657 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5658
5659 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5660 MachineFunction *F = BB->getParent();
5661 MachineFunction::iterator It = BB;
5662 ++It;
5663
5664 unsigned dest = MI->getOperand(0).getReg();
5665 unsigned ptrA = MI->getOperand(1).getReg();
5666 unsigned ptrB = MI->getOperand(2).getReg();
5667 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005668 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005669
5670 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5671 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5672 F->insert(It, loopMBB);
5673 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005674 exitMBB->splice(exitMBB->begin(), BB,
5675 llvm::next(MachineBasicBlock::iterator(MI)),
5676 BB->end());
5677 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005678
5679 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005680 unsigned TmpReg = (!BinOpcode) ? incr :
5681 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005682 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5683 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005684
5685 // thisMBB:
5686 // ...
5687 // fallthrough --> loopMBB
5688 BB->addSuccessor(loopMBB);
5689
5690 // loopMBB:
5691 // l[wd]arx dest, ptr
5692 // add r0, dest, incr
5693 // st[wd]cx. r0, ptr
5694 // bne- loopMBB
5695 // fallthrough --> exitMBB
5696 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005697 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005698 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005699 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005700 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5701 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005702 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005703 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005704 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005705 BB->addSuccessor(loopMBB);
5706 BB->addSuccessor(exitMBB);
5707
5708 // exitMBB:
5709 // ...
5710 BB = exitMBB;
5711 return BB;
5712}
5713
5714MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005715PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005716 MachineBasicBlock *BB,
5717 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005718 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005719 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005720 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5721 // In 64 bit mode we have to use 64 bits for addresses, even though the
5722 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5723 // registers without caring whether they're 32 or 64, but here we're
5724 // doing actual arithmetic on the addresses.
5725 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005726 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005727
5728 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5729 MachineFunction *F = BB->getParent();
5730 MachineFunction::iterator It = BB;
5731 ++It;
5732
5733 unsigned dest = MI->getOperand(0).getReg();
5734 unsigned ptrA = MI->getOperand(1).getReg();
5735 unsigned ptrB = MI->getOperand(2).getReg();
5736 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005737 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005738
5739 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5740 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5741 F->insert(It, loopMBB);
5742 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005743 exitMBB->splice(exitMBB->begin(), BB,
5744 llvm::next(MachineBasicBlock::iterator(MI)),
5745 BB->end());
5746 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005747
5748 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005749 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005750 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5751 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005752 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5753 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5754 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5755 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5756 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5757 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5758 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5759 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5760 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5761 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005762 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005763 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005764 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005765
5766 // thisMBB:
5767 // ...
5768 // fallthrough --> loopMBB
5769 BB->addSuccessor(loopMBB);
5770
5771 // The 4-byte load must be aligned, while a char or short may be
5772 // anywhere in the word. Hence all this nasty bookkeeping code.
5773 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5774 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005775 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005776 // rlwinm ptr, ptr1, 0, 0, 29
5777 // slw incr2, incr, shift
5778 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5779 // slw mask, mask2, shift
5780 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005781 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005782 // add tmp, tmpDest, incr2
5783 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005784 // and tmp3, tmp, mask
5785 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005786 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005787 // bne- loopMBB
5788 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005789 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005790 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005791 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005792 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005793 .addReg(ptrA).addReg(ptrB);
5794 } else {
5795 Ptr1Reg = ptrB;
5796 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005797 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005798 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005799 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005800 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5801 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005802 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005803 .addReg(Ptr1Reg).addImm(0).addImm(61);
5804 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005805 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005806 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005807 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005808 .addReg(incr).addReg(ShiftReg);
5809 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005810 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005811 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005812 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5813 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005814 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005815 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005816 .addReg(Mask2Reg).addReg(ShiftReg);
5817
5818 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005819 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005820 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005821 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005822 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005823 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005824 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005825 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005826 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005827 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005828 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005829 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005830 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005831 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005832 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005833 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005834 BB->addSuccessor(loopMBB);
5835 BB->addSuccessor(exitMBB);
5836
5837 // exitMBB:
5838 // ...
5839 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005840 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5841 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005842 return BB;
5843}
5844
5845MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005846PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005847 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005848 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005849
5850 // To "insert" these instructions we actually have to insert their
5851 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005852 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005853 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005854 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005855
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005856 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005857
Hal Finkel009f7af2012-06-22 23:10:08 +00005858 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5859 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5860 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5861 PPC::ISEL8 : PPC::ISEL;
5862 unsigned SelectPred = MI->getOperand(4).getImm();
5863 DebugLoc dl = MI->getDebugLoc();
5864
5865 // The SelectPred is ((BI << 5) | BO) for a BCC
5866 unsigned BO = SelectPred & 0xF;
5867 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5868
5869 unsigned TrueOpNo, FalseOpNo;
5870 if (BO == 12) {
5871 TrueOpNo = 2;
5872 FalseOpNo = 3;
5873 } else {
5874 TrueOpNo = 3;
5875 FalseOpNo = 2;
5876 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5877 }
5878
5879 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5880 .addReg(MI->getOperand(TrueOpNo).getReg())
5881 .addReg(MI->getOperand(FalseOpNo).getReg())
5882 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5883 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5884 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5885 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5886 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5887 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5888
Evan Cheng53301922008-07-12 02:23:19 +00005889
5890 // The incoming instruction knows the destination vreg to set, the
5891 // condition code register to branch on, the true/false values to
5892 // select between, and a branch opcode to use.
5893
5894 // thisMBB:
5895 // ...
5896 // TrueVal = ...
5897 // cmpTY ccX, r1, r2
5898 // bCC copy1MBB
5899 // fallthrough --> copy0MBB
5900 MachineBasicBlock *thisMBB = BB;
5901 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5902 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5903 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005904 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005905 F->insert(It, copy0MBB);
5906 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005907
5908 // Transfer the remainder of BB and its successor edges to sinkMBB.
5909 sinkMBB->splice(sinkMBB->begin(), BB,
5910 llvm::next(MachineBasicBlock::iterator(MI)),
5911 BB->end());
5912 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5913
Evan Cheng53301922008-07-12 02:23:19 +00005914 // Next, add the true and fallthrough blocks as its successors.
5915 BB->addSuccessor(copy0MBB);
5916 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005917
Dan Gohman14152b42010-07-06 20:24:04 +00005918 BuildMI(BB, dl, TII->get(PPC::BCC))
5919 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5920
Evan Cheng53301922008-07-12 02:23:19 +00005921 // copy0MBB:
5922 // %FalseValue = ...
5923 // # fallthrough to sinkMBB
5924 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005925
Evan Cheng53301922008-07-12 02:23:19 +00005926 // Update machine-CFG edges
5927 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005928
Evan Cheng53301922008-07-12 02:23:19 +00005929 // sinkMBB:
5930 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5931 // ...
5932 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005933 BuildMI(*BB, BB->begin(), dl,
5934 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005935 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5936 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5937 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005938 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5939 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5940 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5941 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005942 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5943 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5944 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5945 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005946
5947 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5948 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5949 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5950 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005951 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5952 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5953 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5954 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005955
5956 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5957 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5958 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5959 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005960 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5961 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5963 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005964
5965 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5966 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5967 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5968 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005969 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5970 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5971 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5972 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005973
5974 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005975 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005976 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005977 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005978 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005979 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005980 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005981 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005982
5983 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5984 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5985 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5986 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005987 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5988 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5989 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5990 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005991
Dale Johannesen0e55f062008-08-29 18:29:46 +00005992 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5993 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5994 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5995 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5996 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5997 BB = EmitAtomicBinary(MI, BB, false, 0);
5998 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5999 BB = EmitAtomicBinary(MI, BB, true, 0);
6000
Evan Cheng53301922008-07-12 02:23:19 +00006001 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6002 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6003 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6004
6005 unsigned dest = MI->getOperand(0).getReg();
6006 unsigned ptrA = MI->getOperand(1).getReg();
6007 unsigned ptrB = MI->getOperand(2).getReg();
6008 unsigned oldval = MI->getOperand(3).getReg();
6009 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006010 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006011
Dale Johannesen65e39732008-08-25 18:53:26 +00006012 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6013 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6014 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006015 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006016 F->insert(It, loop1MBB);
6017 F->insert(It, loop2MBB);
6018 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006019 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006020 exitMBB->splice(exitMBB->begin(), BB,
6021 llvm::next(MachineBasicBlock::iterator(MI)),
6022 BB->end());
6023 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006024
6025 // thisMBB:
6026 // ...
6027 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006028 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006029
Dale Johannesen65e39732008-08-25 18:53:26 +00006030 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006031 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006032 // cmp[wd] dest, oldval
6033 // bne- midMBB
6034 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006035 // st[wd]cx. newval, ptr
6036 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006037 // b exitBB
6038 // midMBB:
6039 // st[wd]cx. dest, ptr
6040 // exitBB:
6041 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006042 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006043 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006044 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006045 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006046 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006047 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6048 BB->addSuccessor(loop2MBB);
6049 BB->addSuccessor(midMBB);
6050
6051 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006052 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006053 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006054 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006055 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006056 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006057 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006058 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006059
Dale Johannesen65e39732008-08-25 18:53:26 +00006060 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006061 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006062 .addReg(dest).addReg(ptrA).addReg(ptrB);
6063 BB->addSuccessor(exitMBB);
6064
Evan Cheng53301922008-07-12 02:23:19 +00006065 // exitMBB:
6066 // ...
6067 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006068 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6069 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6070 // We must use 64-bit registers for addresses when targeting 64-bit,
6071 // since we're actually doing arithmetic on them. Other registers
6072 // can be 32-bit.
6073 bool is64bit = PPCSubTarget.isPPC64();
6074 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6075
6076 unsigned dest = MI->getOperand(0).getReg();
6077 unsigned ptrA = MI->getOperand(1).getReg();
6078 unsigned ptrB = MI->getOperand(2).getReg();
6079 unsigned oldval = MI->getOperand(3).getReg();
6080 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006081 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006082
6083 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6084 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6085 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6086 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6087 F->insert(It, loop1MBB);
6088 F->insert(It, loop2MBB);
6089 F->insert(It, midMBB);
6090 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006091 exitMBB->splice(exitMBB->begin(), BB,
6092 llvm::next(MachineBasicBlock::iterator(MI)),
6093 BB->end());
6094 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006095
6096 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006097 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006098 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6099 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006100 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6101 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6102 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6103 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6104 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6105 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6106 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6107 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6108 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6109 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6110 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6111 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6112 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6113 unsigned Ptr1Reg;
6114 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006115 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006116 // thisMBB:
6117 // ...
6118 // fallthrough --> loopMBB
6119 BB->addSuccessor(loop1MBB);
6120
6121 // The 4-byte load must be aligned, while a char or short may be
6122 // anywhere in the word. Hence all this nasty bookkeeping code.
6123 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6124 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006125 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006126 // rlwinm ptr, ptr1, 0, 0, 29
6127 // slw newval2, newval, shift
6128 // slw oldval2, oldval,shift
6129 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6130 // slw mask, mask2, shift
6131 // and newval3, newval2, mask
6132 // and oldval3, oldval2, mask
6133 // loop1MBB:
6134 // lwarx tmpDest, ptr
6135 // and tmp, tmpDest, mask
6136 // cmpw tmp, oldval3
6137 // bne- midMBB
6138 // loop2MBB:
6139 // andc tmp2, tmpDest, mask
6140 // or tmp4, tmp2, newval3
6141 // stwcx. tmp4, ptr
6142 // bne- loop1MBB
6143 // b exitBB
6144 // midMBB:
6145 // stwcx. tmpDest, ptr
6146 // exitBB:
6147 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006148 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006149 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006150 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006151 .addReg(ptrA).addReg(ptrB);
6152 } else {
6153 Ptr1Reg = ptrB;
6154 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006155 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006156 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006157 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006158 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6159 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006160 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006161 .addReg(Ptr1Reg).addImm(0).addImm(61);
6162 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006163 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006164 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006165 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006166 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006167 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006168 .addReg(oldval).addReg(ShiftReg);
6169 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006170 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006171 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006172 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6173 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6174 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006175 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006176 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006177 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006178 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006179 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006180 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006181 .addReg(OldVal2Reg).addReg(MaskReg);
6182
6183 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006184 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006185 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006186 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6187 .addReg(TmpDestReg).addReg(MaskReg);
6188 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006189 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006190 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006191 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6192 BB->addSuccessor(loop2MBB);
6193 BB->addSuccessor(midMBB);
6194
6195 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006196 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6197 .addReg(TmpDestReg).addReg(MaskReg);
6198 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6199 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6200 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006201 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006202 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006203 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006204 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006205 BB->addSuccessor(loop1MBB);
6206 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006207
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006208 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006209 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006210 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006211 BB->addSuccessor(exitMBB);
6212
6213 // exitMBB:
6214 // ...
6215 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006216 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6217 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006218 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006219 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006220 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006221
Dan Gohman14152b42010-07-06 20:24:04 +00006222 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006223 return BB;
6224}
6225
Chris Lattner1a635d62006-04-14 06:01:58 +00006226//===----------------------------------------------------------------------===//
6227// Target Optimization Hooks
6228//===----------------------------------------------------------------------===//
6229
Duncan Sands25cf2272008-11-24 14:53:14 +00006230SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6231 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006232 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006233 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006234 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006235 switch (N->getOpcode()) {
6236 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006237 case PPCISD::SHL:
6238 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006239 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006240 return N->getOperand(0);
6241 }
6242 break;
6243 case PPCISD::SRL:
6244 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006245 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006246 return N->getOperand(0);
6247 }
6248 break;
6249 case PPCISD::SRA:
6250 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006251 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006252 C->isAllOnesValue()) // -1 >>s V -> -1.
6253 return N->getOperand(0);
6254 }
6255 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006256
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006257 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006258 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006259 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6260 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6261 // We allow the src/dst to be either f32/f64, but the intermediate
6262 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006263 if (N->getOperand(0).getValueType() == MVT::i64 &&
6264 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006265 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 if (Val.getValueType() == MVT::f32) {
6267 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006268 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006270
Owen Anderson825b72b2009-08-11 20:47:22 +00006271 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006272 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006273 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006274 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006275 if (N->getValueType(0) == MVT::f32) {
6276 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006277 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006278 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006279 }
6280 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006281 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006282 // If the intermediate type is i32, we can avoid the load/store here
6283 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006284 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006285 }
6286 }
6287 break;
Chris Lattner51269842006-03-01 05:50:56 +00006288 case ISD::STORE:
6289 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6290 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006291 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006292 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006293 N->getOperand(1).getValueType() == MVT::i32 &&
6294 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006295 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 if (Val.getValueType() == MVT::f32) {
6297 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006298 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006299 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006300 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006301 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006302
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006304 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006305 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006306 return Val;
6307 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006308
Chris Lattnerd9989382006-07-10 20:56:58 +00006309 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006310 if (cast<StoreSDNode>(N)->isUnindexed() &&
6311 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006312 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 (N->getOperand(1).getValueType() == MVT::i32 ||
6314 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006315 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006316 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006317 if (BSwapOp.getValueType() == MVT::i16)
6318 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006319
Dan Gohmanc76909a2009-09-25 20:36:54 +00006320 SDValue Ops[] = {
6321 N->getOperand(0), BSwapOp, N->getOperand(2),
6322 DAG.getValueType(N->getOperand(1).getValueType())
6323 };
6324 return
6325 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6326 Ops, array_lengthof(Ops),
6327 cast<StoreSDNode>(N)->getMemoryVT(),
6328 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006329 }
6330 break;
6331 case ISD::BSWAP:
6332 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006333 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006334 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006335 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006336 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006337 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006338 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006339 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006340 LD->getChain(), // Chain
6341 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006342 DAG.getValueType(N->getValueType(0)) // VT
6343 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006344 SDValue BSLoad =
6345 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6346 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6347 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006348
Scott Michelfdc40a02009-02-17 22:15:04 +00006349 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006350 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006351 if (N->getValueType(0) == MVT::i16)
6352 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006353
Chris Lattnerd9989382006-07-10 20:56:58 +00006354 // First, combine the bswap away. This makes the value produced by the
6355 // load dead.
6356 DCI.CombineTo(N, ResVal);
6357
6358 // Next, combine the load away, we give it a bogus result value but a real
6359 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006360 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006361
Chris Lattnerd9989382006-07-10 20:56:58 +00006362 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006363 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006364 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006365
Chris Lattner51269842006-03-01 05:50:56 +00006366 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006367 case PPCISD::VCMP: {
6368 // If a VCMPo node already exists with exactly the same operands as this
6369 // node, use its result instead of this node (VCMPo computes both a CR6 and
6370 // a normal output).
6371 //
6372 if (!N->getOperand(0).hasOneUse() &&
6373 !N->getOperand(1).hasOneUse() &&
6374 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006375
Chris Lattner4468c222006-03-31 06:02:07 +00006376 // Scan all of the users of the LHS, looking for VCMPo's that match.
6377 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006378
Gabor Greifba36cb52008-08-28 21:40:38 +00006379 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006380 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6381 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006382 if (UI->getOpcode() == PPCISD::VCMPo &&
6383 UI->getOperand(1) == N->getOperand(1) &&
6384 UI->getOperand(2) == N->getOperand(2) &&
6385 UI->getOperand(0) == N->getOperand(0)) {
6386 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006387 break;
6388 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006389
Chris Lattner00901202006-04-18 18:28:22 +00006390 // If there is no VCMPo node, or if the flag value has a single use, don't
6391 // transform this.
6392 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6393 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006394
6395 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006396 // chain, this transformation is more complex. Note that multiple things
6397 // could use the value result, which we should ignore.
6398 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006399 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006400 FlagUser == 0; ++UI) {
6401 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006402 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006403 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006404 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006405 FlagUser = User;
6406 break;
6407 }
6408 }
6409 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006410
Chris Lattner00901202006-04-18 18:28:22 +00006411 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6412 // give up for right now.
6413 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006414 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006415 }
6416 break;
6417 }
Chris Lattner90564f22006-04-18 17:59:36 +00006418 case ISD::BR_CC: {
6419 // If this is a branch on an altivec predicate comparison, lower this so
6420 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6421 // lowering is done pre-legalize, because the legalizer lowers the predicate
6422 // compare down to code that is difficult to reassemble.
6423 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006424 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006425 int CompareOpc;
6426 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006427
Chris Lattner90564f22006-04-18 17:59:36 +00006428 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6429 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6430 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6431 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006432
Chris Lattner90564f22006-04-18 17:59:36 +00006433 // If this is a comparison against something other than 0/1, then we know
6434 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006435 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006436 if (Val != 0 && Val != 1) {
6437 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6438 return N->getOperand(0);
6439 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006440 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006441 N->getOperand(0), N->getOperand(4));
6442 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006443
Chris Lattner90564f22006-04-18 17:59:36 +00006444 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006445
Chris Lattner90564f22006-04-18 17:59:36 +00006446 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006447 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006448 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006449 LHS.getOperand(2), // LHS of compare
6450 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006452 };
Chris Lattner90564f22006-04-18 17:59:36 +00006453 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006454 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006455 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006456
Chris Lattner90564f22006-04-18 17:59:36 +00006457 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006458 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006459 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006460 default: // Can't happen, don't crash on invalid number though.
6461 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006462 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006463 break;
6464 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006465 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006466 break;
6467 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006468 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006469 break;
6470 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006471 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006472 break;
6473 }
6474
Owen Anderson825b72b2009-08-11 20:47:22 +00006475 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6476 DAG.getConstant(CompOpc, MVT::i32),
6477 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006478 N->getOperand(4), CompNode.getValue(1));
6479 }
6480 break;
6481 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006482 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006483
Dan Gohman475871a2008-07-27 21:46:04 +00006484 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006485}
6486
Chris Lattner1a635d62006-04-14 06:01:58 +00006487//===----------------------------------------------------------------------===//
6488// Inline Assembly Support
6489//===----------------------------------------------------------------------===//
6490
Dan Gohman475871a2008-07-27 21:46:04 +00006491void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006492 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006493 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006494 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006495 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006496 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006497 switch (Op.getOpcode()) {
6498 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006499 case PPCISD::LBRX: {
6500 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006501 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006502 KnownZero = 0xFFFF0000;
6503 break;
6504 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006505 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006506 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006507 default: break;
6508 case Intrinsic::ppc_altivec_vcmpbfp_p:
6509 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6510 case Intrinsic::ppc_altivec_vcmpequb_p:
6511 case Intrinsic::ppc_altivec_vcmpequh_p:
6512 case Intrinsic::ppc_altivec_vcmpequw_p:
6513 case Intrinsic::ppc_altivec_vcmpgefp_p:
6514 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6515 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6516 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6517 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6518 case Intrinsic::ppc_altivec_vcmpgtub_p:
6519 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6520 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6521 KnownZero = ~1U; // All bits but the low one are known to be zero.
6522 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006523 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006524 }
6525 }
6526}
6527
6528
Chris Lattner4234f572007-03-25 02:14:49 +00006529/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006530/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006531PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006532PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6533 if (Constraint.size() == 1) {
6534 switch (Constraint[0]) {
6535 default: break;
6536 case 'b':
6537 case 'r':
6538 case 'f':
6539 case 'v':
6540 case 'y':
6541 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006542 case 'Z':
6543 // FIXME: While Z does indicate a memory constraint, it specifically
6544 // indicates an r+r address (used in conjunction with the 'y' modifier
6545 // in the replacement string). Currently, we're forcing the base
6546 // register to be r0 in the asm printer (which is interpreted as zero)
6547 // and forming the complete address in the second register. This is
6548 // suboptimal.
6549 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006550 }
6551 }
6552 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006553}
6554
John Thompson44ab89e2010-10-29 17:29:13 +00006555/// Examine constraint type and operand type and determine a weight value.
6556/// This object must already have been set up with the operand type
6557/// and the current alternative constraint selected.
6558TargetLowering::ConstraintWeight
6559PPCTargetLowering::getSingleConstraintMatchWeight(
6560 AsmOperandInfo &info, const char *constraint) const {
6561 ConstraintWeight weight = CW_Invalid;
6562 Value *CallOperandVal = info.CallOperandVal;
6563 // If we don't have a value, we can't do a match,
6564 // but allow it at the lowest weight.
6565 if (CallOperandVal == NULL)
6566 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006567 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006568 // Look at the constraint type.
6569 switch (*constraint) {
6570 default:
6571 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6572 break;
6573 case 'b':
6574 if (type->isIntegerTy())
6575 weight = CW_Register;
6576 break;
6577 case 'f':
6578 if (type->isFloatTy())
6579 weight = CW_Register;
6580 break;
6581 case 'd':
6582 if (type->isDoubleTy())
6583 weight = CW_Register;
6584 break;
6585 case 'v':
6586 if (type->isVectorTy())
6587 weight = CW_Register;
6588 break;
6589 case 'y':
6590 weight = CW_Register;
6591 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006592 case 'Z':
6593 weight = CW_Memory;
6594 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006595 }
6596 return weight;
6597}
6598
Scott Michelfdc40a02009-02-17 22:15:04 +00006599std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006600PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006601 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006602 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006603 // GCC RS6000 Constraint Letters
6604 switch (Constraint[0]) {
6605 case 'b': // R1-R31
6606 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006608 return std::make_pair(0U, &PPC::G8RCRegClass);
6609 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006610 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006611 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006612 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006613 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006614 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006615 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006616 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006617 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006618 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006619 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006620 }
6621 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006622
Chris Lattner331d1bc2006-11-02 01:44:04 +00006623 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006624}
Chris Lattner763317d2006-02-07 00:47:13 +00006625
Chris Lattner331d1bc2006-11-02 01:44:04 +00006626
Chris Lattner48884cd2007-08-25 00:47:38 +00006627/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006628/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006629void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006630 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006631 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006632 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006633 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006634
Eric Christopher100c8332011-06-02 23:16:42 +00006635 // Only support length 1 constraints.
6636 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006637
Eric Christopher100c8332011-06-02 23:16:42 +00006638 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006639 switch (Letter) {
6640 default: break;
6641 case 'I':
6642 case 'J':
6643 case 'K':
6644 case 'L':
6645 case 'M':
6646 case 'N':
6647 case 'O':
6648 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006649 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006650 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006651 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006652 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006653 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006654 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006655 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006656 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006657 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006658 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6659 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006660 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006661 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006662 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006663 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006664 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006665 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006666 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006667 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006668 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006669 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006670 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006671 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006672 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006673 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006674 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006675 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006676 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006677 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006678 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006679 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006680 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006681 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006682 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006683 }
6684 break;
6685 }
6686 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006687
Gabor Greifba36cb52008-08-28 21:40:38 +00006688 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006689 Ops.push_back(Result);
6690 return;
6691 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006692
Chris Lattner763317d2006-02-07 00:47:13 +00006693 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006694 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006695}
Evan Chengc4c62572006-03-13 23:20:37 +00006696
Chris Lattnerc9addb72007-03-30 23:15:24 +00006697// isLegalAddressingMode - Return true if the addressing mode represented
6698// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006699bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006700 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006701 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006702
Chris Lattnerc9addb72007-03-30 23:15:24 +00006703 // PPC allows a sign-extended 16-bit immediate field.
6704 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6705 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006706
Chris Lattnerc9addb72007-03-30 23:15:24 +00006707 // No global is ever allowed as a base.
6708 if (AM.BaseGV)
6709 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006710
6711 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006712 switch (AM.Scale) {
6713 case 0: // "r+i" or just "i", depending on HasBaseReg.
6714 break;
6715 case 1:
6716 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6717 return false;
6718 // Otherwise we have r+r or r+i.
6719 break;
6720 case 2:
6721 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6722 return false;
6723 // Allow 2*r as r+r.
6724 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006725 default:
6726 // No other scales are supported.
6727 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006728 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006729
Chris Lattnerc9addb72007-03-30 23:15:24 +00006730 return true;
6731}
6732
Evan Chengc4c62572006-03-13 23:20:37 +00006733/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006734/// as the offset of the target addressing mode for load / store of the
6735/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006736bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006737 // PPC allows a sign-extended 16-bit immediate field.
6738 return (V > -(1 << 16) && V < (1 << 16)-1);
6739}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006740
Craig Topperc89c7442012-03-27 07:21:54 +00006741bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006742 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006743}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006744
Dan Gohmand858e902010-04-17 15:26:15 +00006745SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6746 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006747 MachineFunction &MF = DAG.getMachineFunction();
6748 MachineFrameInfo *MFI = MF.getFrameInfo();
6749 MFI->setReturnAddressIsTaken(true);
6750
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006751 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006752 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006753
Dale Johannesen08673d22010-05-03 22:59:34 +00006754 // Make sure the function does not optimize away the store of the RA to
6755 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006756 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006757 FuncInfo->setLRStoreRequired();
6758 bool isPPC64 = PPCSubTarget.isPPC64();
6759 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6760
6761 if (Depth > 0) {
6762 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6763 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006764
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006765 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006766 isPPC64? MVT::i64 : MVT::i32);
6767 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6768 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6769 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006770 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006771 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006772
Chris Lattner3fc027d2007-12-08 06:59:59 +00006773 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006774 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006775 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006776 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006777}
6778
Dan Gohmand858e902010-04-17 15:26:15 +00006779SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6780 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006781 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006782 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006783
Owen Andersone50ed302009-08-10 22:56:29 +00006784 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006786
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006787 MachineFunction &MF = DAG.getMachineFunction();
6788 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006789 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006790 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6791 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006792 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006793 !MF.getFunction()->getFnAttributes().
6794 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006795 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6796 (is31 ? PPC::R31 : PPC::R1);
6797 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6798 PtrVT);
6799 while (Depth--)
6800 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006801 FrameAddr, MachinePointerInfo(), false, false,
6802 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006803 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006804}
Dan Gohman54aeea32008-10-21 03:41:46 +00006805
6806bool
6807PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6808 // The PowerPC target isn't yet aware of offsets.
6809 return false;
6810}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006811
Evan Cheng42642d02010-04-01 20:10:42 +00006812/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006813/// and store operations as a result of memset, memcpy, and memmove
6814/// lowering. If DstAlign is zero that means it's safe to destination
6815/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6816/// means there isn't a need to check it against alignment requirement,
6817/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006818/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006819/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006820/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6821/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006822/// It returns EVT::Other if the type should be determined using generic
6823/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006824EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6825 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006826 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006827 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006828 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006829 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006830 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006831 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006832 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006833 }
6834}
Hal Finkel3f31d492012-04-01 19:23:08 +00006835
Hal Finkel070b8db2012-06-22 00:49:52 +00006836/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6837/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6838/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6839/// is expanded to mul + add.
6840bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6841 if (!VT.isSimple())
6842 return false;
6843
6844 switch (VT.getSimpleVT().SimpleTy) {
6845 case MVT::f32:
6846 case MVT::f64:
6847 case MVT::v4f32:
6848 return true;
6849 default:
6850 break;
6851 }
6852
6853 return false;
6854}
6855
Hal Finkel3f31d492012-04-01 19:23:08 +00006856Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006857 if (DisableILPPref)
6858 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006859
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006860 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006861}
6862