blob: 303ee2b69d368aaf02ca05e62564a1a937e34d5f [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
Anton Korobeynikov57caad72011-03-05 18:43:32 +000032StringRef ARMInstPrinter::getRegName(unsigned RegNo) const {
33 return getRegisterName(RegNo);
34}
Chris Lattner6274ec42010-10-28 21:37:33 +000035
Chris Lattnerd3740872010-04-04 05:04:31 +000036void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Bill Wendling04863d02010-11-13 10:40:19 +000037 unsigned Opcode = MI->getOpcode();
38
Johnny Chen9e088762010-03-17 17:52:21 +000039 // Check for MOVs and print canonical forms, instead.
Bill Wendling04863d02010-11-13 10:40:19 +000040 if (Opcode == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000041 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000042 const MCOperand &Dst = MI->getOperand(0);
43 const MCOperand &MO1 = MI->getOperand(1);
44 const MCOperand &MO2 = MI->getOperand(2);
45 const MCOperand &MO3 = MI->getOperand(3);
46
47 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000048 printSBitModifierOperand(MI, 6, O);
49 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000050
51 O << '\t' << getRegisterName(Dst.getReg())
52 << ", " << getRegisterName(MO1.getReg());
53
54 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
55 return;
56
57 O << ", ";
58
59 if (MO2.getReg()) {
60 O << getRegisterName(MO2.getReg());
61 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
62 } else {
63 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
64 }
65 return;
66 }
67
68 // A8.6.123 PUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000069 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000070 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000071 O << '\t' << "push";
72 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000073 if (Opcode == ARM::t2STMDB_UPD)
74 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000075 O << '\t';
76 printRegisterList(MI, 4, O);
77 return;
Johnny Chen9e088762010-03-17 17:52:21 +000078 }
79
80 // A8.6.122 POP
Bill Wendling73fe34a2010-11-16 01:16:36 +000081 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000082 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000083 O << '\t' << "pop";
84 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000085 if (Opcode == ARM::t2LDMIA_UPD)
86 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000087 O << '\t';
88 printRegisterList(MI, 4, O);
89 return;
Johnny Chen9e088762010-03-17 17:52:21 +000090 }
91
92 // A8.6.355 VPUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000093 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000094 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000095 O << '\t' << "vpush";
96 printPredicateOperand(MI, 2, O);
97 O << '\t';
98 printRegisterList(MI, 4, O);
99 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000100 }
101
102 // A8.6.354 VPOP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000103 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000104 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000105 O << '\t' << "vpop";
106 printPredicateOperand(MI, 2, O);
107 O << '\t';
108 printRegisterList(MI, 4, O);
109 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000110 }
111
Chris Lattner35c33bd2010-04-04 04:47:45 +0000112 printInstruction(MI, O);
Bill Wendling04863d02010-11-13 10:40:19 +0000113}
Chris Lattnerfd603822009-10-19 19:56:26 +0000114
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000115void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000116 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000117 const MCOperand &Op = MI->getOperand(OpNo);
118 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000119 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000120 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000121 } else if (Op.isImm()) {
122 O << '#' << Op.getImm();
123 } else {
124 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000125 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000126 }
127}
Chris Lattner61d35c22009-10-19 21:21:39 +0000128
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000129static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000130 const MCAsmInfo *MAI) {
131 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000132 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000133 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000134
Chris Lattner61d35c22009-10-19 21:21:39 +0000135 unsigned Imm = ARM_AM::getSOImmValImm(V);
136 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000137
Chris Lattner61d35c22009-10-19 21:21:39 +0000138 // Print low-level immediate formation info, per
139 // A5.1.3: "Data-processing operands - Immediate".
140 if (Rot) {
141 O << "#" << Imm << ", " << Rot;
142 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000143 if (CommentStream)
144 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000145 } else {
146 O << "#" << Imm;
147 }
148}
149
150
151/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
152/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000153void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
154 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000155 const MCOperand &MO = MI->getOperand(OpNum);
156 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000157 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000158}
Chris Lattner084f87d2009-10-19 21:57:05 +0000159
Chris Lattner017d9472009-10-20 00:40:56 +0000160// so_reg is a 4-operand unit corresponding to register forms of the A5.1
161// "Addressing Mode 1 - Data-processing operands" forms. This includes:
162// REG 0 0 - e.g. R5
163// REG REG 0,SH_OPC - e.g. R5, ROR R3
164// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000165void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
166 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000167 const MCOperand &MO1 = MI->getOperand(OpNum);
168 const MCOperand &MO2 = MI->getOperand(OpNum+1);
169 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000170
Chris Lattner017d9472009-10-20 00:40:56 +0000171 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000172
Chris Lattner017d9472009-10-20 00:40:56 +0000173 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000174 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
175 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000176 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000177 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000178 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000179 } else if (ShOpc != ARM_AM::rrx) {
180 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000181 }
182}
Chris Lattner084f87d2009-10-19 21:57:05 +0000183
184
Chris Lattner35c33bd2010-04-04 04:47:45 +0000185void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
186 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000187 const MCOperand &MO1 = MI->getOperand(Op);
188 const MCOperand &MO2 = MI->getOperand(Op+1);
189 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000190
Chris Lattner084f87d2009-10-19 21:57:05 +0000191 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000192 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000193 return;
194 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000195
Chris Lattner084f87d2009-10-19 21:57:05 +0000196 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000197
Chris Lattner084f87d2009-10-19 21:57:05 +0000198 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000199 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000200 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000201 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
202 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000203 O << "]";
204 return;
205 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000206
Chris Lattner084f87d2009-10-19 21:57:05 +0000207 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000208 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
209 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000210
Chris Lattner084f87d2009-10-19 21:57:05 +0000211 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
212 O << ", "
213 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
214 << " #" << ShImm;
215 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000216}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000217
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000218void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000219 unsigned OpNum,
220 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000221 const MCOperand &MO1 = MI->getOperand(OpNum);
222 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000223
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000224 if (!MO1.getReg()) {
225 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000226 O << '#'
227 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
228 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000229 return;
230 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000231
Johnny Chen9e088762010-03-17 17:52:21 +0000232 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
233 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000234
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000235 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
236 O << ", "
237 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
238 << " #" << ShImm;
239}
240
Chris Lattner35c33bd2010-04-04 04:47:45 +0000241void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
242 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000243 const MCOperand &MO1 = MI->getOperand(OpNum);
244 const MCOperand &MO2 = MI->getOperand(OpNum+1);
245 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000246
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000247 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000248
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000249 if (MO2.getReg()) {
250 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
251 << getRegisterName(MO2.getReg()) << ']';
252 return;
253 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000254
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000255 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
256 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000257 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
258 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000259 O << ']';
260}
261
262void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000263 unsigned OpNum,
264 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000265 const MCOperand &MO1 = MI->getOperand(OpNum);
266 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000267
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000268 if (MO1.getReg()) {
269 O << (char)ARM_AM::getAM3Op(MO2.getImm())
270 << getRegisterName(MO1.getReg());
271 return;
272 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000273
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000274 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000275 O << '#'
276 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
277 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000278}
279
Jim Grosbache6913602010-11-03 01:01:43 +0000280void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000281 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000282 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
283 .getImm());
284 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000285}
286
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000287void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000288 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000289 const MCOperand &MO1 = MI->getOperand(OpNum);
290 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000291
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000292 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000293 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000294 return;
295 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000296
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000297 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000298
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000299 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
300 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000301 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000302 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000303 }
304 O << "]";
305}
306
Chris Lattner35c33bd2010-04-04 04:47:45 +0000307void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
308 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000309 const MCOperand &MO1 = MI->getOperand(OpNum);
310 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000311
Bob Wilson226036e2010-03-20 22:13:40 +0000312 O << "[" << getRegisterName(MO1.getReg());
313 if (MO2.getImm()) {
314 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000315 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000316 }
Bob Wilson226036e2010-03-20 22:13:40 +0000317 O << "]";
318}
319
320void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000321 unsigned OpNum,
322 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000323 const MCOperand &MO = MI->getOperand(OpNum);
324 if (MO.getReg() == 0)
325 O << "!";
326 else
327 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000328}
329
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000330void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
331 unsigned OpNum,
332 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000333 const MCOperand &MO = MI->getOperand(OpNum);
334 uint32_t v = ~MO.getImm();
335 int32_t lsb = CountTrailingZeros_32(v);
336 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
337 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
338 O << '#' << lsb << ", #" << width;
339}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000340
Johnny Chen1adc40c2010-08-12 20:46:17 +0000341void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
342 raw_ostream &O) {
343 unsigned val = MI->getOperand(OpNum).getImm();
344 O << ARM_MB::MemBOptToString(val);
345}
346
Bob Wilson22f5dc72010-08-16 18:27:34 +0000347void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000348 raw_ostream &O) {
349 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
350 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
351 switch (Opc) {
352 case ARM_AM::no_shift:
353 return;
354 case ARM_AM::lsl:
355 O << ", lsl #";
356 break;
357 case ARM_AM::asr:
358 O << ", asr #";
359 break;
360 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000361 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000362 }
363 O << ARM_AM::getSORegOffset(ShiftOp);
364}
365
Chris Lattner35c33bd2010-04-04 04:47:45 +0000366void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
367 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000368 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000369 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
370 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000371 O << getRegisterName(MI->getOperand(i).getReg());
372 }
373 O << "}";
374}
Chris Lattner4d152222009-10-19 22:23:04 +0000375
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000376void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
377 raw_ostream &O) {
378 const MCOperand &Op = MI->getOperand(OpNum);
379 if (Op.getImm())
380 O << "be";
381 else
382 O << "le";
383}
384
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000385void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
386 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000387 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000388 O << ARM_PROC::IModToString(Op.getImm());
389}
390
391void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
392 raw_ostream &O) {
393 const MCOperand &Op = MI->getOperand(OpNum);
394 unsigned IFlags = Op.getImm();
395 for (int i=2; i >= 0; --i)
396 if (IFlags & (1 << i))
397 O << ARM_PROC::IFlagsToString(1 << i);
Johnny Chen9e088762010-03-17 17:52:21 +0000398}
399
Chris Lattner35c33bd2010-04-04 04:47:45 +0000400void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
401 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000402 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000403 unsigned SpecRegRBit = Op.getImm() >> 4;
404 unsigned Mask = Op.getImm() & 0xf;
405
406 if (SpecRegRBit)
407 O << "spsr";
408 else
409 O << "cpsr";
410
Johnny Chen9e088762010-03-17 17:52:21 +0000411 if (Mask) {
412 O << '_';
413 if (Mask & 8) O << 'f';
414 if (Mask & 4) O << 's';
415 if (Mask & 2) O << 'x';
416 if (Mask & 1) O << 'c';
417 }
418}
419
Chris Lattner35c33bd2010-04-04 04:47:45 +0000420void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
421 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000422 const MCOperand &Op = MI->getOperand(OpNum);
423 O << '#';
424 if (Op.getImm() < 0)
425 O << '-' << (-Op.getImm() - 1);
426 else
427 O << Op.getImm();
428}
429
Chris Lattner35c33bd2010-04-04 04:47:45 +0000430void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
431 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000432 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
433 if (CC != ARMCC::AL)
434 O << ARMCondCodeToString(CC);
435}
436
Jim Grosbach15d78982010-09-14 22:27:15 +0000437void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000438 unsigned OpNum,
439 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000440 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
441 O << ARMCondCodeToString(CC);
442}
443
Chris Lattner35c33bd2010-04-04 04:47:45 +0000444void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
445 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000446 if (MI->getOperand(OpNum).getReg()) {
447 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
448 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000449 O << 's';
450 }
451}
452
Chris Lattner35c33bd2010-04-04 04:47:45 +0000453void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
454 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000455 O << MI->getOperand(OpNum).getImm();
456}
457
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000458void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
459 raw_ostream &O) {
460 O << "p" << MI->getOperand(OpNum).getImm();
461}
462
463void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
464 raw_ostream &O) {
465 O << "c" << MI->getOperand(OpNum).getImm();
466}
467
Chris Lattner35c33bd2010-04-04 04:47:45 +0000468void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
469 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000470 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000471}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000472
Chris Lattner35c33bd2010-04-04 04:47:45 +0000473void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
474 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000475 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000476}
Johnny Chen9e088762010-03-17 17:52:21 +0000477
Chris Lattner35c33bd2010-04-04 04:47:45 +0000478void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
479 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000480 // (3 - the number of trailing zeros) is the number of then / else.
481 unsigned Mask = MI->getOperand(OpNum).getImm();
482 unsigned CondBit0 = Mask >> 4 & 1;
483 unsigned NumTZ = CountTrailingZeros_32(Mask);
484 assert(NumTZ <= 3 && "Invalid IT mask!");
485 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
486 bool T = ((Mask >> Pos) & 1) == CondBit0;
487 if (T)
488 O << 't';
489 else
490 O << 'e';
491 }
492}
493
Chris Lattner35c33bd2010-04-04 04:47:45 +0000494void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
495 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000496 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000497 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000498
499 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000500 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000501 return;
502 }
503
504 O << "[" << getRegisterName(MO1.getReg());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000505 if (unsigned RegNum = MO2.getReg())
506 O << ", " << getRegisterName(RegNum);
507 O << "]";
508}
509
510void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
511 unsigned Op,
512 raw_ostream &O,
513 unsigned Scale) {
514 const MCOperand &MO1 = MI->getOperand(Op);
515 const MCOperand &MO2 = MI->getOperand(Op + 1);
516
517 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
518 printOperand(MI, Op, O);
519 return;
520 }
521
522 O << "[" << getRegisterName(MO1.getReg());
523 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000524 O << ", #" << ImmOffs * Scale;
525 O << "]";
526}
527
Bill Wendlingf4caf692010-12-14 03:36:38 +0000528void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
529 unsigned Op,
530 raw_ostream &O) {
531 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000532}
533
Bill Wendlingf4caf692010-12-14 03:36:38 +0000534void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
535 unsigned Op,
536 raw_ostream &O) {
537 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000538}
539
Bill Wendlingf4caf692010-12-14 03:36:38 +0000540void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
541 unsigned Op,
542 raw_ostream &O) {
543 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000544}
545
Chris Lattner35c33bd2010-04-04 04:47:45 +0000546void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
547 raw_ostream &O) {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000548 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000549}
550
Johnny Chen9e088762010-03-17 17:52:21 +0000551// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
552// register with shift forms.
553// REG 0 0 - e.g. R5
554// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000555void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
556 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000557 const MCOperand &MO1 = MI->getOperand(OpNum);
558 const MCOperand &MO2 = MI->getOperand(OpNum+1);
559
560 unsigned Reg = MO1.getReg();
561 O << getRegisterName(Reg);
562
563 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000564 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000565 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
566 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
567 if (ShOpc != ARM_AM::rrx)
568 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000569}
570
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000571void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
572 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000573 const MCOperand &MO1 = MI->getOperand(OpNum);
574 const MCOperand &MO2 = MI->getOperand(OpNum+1);
575
Jim Grosbach3e556122010-10-26 22:37:02 +0000576 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
577 printOperand(MI, OpNum, O);
578 return;
579 }
580
Johnny Chen9e088762010-03-17 17:52:21 +0000581 O << "[" << getRegisterName(MO1.getReg());
582
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000583 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000584 bool isSub = OffImm < 0;
585 // Special value for #-0. All others are normal.
586 if (OffImm == INT32_MIN)
587 OffImm = 0;
588 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000589 O << ", #-" << -OffImm;
590 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000591 O << ", #" << OffImm;
592 O << "]";
593}
594
595void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000596 unsigned OpNum,
597 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000598 const MCOperand &MO1 = MI->getOperand(OpNum);
599 const MCOperand &MO2 = MI->getOperand(OpNum+1);
600
601 O << "[" << getRegisterName(MO1.getReg());
602
603 int32_t OffImm = (int32_t)MO2.getImm();
604 // Don't print +0.
605 if (OffImm < 0)
606 O << ", #-" << -OffImm;
607 else if (OffImm > 0)
608 O << ", #" << OffImm;
609 O << "]";
610}
611
612void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000613 unsigned OpNum,
614 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000615 const MCOperand &MO1 = MI->getOperand(OpNum);
616 const MCOperand &MO2 = MI->getOperand(OpNum+1);
617
618 O << "[" << getRegisterName(MO1.getReg());
619
620 int32_t OffImm = (int32_t)MO2.getImm() / 4;
621 // Don't print +0.
622 if (OffImm < 0)
623 O << ", #-" << -OffImm * 4;
624 else if (OffImm > 0)
625 O << ", #" << OffImm * 4;
626 O << "]";
627}
628
629void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000630 unsigned OpNum,
631 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000632 const MCOperand &MO1 = MI->getOperand(OpNum);
633 int32_t OffImm = (int32_t)MO1.getImm();
634 // Don't print +0.
635 if (OffImm < 0)
636 O << "#-" << -OffImm;
637 else if (OffImm > 0)
638 O << "#" << OffImm;
639}
640
641void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000642 unsigned OpNum,
643 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000644 const MCOperand &MO1 = MI->getOperand(OpNum);
645 int32_t OffImm = (int32_t)MO1.getImm() / 4;
646 // Don't print +0.
647 if (OffImm < 0)
648 O << "#-" << -OffImm * 4;
649 else if (OffImm > 0)
650 O << "#" << OffImm * 4;
651}
652
653void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000654 unsigned OpNum,
655 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000656 const MCOperand &MO1 = MI->getOperand(OpNum);
657 const MCOperand &MO2 = MI->getOperand(OpNum+1);
658 const MCOperand &MO3 = MI->getOperand(OpNum+2);
659
660 O << "[" << getRegisterName(MO1.getReg());
661
662 assert(MO2.getReg() && "Invalid so_reg load / store address!");
663 O << ", " << getRegisterName(MO2.getReg());
664
665 unsigned ShAmt = MO3.getImm();
666 if (ShAmt) {
667 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
668 O << ", lsl #" << ShAmt;
669 }
670 O << "]";
671}
672
Chris Lattner35c33bd2010-04-04 04:47:45 +0000673void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
674 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000675 const MCOperand &MO = MI->getOperand(OpNum);
676 O << '#';
677 if (MO.isFPImm()) {
678 O << (float)MO.getFPImm();
679 } else {
680 union {
681 uint32_t I;
682 float F;
683 } FPUnion;
684
685 FPUnion.I = MO.getImm();
686 O << FPUnion.F;
687 }
Johnny Chen9e088762010-03-17 17:52:21 +0000688}
689
Chris Lattner35c33bd2010-04-04 04:47:45 +0000690void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
691 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000692 const MCOperand &MO = MI->getOperand(OpNum);
693 O << '#';
694 if (MO.isFPImm()) {
695 O << MO.getFPImm();
696 } else {
697 // We expect the binary encoding of a floating point number here.
698 union {
699 uint64_t I;
700 double D;
701 } FPUnion;
702
703 FPUnion.I = MO.getImm();
704 O << FPUnion.D;
705 }
Johnny Chen9e088762010-03-17 17:52:21 +0000706}
707
Bob Wilson1a913ed2010-06-11 21:34:50 +0000708void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
709 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000710 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
711 unsigned EltBits;
712 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000713 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000714}