blob: 333976b06c533885298d10bacad4f0ad27d3a935 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Hal Finkelff56d1a2013-04-05 23:29:01 +000074 PPCII = TM.getInstrInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Nate Begeman405e3ec2005-10-21 00:02:42 +000076 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000077
Chris Lattnerd145a612005-09-27 22:18:25 +000078 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000079 setUseUnderscoreSetJmp(true);
80 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000081
Chris Lattner749dc722010-10-10 18:34:00 +000082 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
83 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000084 bool isPPC64 = Subtarget->isPPC64();
85 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086
Chris Lattner7c5a3d32005-08-16 17:14:42 +000087 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000088 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
89 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
90 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000091
Evan Chengc5484282006-10-04 00:56:09 +000092 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
94 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000095
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000097
Chris Lattner94e509c2006-11-10 23:58:45 +000098 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
108 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000109
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000110 // This is used in the ppcf128->int sequence. Note it has different semantics
111 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000113
Roman Divacky0016f732012-08-16 18:19:29 +0000114 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000115 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
119 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000120 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000121
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000122 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::SREM, MVT::i32, Expand);
124 setOperationAction(ISD::UREM, MVT::i32, Expand);
125 setOperationAction(ISD::SREM, MVT::i64, Expand);
126 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000127
128 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
131 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
132 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
135 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
136 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000137
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000138 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSIN , MVT::f64, Expand);
140 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000141 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FREM , MVT::f64, Expand);
143 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000144 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FSIN , MVT::f32, Expand);
146 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000147 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FREM , MVT::f32, Expand);
149 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000150 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000153
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000154 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000155 if (!Subtarget->hasFSQRT() &&
156 !(TM.Options.UnsafeFPMath &&
157 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000159
160 if (!Subtarget->hasFSQRT() &&
161 !(TM.Options.UnsafeFPMath &&
162 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
166 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000167
Hal Finkelf5d5c432013-03-29 08:57:48 +0000168 if (Subtarget->hasFPRND()) {
169 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
170 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
171 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
172
173 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
174 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
175 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
176
177 // frin does not implement "ties to even." Thus, this is safe only in
178 // fast-math mode.
179 if (TM.Options.UnsafeFPMath) {
180 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
181 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000182
183 // These need to set FE_INEXACT, and use a custom inserter.
184 setOperationAction(ISD::FRINT, MVT::f64, Legal);
185 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000186 }
187 }
188
Nate Begemand88fc032006-01-14 03:14:10 +0000189 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000192 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
193 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000196 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
197 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000198
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000199 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000200 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000201 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
202 } else {
203 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
204 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
205 }
206
Nate Begeman35ef9132006-01-11 21:21:00 +0000207 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
209 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000210
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000211 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::SELECT, MVT::i32, Expand);
213 setOperationAction(ISD::SELECT, MVT::i64, Expand);
214 setOperationAction(ISD::SELECT, MVT::f32, Expand);
215 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000217 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
219 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000220
Nate Begeman750ac1b2006-02-01 07:19:44 +0000221 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Nate Begeman81e80972006-03-17 01:40:33 +0000224 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Chris Lattnerf7605322005-08-31 21:09:52 +0000229 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000231
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000232 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
234 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000235
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000236 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
237 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
238 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
239 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000240
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000241 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000243
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
245 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
246 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
247 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Hal Finkele9150472013-03-27 19:10:42 +0000249 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000250 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
251 // support continuation, user-level threading, and etc.. As a result, no
252 // other SjLj exception interfaces are implemented and please don't build
253 // your own exception handling based on them.
254 // LLVM/Clang supports zero-cost DWARF exception handling.
255 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
256 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000257
258 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000259 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
261 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000262 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
264 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
265 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
266 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000267 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
269 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000270
Nate Begeman1db3c922008-08-11 17:36:31 +0000271 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000273
274 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000275 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
276 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000277
Nate Begemanacc398c2006-01-25 18:21:52 +0000278 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Evan Cheng769951f2012-07-02 22:39:56 +0000281 if (Subtarget->isSVR4ABI()) {
282 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000283 // VAARG always uses double-word chunks, so promote anything smaller.
284 setOperationAction(ISD::VAARG, MVT::i1, Promote);
285 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
286 setOperationAction(ISD::VAARG, MVT::i8, Promote);
287 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
288 setOperationAction(ISD::VAARG, MVT::i16, Promote);
289 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
290 setOperationAction(ISD::VAARG, MVT::i32, Promote);
291 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
292 setOperationAction(ISD::VAARG, MVT::Other, Expand);
293 } else {
294 // VAARG is custom lowered with the 32-bit SVR4 ABI.
295 setOperationAction(ISD::VAARG, MVT::Other, Custom);
296 setOperationAction(ISD::VAARG, MVT::i64, Custom);
297 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000298 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000300
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000301 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
303 setOperationAction(ISD::VAEND , MVT::Other, Expand);
304 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
305 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000308
Chris Lattner6d92cad2006-03-26 10:06:40 +0000309 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000311
Dale Johannesen53e4e442008-11-07 22:54:33 +0000312 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
314 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
315 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
316 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
317 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
318 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
319 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
320 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
321 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
322 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
323 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
324 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000325
Evan Cheng769951f2012-07-02 22:39:56 +0000326 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000327 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
329 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
330 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
331 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000332 // This is just the low 32 bits of a (signed) fp->i64 conversion.
333 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000335
Hal Finkel46479192013-04-01 17:52:07 +0000336 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000337 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000338 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000339 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000341 }
342
Hal Finkel46479192013-04-01 17:52:07 +0000343 // With the instructions enabled under FPCVT, we can do everything.
344 if (PPCSubTarget.hasFPCVT()) {
345 if (Subtarget->has64BitSupport()) {
346 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
347 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
348 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
349 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
350 }
351
352 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
353 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
354 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
355 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
356 }
357
Evan Cheng769951f2012-07-02 22:39:56 +0000358 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000359 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000360 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000361 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000363 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
365 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
366 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000367 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000368 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
370 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
371 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000372 }
Evan Chengd30bf012006-03-01 01:11:20 +0000373
Evan Cheng769951f2012-07-02 22:39:56 +0000374 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000375 // First set operation action for all vector types to expand. Then we
376 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
378 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
379 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000380
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000381 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000382 setOperationAction(ISD::ADD , VT, Legal);
383 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chris Lattner7ff7e672006-04-04 17:25:31 +0000385 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000386 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000388
389 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000390 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000394 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000396 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000398 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000400 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000402
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000403 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000404 setOperationAction(ISD::MUL , VT, Expand);
405 setOperationAction(ISD::SDIV, VT, Expand);
406 setOperationAction(ISD::SREM, VT, Expand);
407 setOperationAction(ISD::UDIV, VT, Expand);
408 setOperationAction(ISD::UREM, VT, Expand);
409 setOperationAction(ISD::FDIV, VT, Expand);
410 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000411 setOperationAction(ISD::FSQRT, VT, Expand);
412 setOperationAction(ISD::FLOG, VT, Expand);
413 setOperationAction(ISD::FLOG10, VT, Expand);
414 setOperationAction(ISD::FLOG2, VT, Expand);
415 setOperationAction(ISD::FEXP, VT, Expand);
416 setOperationAction(ISD::FEXP2, VT, Expand);
417 setOperationAction(ISD::FSIN, VT, Expand);
418 setOperationAction(ISD::FCOS, VT, Expand);
419 setOperationAction(ISD::FABS, VT, Expand);
420 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000421 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000422 setOperationAction(ISD::FCEIL, VT, Expand);
423 setOperationAction(ISD::FTRUNC, VT, Expand);
424 setOperationAction(ISD::FRINT, VT, Expand);
425 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000426 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
427 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
428 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
429 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
430 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
431 setOperationAction(ISD::UDIVREM, VT, Expand);
432 setOperationAction(ISD::SDIVREM, VT, Expand);
433 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
434 setOperationAction(ISD::FPOW, VT, Expand);
435 setOperationAction(ISD::CTPOP, VT, Expand);
436 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000437 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000438 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000439 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000440 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000441 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
442
443 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
444 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
445 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
446 setTruncStoreAction(VT, InnerVT, Expand);
447 }
448 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
449 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
450 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000451 }
452
Chris Lattner7ff7e672006-04-04 17:25:31 +0000453 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
454 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::AND , MVT::v4i32, Legal);
458 setOperationAction(ISD::OR , MVT::v4i32, Legal);
459 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
460 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
461 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
462 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000463 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
464 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
465 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
466 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000467 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
468 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
469 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
470 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000471
Craig Topperc9099502012-04-20 06:31:50 +0000472 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
473 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
474 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
475 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000476
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000478 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000479
480 if (TM.Options.UnsafeFPMath) {
481 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
482 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
483 }
484
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
486 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
487 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
490 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000491
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
493 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
494 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
495 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000496
497 // Altivec does not contain unordered floating-point compare instructions
498 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
499 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
500 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
501 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
502 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
503 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000504 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000505
Hal Finkel8cc34742012-08-04 14:10:46 +0000506 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000507 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000508 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
509 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000510
Eli Friedman4db5aca2011-08-29 18:23:02 +0000511 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
512 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000513 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
514 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000515
Duncan Sands03228082008-11-23 15:47:28 +0000516 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000517 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000518
Evan Cheng769951f2012-07-02 22:39:56 +0000519 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000520 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000521 setExceptionPointerRegister(PPC::X3);
522 setExceptionSelectorRegister(PPC::X4);
523 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000524 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000525 setExceptionPointerRegister(PPC::R3);
526 setExceptionSelectorRegister(PPC::R4);
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000529 // We have target-specific dag combine patterns for the following nodes:
530 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000531 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000532 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000533 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000534
Hal Finkel827307b2013-04-03 04:01:11 +0000535 // Use reciprocal estimates.
536 if (TM.Options.UnsafeFPMath) {
537 setTargetDAGCombine(ISD::FDIV);
538 setTargetDAGCombine(ISD::FSQRT);
539 }
540
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000541 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000542 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000543 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000544 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
545 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000546 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
547 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000548 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
549 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
550 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
551 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
552 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000553 }
554
Hal Finkelc6129162011-10-17 18:53:03 +0000555 setMinFunctionAlignment(2);
556 if (PPCSubTarget.isDarwin())
557 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000558
Evan Cheng769951f2012-07-02 22:39:56 +0000559 if (isPPC64 && Subtarget->isJITCodeModel())
560 // Temporary workaround for the inability of PPC64 JIT to handle jump
561 // tables.
562 setSupportJumpTables(false);
563
Eli Friedman26689ac2011-08-03 21:06:02 +0000564 setInsertFencesForAtomic(true);
565
Hal Finkel768c65f2011-11-22 16:21:04 +0000566 setSchedulingPreference(Sched::Hybrid);
567
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000568 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000569
570 // The Freescale cores does better with aggressive inlining of memcpy and
571 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
572 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
573 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000574 MaxStoresPerMemset = 32;
575 MaxStoresPerMemsetOptSize = 16;
576 MaxStoresPerMemcpy = 32;
577 MaxStoresPerMemcpyOptSize = 8;
578 MaxStoresPerMemmove = 32;
579 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000580
581 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000582 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000583}
584
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000585/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
586/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000587unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000588 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000589 // Darwin passes everything on 4 byte boundary.
590 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
591 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000592
593 // 16byte and wider vectors are passed on 16byte boundary.
594 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
595 if (VTy->getBitWidth() >= 128)
596 return 16;
597
598 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
599 if (PPCSubTarget.isPPC64())
600 return 8;
601
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000602 return 4;
603}
604
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000605const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
606 switch (Opcode) {
607 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000608 case PPCISD::FSEL: return "PPCISD::FSEL";
609 case PPCISD::FCFID: return "PPCISD::FCFID";
610 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
611 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000612 case PPCISD::FRE: return "PPCISD::FRE";
613 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000614 case PPCISD::STFIWX: return "PPCISD::STFIWX";
615 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
616 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
617 case PPCISD::VPERM: return "PPCISD::VPERM";
618 case PPCISD::Hi: return "PPCISD::Hi";
619 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000620 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000621 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
622 case PPCISD::LOAD: return "PPCISD::LOAD";
623 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000624 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
625 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
626 case PPCISD::SRL: return "PPCISD::SRL";
627 case PPCISD::SRA: return "PPCISD::SRA";
628 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000629 case PPCISD::CALL: return "PPCISD::CALL";
630 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000631 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000632 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000633 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000634 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
635 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000636 case PPCISD::MFCR: return "PPCISD::MFCR";
637 case PPCISD::VCMP: return "PPCISD::VCMP";
638 case PPCISD::VCMPo: return "PPCISD::VCMPo";
639 case PPCISD::LBRX: return "PPCISD::LBRX";
640 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000641 case PPCISD::LARX: return "PPCISD::LARX";
642 case PPCISD::STCX: return "PPCISD::STCX";
643 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
644 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000645 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000646 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000647 case PPCISD::CR6SET: return "PPCISD::CR6SET";
648 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000649 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
650 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
651 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000652 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
653 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000654 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000655 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
656 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
657 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000658 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
659 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
660 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
661 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
662 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000663 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000664 }
665}
666
Duncan Sands28b77e92011-09-06 19:07:46 +0000667EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000668 if (!VT.isVector())
669 return MVT::i32;
670 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000671}
672
Chris Lattner1a635d62006-04-14 06:01:58 +0000673//===----------------------------------------------------------------------===//
674// Node matching predicates, for use by the tblgen matching code.
675//===----------------------------------------------------------------------===//
676
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000677/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000678static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000679 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000680 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000681 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000682 // Maybe this has already been legalized into the constant pool?
683 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000684 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000685 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000686 }
687 return false;
688}
689
Chris Lattnerddb739e2006-04-06 17:23:16 +0000690/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
691/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000692static bool isConstantOrUndef(int Op, int Val) {
693 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000694}
695
696/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
697/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000698bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000699 if (!isUnary) {
700 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000702 return false;
703 } else {
704 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000705 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
706 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000707 return false;
708 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000709 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000710}
711
712/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
713/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000714bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000715 if (!isUnary) {
716 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000717 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
718 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000719 return false;
720 } else {
721 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
723 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
724 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
725 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000726 return false;
727 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000728 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000729}
730
Chris Lattnercaad1632006-04-06 22:02:42 +0000731/// isVMerge - Common function, used to match vmrg* shuffles.
732///
Nate Begeman9008ca62009-04-27 18:41:29 +0000733static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000734 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000736 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000737 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
738 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000739
Chris Lattner116cc482006-04-06 21:11:54 +0000740 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
741 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000743 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000744 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000745 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000746 return false;
747 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000748 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000749}
750
751/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
752/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000753bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000754 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000755 if (!isUnary)
756 return isVMerge(N, UnitSize, 8, 24);
757 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000758}
759
760/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
761/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000762bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000763 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000764 if (!isUnary)
765 return isVMerge(N, UnitSize, 0, 16);
766 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000767}
768
769
Chris Lattnerd0608e12006-04-06 18:26:28 +0000770/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
771/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000772int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000774 "PPC only supports shuffles by bytes!");
775
776 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000777
Chris Lattnerd0608e12006-04-06 18:26:28 +0000778 // Find the first non-undef value in the shuffle mask.
779 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000780 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000781 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Chris Lattnerd0608e12006-04-06 18:26:28 +0000783 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000784
Nate Begeman9008ca62009-04-27 18:41:29 +0000785 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000786 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000787 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000788 if (ShiftAmt < i) return -1;
789 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000790
Chris Lattnerf24380e2006-04-06 22:28:36 +0000791 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000792 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000793 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000794 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000795 return -1;
796 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000797 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000798 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000799 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000800 return -1;
801 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000802 return ShiftAmt;
803}
Chris Lattneref819f82006-03-20 06:33:01 +0000804
805/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
806/// specifies a splat of a single element that is suitable for input to
807/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000808bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000810 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000811
Chris Lattner88a99ef2006-03-20 06:37:44 +0000812 // This is a splat operation if each element of the permute is the same, and
813 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000814 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000815
Nate Begeman9008ca62009-04-27 18:41:29 +0000816 // FIXME: Handle UNDEF elements too!
817 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000818 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Nate Begeman9008ca62009-04-27 18:41:29 +0000820 // Check that the indices are consecutive, in the case of a multi-byte element
821 // splatted with a v16i8 mask.
822 for (unsigned i = 1; i != EltSize; ++i)
823 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000824 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Chris Lattner7ff7e672006-04-04 17:25:31 +0000826 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000827 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000828 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000829 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000830 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000831 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000832 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000833}
834
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000835/// isAllNegativeZeroVector - Returns true if all elements of build_vector
836/// are -0.0.
837bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000838 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
839
840 APInt APVal, APUndef;
841 unsigned BitSize;
842 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000843
Dale Johannesen1e608812009-11-13 01:45:18 +0000844 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000845 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000846 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000847
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000848 return false;
849}
850
Chris Lattneref819f82006-03-20 06:33:01 +0000851/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
852/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000853unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000854 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
855 assert(isSplatShuffleMask(SVOp, EltSize));
856 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000857}
858
Chris Lattnere87192a2006-04-12 17:37:20 +0000859/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000860/// by using a vspltis[bhw] instruction of the specified element size, return
861/// the constant being splatted. The ByteSize field indicates the number of
862/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000863SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
864 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000865
866 // If ByteSize of the splat is bigger than the element size of the
867 // build_vector, then we have a case where we are checking for a splat where
868 // multiple elements of the buildvector are folded together into a single
869 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
870 unsigned EltSize = 16/N->getNumOperands();
871 if (EltSize < ByteSize) {
872 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000873 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000874 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000875
Chris Lattner79d9a882006-04-08 07:14:26 +0000876 // See if all of the elements in the buildvector agree across.
877 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
878 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
879 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000880 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000881
Scott Michelfdc40a02009-02-17 22:15:04 +0000882
Gabor Greifba36cb52008-08-28 21:40:38 +0000883 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000884 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
885 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000886 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000887 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Chris Lattner79d9a882006-04-08 07:14:26 +0000889 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
890 // either constant or undef values that are identical for each chunk. See
891 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000892
Chris Lattner79d9a882006-04-08 07:14:26 +0000893 // Check to see if all of the leading entries are either 0 or -1. If
894 // neither, then this won't fit into the immediate field.
895 bool LeadingZero = true;
896 bool LeadingOnes = true;
897 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000898 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000899
Chris Lattner79d9a882006-04-08 07:14:26 +0000900 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
901 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
902 }
903 // Finally, check the least significant entry.
904 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000905 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000907 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000908 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000910 }
911 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000912 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000914 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000915 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000917 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Dan Gohman475871a2008-07-27 21:46:04 +0000919 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000920 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000922 // Check to see if this buildvec has a single non-undef value in its elements.
923 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
924 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000925 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000926 OpVal = N->getOperand(i);
927 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000928 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000929 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Gabor Greifba36cb52008-08-28 21:40:38 +0000931 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Eli Friedman1a8229b2009-05-24 02:03:36 +0000933 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000934 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000935 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000936 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000937 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000939 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000940 }
941
942 // If the splat value is larger than the element value, then we can never do
943 // this splat. The only case that we could fit the replicated bits into our
944 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000945 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000947 // If the element value is larger than the splat value, cut it in half and
948 // check to see if the two halves are equal. Continue doing this until we
949 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
950 while (ValSizeInBytes > ByteSize) {
951 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000952
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000953 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000954 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
955 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000956 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000957 }
958
959 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000960 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000962 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000963 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000964
Chris Lattner140a58f2006-04-08 06:46:53 +0000965 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000966 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000968 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000969}
970
Chris Lattner1a635d62006-04-14 06:01:58 +0000971//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972// Addressing Mode Selection
973//===----------------------------------------------------------------------===//
974
975/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
976/// or 64-bit immediate, and if the value can be accurately represented as a
977/// sign extension from a 16-bit value. If so, this returns true and the
978/// immediate.
979static bool isIntS16Immediate(SDNode *N, short &Imm) {
980 if (N->getOpcode() != ISD::Constant)
981 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000982
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000983 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000985 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000987 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988}
Dan Gohman475871a2008-07-27 21:46:04 +0000989static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000990 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991}
992
993
994/// SelectAddressRegReg - Given the specified addressed, check to see if it
995/// can be represented as an indexed [r+r] operation. Returns false if it
996/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000997bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
998 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000999 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 short imm = 0;
1001 if (N.getOpcode() == ISD::ADD) {
1002 if (isIntS16Immediate(N.getOperand(1), imm))
1003 return false; // r+i
1004 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1005 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001006
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 Base = N.getOperand(0);
1008 Index = N.getOperand(1);
1009 return true;
1010 } else if (N.getOpcode() == ISD::OR) {
1011 if (isIntS16Immediate(N.getOperand(1), imm))
1012 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 // If this is an or of disjoint bitfields, we can codegen this as an add
1015 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1016 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001017 APInt LHSKnownZero, LHSKnownOne;
1018 APInt RHSKnownZero, RHSKnownOne;
1019 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001020 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001021
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001022 if (LHSKnownZero.getBoolValue()) {
1023 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001024 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 // If all of the bits are known zero on the LHS or RHS, the add won't
1026 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001027 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001028 Base = N.getOperand(0);
1029 Index = N.getOperand(1);
1030 return true;
1031 }
1032 }
1033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 return false;
1036}
1037
1038/// Returns true if the address N can be represented by a base register plus
1039/// a signed 16-bit displacement [r+imm], and if it is not better
1040/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001041bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001042 SDValue &Base,
1043 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001044 // FIXME dl should come from parent load or store, not from address
1045 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 // If this can be more profitably realized as r+r, fail.
1047 if (SelectAddressRegReg(N, Disp, Base, DAG))
1048 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 if (N.getOpcode() == ISD::ADD) {
1051 short imm = 0;
1052 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1055 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1056 } else {
1057 Base = N.getOperand(0);
1058 }
1059 return true; // [r+i]
1060 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1061 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001062 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001063 && "Cannot handle constant offsets yet!");
1064 Disp = N.getOperand(1).getOperand(0); // The global address.
1065 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001066 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001067 Disp.getOpcode() == ISD::TargetConstantPool ||
1068 Disp.getOpcode() == ISD::TargetJumpTable);
1069 Base = N.getOperand(0);
1070 return true; // [&g+r]
1071 }
1072 } else if (N.getOpcode() == ISD::OR) {
1073 short imm = 0;
1074 if (isIntS16Immediate(N.getOperand(1), imm)) {
1075 // If this is an or of disjoint bitfields, we can codegen this as an add
1076 // (for better address arithmetic) if the LHS and RHS of the OR are
1077 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001078 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001079 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001080
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001081 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 // If all of the bits are known zero on the LHS or RHS, the add won't
1083 // carry.
1084 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001086 return true;
1087 }
1088 }
1089 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1090 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092 // If this address fits entirely in a 16-bit sext immediate field, codegen
1093 // this as "d, 0"
1094 short Imm;
1095 if (isIntS16Immediate(CN, Imm)) {
1096 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001097 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1098 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001099 return true;
1100 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001101
1102 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001104 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1105 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001107 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1111 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001112 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001113 return true;
1114 }
1115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001116
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001117 Disp = DAG.getTargetConstant(0, getPointerTy());
1118 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1119 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1120 else
1121 Base = N;
1122 return true; // [r+0]
1123}
1124
1125/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1126/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001127bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1128 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001129 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001130 // Check to see if we can easily represent this as an [r+r] address. This
1131 // will fail if it thinks that the address is more profitably represented as
1132 // reg+imm, e.g. where imm = 0.
1133 if (SelectAddressRegReg(N, Base, Index, DAG))
1134 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001135
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001136 // If the operand is an addition, always emit this as [r+r], since this is
1137 // better (for code size, and execution, as the memop does the add for free)
1138 // than emitting an explicit add.
1139 if (N.getOpcode() == ISD::ADD) {
1140 Base = N.getOperand(0);
1141 Index = N.getOperand(1);
1142 return true;
1143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001144
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001145 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001146 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1147 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001148 Index = N;
1149 return true;
1150}
1151
1152/// SelectAddressRegImmShift - Returns true if the address N can be
1153/// represented by a base register plus a signed 14-bit displacement
1154/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001155bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1156 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001157 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001158 // FIXME dl should come from the parent load or store, not the address
1159 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001160 // If this can be more profitably realized as r+r, fail.
1161 if (SelectAddressRegReg(N, Disp, Base, DAG))
1162 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001163
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001164 if (N.getOpcode() == ISD::ADD) {
1165 short imm = 0;
1166 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001167 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001168 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1169 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1170 } else {
1171 Base = N.getOperand(0);
1172 }
1173 return true; // [r+i]
1174 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1175 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001176 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001177 && "Cannot handle constant offsets yet!");
1178 Disp = N.getOperand(1).getOperand(0); // The global address.
1179 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1180 Disp.getOpcode() == ISD::TargetConstantPool ||
1181 Disp.getOpcode() == ISD::TargetJumpTable);
1182 Base = N.getOperand(0);
1183 return true; // [&g+r]
1184 }
1185 } else if (N.getOpcode() == ISD::OR) {
1186 short imm = 0;
1187 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1188 // If this is an or of disjoint bitfields, we can codegen this as an add
1189 // (for better address arithmetic) if the LHS and RHS of the OR are
1190 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001191 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001192 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001193 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001194 // If all of the bits are known zero on the LHS or RHS, the add won't
1195 // carry.
1196 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001198 return true;
1199 }
1200 }
1201 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001202 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001203 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001204 // If this address fits entirely in a 14-bit sext immediate field, codegen
1205 // this as "d, 0"
1206 short Imm;
1207 if (isIntS16Immediate(CN, Imm)) {
1208 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001209 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1210 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001211 return true;
1212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001213
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001214 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001216 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1217 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001219 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1221 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1222 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001223 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001224 return true;
1225 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001226 }
1227 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001228
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001229 Disp = DAG.getTargetConstant(0, getPointerTy());
1230 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1231 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1232 else
1233 Base = N;
1234 return true; // [r+0]
1235}
1236
1237
1238/// getPreIndexedAddressParts - returns true by value, base pointer and
1239/// offset pointer and addressing mode by reference if the node's address
1240/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001241bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1242 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001243 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001244 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001245 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Ulrich Weigand881a7152013-03-22 14:58:48 +00001247 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001249 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001250 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001251 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1252 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001253 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001254 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001255 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001256 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001257 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001258 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001259 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001260 } else
1261 return false;
1262
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001263 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001264 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001265 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001266
Ulrich Weigand881a7152013-03-22 14:58:48 +00001267 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1268
1269 // Common code will reject creating a pre-inc form if the base pointer
1270 // is a frame index, or if N is a store and the base pointer is either
1271 // the same as or a predecessor of the value being stored. Check for
1272 // those situations here, and try with swapped Base/Offset instead.
1273 bool Swap = false;
1274
1275 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1276 Swap = true;
1277 else if (!isLoad) {
1278 SDValue Val = cast<StoreSDNode>(N)->getValue();
1279 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1280 Swap = true;
1281 }
1282
1283 if (Swap)
1284 std::swap(Base, Offset);
1285
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001286 AM = ISD::PRE_INC;
1287 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001289
Chris Lattner0851b4f2006-11-15 19:55:13 +00001290 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001291 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001292 // reg + imm
1293 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1294 return false;
1295 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001296 // LDU/STU need an address with at least 4-byte alignment.
1297 if (Alignment < 4)
1298 return false;
1299
Chris Lattner0851b4f2006-11-15 19:55:13 +00001300 // reg + imm * 4.
1301 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1302 return false;
1303 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001304
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001305 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001306 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1307 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001309 LD->getExtensionType() == ISD::SEXTLOAD &&
1310 isa<ConstantSDNode>(Offset))
1311 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001312 }
1313
Chris Lattner4eab7142006-11-10 02:08:47 +00001314 AM = ISD::PRE_INC;
1315 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001316}
1317
1318//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001319// LowerOperation implementation
1320//===----------------------------------------------------------------------===//
1321
Chris Lattner1e61e692010-11-15 02:46:57 +00001322/// GetLabelAccessInfo - Return true if we should reference labels using a
1323/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1324static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001325 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1326 HiOpFlags = PPCII::MO_HA16;
1327 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001328
Chris Lattner1e61e692010-11-15 02:46:57 +00001329 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1330 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001331 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001332 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001333 if (isPIC) {
1334 HiOpFlags |= PPCII::MO_PIC_FLAG;
1335 LoOpFlags |= PPCII::MO_PIC_FLAG;
1336 }
1337
1338 // If this is a reference to a global value that requires a non-lazy-ptr, make
1339 // sure that instruction lowering adds it.
1340 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1341 HiOpFlags |= PPCII::MO_NLP_FLAG;
1342 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001343
Chris Lattner6d2ff122010-11-15 03:13:19 +00001344 if (GV->hasHiddenVisibility()) {
1345 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1346 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1347 }
1348 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001349
Chris Lattner1e61e692010-11-15 02:46:57 +00001350 return isPIC;
1351}
1352
1353static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1354 SelectionDAG &DAG) {
1355 EVT PtrVT = HiPart.getValueType();
1356 SDValue Zero = DAG.getConstant(0, PtrVT);
1357 DebugLoc DL = HiPart.getDebugLoc();
1358
1359 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1360 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001361
Chris Lattner1e61e692010-11-15 02:46:57 +00001362 // With PIC, the first instruction is actually "GR+hi(&G)".
1363 if (isPIC)
1364 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1365 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001366
Chris Lattner1e61e692010-11-15 02:46:57 +00001367 // Generate non-pic code that has direct accesses to the constant pool.
1368 // The address of the global is just (hi(&g)+lo(&g)).
1369 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1370}
1371
Scott Michelfdc40a02009-02-17 22:15:04 +00001372SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001373 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001374 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001375 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001376 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001377
Roman Divacky9fb8b492012-08-24 16:26:02 +00001378 // 64-bit SVR4 ABI code is always position-independent.
1379 // The actual address of the GlobalValue is stored in the TOC.
1380 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1381 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1382 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1383 DAG.getRegister(PPC::X2, MVT::i64));
1384 }
1385
Chris Lattner1e61e692010-11-15 02:46:57 +00001386 unsigned MOHiFlag, MOLoFlag;
1387 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1388 SDValue CPIHi =
1389 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1390 SDValue CPILo =
1391 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1392 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001393}
1394
Dan Gohmand858e902010-04-17 15:26:15 +00001395SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001396 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001397 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001398
Roman Divacky9fb8b492012-08-24 16:26:02 +00001399 // 64-bit SVR4 ABI code is always position-independent.
1400 // The actual address of the GlobalValue is stored in the TOC.
1401 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1402 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1403 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1404 DAG.getRegister(PPC::X2, MVT::i64));
1405 }
1406
Chris Lattner1e61e692010-11-15 02:46:57 +00001407 unsigned MOHiFlag, MOLoFlag;
1408 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1409 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1410 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1411 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001412}
1413
Dan Gohmand858e902010-04-17 15:26:15 +00001414SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1415 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001416 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001417
Dan Gohman46510a72010-04-15 01:51:59 +00001418 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001419
Chris Lattner1e61e692010-11-15 02:46:57 +00001420 unsigned MOHiFlag, MOLoFlag;
1421 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001422 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1423 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001424 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1425}
1426
Roman Divackyfd42ed62012-06-04 17:36:38 +00001427SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1428 SelectionDAG &DAG) const {
1429
1430 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1431 DebugLoc dl = GA->getDebugLoc();
1432 const GlobalValue *GV = GA->getGlobal();
1433 EVT PtrVT = getPointerTy();
1434 bool is64bit = PPCSubTarget.isPPC64();
1435
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001436 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001437
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001438 if (Model == TLSModel::LocalExec) {
1439 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1440 PPCII::MO_TPREL16_HA);
1441 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1442 PPCII::MO_TPREL16_LO);
1443 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1444 is64bit ? MVT::i64 : MVT::i32);
1445 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1446 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1447 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001448
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001449 if (!is64bit)
1450 llvm_unreachable("only local-exec is currently supported for ppc32");
1451
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001452 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001453 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1454 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001455 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1456 PtrVT, GOTReg, TGA);
1457 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1458 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001459 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001460 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001461
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001462 if (Model == TLSModel::GeneralDynamic) {
1463 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1464 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1465 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1466 GOTReg, TGA);
1467 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1468 GOTEntryHi, TGA);
1469
1470 // We need a chain node, and don't have one handy. The underlying
1471 // call has no side effects, so using the function entry node
1472 // suffices.
1473 SDValue Chain = DAG.getEntryNode();
1474 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1475 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1476 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1477 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001478 // The return value from GET_TLS_ADDR really is in X3 already, but
1479 // some hacks are needed here to tie everything together. The extra
1480 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001481 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1482 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1483 }
1484
Bill Schmidt349c2782012-12-12 19:29:35 +00001485 if (Model == TLSModel::LocalDynamic) {
1486 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1487 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1488 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1489 GOTReg, TGA);
1490 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1491 GOTEntryHi, TGA);
1492
1493 // We need a chain node, and don't have one handy. The underlying
1494 // call has no side effects, so using the function entry node
1495 // suffices.
1496 SDValue Chain = DAG.getEntryNode();
1497 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1498 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1499 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1500 PtrVT, ParmReg, TGA);
1501 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1502 // some hacks are needed here to tie everything together. The extra
1503 // copies dissolve during subsequent transforms.
1504 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1505 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001506 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001507 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1508 }
1509
1510 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001511}
1512
Chris Lattner1e61e692010-11-15 02:46:57 +00001513SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1514 SelectionDAG &DAG) const {
1515 EVT PtrVT = Op.getValueType();
1516 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1517 DebugLoc DL = GSDN->getDebugLoc();
1518 const GlobalValue *GV = GSDN->getGlobal();
1519
Chris Lattner1e61e692010-11-15 02:46:57 +00001520 // 64-bit SVR4 ABI code is always position-independent.
1521 // The actual address of the GlobalValue is stored in the TOC.
1522 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1523 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1524 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1525 DAG.getRegister(PPC::X2, MVT::i64));
1526 }
1527
Chris Lattner6d2ff122010-11-15 03:13:19 +00001528 unsigned MOHiFlag, MOLoFlag;
1529 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001530
Chris Lattner6d2ff122010-11-15 03:13:19 +00001531 SDValue GAHi =
1532 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1533 SDValue GALo =
1534 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001535
Chris Lattner6d2ff122010-11-15 03:13:19 +00001536 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001537
Chris Lattner6d2ff122010-11-15 03:13:19 +00001538 // If the global reference is actually to a non-lazy-pointer, we have to do an
1539 // extra load to get the address of the global.
1540 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1541 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001542 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001543 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001544}
1545
Dan Gohmand858e902010-04-17 15:26:15 +00001546SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001547 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001548 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001549
Chris Lattner1a635d62006-04-14 06:01:58 +00001550 // If we're comparing for equality to zero, expose the fact that this is
1551 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1552 // fold the new nodes.
1553 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1554 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001555 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001556 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 if (VT.bitsLT(MVT::i32)) {
1558 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001559 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001560 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001561 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001562 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1563 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 DAG.getConstant(Log2b, MVT::i32));
1565 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001566 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001567 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001568 // optimized. FIXME: revisit this when we can custom lower all setcc
1569 // optimizations.
1570 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001571 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Chris Lattner1a635d62006-04-14 06:01:58 +00001574 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001575 // by xor'ing the rhs with the lhs, which is faster than setting a
1576 // condition register, reading it back out, and masking the correct bit. The
1577 // normal approach here uses sub to do this instead of xor. Using xor exposes
1578 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001579 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001580 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001581 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001582 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001583 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001584 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001585 }
Dan Gohman475871a2008-07-27 21:46:04 +00001586 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001587}
1588
Dan Gohman475871a2008-07-27 21:46:04 +00001589SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001590 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001591 SDNode *Node = Op.getNode();
1592 EVT VT = Node->getValueType(0);
1593 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1594 SDValue InChain = Node->getOperand(0);
1595 SDValue VAListPtr = Node->getOperand(1);
1596 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1597 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001598
Roman Divackybdb226e2011-06-28 15:30:42 +00001599 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1600
1601 // gpr_index
1602 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1603 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1604 false, false, 0);
1605 InChain = GprIndex.getValue(1);
1606
1607 if (VT == MVT::i64) {
1608 // Check if GprIndex is even
1609 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1610 DAG.getConstant(1, MVT::i32));
1611 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1612 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1613 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1614 DAG.getConstant(1, MVT::i32));
1615 // Align GprIndex to be even if it isn't
1616 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1617 GprIndex);
1618 }
1619
1620 // fpr index is 1 byte after gpr
1621 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1622 DAG.getConstant(1, MVT::i32));
1623
1624 // fpr
1625 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1626 FprPtr, MachinePointerInfo(SV), MVT::i8,
1627 false, false, 0);
1628 InChain = FprIndex.getValue(1);
1629
1630 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1631 DAG.getConstant(8, MVT::i32));
1632
1633 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1634 DAG.getConstant(4, MVT::i32));
1635
1636 // areas
1637 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001638 MachinePointerInfo(), false, false,
1639 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001640 InChain = OverflowArea.getValue(1);
1641
1642 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001643 MachinePointerInfo(), false, false,
1644 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001645 InChain = RegSaveArea.getValue(1);
1646
1647 // select overflow_area if index > 8
1648 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1649 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1650
Roman Divackybdb226e2011-06-28 15:30:42 +00001651 // adjustment constant gpr_index * 4/8
1652 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1653 VT.isInteger() ? GprIndex : FprIndex,
1654 DAG.getConstant(VT.isInteger() ? 4 : 8,
1655 MVT::i32));
1656
1657 // OurReg = RegSaveArea + RegConstant
1658 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1659 RegConstant);
1660
1661 // Floating types are 32 bytes into RegSaveArea
1662 if (VT.isFloatingPoint())
1663 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1664 DAG.getConstant(32, MVT::i32));
1665
1666 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1667 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1668 VT.isInteger() ? GprIndex : FprIndex,
1669 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1670 MVT::i32));
1671
1672 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1673 VT.isInteger() ? VAListPtr : FprPtr,
1674 MachinePointerInfo(SV),
1675 MVT::i8, false, false, 0);
1676
1677 // determine if we should load from reg_save_area or overflow_area
1678 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1679
1680 // increase overflow_area by 4/8 if gpr/fpr > 8
1681 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1682 DAG.getConstant(VT.isInteger() ? 4 : 8,
1683 MVT::i32));
1684
1685 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1686 OverflowAreaPlusN);
1687
1688 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1689 OverflowAreaPtr,
1690 MachinePointerInfo(),
1691 MVT::i32, false, false, 0);
1692
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001693 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001694 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001695}
1696
Duncan Sands4a544a72011-09-06 13:37:06 +00001697SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1698 SelectionDAG &DAG) const {
1699 return Op.getOperand(0);
1700}
1701
1702SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1703 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001704 SDValue Chain = Op.getOperand(0);
1705 SDValue Trmp = Op.getOperand(1); // trampoline
1706 SDValue FPtr = Op.getOperand(2); // nested function
1707 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001708 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001709
Owen Andersone50ed302009-08-10 22:56:29 +00001710 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001712 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001713 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001714 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001715
Scott Michelfdc40a02009-02-17 22:15:04 +00001716 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001717 TargetLowering::ArgListEntry Entry;
1718
1719 Entry.Ty = IntPtrTy;
1720 Entry.Node = Trmp; Args.push_back(Entry);
1721
1722 // TrampSize == (isPPC64 ? 48 : 40);
1723 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001725 Args.push_back(Entry);
1726
1727 Entry.Node = FPtr; Args.push_back(Entry);
1728 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001729
Bill Wendling77959322008-09-17 00:30:57 +00001730 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001731 TargetLowering::CallLoweringInfo CLI(Chain,
1732 Type::getVoidTy(*DAG.getContext()),
1733 false, false, false, false, 0,
1734 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001735 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001736 /*doesNotRet=*/false,
1737 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001738 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001739 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001740 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001741
Duncan Sands4a544a72011-09-06 13:37:06 +00001742 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001743}
1744
Dan Gohman475871a2008-07-27 21:46:04 +00001745SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001746 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001747 MachineFunction &MF = DAG.getMachineFunction();
1748 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1749
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001750 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001751
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001752 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001753 // vastart just stores the address of the VarArgsFrameIndex slot into the
1754 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001755 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001756 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001757 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001758 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1759 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001760 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001761 }
1762
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001763 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764 // We suppose the given va_list is already allocated.
1765 //
1766 // typedef struct {
1767 // char gpr; /* index into the array of 8 GPRs
1768 // * stored in the register save area
1769 // * gpr=0 corresponds to r3,
1770 // * gpr=1 to r4, etc.
1771 // */
1772 // char fpr; /* index into the array of 8 FPRs
1773 // * stored in the register save area
1774 // * fpr=0 corresponds to f1,
1775 // * fpr=1 to f2, etc.
1776 // */
1777 // char *overflow_arg_area;
1778 // /* location on stack that holds
1779 // * the next overflow argument
1780 // */
1781 // char *reg_save_area;
1782 // /* where r3:r10 and f1:f8 (if saved)
1783 // * are stored
1784 // */
1785 // } va_list[1];
1786
1787
Dan Gohman1e93df62010-04-17 14:41:14 +00001788 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1789 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Nicolas Geoffray01119992007-04-03 13:59:52 +00001791
Owen Andersone50ed302009-08-10 22:56:29 +00001792 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001793
Dan Gohman1e93df62010-04-17 14:41:14 +00001794 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1795 PtrVT);
1796 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1797 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001798
Duncan Sands83ec4b62008-06-06 12:08:01 +00001799 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001800 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001801
Duncan Sands83ec4b62008-06-06 12:08:01 +00001802 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001803 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001804
1805 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001807
Dan Gohman69de1932008-02-06 22:27:42 +00001808 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001809
Nicolas Geoffray01119992007-04-03 13:59:52 +00001810 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001811 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001812 Op.getOperand(1),
1813 MachinePointerInfo(SV),
1814 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001815 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001816 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001817 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001818
Nicolas Geoffray01119992007-04-03 13:59:52 +00001819 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001820 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001821 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1822 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001823 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001824 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001825 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Nicolas Geoffray01119992007-04-03 13:59:52 +00001827 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001829 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1830 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001831 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001832 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001833 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001834
1835 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001836 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1837 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001838 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001839
Chris Lattner1a635d62006-04-14 06:01:58 +00001840}
1841
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001842#include "PPCGenCallingConv.inc"
1843
Bill Schmidt212af6a2013-02-06 17:33:58 +00001844static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1845 CCValAssign::LocInfo &LocInfo,
1846 ISD::ArgFlagsTy &ArgFlags,
1847 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001848 return true;
1849}
1850
Bill Schmidt212af6a2013-02-06 17:33:58 +00001851static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1852 MVT &LocVT,
1853 CCValAssign::LocInfo &LocInfo,
1854 ISD::ArgFlagsTy &ArgFlags,
1855 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001856 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001857 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1858 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1859 };
1860 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001861
Tilmann Schellerffd02002009-07-03 06:45:56 +00001862 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1863
1864 // Skip one register if the first unallocated register has an even register
1865 // number and there are still argument registers available which have not been
1866 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1867 // need to skip a register if RegNum is odd.
1868 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1869 State.AllocateReg(ArgRegs[RegNum]);
1870 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001871
Tilmann Schellerffd02002009-07-03 06:45:56 +00001872 // Always return false here, as this function only makes sure that the first
1873 // unallocated register has an odd register number and does not actually
1874 // allocate a register for the current argument.
1875 return false;
1876}
1877
Bill Schmidt212af6a2013-02-06 17:33:58 +00001878static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1879 MVT &LocVT,
1880 CCValAssign::LocInfo &LocInfo,
1881 ISD::ArgFlagsTy &ArgFlags,
1882 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001883 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1885 PPC::F8
1886 };
1887
1888 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001889
Tilmann Schellerffd02002009-07-03 06:45:56 +00001890 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1891
1892 // If there is only one Floating-point register left we need to put both f64
1893 // values of a split ppc_fp128 value on the stack.
1894 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1895 State.AllocateReg(ArgRegs[RegNum]);
1896 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001897
Tilmann Schellerffd02002009-07-03 06:45:56 +00001898 // Always return false here, as this function only makes sure that the two f64
1899 // values a ppc_fp128 value is split into are both passed in registers or both
1900 // passed on the stack and does not actually allocate a register for the
1901 // current argument.
1902 return false;
1903}
1904
Chris Lattner9f0bc652007-02-25 05:34:32 +00001905/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001906/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001907static const uint16_t *GetFPR() {
1908 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001909 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001910 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001911 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001912
Chris Lattner9f0bc652007-02-25 05:34:32 +00001913 return FPR;
1914}
1915
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1917/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001918static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001919 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001920 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001921 if (Flags.isByVal())
1922 ArgSize = Flags.getByValSize();
1923 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1924
1925 return ArgSize;
1926}
1927
Dan Gohman475871a2008-07-27 21:46:04 +00001928SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001929PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001930 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 const SmallVectorImpl<ISD::InputArg>
1932 &Ins,
1933 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001934 SmallVectorImpl<SDValue> &InVals)
1935 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001936 if (PPCSubTarget.isSVR4ABI()) {
1937 if (PPCSubTarget.isPPC64())
1938 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1939 dl, DAG, InVals);
1940 else
1941 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1942 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001943 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001944 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1945 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001946 }
1947}
1948
1949SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001950PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001952 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001953 const SmallVectorImpl<ISD::InputArg>
1954 &Ins,
1955 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001956 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001957
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001958 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001959 // +-----------------------------------+
1960 // +--> | Back chain |
1961 // | +-----------------------------------+
1962 // | | Floating-point register save area |
1963 // | +-----------------------------------+
1964 // | | General register save area |
1965 // | +-----------------------------------+
1966 // | | CR save word |
1967 // | +-----------------------------------+
1968 // | | VRSAVE save word |
1969 // | +-----------------------------------+
1970 // | | Alignment padding |
1971 // | +-----------------------------------+
1972 // | | Vector register save area |
1973 // | +-----------------------------------+
1974 // | | Local variable space |
1975 // | +-----------------------------------+
1976 // | | Parameter list area |
1977 // | +-----------------------------------+
1978 // | | LR save word |
1979 // | +-----------------------------------+
1980 // SP--> +--- | Back chain |
1981 // +-----------------------------------+
1982 //
1983 // Specifications:
1984 // System V Application Binary Interface PowerPC Processor Supplement
1985 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001986
Tilmann Schellerffd02002009-07-03 06:45:56 +00001987 MachineFunction &MF = DAG.getMachineFunction();
1988 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001990
Owen Andersone50ed302009-08-10 22:56:29 +00001991 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001993 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1994 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995 unsigned PtrByteSize = 4;
1996
1997 // Assign locations to all of the incoming arguments.
1998 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001999 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002000 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002001
2002 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002003 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002004
Bill Schmidt212af6a2013-02-06 17:33:58 +00002005 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002006
Tilmann Schellerffd02002009-07-03 06:45:56 +00002007 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2008 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002009
Tilmann Schellerffd02002009-07-03 06:45:56 +00002010 // Arguments stored in registers.
2011 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00002012 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00002013 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002014
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002016 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00002019 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002020 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00002022 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002023 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002025 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002026 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 case MVT::v16i8:
2028 case MVT::v8i16:
2029 case MVT::v4i32:
2030 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002031 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002032 break;
2033 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002034
Tilmann Schellerffd02002009-07-03 06:45:56 +00002035 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002036 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002040 } else {
2041 // Argument stored in memory.
2042 assert(VA.isMemLoc());
2043
2044 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2045 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002046 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002047
2048 // Create load nodes to retrieve arguments from the stack.
2049 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002050 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2051 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002052 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002053 }
2054 }
2055
2056 // Assign locations to all of the incoming aggregate by value arguments.
2057 // Aggregates passed by value are stored in the local variable space of the
2058 // caller's stack frame, right above the parameter list area.
2059 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002060 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002061 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062
2063 // Reserve stack space for the allocations in CCInfo.
2064 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2065
Bill Schmidt212af6a2013-02-06 17:33:58 +00002066 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002067
2068 // Area that is at least reserved in the caller of this function.
2069 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002070
Tilmann Schellerffd02002009-07-03 06:45:56 +00002071 // Set the size that is at least reserved in caller of this function. Tail
2072 // call optimized function's reserved stack space needs to be aligned so that
2073 // taking the difference between two stack areas will result in an aligned
2074 // stack.
2075 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2076
2077 MinReservedArea =
2078 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002079 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002080
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002081 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002082 getStackAlignment();
2083 unsigned AlignMask = TargetAlign-1;
2084 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002085
Tilmann Schellerffd02002009-07-03 06:45:56 +00002086 FI->setMinReservedArea(MinReservedArea);
2087
2088 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002089
Tilmann Schellerffd02002009-07-03 06:45:56 +00002090 // If the function takes variable number of arguments, make a frame index for
2091 // the start of the first vararg value... for expansion of llvm.va_start.
2092 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002093 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002094 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2095 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2096 };
2097 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2098
Craig Topperc5eaae42012-03-11 07:57:25 +00002099 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002100 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2101 PPC::F8
2102 };
2103 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2104
Dan Gohman1e93df62010-04-17 14:41:14 +00002105 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2106 NumGPArgRegs));
2107 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2108 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002109
2110 // Make room for NumGPArgRegs and NumFPArgRegs.
2111 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002112 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002113
Dan Gohman1e93df62010-04-17 14:41:14 +00002114 FuncInfo->setVarArgsStackOffset(
2115 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002116 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002117
Dan Gohman1e93df62010-04-17 14:41:14 +00002118 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2119 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002120
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002121 // The fixed integer arguments of a variadic function are stored to the
2122 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2123 // the result of va_next.
2124 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2125 // Get an existing live-in vreg, or add a new one.
2126 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2127 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002128 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002129
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002131 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2132 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002133 MemOps.push_back(Store);
2134 // Increment the address by four for the next argument to store
2135 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2136 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2137 }
2138
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002139 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2140 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002141 // The double arguments are stored to the VarArgsFrameIndex
2142 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002143 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2144 // Get an existing live-in vreg, or add a new one.
2145 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2146 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002147 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002148
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002150 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2151 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002152 MemOps.push_back(Store);
2153 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002155 PtrVT);
2156 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2157 }
2158 }
2159
2160 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002163
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002165}
2166
Bill Schmidt726c2372012-10-23 15:51:16 +00002167// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2168// value to MVT::i64 and then truncate to the correct register size.
2169SDValue
2170PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2171 SelectionDAG &DAG, SDValue ArgVal,
2172 DebugLoc dl) const {
2173 if (Flags.isSExt())
2174 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2175 DAG.getValueType(ObjectVT));
2176 else if (Flags.isZExt())
2177 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2178 DAG.getValueType(ObjectVT));
2179
2180 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2181}
2182
2183// Set the size that is at least reserved in caller of this function. Tail
2184// call optimized functions' reserved stack space needs to be aligned so that
2185// taking the difference between two stack areas will result in an aligned
2186// stack.
2187void
2188PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2189 unsigned nAltivecParamsAtEnd,
2190 unsigned MinReservedArea,
2191 bool isPPC64) const {
2192 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2193 // Add the Altivec parameters at the end, if needed.
2194 if (nAltivecParamsAtEnd) {
2195 MinReservedArea = ((MinReservedArea+15)/16)*16;
2196 MinReservedArea += 16*nAltivecParamsAtEnd;
2197 }
2198 MinReservedArea =
2199 std::max(MinReservedArea,
2200 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2201 unsigned TargetAlign
2202 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2203 getStackAlignment();
2204 unsigned AlignMask = TargetAlign-1;
2205 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2206 FI->setMinReservedArea(MinReservedArea);
2207}
2208
Tilmann Schellerffd02002009-07-03 06:45:56 +00002209SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002210PPCTargetLowering::LowerFormalArguments_64SVR4(
2211 SDValue Chain,
2212 CallingConv::ID CallConv, bool isVarArg,
2213 const SmallVectorImpl<ISD::InputArg>
2214 &Ins,
2215 DebugLoc dl, SelectionDAG &DAG,
2216 SmallVectorImpl<SDValue> &InVals) const {
2217 // TODO: add description of PPC stack frame format, or at least some docs.
2218 //
2219 MachineFunction &MF = DAG.getMachineFunction();
2220 MachineFrameInfo *MFI = MF.getFrameInfo();
2221 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2222
2223 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2224 // Potential tail calls could cause overwriting of argument stack slots.
2225 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2226 (CallConv == CallingConv::Fast));
2227 unsigned PtrByteSize = 8;
2228
2229 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2230 // Area that is at least reserved in caller of this function.
2231 unsigned MinReservedArea = ArgOffset;
2232
2233 static const uint16_t GPR[] = {
2234 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2235 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2236 };
2237
2238 static const uint16_t *FPR = GetFPR();
2239
2240 static const uint16_t VR[] = {
2241 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2242 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2243 };
2244
2245 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2246 const unsigned Num_FPR_Regs = 13;
2247 const unsigned Num_VR_Regs = array_lengthof(VR);
2248
2249 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2250
2251 // Add DAG nodes to load the arguments or copy them out of registers. On
2252 // entry to a function on PPC, the arguments start after the linkage area,
2253 // although the first ones are often in registers.
2254
2255 SmallVector<SDValue, 8> MemOps;
2256 unsigned nAltivecParamsAtEnd = 0;
2257 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002258 unsigned CurArgIdx = 0;
2259 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002260 SDValue ArgVal;
2261 bool needsLoad = false;
2262 EVT ObjectVT = Ins[ArgNo].VT;
2263 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2264 unsigned ArgSize = ObjSize;
2265 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002266 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2267 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002268
2269 unsigned CurArgOffset = ArgOffset;
2270
2271 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2272 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2273 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2274 if (isVarArg) {
2275 MinReservedArea = ((MinReservedArea+15)/16)*16;
2276 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2277 Flags,
2278 PtrByteSize);
2279 } else
2280 nAltivecParamsAtEnd++;
2281 } else
2282 // Calculate min reserved area.
2283 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2284 Flags,
2285 PtrByteSize);
2286
2287 // FIXME the codegen can be much improved in some cases.
2288 // We do not have to keep everything in memory.
2289 if (Flags.isByVal()) {
2290 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2291 ObjSize = Flags.getByValSize();
2292 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002293 // Empty aggregate parameters do not take up registers. Examples:
2294 // struct { } a;
2295 // union { } b;
2296 // int c[0];
2297 // etc. However, we have to provide a place-holder in InVals, so
2298 // pretend we have an 8-byte item at the current address for that
2299 // purpose.
2300 if (!ObjSize) {
2301 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2302 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2303 InVals.push_back(FIN);
2304 continue;
2305 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002306 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002307 if (ObjSize < PtrByteSize)
2308 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002309 // The value of the object is its address.
2310 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2311 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2312 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002313
2314 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002315 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002316 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002317 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002318 SDValue Store;
2319
2320 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2321 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2322 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2323 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2324 MachinePointerInfo(FuncArg, CurArgOffset),
2325 ObjType, false, false, 0);
2326 } else {
2327 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2328 // store the whole register as-is to the parameter save area
2329 // slot. The address of the parameter was already calculated
2330 // above (InVals.push_back(FIN)) to be the right-justified
2331 // offset within the slot. For this store, we need a new
2332 // frame index that points at the beginning of the slot.
2333 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2334 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2335 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2336 MachinePointerInfo(FuncArg, ArgOffset),
2337 false, false, 0);
2338 }
2339
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002340 MemOps.push_back(Store);
2341 ++GPR_idx;
2342 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002343 // Whether we copied from a register or not, advance the offset
2344 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002345 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002346 continue;
2347 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002348
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002349 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2350 // Store whatever pieces of the object are in registers
2351 // to memory. ArgOffset will be the address of the beginning
2352 // of the object.
2353 if (GPR_idx != Num_GPR_Regs) {
2354 unsigned VReg;
2355 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2356 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2357 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2358 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002359 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002360 MachinePointerInfo(FuncArg, ArgOffset),
2361 false, false, 0);
2362 MemOps.push_back(Store);
2363 ++GPR_idx;
2364 ArgOffset += PtrByteSize;
2365 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002366 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002367 break;
2368 }
2369 }
2370 continue;
2371 }
2372
2373 switch (ObjectVT.getSimpleVT().SimpleTy) {
2374 default: llvm_unreachable("Unhandled argument type!");
2375 case MVT::i32:
2376 case MVT::i64:
2377 if (GPR_idx != Num_GPR_Regs) {
2378 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2379 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2380
Bill Schmidt726c2372012-10-23 15:51:16 +00002381 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002382 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2383 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002384 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002385
2386 ++GPR_idx;
2387 } else {
2388 needsLoad = true;
2389 ArgSize = PtrByteSize;
2390 }
2391 ArgOffset += 8;
2392 break;
2393
2394 case MVT::f32:
2395 case MVT::f64:
2396 // Every 8 bytes of argument space consumes one of the GPRs available for
2397 // argument passing.
2398 if (GPR_idx != Num_GPR_Regs) {
2399 ++GPR_idx;
2400 }
2401 if (FPR_idx != Num_FPR_Regs) {
2402 unsigned VReg;
2403
2404 if (ObjectVT == MVT::f32)
2405 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2406 else
2407 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2408
2409 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2410 ++FPR_idx;
2411 } else {
2412 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002413 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002414 }
2415
2416 ArgOffset += 8;
2417 break;
2418 case MVT::v4f32:
2419 case MVT::v4i32:
2420 case MVT::v8i16:
2421 case MVT::v16i8:
2422 // Note that vector arguments in registers don't reserve stack space,
2423 // except in varargs functions.
2424 if (VR_idx != Num_VR_Regs) {
2425 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2426 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2427 if (isVarArg) {
2428 while ((ArgOffset % 16) != 0) {
2429 ArgOffset += PtrByteSize;
2430 if (GPR_idx != Num_GPR_Regs)
2431 GPR_idx++;
2432 }
2433 ArgOffset += 16;
2434 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2435 }
2436 ++VR_idx;
2437 } else {
2438 // Vectors are aligned.
2439 ArgOffset = ((ArgOffset+15)/16)*16;
2440 CurArgOffset = ArgOffset;
2441 ArgOffset += 16;
2442 needsLoad = true;
2443 }
2444 break;
2445 }
2446
2447 // We need to load the argument to a virtual register if we determined
2448 // above that we ran out of physical registers of the appropriate type.
2449 if (needsLoad) {
2450 int FI = MFI->CreateFixedObject(ObjSize,
2451 CurArgOffset + (ArgSize - ObjSize),
2452 isImmutable);
2453 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2454 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2455 false, false, false, 0);
2456 }
2457
2458 InVals.push_back(ArgVal);
2459 }
2460
2461 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002462 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002463 // taking the difference between two stack areas will result in an aligned
2464 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002465 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002466
2467 // If the function takes variable number of arguments, make a frame index for
2468 // the start of the first vararg value... for expansion of llvm.va_start.
2469 if (isVarArg) {
2470 int Depth = ArgOffset;
2471
2472 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002473 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002474 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2475
2476 // If this function is vararg, store any remaining integer argument regs
2477 // to their spots on the stack so that they may be loaded by deferencing the
2478 // result of va_next.
2479 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2480 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2481 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2482 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2483 MachinePointerInfo(), false, false, 0);
2484 MemOps.push_back(Store);
2485 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002486 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002487 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2488 }
2489 }
2490
2491 if (!MemOps.empty())
2492 Chain = DAG.getNode(ISD::TokenFactor, dl,
2493 MVT::Other, &MemOps[0], MemOps.size());
2494
2495 return Chain;
2496}
2497
2498SDValue
2499PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002501 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 const SmallVectorImpl<ISD::InputArg>
2503 &Ins,
2504 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002505 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002506 // TODO: add description of PPC stack frame format, or at least some docs.
2507 //
2508 MachineFunction &MF = DAG.getMachineFunction();
2509 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002510 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002511
Owen Andersone50ed302009-08-10 22:56:29 +00002512 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002514 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002515 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2516 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002517 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002518
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002519 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002520 // Area that is at least reserved in caller of this function.
2521 unsigned MinReservedArea = ArgOffset;
2522
Craig Topperb78ca422012-03-11 07:16:55 +00002523 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002524 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2525 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2526 };
Craig Topperb78ca422012-03-11 07:16:55 +00002527 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002528 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2529 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2530 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002531
Craig Topperb78ca422012-03-11 07:16:55 +00002532 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002533
Craig Topperb78ca422012-03-11 07:16:55 +00002534 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002535 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2536 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2537 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002538
Owen Anderson718cb662007-09-07 04:06:50 +00002539 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002540 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002541 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002542
2543 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002544
Craig Topperb78ca422012-03-11 07:16:55 +00002545 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002546
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002547 // In 32-bit non-varargs functions, the stack space for vectors is after the
2548 // stack space for non-vectors. We do not use this space unless we have
2549 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002550 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002551 // that out...for the pathological case, compute VecArgOffset as the
2552 // start of the vector parameter area. Computing VecArgOffset is the
2553 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002554 unsigned VecArgOffset = ArgOffset;
2555 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002557 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002558 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002560
Duncan Sands276dcbd2008-03-21 09:14:45 +00002561 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002562 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002563 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002564 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002565 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2566 VecArgOffset += ArgSize;
2567 continue;
2568 }
2569
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002571 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 case MVT::i32:
2573 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002574 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002575 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 case MVT::i64: // PPC64
2577 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002578 // FIXME: We are guaranteed to be !isPPC64 at this point.
2579 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002580 VecArgOffset += 8;
2581 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 case MVT::v4f32:
2583 case MVT::v4i32:
2584 case MVT::v8i16:
2585 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002586 // Nothing to do, we're only looking at Nonvector args here.
2587 break;
2588 }
2589 }
2590 }
2591 // We've found where the vector parameter area in memory is. Skip the
2592 // first 12 parameters; these don't use that memory.
2593 VecArgOffset = ((VecArgOffset+15)/16)*16;
2594 VecArgOffset += 12*16;
2595
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002596 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002597 // entry to a function on PPC, the arguments start after the linkage area,
2598 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002599
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002601 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002602 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2603 // When passing anonymous aggregates, this is currently not true.
2604 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002605 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2606 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002607 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002608 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002609 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002610 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002611 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002612 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002613
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002614 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002615
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002616 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2618 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002619 if (isVarArg || isPPC64) {
2620 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002621 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002622 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002623 PtrByteSize);
2624 } else nAltivecParamsAtEnd++;
2625 } else
2626 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002627 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002628 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002629 PtrByteSize);
2630
Dale Johannesen8419dd62008-03-07 20:27:40 +00002631 // FIXME the codegen can be much improved in some cases.
2632 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002633 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002634 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002635 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002636 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002637 // Objects of size 1 and 2 are right justified, everything else is
2638 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002639 if (ObjSize==1 || ObjSize==2) {
2640 CurArgOffset = CurArgOffset + (4 - ObjSize);
2641 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002642 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002643 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002644 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002645 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002646 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002647 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002648 unsigned VReg;
2649 if (isPPC64)
2650 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2651 else
2652 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002653 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002654 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002655 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002656 MachinePointerInfo(FuncArg,
2657 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002658 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002659 MemOps.push_back(Store);
2660 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002661 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002662
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002663 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002664
Dale Johannesen7f96f392008-03-08 01:41:42 +00002665 continue;
2666 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002667 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2668 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002669 // to memory. ArgOffset will be the address of the beginning
2670 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002671 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002672 unsigned VReg;
2673 if (isPPC64)
2674 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2675 else
2676 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002677 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002678 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002679 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002680 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002681 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002682 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002683 MemOps.push_back(Store);
2684 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002685 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002686 } else {
2687 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2688 break;
2689 }
2690 }
2691 continue;
2692 }
2693
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002695 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002696 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002697 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002698 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002699 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002700 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002701 ++GPR_idx;
2702 } else {
2703 needsLoad = true;
2704 ArgSize = PtrByteSize;
2705 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002706 // All int arguments reserve stack space in the Darwin ABI.
2707 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002708 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002709 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002710 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002711 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002712 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002713 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002714 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002715
Bill Schmidt726c2372012-10-23 15:51:16 +00002716 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002717 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002718 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002719 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002720
Chris Lattnerc91a4752006-06-26 22:48:35 +00002721 ++GPR_idx;
2722 } else {
2723 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002724 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002725 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002726 // All int arguments reserve stack space in the Darwin ABI.
2727 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002728 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002729
Owen Anderson825b72b2009-08-11 20:47:22 +00002730 case MVT::f32:
2731 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002732 // Every 4 bytes of argument space consumes one of the GPRs available for
2733 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002734 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002735 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002736 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002737 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002738 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002739 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002740 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002741
Owen Anderson825b72b2009-08-11 20:47:22 +00002742 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002743 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002744 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002745 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002746
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002748 ++FPR_idx;
2749 } else {
2750 needsLoad = true;
2751 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002752
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002753 // All FP arguments reserve stack space in the Darwin ABI.
2754 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002755 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002756 case MVT::v4f32:
2757 case MVT::v4i32:
2758 case MVT::v8i16:
2759 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002760 // Note that vector arguments in registers don't reserve stack space,
2761 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002762 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002763 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002765 if (isVarArg) {
2766 while ((ArgOffset % 16) != 0) {
2767 ArgOffset += PtrByteSize;
2768 if (GPR_idx != Num_GPR_Regs)
2769 GPR_idx++;
2770 }
2771 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002772 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002773 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002774 ++VR_idx;
2775 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002776 if (!isVarArg && !isPPC64) {
2777 // Vectors go after all the nonvectors.
2778 CurArgOffset = VecArgOffset;
2779 VecArgOffset += 16;
2780 } else {
2781 // Vectors are aligned.
2782 ArgOffset = ((ArgOffset+15)/16)*16;
2783 CurArgOffset = ArgOffset;
2784 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002785 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002786 needsLoad = true;
2787 }
2788 break;
2789 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002790
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002791 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002792 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002793 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002794 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002795 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002796 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002797 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002798 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002799 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002800 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002801
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002803 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002804
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002805 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002806 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002807 // taking the difference between two stack areas will result in an aligned
2808 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002809 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002810
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002811 // If the function takes variable number of arguments, make a frame index for
2812 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002813 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002814 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002815
Dan Gohman1e93df62010-04-17 14:41:14 +00002816 FuncInfo->setVarArgsFrameIndex(
2817 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002818 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002819 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002820
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002821 // If this function is vararg, store any remaining integer argument regs
2822 // to their spots on the stack so that they may be loaded by deferencing the
2823 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002824 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002825 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002826
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002827 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002828 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002829 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002830 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002831
Dan Gohman98ca4f22009-08-05 01:29:28 +00002832 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002833 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2834 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002835 MemOps.push_back(Store);
2836 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002837 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002838 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002839 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002840 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002841
Dale Johannesen8419dd62008-03-07 20:27:40 +00002842 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002844 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002845
Dan Gohman98ca4f22009-08-05 01:29:28 +00002846 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002847}
2848
Bill Schmidt419f3762012-09-19 15:42:13 +00002849/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2850/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002851static unsigned
2852CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2853 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002854 bool isVarArg,
2855 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002856 const SmallVectorImpl<ISD::OutputArg>
2857 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002858 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002859 unsigned &nAltivecParamsAtEnd) {
2860 // Count how many bytes are to be pushed on the stack, including the linkage
2861 // area, and parameter passing area. We start with 24/48 bytes, which is
2862 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002863 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002864 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2866
2867 // Add up all the space actually used.
2868 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2869 // they all go in registers, but we must reserve stack space for them for
2870 // possible use by the caller. In varargs or 64-bit calls, parameters are
2871 // assigned stack space in order, with padding so Altivec parameters are
2872 // 16-byte aligned.
2873 nAltivecParamsAtEnd = 0;
2874 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002875 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002876 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002877 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002878 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2879 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002880 if (!isVarArg && !isPPC64) {
2881 // Non-varargs Altivec parameters go after all the non-Altivec
2882 // parameters; handle those later so we know how much padding we need.
2883 nAltivecParamsAtEnd++;
2884 continue;
2885 }
2886 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2887 NumBytes = ((NumBytes+15)/16)*16;
2888 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002889 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002890 }
2891
2892 // Allow for Altivec parameters at the end, if needed.
2893 if (nAltivecParamsAtEnd) {
2894 NumBytes = ((NumBytes+15)/16)*16;
2895 NumBytes += 16*nAltivecParamsAtEnd;
2896 }
2897
2898 // The prolog code of the callee may store up to 8 GPR argument registers to
2899 // the stack, allowing va_start to index over them in memory if its varargs.
2900 // Because we cannot tell if this is needed on the caller side, we have to
2901 // conservatively assume that it is needed. As such, make sure we have at
2902 // least enough stack space for the caller to store the 8 GPRs.
2903 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002904 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002905
2906 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002907 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2908 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2909 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910 unsigned AlignMask = TargetAlign-1;
2911 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2912 }
2913
2914 return NumBytes;
2915}
2916
2917/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002918/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002919static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002920 unsigned ParamSize) {
2921
Dale Johannesenb60d5192009-11-24 01:09:07 +00002922 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002923
2924 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2925 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2926 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2927 // Remember only if the new adjustement is bigger.
2928 if (SPDiff < FI->getTailCallSPDelta())
2929 FI->setTailCallSPDelta(SPDiff);
2930
2931 return SPDiff;
2932}
2933
Dan Gohman98ca4f22009-08-05 01:29:28 +00002934/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2935/// for tail call optimization. Targets which want to do tail call
2936/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002937bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002938PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002939 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940 bool isVarArg,
2941 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002942 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002943 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002944 return false;
2945
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002946 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002947 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002948 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949
Dan Gohman98ca4f22009-08-05 01:29:28 +00002950 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002951 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002952 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2953 // Functions containing by val parameters are not supported.
2954 for (unsigned i = 0; i != Ins.size(); i++) {
2955 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2956 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002958
2959 // Non PIC/GOT tail calls are supported.
2960 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2961 return true;
2962
2963 // At the moment we can only do local tail calls (in same module, hidden
2964 // or protected) if we are generating PIC.
2965 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2966 return G->getGlobal()->hasHiddenVisibility()
2967 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002968 }
2969
2970 return false;
2971}
2972
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002973/// isCallCompatibleAddress - Return the immediate to use if the specified
2974/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002975static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002976 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2977 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002978
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002979 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002980 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002981 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002982 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002983
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002984 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002985 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002986}
2987
Dan Gohman844731a2008-05-13 00:00:25 +00002988namespace {
2989
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002990struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002991 SDValue Arg;
2992 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002993 int FrameIdx;
2994
2995 TailCallArgumentInfo() : FrameIdx(0) {}
2996};
2997
Dan Gohman844731a2008-05-13 00:00:25 +00002998}
2999
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003000/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3001static void
3002StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00003003 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003004 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003005 SmallVector<SDValue, 8> &MemOpChains,
3006 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003007 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003008 SDValue Arg = TailCallArgs[i].Arg;
3009 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003010 int FI = TailCallArgs[i].FrameIdx;
3011 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003012 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003013 MachinePointerInfo::getFixedStack(FI),
3014 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003015 }
3016}
3017
3018/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3019/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00003020static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003021 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00003022 SDValue Chain,
3023 SDValue OldRetAddr,
3024 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003025 int SPDiff,
3026 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003027 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003028 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003029 if (SPDiff) {
3030 // Calculate the new stack slot for the return address.
3031 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003032 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003033 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003034 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003035 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003036 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003037 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003038 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003039 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003040 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003041
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003042 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3043 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003044 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003045 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003046 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003047 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003048 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003049 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3050 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003051 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003052 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003053 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003054 }
3055 return Chain;
3056}
3057
3058/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3059/// the position of the argument.
3060static void
3061CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003062 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003063 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3064 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003065 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003066 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003068 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003069 TailCallArgumentInfo Info;
3070 Info.Arg = Arg;
3071 Info.FrameIdxOp = FIN;
3072 Info.FrameIdx = FI;
3073 TailCallArguments.push_back(Info);
3074}
3075
3076/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3077/// stack slot. Returns the chain as result and the loaded frame pointers in
3078/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003079SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003080 int SPDiff,
3081 SDValue Chain,
3082 SDValue &LROpOut,
3083 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003084 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003085 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003086 if (SPDiff) {
3087 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003088 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003089 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003090 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003091 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003092 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003093
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003094 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3095 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003096 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003097 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003098 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003099 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003100 Chain = SDValue(FPOpOut.getNode(), 1);
3101 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003102 }
3103 return Chain;
3104}
3105
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003106/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003107/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003108/// specified by the specific parameter attribute. The copy will be passed as
3109/// a byval function parameter.
3110/// Sometimes what we are copying is the end of a larger object, the part that
3111/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003112static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003113CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003114 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003115 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003116 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003117 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003118 false, false, MachinePointerInfo(0),
3119 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003120}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003121
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003122/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3123/// tail calls.
3124static void
Dan Gohman475871a2008-07-27 21:46:04 +00003125LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3126 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003127 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003128 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003129 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003130 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003131 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003132 if (!isTailCall) {
3133 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003134 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003135 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003137 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003139 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003140 DAG.getConstant(ArgOffset, PtrVT));
3141 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003142 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3143 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003144 // Calculate and remember argument location.
3145 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3146 TailCallArguments);
3147}
3148
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003149static
3150void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3151 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3152 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3153 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3154 MachineFunction &MF = DAG.getMachineFunction();
3155
3156 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3157 // might overwrite each other in case of tail call optimization.
3158 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003159 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003160 InFlag = SDValue();
3161 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3162 MemOpChains2, dl);
3163 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003165 &MemOpChains2[0], MemOpChains2.size());
3166
3167 // Store the return address to the appropriate stack slot.
3168 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3169 isPPC64, isDarwinABI, dl);
3170
3171 // Emit callseq_end just before tailcall node.
3172 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3173 DAG.getIntPtrConstant(0, true), InFlag);
3174 InFlag = Chain.getValue(1);
3175}
3176
3177static
3178unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3179 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3180 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003181 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003182 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003183
Chris Lattnerb9082582010-11-14 23:42:06 +00003184 bool isPPC64 = PPCSubTarget.isPPC64();
3185 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3186
Owen Andersone50ed302009-08-10 22:56:29 +00003187 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003189 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003190
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003191 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003192
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003193 bool needIndirectCall = true;
3194 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003195 // If this is an absolute destination address, use the munged value.
3196 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003197 needIndirectCall = false;
3198 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003199
Chris Lattnerb9082582010-11-14 23:42:06 +00003200 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3201 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3202 // Use indirect calls for ALL functions calls in JIT mode, since the
3203 // far-call stubs may be outside relocation limits for a BL instruction.
3204 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3205 unsigned OpFlags = 0;
3206 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003207 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003208 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003209 (G->getGlobal()->isDeclaration() ||
3210 G->getGlobal()->isWeakForLinker())) {
3211 // PC-relative references to external symbols should go through $stub,
3212 // unless we're building with the leopard linker or later, which
3213 // automatically synthesizes these stubs.
3214 OpFlags = PPCII::MO_DARWIN_STUB;
3215 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003216
Chris Lattnerb9082582010-11-14 23:42:06 +00003217 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3218 // every direct call is) turn it into a TargetGlobalAddress /
3219 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003220 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003221 Callee.getValueType(),
3222 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003223 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003224 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003225 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003226
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003227 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003228 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003229
Chris Lattnerb9082582010-11-14 23:42:06 +00003230 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003231 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003232 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003233 // PC-relative references to external symbols should go through $stub,
3234 // unless we're building with the leopard linker or later, which
3235 // automatically synthesizes these stubs.
3236 OpFlags = PPCII::MO_DARWIN_STUB;
3237 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003238
Chris Lattnerb9082582010-11-14 23:42:06 +00003239 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3240 OpFlags);
3241 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003242 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003243
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003244 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003245 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3246 // to do the call, we can't use PPCISD::CALL.
3247 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003248
3249 if (isSVR4ABI && isPPC64) {
3250 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3251 // entry point, but to the function descriptor (the function entry point
3252 // address is part of the function descriptor though).
3253 // The function descriptor is a three doubleword structure with the
3254 // following fields: function entry point, TOC base address and
3255 // environment pointer.
3256 // Thus for a call through a function pointer, the following actions need
3257 // to be performed:
3258 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003259 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003260 // 2. Load the address of the function entry point from the function
3261 // descriptor.
3262 // 3. Load the TOC of the callee from the function descriptor into r2.
3263 // 4. Load the environment pointer from the function descriptor into
3264 // r11.
3265 // 5. Branch to the function entry point address.
3266 // 6. On return of the callee, the TOC of the caller needs to be
3267 // restored (this is done in FinishCall()).
3268 //
3269 // All those operations are flagged together to ensure that no other
3270 // operations can be scheduled in between. E.g. without flagging the
3271 // operations together, a TOC access in the caller could be scheduled
3272 // between the load of the callee TOC and the branch to the callee, which
3273 // results in the TOC access going through the TOC of the callee instead
3274 // of going through the TOC of the caller, which leads to incorrect code.
3275
3276 // Load the address of the function entry point from the function
3277 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003278 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003279 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3280 InFlag.getNode() ? 3 : 2);
3281 Chain = LoadFuncPtr.getValue(1);
3282 InFlag = LoadFuncPtr.getValue(2);
3283
3284 // Load environment pointer into r11.
3285 // Offset of the environment pointer within the function descriptor.
3286 SDValue PtrOff = DAG.getIntPtrConstant(16);
3287
3288 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3289 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3290 InFlag);
3291 Chain = LoadEnvPtr.getValue(1);
3292 InFlag = LoadEnvPtr.getValue(2);
3293
3294 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3295 InFlag);
3296 Chain = EnvVal.getValue(0);
3297 InFlag = EnvVal.getValue(1);
3298
3299 // Load TOC of the callee into r2. We are using a target-specific load
3300 // with r2 hard coded, because the result of a target-independent load
3301 // would never go directly into r2, since r2 is a reserved register (which
3302 // prevents the register allocator from allocating it), resulting in an
3303 // additional register being allocated and an unnecessary move instruction
3304 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003305 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003306 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3307 Callee, InFlag);
3308 Chain = LoadTOCPtr.getValue(0);
3309 InFlag = LoadTOCPtr.getValue(1);
3310
3311 MTCTROps[0] = Chain;
3312 MTCTROps[1] = LoadFuncPtr;
3313 MTCTROps[2] = InFlag;
3314 }
3315
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003316 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3317 2 + (InFlag.getNode() != 0));
3318 InFlag = Chain.getValue(1);
3319
3320 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003322 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003323 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003324 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003325 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003326 // Add use of X11 (holding environment pointer)
3327 if (isSVR4ABI && isPPC64)
3328 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003329 // Add CTR register as callee so a bctr can be emitted later.
3330 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003331 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003332 }
3333
3334 // If this is a direct call, pass the chain and the callee.
3335 if (Callee.getNode()) {
3336 Ops.push_back(Chain);
3337 Ops.push_back(Callee);
3338 }
3339 // If this is a tail call add stack pointer delta.
3340 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003342
3343 // Add argument registers to the end of the list so that they are known live
3344 // into the call.
3345 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3346 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3347 RegsToPass[i].second.getValueType()));
3348
3349 return CallOpc;
3350}
3351
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003352static
3353bool isLocalCall(const SDValue &Callee)
3354{
3355 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003356 return !G->getGlobal()->isDeclaration() &&
3357 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003358 return false;
3359}
3360
Dan Gohman98ca4f22009-08-05 01:29:28 +00003361SDValue
3362PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003363 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003364 const SmallVectorImpl<ISD::InputArg> &Ins,
3365 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003366 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003367
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003368 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003369 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003370 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003371 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003372
3373 // Copy all of the result registers out of their specified physreg.
3374 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3375 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003376 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003377
3378 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3379 VA.getLocReg(), VA.getLocVT(), InFlag);
3380 Chain = Val.getValue(1);
3381 InFlag = Val.getValue(2);
3382
3383 switch (VA.getLocInfo()) {
3384 default: llvm_unreachable("Unknown loc info!");
3385 case CCValAssign::Full: break;
3386 case CCValAssign::AExt:
3387 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3388 break;
3389 case CCValAssign::ZExt:
3390 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3391 DAG.getValueType(VA.getValVT()));
3392 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3393 break;
3394 case CCValAssign::SExt:
3395 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3396 DAG.getValueType(VA.getValVT()));
3397 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3398 break;
3399 }
3400
3401 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003402 }
3403
Dan Gohman98ca4f22009-08-05 01:29:28 +00003404 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003405}
3406
Dan Gohman98ca4f22009-08-05 01:29:28 +00003407SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003408PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3409 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003410 SelectionDAG &DAG,
3411 SmallVector<std::pair<unsigned, SDValue>, 8>
3412 &RegsToPass,
3413 SDValue InFlag, SDValue Chain,
3414 SDValue &Callee,
3415 int SPDiff, unsigned NumBytes,
3416 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003417 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003418 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003419 SmallVector<SDValue, 8> Ops;
3420 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3421 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003422 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003423
Hal Finkel82b38212012-08-28 02:10:27 +00003424 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3425 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3426 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3427
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003428 // When performing tail call optimization the callee pops its arguments off
3429 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003430 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003431 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003432 (CallConv == CallingConv::Fast &&
3433 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003434
Roman Divackye46137f2012-03-06 16:41:49 +00003435 // Add a register mask operand representing the call-preserved registers.
3436 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3437 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3438 assert(Mask && "Missing call preserved mask for calling convention");
3439 Ops.push_back(DAG.getRegisterMask(Mask));
3440
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003441 if (InFlag.getNode())
3442 Ops.push_back(InFlag);
3443
3444 // Emit tail call.
3445 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003446 assert(((Callee.getOpcode() == ISD::Register &&
3447 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3448 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3449 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3450 isa<ConstantSDNode>(Callee)) &&
3451 "Expecting an global address, external symbol, absolute value or register");
3452
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003454 }
3455
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003456 // Add a NOP immediately after the branch instruction when using the 64-bit
3457 // SVR4 ABI. At link time, if caller and callee are in a different module and
3458 // thus have a different TOC, the call will be replaced with a call to a stub
3459 // function which saves the current TOC, loads the TOC of the callee and
3460 // branches to the callee. The NOP will be replaced with a load instruction
3461 // which restores the TOC of the caller from the TOC save slot of the current
3462 // stack frame. If caller and callee belong to the same module (and have the
3463 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003464
3465 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003466 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003467 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003468 // This is a call through a function pointer.
3469 // Restore the caller TOC from the save area into R2.
3470 // See PrepareCall() for more information about calls through function
3471 // pointers in the 64-bit SVR4 ABI.
3472 // We are using a target-specific load with r2 hard coded, because the
3473 // result of a target-independent load would never go directly into r2,
3474 // since r2 is a reserved register (which prevents the register allocator
3475 // from allocating it), resulting in an additional register being
3476 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003477 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003478 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003479 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003480 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003481 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003482 }
3483
Hal Finkel5b00cea2012-03-31 14:45:15 +00003484 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3485 InFlag = Chain.getValue(1);
3486
3487 if (needsTOCRestore) {
3488 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3489 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3490 InFlag = Chain.getValue(1);
3491 }
3492
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003493 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3494 DAG.getIntPtrConstant(BytesCalleePops, true),
3495 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003496 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003497 InFlag = Chain.getValue(1);
3498
Dan Gohman98ca4f22009-08-05 01:29:28 +00003499 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3500 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003501}
3502
Dan Gohman98ca4f22009-08-05 01:29:28 +00003503SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003504PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003505 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003506 SelectionDAG &DAG = CLI.DAG;
3507 DebugLoc &dl = CLI.DL;
3508 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3509 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3510 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3511 SDValue Chain = CLI.Chain;
3512 SDValue Callee = CLI.Callee;
3513 bool &isTailCall = CLI.IsTailCall;
3514 CallingConv::ID CallConv = CLI.CallConv;
3515 bool isVarArg = CLI.IsVarArg;
3516
Evan Cheng0c439eb2010-01-27 00:07:07 +00003517 if (isTailCall)
3518 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3519 Ins, DAG);
3520
Bill Schmidt726c2372012-10-23 15:51:16 +00003521 if (PPCSubTarget.isSVR4ABI()) {
3522 if (PPCSubTarget.isPPC64())
3523 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3524 isTailCall, Outs, OutVals, Ins,
3525 dl, DAG, InVals);
3526 else
3527 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3528 isTailCall, Outs, OutVals, Ins,
3529 dl, DAG, InVals);
3530 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003531
Bill Schmidt726c2372012-10-23 15:51:16 +00003532 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3533 isTailCall, Outs, OutVals, Ins,
3534 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003535}
3536
3537SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003538PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3539 CallingConv::ID CallConv, bool isVarArg,
3540 bool isTailCall,
3541 const SmallVectorImpl<ISD::OutputArg> &Outs,
3542 const SmallVectorImpl<SDValue> &OutVals,
3543 const SmallVectorImpl<ISD::InputArg> &Ins,
3544 DebugLoc dl, SelectionDAG &DAG,
3545 SmallVectorImpl<SDValue> &InVals) const {
3546 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003547 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003548
Dan Gohman98ca4f22009-08-05 01:29:28 +00003549 assert((CallConv == CallingConv::C ||
3550 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552 unsigned PtrByteSize = 4;
3553
3554 MachineFunction &MF = DAG.getMachineFunction();
3555
3556 // Mark this function as potentially containing a function that contains a
3557 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3558 // and restoring the callers stack pointer in this functions epilog. This is
3559 // done because by tail calling the called function might overwrite the value
3560 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003561 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3562 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003563 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003564
Tilmann Schellerffd02002009-07-03 06:45:56 +00003565 // Count how many bytes are to be pushed on the stack, including the linkage
3566 // area, parameter list area and the part of the local variable space which
3567 // contains copies of aggregates which are passed by value.
3568
3569 // Assign locations to all of the outgoing arguments.
3570 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003571 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003572 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003573
3574 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003575 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003576
3577 if (isVarArg) {
3578 // Handle fixed and variable vector arguments differently.
3579 // Fixed vector arguments go into registers as long as registers are
3580 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003581 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003582
Tilmann Schellerffd02002009-07-03 06:45:56 +00003583 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003584 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003585 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003586 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003587
Dan Gohman98ca4f22009-08-05 01:29:28 +00003588 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003589 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3590 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003591 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003592 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3593 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003594 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003595
Tilmann Schellerffd02002009-07-03 06:45:56 +00003596 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003597#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003598 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003599 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003600#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003601 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003602 }
3603 }
3604 } else {
3605 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003606 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003607 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003608
Tilmann Schellerffd02002009-07-03 06:45:56 +00003609 // Assign locations to all of the outgoing aggregate by value arguments.
3610 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003611 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003612 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003613
3614 // Reserve stack space for the allocations in CCInfo.
3615 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3616
Bill Schmidt212af6a2013-02-06 17:33:58 +00003617 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003618
3619 // Size of the linkage area, parameter list area and the part of the local
3620 // space variable where copies of aggregates which are passed by value are
3621 // stored.
3622 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003623
Tilmann Schellerffd02002009-07-03 06:45:56 +00003624 // Calculate by how many bytes the stack has to be adjusted in case of tail
3625 // call optimization.
3626 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3627
3628 // Adjust the stack pointer for the new arguments...
3629 // These operations are automatically eliminated by the prolog/epilog pass
3630 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3631 SDValue CallSeqStart = Chain;
3632
3633 // Load the return address and frame pointer so it can be moved somewhere else
3634 // later.
3635 SDValue LROp, FPOp;
3636 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3637 dl);
3638
3639 // Set up a copy of the stack pointer for use loading and storing any
3640 // arguments that may not fit in the registers available for argument
3641 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003643
Tilmann Schellerffd02002009-07-03 06:45:56 +00003644 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3645 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3646 SmallVector<SDValue, 8> MemOpChains;
3647
Roman Divacky0aaa9192011-08-30 17:04:16 +00003648 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003649 // Walk the register/memloc assignments, inserting copies/loads.
3650 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3651 i != e;
3652 ++i) {
3653 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003654 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003655 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003656
Tilmann Schellerffd02002009-07-03 06:45:56 +00003657 if (Flags.isByVal()) {
3658 // Argument is an aggregate which is passed by value, thus we need to
3659 // create a copy of it in the local variable space of the current stack
3660 // frame (which is the stack frame of the caller) and pass the address of
3661 // this copy to the callee.
3662 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3663 CCValAssign &ByValVA = ByValArgLocs[j++];
3664 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003665
Tilmann Schellerffd02002009-07-03 06:45:56 +00003666 // Memory reserved in the local variable space of the callers stack frame.
3667 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003668
Tilmann Schellerffd02002009-07-03 06:45:56 +00003669 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3670 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003671
Tilmann Schellerffd02002009-07-03 06:45:56 +00003672 // Create a copy of the argument in the local area of the current
3673 // stack frame.
3674 SDValue MemcpyCall =
3675 CreateCopyOfByValArgument(Arg, PtrOff,
3676 CallSeqStart.getNode()->getOperand(0),
3677 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003678
Tilmann Schellerffd02002009-07-03 06:45:56 +00003679 // This must go outside the CALLSEQ_START..END.
3680 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3681 CallSeqStart.getNode()->getOperand(1));
3682 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3683 NewCallSeqStart.getNode());
3684 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003685
Tilmann Schellerffd02002009-07-03 06:45:56 +00003686 // Pass the address of the aggregate copy on the stack either in a
3687 // physical register or in the parameter list area of the current stack
3688 // frame to the callee.
3689 Arg = PtrOff;
3690 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003691
Tilmann Schellerffd02002009-07-03 06:45:56 +00003692 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003693 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003694 // Put argument in a physical register.
3695 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3696 } else {
3697 // Put argument in the parameter list area of the current stack frame.
3698 assert(VA.isMemLoc());
3699 unsigned LocMemOffset = VA.getLocMemOffset();
3700
3701 if (!isTailCall) {
3702 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3703 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3704
3705 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003706 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003707 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003708 } else {
3709 // Calculate and remember argument location.
3710 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3711 TailCallArguments);
3712 }
3713 }
3714 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003715
Tilmann Schellerffd02002009-07-03 06:45:56 +00003716 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003718 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003719
Tilmann Schellerffd02002009-07-03 06:45:56 +00003720 // Build a sequence of copy-to-reg nodes chained together with token chain
3721 // and flag operands which copy the outgoing args into the appropriate regs.
3722 SDValue InFlag;
3723 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3724 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3725 RegsToPass[i].second, InFlag);
3726 InFlag = Chain.getValue(1);
3727 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003728
Hal Finkel82b38212012-08-28 02:10:27 +00003729 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3730 // registers.
3731 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003732 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3733 SDValue Ops[] = { Chain, InFlag };
3734
Hal Finkel82b38212012-08-28 02:10:27 +00003735 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003736 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3737
Hal Finkel82b38212012-08-28 02:10:27 +00003738 InFlag = Chain.getValue(1);
3739 }
3740
Chris Lattnerb9082582010-11-14 23:42:06 +00003741 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003742 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3743 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003744
Dan Gohman98ca4f22009-08-05 01:29:28 +00003745 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3746 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3747 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003748}
3749
Bill Schmidt726c2372012-10-23 15:51:16 +00003750// Copy an argument into memory, being careful to do this outside the
3751// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003752SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003753PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3754 SDValue CallSeqStart,
3755 ISD::ArgFlagsTy Flags,
3756 SelectionDAG &DAG,
3757 DebugLoc dl) const {
3758 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3759 CallSeqStart.getNode()->getOperand(0),
3760 Flags, DAG, dl);
3761 // The MEMCPY must go outside the CALLSEQ_START..END.
3762 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3763 CallSeqStart.getNode()->getOperand(1));
3764 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3765 NewCallSeqStart.getNode());
3766 return NewCallSeqStart;
3767}
3768
3769SDValue
3770PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003771 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003772 bool isTailCall,
3773 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003774 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003775 const SmallVectorImpl<ISD::InputArg> &Ins,
3776 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003777 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003778
Bill Schmidt726c2372012-10-23 15:51:16 +00003779 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003780
Bill Schmidt726c2372012-10-23 15:51:16 +00003781 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3782 unsigned PtrByteSize = 8;
3783
3784 MachineFunction &MF = DAG.getMachineFunction();
3785
3786 // Mark this function as potentially containing a function that contains a
3787 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3788 // and restoring the callers stack pointer in this functions epilog. This is
3789 // done because by tail calling the called function might overwrite the value
3790 // in this function's (MF) stack pointer stack slot 0(SP).
3791 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3792 CallConv == CallingConv::Fast)
3793 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3794
3795 unsigned nAltivecParamsAtEnd = 0;
3796
3797 // Count how many bytes are to be pushed on the stack, including the linkage
3798 // area, and parameter passing area. We start with at least 48 bytes, which
3799 // is reserved space for [SP][CR][LR][3 x unused].
3800 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3801 // of this call.
3802 unsigned NumBytes =
3803 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3804 Outs, OutVals, nAltivecParamsAtEnd);
3805
3806 // Calculate by how many bytes the stack has to be adjusted in case of tail
3807 // call optimization.
3808 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3809
3810 // To protect arguments on the stack from being clobbered in a tail call,
3811 // force all the loads to happen before doing any other lowering.
3812 if (isTailCall)
3813 Chain = DAG.getStackArgumentTokenFactor(Chain);
3814
3815 // Adjust the stack pointer for the new arguments...
3816 // These operations are automatically eliminated by the prolog/epilog pass
3817 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3818 SDValue CallSeqStart = Chain;
3819
3820 // Load the return address and frame pointer so it can be move somewhere else
3821 // later.
3822 SDValue LROp, FPOp;
3823 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3824 dl);
3825
3826 // Set up a copy of the stack pointer for use loading and storing any
3827 // arguments that may not fit in the registers available for argument
3828 // passing.
3829 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3830
3831 // Figure out which arguments are going to go in registers, and which in
3832 // memory. Also, if this is a vararg function, floating point operations
3833 // must be stored to our stack, and loaded into integer regs as well, if
3834 // any integer regs are available for argument passing.
3835 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3836 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3837
3838 static const uint16_t GPR[] = {
3839 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3840 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3841 };
3842 static const uint16_t *FPR = GetFPR();
3843
3844 static const uint16_t VR[] = {
3845 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3846 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3847 };
3848 const unsigned NumGPRs = array_lengthof(GPR);
3849 const unsigned NumFPRs = 13;
3850 const unsigned NumVRs = array_lengthof(VR);
3851
3852 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3853 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3854
3855 SmallVector<SDValue, 8> MemOpChains;
3856 for (unsigned i = 0; i != NumOps; ++i) {
3857 SDValue Arg = OutVals[i];
3858 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3859
3860 // PtrOff will be used to store the current argument to the stack if a
3861 // register cannot be found for it.
3862 SDValue PtrOff;
3863
3864 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3865
3866 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3867
3868 // Promote integers to 64-bit values.
3869 if (Arg.getValueType() == MVT::i32) {
3870 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3871 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3872 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3873 }
3874
3875 // FIXME memcpy is used way more than necessary. Correctness first.
3876 // Note: "by value" is code for passing a structure by value, not
3877 // basic types.
3878 if (Flags.isByVal()) {
3879 // Note: Size includes alignment padding, so
3880 // struct x { short a; char b; }
3881 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3882 // These are the proper values we need for right-justifying the
3883 // aggregate in a parameter register.
3884 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003885
3886 // An empty aggregate parameter takes up no storage and no
3887 // registers.
3888 if (Size == 0)
3889 continue;
3890
Bill Schmidt726c2372012-10-23 15:51:16 +00003891 // All aggregates smaller than 8 bytes must be passed right-justified.
3892 if (Size==1 || Size==2 || Size==4) {
3893 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3894 if (GPR_idx != NumGPRs) {
3895 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3896 MachinePointerInfo(), VT,
3897 false, false, 0);
3898 MemOpChains.push_back(Load.getValue(1));
3899 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3900
3901 ArgOffset += PtrByteSize;
3902 continue;
3903 }
3904 }
3905
3906 if (GPR_idx == NumGPRs && Size < 8) {
3907 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3908 PtrOff.getValueType());
3909 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3910 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3911 CallSeqStart,
3912 Flags, DAG, dl);
3913 ArgOffset += PtrByteSize;
3914 continue;
3915 }
3916 // Copy entire object into memory. There are cases where gcc-generated
3917 // code assumes it is there, even if it could be put entirely into
3918 // registers. (This is not what the doc says.)
3919
3920 // FIXME: The above statement is likely due to a misunderstanding of the
3921 // documents. All arguments must be copied into the parameter area BY
3922 // THE CALLEE in the event that the callee takes the address of any
3923 // formal argument. That has not yet been implemented. However, it is
3924 // reasonable to use the stack area as a staging area for the register
3925 // load.
3926
3927 // Skip this for small aggregates, as we will use the same slot for a
3928 // right-justified copy, below.
3929 if (Size >= 8)
3930 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3931 CallSeqStart,
3932 Flags, DAG, dl);
3933
3934 // When a register is available, pass a small aggregate right-justified.
3935 if (Size < 8 && GPR_idx != NumGPRs) {
3936 // The easiest way to get this right-justified in a register
3937 // is to copy the structure into the rightmost portion of a
3938 // local variable slot, then load the whole slot into the
3939 // register.
3940 // FIXME: The memcpy seems to produce pretty awful code for
3941 // small aggregates, particularly for packed ones.
3942 // FIXME: It would be preferable to use the slot in the
3943 // parameter save area instead of a new local variable.
3944 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3945 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3946 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3947 CallSeqStart,
3948 Flags, DAG, dl);
3949
3950 // Load the slot into the register.
3951 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3952 MachinePointerInfo(),
3953 false, false, false, 0);
3954 MemOpChains.push_back(Load.getValue(1));
3955 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3956
3957 // Done with this argument.
3958 ArgOffset += PtrByteSize;
3959 continue;
3960 }
3961
3962 // For aggregates larger than PtrByteSize, copy the pieces of the
3963 // object that fit into registers from the parameter save area.
3964 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3965 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3966 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3967 if (GPR_idx != NumGPRs) {
3968 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3969 MachinePointerInfo(),
3970 false, false, false, 0);
3971 MemOpChains.push_back(Load.getValue(1));
3972 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3973 ArgOffset += PtrByteSize;
3974 } else {
3975 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3976 break;
3977 }
3978 }
3979 continue;
3980 }
3981
3982 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3983 default: llvm_unreachable("Unexpected ValueType for argument!");
3984 case MVT::i32:
3985 case MVT::i64:
3986 if (GPR_idx != NumGPRs) {
3987 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3988 } else {
3989 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3990 true, isTailCall, false, MemOpChains,
3991 TailCallArguments, dl);
3992 }
3993 ArgOffset += PtrByteSize;
3994 break;
3995 case MVT::f32:
3996 case MVT::f64:
3997 if (FPR_idx != NumFPRs) {
3998 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3999
4000 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00004001 // A single float or an aggregate containing only a single float
4002 // must be passed right-justified in the stack doubleword, and
4003 // in the GPR, if one is available.
4004 SDValue StoreOff;
4005 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
4006 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4007 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4008 } else
4009 StoreOff = PtrOff;
4010
4011 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00004012 MachinePointerInfo(), false, false, 0);
4013 MemOpChains.push_back(Store);
4014
4015 // Float varargs are always shadowed in available integer registers
4016 if (GPR_idx != NumGPRs) {
4017 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4018 MachinePointerInfo(), false, false,
4019 false, 0);
4020 MemOpChains.push_back(Load.getValue(1));
4021 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4022 }
4023 } else if (GPR_idx != NumGPRs)
4024 // If we have any FPRs remaining, we may also have GPRs remaining.
4025 ++GPR_idx;
4026 } else {
4027 // Single-precision floating-point values are mapped to the
4028 // second (rightmost) word of the stack doubleword.
4029 if (Arg.getValueType() == MVT::f32) {
4030 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4031 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4032 }
4033
4034 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4035 true, isTailCall, false, MemOpChains,
4036 TailCallArguments, dl);
4037 }
4038 ArgOffset += 8;
4039 break;
4040 case MVT::v4f32:
4041 case MVT::v4i32:
4042 case MVT::v8i16:
4043 case MVT::v16i8:
4044 if (isVarArg) {
4045 // These go aligned on the stack, or in the corresponding R registers
4046 // when within range. The Darwin PPC ABI doc claims they also go in
4047 // V registers; in fact gcc does this only for arguments that are
4048 // prototyped, not for those that match the ... We do it for all
4049 // arguments, seems to work.
4050 while (ArgOffset % 16 !=0) {
4051 ArgOffset += PtrByteSize;
4052 if (GPR_idx != NumGPRs)
4053 GPR_idx++;
4054 }
4055 // We could elide this store in the case where the object fits
4056 // entirely in R registers. Maybe later.
4057 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4058 DAG.getConstant(ArgOffset, PtrVT));
4059 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4060 MachinePointerInfo(), false, false, 0);
4061 MemOpChains.push_back(Store);
4062 if (VR_idx != NumVRs) {
4063 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4064 MachinePointerInfo(),
4065 false, false, false, 0);
4066 MemOpChains.push_back(Load.getValue(1));
4067 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4068 }
4069 ArgOffset += 16;
4070 for (unsigned i=0; i<16; i+=PtrByteSize) {
4071 if (GPR_idx == NumGPRs)
4072 break;
4073 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4074 DAG.getConstant(i, PtrVT));
4075 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4076 false, false, false, 0);
4077 MemOpChains.push_back(Load.getValue(1));
4078 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4079 }
4080 break;
4081 }
4082
4083 // Non-varargs Altivec params generally go in registers, but have
4084 // stack space allocated at the end.
4085 if (VR_idx != NumVRs) {
4086 // Doesn't have GPR space allocated.
4087 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4088 } else {
4089 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4090 true, isTailCall, true, MemOpChains,
4091 TailCallArguments, dl);
4092 ArgOffset += 16;
4093 }
4094 break;
4095 }
4096 }
4097
4098 if (!MemOpChains.empty())
4099 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4100 &MemOpChains[0], MemOpChains.size());
4101
4102 // Check if this is an indirect call (MTCTR/BCTRL).
4103 // See PrepareCall() for more information about calls through function
4104 // pointers in the 64-bit SVR4 ABI.
4105 if (!isTailCall &&
4106 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4107 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4108 !isBLACompatibleAddress(Callee, DAG)) {
4109 // Load r2 into a virtual register and store it to the TOC save area.
4110 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4111 // TOC save area offset.
4112 SDValue PtrOff = DAG.getIntPtrConstant(40);
4113 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4114 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4115 false, false, 0);
4116 // R12 must contain the address of an indirect callee. This does not
4117 // mean the MTCTR instruction must use R12; it's easier to model this
4118 // as an extra parameter, so do that.
4119 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4120 }
4121
4122 // Build a sequence of copy-to-reg nodes chained together with token chain
4123 // and flag operands which copy the outgoing args into the appropriate regs.
4124 SDValue InFlag;
4125 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4126 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4127 RegsToPass[i].second, InFlag);
4128 InFlag = Chain.getValue(1);
4129 }
4130
4131 if (isTailCall)
4132 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4133 FPOp, true, TailCallArguments);
4134
4135 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4136 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4137 Ins, InVals);
4138}
4139
4140SDValue
4141PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4142 CallingConv::ID CallConv, bool isVarArg,
4143 bool isTailCall,
4144 const SmallVectorImpl<ISD::OutputArg> &Outs,
4145 const SmallVectorImpl<SDValue> &OutVals,
4146 const SmallVectorImpl<ISD::InputArg> &Ins,
4147 DebugLoc dl, SelectionDAG &DAG,
4148 SmallVectorImpl<SDValue> &InVals) const {
4149
4150 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004151
Owen Andersone50ed302009-08-10 22:56:29 +00004152 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004154 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004156 MachineFunction &MF = DAG.getMachineFunction();
4157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004158 // Mark this function as potentially containing a function that contains a
4159 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4160 // and restoring the callers stack pointer in this functions epilog. This is
4161 // done because by tail calling the called function might overwrite the value
4162 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004163 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4164 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004165 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4166
4167 unsigned nAltivecParamsAtEnd = 0;
4168
Chris Lattnerabde4602006-05-16 22:56:08 +00004169 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004170 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004171 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004172 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004173 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004174 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004175 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004176
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004177 // Calculate by how many bytes the stack has to be adjusted in case of tail
4178 // call optimization.
4179 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004180
Dan Gohman98ca4f22009-08-05 01:29:28 +00004181 // To protect arguments on the stack from being clobbered in a tail call,
4182 // force all the loads to happen before doing any other lowering.
4183 if (isTailCall)
4184 Chain = DAG.getStackArgumentTokenFactor(Chain);
4185
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004186 // Adjust the stack pointer for the new arguments...
4187 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004188 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004189 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004190
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004191 // Load the return address and frame pointer so it can be move somewhere else
4192 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004193 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004194 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4195 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004196
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004197 // Set up a copy of the stack pointer for use loading and storing any
4198 // arguments that may not fit in the registers available for argument
4199 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004200 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004201 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004203 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004205
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004206 // Figure out which arguments are going to go in registers, and which in
4207 // memory. Also, if this is a vararg function, floating point operations
4208 // must be stored to our stack, and loaded into integer regs as well, if
4209 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004210 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004211 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004212
Craig Topperb78ca422012-03-11 07:16:55 +00004213 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004214 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4215 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4216 };
Craig Topperb78ca422012-03-11 07:16:55 +00004217 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004218 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4219 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4220 };
Craig Topperb78ca422012-03-11 07:16:55 +00004221 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004222
Craig Topperb78ca422012-03-11 07:16:55 +00004223 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004224 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4225 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4226 };
Owen Anderson718cb662007-09-07 04:06:50 +00004227 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004228 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004229 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004230
Craig Topperb78ca422012-03-11 07:16:55 +00004231 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004232
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004233 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004234 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4235
Dan Gohman475871a2008-07-27 21:46:04 +00004236 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004237 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004238 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004239 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004240
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004241 // PtrOff will be used to store the current argument to the stack if a
4242 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004243 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004244
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004245 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004246
Dale Johannesen39355f92009-02-04 02:34:38 +00004247 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004248
4249 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004251 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4252 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004254 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004255
Dale Johannesen8419dd62008-03-07 20:27:40 +00004256 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004257 // Note: "by value" is code for passing a structure by value, not
4258 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004259 if (Flags.isByVal()) {
4260 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004261 // Very small objects are passed right-justified. Everything else is
4262 // passed left-justified.
4263 if (Size==1 || Size==2) {
4264 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004265 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004266 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004267 MachinePointerInfo(), VT,
4268 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004269 MemOpChains.push_back(Load.getValue(1));
4270 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004271
4272 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004273 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004274 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4275 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004276 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004277 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4278 CallSeqStart,
4279 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004280 ArgOffset += PtrByteSize;
4281 }
4282 continue;
4283 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004284 // Copy entire object into memory. There are cases where gcc-generated
4285 // code assumes it is there, even if it could be put entirely into
4286 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004287 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4288 CallSeqStart,
4289 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004290
4291 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4292 // copy the pieces of the object that fit into registers from the
4293 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004294 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004295 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004296 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004297 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004298 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4299 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004300 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004301 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004302 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004303 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004304 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004305 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004306 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004307 }
4308 }
4309 continue;
4310 }
4311
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004313 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 case MVT::i32:
4315 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004316 if (GPR_idx != NumGPRs) {
4317 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004318 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004319 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4320 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004321 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004322 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004323 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004324 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 case MVT::f32:
4326 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004327 if (FPR_idx != NumFPRs) {
4328 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4329
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004330 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004331 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4332 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004333 MemOpChains.push_back(Store);
4334
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004335 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004336 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004337 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004338 MachinePointerInfo(), false, false,
4339 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004340 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004341 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004342 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004344 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004345 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004346 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4347 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004348 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004349 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004350 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004351 }
4352 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004353 // If we have any FPRs remaining, we may also have GPRs remaining.
4354 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4355 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004356 if (GPR_idx != NumGPRs)
4357 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004359 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4360 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004361 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004362 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004363 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4364 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004365 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004366 if (isPPC64)
4367 ArgOffset += 8;
4368 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004370 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 case MVT::v4f32:
4372 case MVT::v4i32:
4373 case MVT::v8i16:
4374 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004375 if (isVarArg) {
4376 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004377 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004378 // V registers; in fact gcc does this only for arguments that are
4379 // prototyped, not for those that match the ... We do it for all
4380 // arguments, seems to work.
4381 while (ArgOffset % 16 !=0) {
4382 ArgOffset += PtrByteSize;
4383 if (GPR_idx != NumGPRs)
4384 GPR_idx++;
4385 }
4386 // We could elide this store in the case where the object fits
4387 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004388 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004389 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004390 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4391 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004392 MemOpChains.push_back(Store);
4393 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004394 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004395 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004396 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004397 MemOpChains.push_back(Load.getValue(1));
4398 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4399 }
4400 ArgOffset += 16;
4401 for (unsigned i=0; i<16; i+=PtrByteSize) {
4402 if (GPR_idx == NumGPRs)
4403 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004404 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004405 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004406 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004407 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004408 MemOpChains.push_back(Load.getValue(1));
4409 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4410 }
4411 break;
4412 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004413
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004414 // Non-varargs Altivec params generally go in registers, but have
4415 // stack space allocated at the end.
4416 if (VR_idx != NumVRs) {
4417 // Doesn't have GPR space allocated.
4418 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4419 } else if (nAltivecParamsAtEnd==0) {
4420 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004421 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4422 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004423 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004424 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004425 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004426 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004427 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004428 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004429 // If all Altivec parameters fit in registers, as they usually do,
4430 // they get stack space following the non-Altivec parameters. We
4431 // don't track this here because nobody below needs it.
4432 // If there are more Altivec parameters than fit in registers emit
4433 // the stores here.
4434 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4435 unsigned j = 0;
4436 // Offset is aligned; skip 1st 12 params which go in V registers.
4437 ArgOffset = ((ArgOffset+15)/16)*16;
4438 ArgOffset += 12*16;
4439 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004440 SDValue Arg = OutVals[i];
4441 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4443 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004444 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004445 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004446 // We are emitting Altivec params in order.
4447 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4448 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004449 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004450 ArgOffset += 16;
4451 }
4452 }
4453 }
4454 }
4455
Chris Lattner9a2a4972006-05-17 06:01:33 +00004456 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004458 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004459
Dale Johannesenf7b73042010-03-09 20:15:42 +00004460 // On Darwin, R12 must contain the address of an indirect callee. This does
4461 // not mean the MTCTR instruction must use R12; it's easier to model this as
4462 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004463 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004464 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4465 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4466 !isBLACompatibleAddress(Callee, DAG))
4467 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4468 PPC::R12), Callee));
4469
Chris Lattner9a2a4972006-05-17 06:01:33 +00004470 // Build a sequence of copy-to-reg nodes chained together with token chain
4471 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004472 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004473 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004474 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004475 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004476 InFlag = Chain.getValue(1);
4477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004478
Chris Lattnerb9082582010-11-14 23:42:06 +00004479 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004480 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4481 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004482
Dan Gohman98ca4f22009-08-05 01:29:28 +00004483 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4484 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4485 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004486}
4487
Hal Finkeld712f932011-10-14 19:51:36 +00004488bool
4489PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4490 MachineFunction &MF, bool isVarArg,
4491 const SmallVectorImpl<ISD::OutputArg> &Outs,
4492 LLVMContext &Context) const {
4493 SmallVector<CCValAssign, 16> RVLocs;
4494 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4495 RVLocs, Context);
4496 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4497}
4498
Dan Gohman98ca4f22009-08-05 01:29:28 +00004499SDValue
4500PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004501 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004502 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004503 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004504 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004505
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004506 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004507 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004508 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004509 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004510
Dan Gohman475871a2008-07-27 21:46:04 +00004511 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004512 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004513
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004514 // Copy the result values into the output registers.
4515 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4516 CCValAssign &VA = RVLocs[i];
4517 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004518
4519 SDValue Arg = OutVals[i];
4520
4521 switch (VA.getLocInfo()) {
4522 default: llvm_unreachable("Unknown loc info!");
4523 case CCValAssign::Full: break;
4524 case CCValAssign::AExt:
4525 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4526 break;
4527 case CCValAssign::ZExt:
4528 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4529 break;
4530 case CCValAssign::SExt:
4531 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4532 break;
4533 }
4534
4535 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004536 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004537 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004538 }
4539
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004540 RetOps[0] = Chain; // Update chain.
4541
4542 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004543 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004544 RetOps.push_back(Flag);
4545
4546 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4547 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004548}
4549
Dan Gohman475871a2008-07-27 21:46:04 +00004550SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004551 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004552 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004553 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004554
Jim Laskeyefc7e522006-12-04 22:04:42 +00004555 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004556 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004557
4558 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004559 bool isPPC64 = Subtarget.isPPC64();
4560 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004561 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004562
4563 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004564 SDValue Chain = Op.getOperand(0);
4565 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004566
Jim Laskeyefc7e522006-12-04 22:04:42 +00004567 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004568 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4569 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004570 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004571
Jim Laskeyefc7e522006-12-04 22:04:42 +00004572 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004573 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004574
Jim Laskeyefc7e522006-12-04 22:04:42 +00004575 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004576 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004577 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004578}
4579
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004580
4581
Dan Gohman475871a2008-07-27 21:46:04 +00004582SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004583PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004584 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004585 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004586 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004587 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004588
4589 // Get current frame pointer save index. The users of this index will be
4590 // primarily DYNALLOC instructions.
4591 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4592 int RASI = FI->getReturnAddrSaveIndex();
4593
4594 // If the frame pointer save index hasn't been defined yet.
4595 if (!RASI) {
4596 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004597 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004598 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004599 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004600 // Save the result.
4601 FI->setReturnAddrSaveIndex(RASI);
4602 }
4603 return DAG.getFrameIndex(RASI, PtrVT);
4604}
4605
Dan Gohman475871a2008-07-27 21:46:04 +00004606SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004607PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4608 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004609 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004610 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004611 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004612
4613 // Get current frame pointer save index. The users of this index will be
4614 // primarily DYNALLOC instructions.
4615 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4616 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004617
Jim Laskey2f616bf2006-11-16 22:43:37 +00004618 // If the frame pointer save index hasn't been defined yet.
4619 if (!FPSI) {
4620 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004621 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004622 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004623
Jim Laskey2f616bf2006-11-16 22:43:37 +00004624 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004625 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004626 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004627 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004628 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004629 return DAG.getFrameIndex(FPSI, PtrVT);
4630}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004631
Dan Gohman475871a2008-07-27 21:46:04 +00004632SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004633 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004634 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004635 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004636 SDValue Chain = Op.getOperand(0);
4637 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004638 DebugLoc dl = Op.getDebugLoc();
4639
Jim Laskey2f616bf2006-11-16 22:43:37 +00004640 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004641 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004642 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004643 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004644 DAG.getConstant(0, PtrVT), Size);
4645 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004646 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004647 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004650 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004651}
4652
Hal Finkel7ee74a62013-03-21 21:37:52 +00004653SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4654 SelectionDAG &DAG) const {
4655 DebugLoc DL = Op.getDebugLoc();
4656 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4657 DAG.getVTList(MVT::i32, MVT::Other),
4658 Op.getOperand(0), Op.getOperand(1));
4659}
4660
4661SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4662 SelectionDAG &DAG) const {
4663 DebugLoc DL = Op.getDebugLoc();
4664 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4665 Op.getOperand(0), Op.getOperand(1));
4666}
4667
Chris Lattner1a635d62006-04-14 06:01:58 +00004668/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4669/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004670SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004671 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004672 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4673 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004674 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004675
Hal Finkel59889f72013-04-07 22:11:09 +00004676 // We might be able to do better than this under some circumstances, but in
4677 // general, fsel-based lowering of select is a finite-math-only optimization.
4678 // For more information, see section F.3 of the 2.06 ISA specification.
4679 if (!DAG.getTarget().Options.NoInfsFPMath ||
4680 !DAG.getTarget().Options.NoNaNsFPMath)
4681 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004682
Hal Finkel59889f72013-04-07 22:11:09 +00004683 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004684
Owen Andersone50ed302009-08-10 22:56:29 +00004685 EVT ResVT = Op.getValueType();
4686 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4688 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004689 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004690
Chris Lattner1a635d62006-04-14 06:01:58 +00004691 // If the RHS of the comparison is a 0.0, we don't need to do the
4692 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004693 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004694 if (isFloatingPointZero(RHS))
4695 switch (CC) {
4696 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004697 case ISD::SETNE:
4698 std::swap(TV, FV);
4699 case ISD::SETEQ:
4700 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4701 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4702 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4703 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4704 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4705 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4706 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004707 case ISD::SETULT:
4708 case ISD::SETLT:
4709 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004710 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004711 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4713 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004714 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004715 case ISD::SETUGT:
4716 case ISD::SETGT:
4717 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004718 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004719 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4721 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004722 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004724 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004725
Dan Gohman475871a2008-07-27 21:46:04 +00004726 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004727 switch (CC) {
4728 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004729 case ISD::SETNE:
4730 std::swap(TV, FV);
4731 case ISD::SETEQ:
4732 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4733 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4734 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4735 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4736 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4737 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4738 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4739 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004740 case ISD::SETULT:
4741 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004742 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004743 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4744 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004745 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004746 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004747 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004748 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4750 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004751 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004752 case ISD::SETUGT:
4753 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004754 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4756 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004757 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004758 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004759 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004760 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4762 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004763 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004764 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004765 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004766}
4767
Chris Lattner1f873002007-11-28 18:44:47 +00004768// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004769SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004770 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004771 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004772 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 if (Src.getValueType() == MVT::f32)
4774 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004775
Dan Gohman475871a2008-07-27 21:46:04 +00004776 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004778 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004780 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004781 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4782 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004784 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004786 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4787 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004788 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4789 PPCISD::FCTIDUZ,
4790 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004791 break;
4792 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004793
Chris Lattner1a635d62006-04-14 06:01:58 +00004794 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004795 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4796 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4797 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4798 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4799 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004800
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004801 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004802 SDValue Chain;
4803 if (i32Stack) {
4804 MachineFunction &MF = DAG.getMachineFunction();
4805 MachineMemOperand *MMO =
4806 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4807 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4808 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4809 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4810 MVT::i32, MMO);
4811 } else
4812 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4813 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004814
4815 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4816 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004817 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004818 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004819 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004820 MPI = MachinePointerInfo();
4821 }
4822
4823 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004824 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004825}
4826
Hal Finkel46479192013-04-01 17:52:07 +00004827SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004828 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004829 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004830 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004832 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004833
Hal Finkel46479192013-04-01 17:52:07 +00004834 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4835 "UINT_TO_FP is supported only with FPCVT");
4836
4837 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004838 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004839 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4840 (Op.getOpcode() == ISD::UINT_TO_FP ?
4841 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4842 (Op.getOpcode() == ISD::UINT_TO_FP ?
4843 PPCISD::FCFIDU : PPCISD::FCFID);
4844 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4845 MVT::f32 : MVT::f64;
4846
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004848 SDValue SINT = Op.getOperand(0);
4849 // When converting to single-precision, we actually need to convert
4850 // to double-precision first and then round to single-precision.
4851 // To avoid double-rounding effects during that operation, we have
4852 // to prepare the input operand. Bits that might be truncated when
4853 // converting to double-precision are replaced by a bit that won't
4854 // be lost at this stage, but is below the single-precision rounding
4855 // position.
4856 //
4857 // However, if -enable-unsafe-fp-math is in effect, accept double
4858 // rounding to avoid the extra overhead.
4859 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004860 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004861 !DAG.getTarget().Options.UnsafeFPMath) {
4862
4863 // Twiddle input to make sure the low 11 bits are zero. (If this
4864 // is the case, we are guaranteed the value will fit into the 53 bit
4865 // mantissa of an IEEE double-precision value without rounding.)
4866 // If any of those low 11 bits were not zero originally, make sure
4867 // bit 12 (value 2048) is set instead, so that the final rounding
4868 // to single-precision gets the correct result.
4869 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4870 SINT, DAG.getConstant(2047, MVT::i64));
4871 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4872 Round, DAG.getConstant(2047, MVT::i64));
4873 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4874 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4875 Round, DAG.getConstant(-2048, MVT::i64));
4876
4877 // However, we cannot use that value unconditionally: if the magnitude
4878 // of the input value is small, the bit-twiddling we did above might
4879 // end up visibly changing the output. Fortunately, in that case, we
4880 // don't need to twiddle bits since the original input will convert
4881 // exactly to double-precision floating-point already. Therefore,
4882 // construct a conditional to use the original value if the top 11
4883 // bits are all sign-bit copies, and use the rounded value computed
4884 // above otherwise.
4885 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4886 SINT, DAG.getConstant(53, MVT::i32));
4887 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4888 Cond, DAG.getConstant(1, MVT::i64));
4889 Cond = DAG.getSetCC(dl, MVT::i32,
4890 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4891
4892 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4893 }
Hal Finkel46479192013-04-01 17:52:07 +00004894
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004895 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004896 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4897
4898 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004899 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004901 return FP;
4902 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004903
Owen Anderson825b72b2009-08-11 20:47:22 +00004904 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004905 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004906 // Since we only generate this in 64-bit mode, we can take advantage of
4907 // 64-bit registers. In particular, sign extend the input value into the
4908 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4909 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004910 MachineFunction &MF = DAG.getMachineFunction();
4911 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004912 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004913
Hal Finkel8049ab12013-03-31 10:12:51 +00004914 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004915 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004916 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4917 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004918
Hal Finkel8049ab12013-03-31 10:12:51 +00004919 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4920 MachinePointerInfo::getFixedStack(FrameIdx),
4921 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004922
Hal Finkel8049ab12013-03-31 10:12:51 +00004923 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4924 "Expected an i32 store");
4925 MachineMemOperand *MMO =
4926 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4927 MachineMemOperand::MOLoad, 4, 4);
4928 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004929 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4930 PPCISD::LFIWZX : PPCISD::LFIWAX,
4931 dl, DAG.getVTList(MVT::f64, MVT::Other),
4932 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004933 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004934 assert(PPCSubTarget.isPPC64() &&
4935 "i32->FP without LFIWAX supported only on PPC64");
4936
Hal Finkel8049ab12013-03-31 10:12:51 +00004937 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4938 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4939
4940 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4941 Op.getOperand(0));
4942
4943 // STD the extended value into the stack slot.
4944 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4945 MachinePointerInfo::getFixedStack(FrameIdx),
4946 false, false, 0);
4947
4948 // Load the value as a double.
4949 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4950 MachinePointerInfo::getFixedStack(FrameIdx),
4951 false, false, false, 0);
4952 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004953
Chris Lattner1a635d62006-04-14 06:01:58 +00004954 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004955 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4956 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004958 return FP;
4959}
4960
Dan Gohmand858e902010-04-17 15:26:15 +00004961SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4962 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004963 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004964 /*
4965 The rounding mode is in bits 30:31 of FPSR, and has the following
4966 settings:
4967 00 Round to nearest
4968 01 Round to 0
4969 10 Round to +inf
4970 11 Round to -inf
4971
4972 FLT_ROUNDS, on the other hand, expects the following:
4973 -1 Undefined
4974 0 Round to 0
4975 1 Round to nearest
4976 2 Round to +inf
4977 3 Round to -inf
4978
4979 To perform the conversion, we do:
4980 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4981 */
4982
4983 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004984 EVT VT = Op.getValueType();
4985 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004986 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004987
4988 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004989 EVT NodeTys[] = {
4990 MVT::f64, // return register
4991 MVT::Glue // unused in this context
4992 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004993 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004994
4995 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004996 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004997 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004998 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004999 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005000
5001 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00005002 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00005003 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005004 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005005 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005006
5007 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00005008 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 DAG.getNode(ISD::AND, dl, MVT::i32,
5010 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00005011 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00005012 DAG.getNode(ISD::SRL, dl, MVT::i32,
5013 DAG.getNode(ISD::AND, dl, MVT::i32,
5014 DAG.getNode(ISD::XOR, dl, MVT::i32,
5015 CWD, DAG.getConstant(3, MVT::i32)),
5016 DAG.getConstant(3, MVT::i32)),
5017 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005018
Dan Gohman475871a2008-07-27 21:46:04 +00005019 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00005020 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005021
Duncan Sands83ec4b62008-06-06 12:08:01 +00005022 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00005023 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005024}
5025
Dan Gohmand858e902010-04-17 15:26:15 +00005026SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005027 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005028 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005029 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005030 assert(Op.getNumOperands() == 3 &&
5031 VT == Op.getOperand(1).getValueType() &&
5032 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005033
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005034 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005035 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005036 SDValue Lo = Op.getOperand(0);
5037 SDValue Hi = Op.getOperand(1);
5038 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005039 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005040
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005041 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005042 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005043 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5044 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5045 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5046 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005047 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005048 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5049 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5050 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005051 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005052 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005053}
5054
Dan Gohmand858e902010-04-17 15:26:15 +00005055SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005056 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005057 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005058 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005059 assert(Op.getNumOperands() == 3 &&
5060 VT == Op.getOperand(1).getValueType() &&
5061 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005062
Dan Gohman9ed06db2008-03-07 20:36:53 +00005063 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005064 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005065 SDValue Lo = Op.getOperand(0);
5066 SDValue Hi = Op.getOperand(1);
5067 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005068 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005069
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005070 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005071 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005072 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5073 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5074 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5075 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005076 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005077 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5078 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5079 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005080 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005081 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005082}
5083
Dan Gohmand858e902010-04-17 15:26:15 +00005084SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005085 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005086 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005087 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005088 assert(Op.getNumOperands() == 3 &&
5089 VT == Op.getOperand(1).getValueType() &&
5090 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Dan Gohman9ed06db2008-03-07 20:36:53 +00005092 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005093 SDValue Lo = Op.getOperand(0);
5094 SDValue Hi = Op.getOperand(1);
5095 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005096 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Dale Johannesenf5d97892009-02-04 01:48:28 +00005098 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005099 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005100 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5101 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5102 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5103 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005104 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005105 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5106 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5107 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005108 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005109 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005110 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005111}
5112
5113//===----------------------------------------------------------------------===//
5114// Vector related lowering.
5115//
5116
Chris Lattner4a998b92006-04-17 06:00:21 +00005117/// BuildSplatI - Build a canonical splati of Val with an element size of
5118/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005119static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005120 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005121 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005122
Owen Andersone50ed302009-08-10 22:56:29 +00005123 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005125 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005126
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005128
Chris Lattner70fa4932006-12-01 01:45:39 +00005129 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5130 if (Val == -1)
5131 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005132
Owen Andersone50ed302009-08-10 22:56:29 +00005133 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005134
Chris Lattner4a998b92006-04-17 06:00:21 +00005135 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005137 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005138 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005139 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5140 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005141 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005142}
5143
Chris Lattnere7c768e2006-04-18 03:24:30 +00005144/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005145/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005146static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005147 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 EVT DestVT = MVT::Other) {
5149 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005150 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005152}
5153
Chris Lattnere7c768e2006-04-18 03:24:30 +00005154/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5155/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005156static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005157 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 DebugLoc dl, EVT DestVT = MVT::Other) {
5159 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005160 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005161 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005162}
5163
5164
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005165/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5166/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005167static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005168 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005169 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005170 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5171 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005172
Nate Begeman9008ca62009-04-27 18:41:29 +00005173 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005174 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005175 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005177 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005178}
5179
Chris Lattnerf1b47082006-04-14 05:19:18 +00005180// If this is a case we can't handle, return null and let the default
5181// expansion code take care of it. If we CAN select this case, and if it
5182// selects to a single instruction, return Op. Otherwise, if we can codegen
5183// this case more efficiently than a constant pool load, lower it to the
5184// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005185SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5186 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005187 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005188 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5189 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005190
Bob Wilson24e338e2009-03-02 23:24:16 +00005191 // Check if this is a splat of a constant value.
5192 APInt APSplatBits, APSplatUndef;
5193 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005194 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005195 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005196 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005197 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005198
Bob Wilsonf2950b02009-03-03 19:26:27 +00005199 unsigned SplatBits = APSplatBits.getZExtValue();
5200 unsigned SplatUndef = APSplatUndef.getZExtValue();
5201 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Bob Wilsonf2950b02009-03-03 19:26:27 +00005203 // First, handle single instruction cases.
5204
5205 // All zeros?
5206 if (SplatBits == 0) {
5207 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5209 SDValue Z = DAG.getConstant(0, MVT::i32);
5210 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005211 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005212 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005213 return Op;
5214 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005215
Bob Wilsonf2950b02009-03-03 19:26:27 +00005216 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5217 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5218 (32-SplatBitSize));
5219 if (SextVal >= -16 && SextVal <= 15)
5220 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005221
5222
Bob Wilsonf2950b02009-03-03 19:26:27 +00005223 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Bob Wilsonf2950b02009-03-03 19:26:27 +00005225 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005226 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5227 // If this value is in the range [17,31] and is odd, use:
5228 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5229 // If this value is in the range [-31,-17] and is odd, use:
5230 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5231 // Note the last two are three-instruction sequences.
5232 if (SextVal >= -32 && SextVal <= 31) {
5233 // To avoid having these optimizations undone by constant folding,
5234 // we convert to a pseudo that will be expanded later into one of
5235 // the above forms.
5236 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005237 EVT VT = Op.getValueType();
5238 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5239 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5240 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005241 }
5242
5243 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5244 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5245 // for fneg/fabs.
5246 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5247 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005249
5250 // Make the VSLW intrinsic, computing 0x8000_0000.
5251 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5252 OnesV, DAG, dl);
5253
5254 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005256 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005257 }
5258
5259 // Check to see if this is a wide variety of vsplti*, binop self cases.
5260 static const signed char SplatCsts[] = {
5261 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5262 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5263 };
5264
5265 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5266 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5267 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5268 int i = SplatCsts[idx];
5269
5270 // Figure out what shift amount will be used by altivec if shifted by i in
5271 // this splat size.
5272 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5273
5274 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005275 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005277 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5278 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5279 Intrinsic::ppc_altivec_vslw
5280 };
5281 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005282 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005284
Bob Wilsonf2950b02009-03-03 19:26:27 +00005285 // vsplti + srl self.
5286 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005288 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5289 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5290 Intrinsic::ppc_altivec_vsrw
5291 };
5292 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005293 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005294 }
5295
Bob Wilsonf2950b02009-03-03 19:26:27 +00005296 // vsplti + sra self.
5297 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005298 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005299 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5300 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5301 Intrinsic::ppc_altivec_vsraw
5302 };
5303 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005304 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Bob Wilsonf2950b02009-03-03 19:26:27 +00005307 // vsplti + rol self.
5308 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5309 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005310 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005311 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5312 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5313 Intrinsic::ppc_altivec_vrlw
5314 };
5315 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005316 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005317 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005318
Bob Wilsonf2950b02009-03-03 19:26:27 +00005319 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005320 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005322 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005323 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005324 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005325 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005327 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005328 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005329 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005330 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005331 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005332 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5333 }
5334 }
5335
Dan Gohman475871a2008-07-27 21:46:04 +00005336 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005337}
5338
Chris Lattner59138102006-04-17 05:28:54 +00005339/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5340/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005341static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005342 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005343 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005344 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005345 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005346 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005347
Chris Lattner59138102006-04-17 05:28:54 +00005348 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005349 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005350 OP_VMRGHW,
5351 OP_VMRGLW,
5352 OP_VSPLTISW0,
5353 OP_VSPLTISW1,
5354 OP_VSPLTISW2,
5355 OP_VSPLTISW3,
5356 OP_VSLDOI4,
5357 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005358 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005359 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005360
Chris Lattner59138102006-04-17 05:28:54 +00005361 if (OpNum == OP_COPY) {
5362 if (LHSID == (1*9+2)*9+3) return LHS;
5363 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5364 return RHS;
5365 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005368 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5369 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005372 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005373 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005374 case OP_VMRGHW:
5375 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5376 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5377 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5378 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5379 break;
5380 case OP_VMRGLW:
5381 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5382 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5383 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5384 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5385 break;
5386 case OP_VSPLTISW0:
5387 for (unsigned i = 0; i != 16; ++i)
5388 ShufIdxs[i] = (i&3)+0;
5389 break;
5390 case OP_VSPLTISW1:
5391 for (unsigned i = 0; i != 16; ++i)
5392 ShufIdxs[i] = (i&3)+4;
5393 break;
5394 case OP_VSPLTISW2:
5395 for (unsigned i = 0; i != 16; ++i)
5396 ShufIdxs[i] = (i&3)+8;
5397 break;
5398 case OP_VSPLTISW3:
5399 for (unsigned i = 0; i != 16; ++i)
5400 ShufIdxs[i] = (i&3)+12;
5401 break;
5402 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005403 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005404 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005405 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005406 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005407 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005408 }
Owen Andersone50ed302009-08-10 22:56:29 +00005409 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005410 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5411 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005413 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005414}
5415
Chris Lattnerf1b47082006-04-14 05:19:18 +00005416/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5417/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5418/// return the code it can be lowered into. Worst case, it can always be
5419/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005420SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005421 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005422 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005423 SDValue V1 = Op.getOperand(0);
5424 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005425 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005426 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005427
Chris Lattnerf1b47082006-04-14 05:19:18 +00005428 // Cases that are handled by instructions that take permute immediates
5429 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5430 // selected by the instruction selector.
5431 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005432 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5433 PPC::isSplatShuffleMask(SVOp, 2) ||
5434 PPC::isSplatShuffleMask(SVOp, 4) ||
5435 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5436 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5437 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5438 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5439 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5440 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5441 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5442 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5443 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005444 return Op;
5445 }
5446 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005447
Chris Lattnerf1b47082006-04-14 05:19:18 +00005448 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5449 // and produce a fixed permutation. If any of these match, do not lower to
5450 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005451 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5452 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5453 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5454 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5455 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5456 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5457 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5458 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5459 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005460 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005461
Chris Lattner59138102006-04-17 05:28:54 +00005462 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5463 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005464 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005465
Chris Lattner59138102006-04-17 05:28:54 +00005466 unsigned PFIndexes[4];
5467 bool isFourElementShuffle = true;
5468 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5469 unsigned EltNo = 8; // Start out undef.
5470 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005471 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005472 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Nate Begeman9008ca62009-04-27 18:41:29 +00005474 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005475 if ((ByteSource & 3) != j) {
5476 isFourElementShuffle = false;
5477 break;
5478 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005479
Chris Lattner59138102006-04-17 05:28:54 +00005480 if (EltNo == 8) {
5481 EltNo = ByteSource/4;
5482 } else if (EltNo != ByteSource/4) {
5483 isFourElementShuffle = false;
5484 break;
5485 }
5486 }
5487 PFIndexes[i] = EltNo;
5488 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005489
5490 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005491 // perfect shuffle vector to determine if it is cost effective to do this as
5492 // discrete instructions, or whether we should use a vperm.
5493 if (isFourElementShuffle) {
5494 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005495 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005496 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Chris Lattner59138102006-04-17 05:28:54 +00005498 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5499 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
Chris Lattner59138102006-04-17 05:28:54 +00005501 // Determining when to avoid vperm is tricky. Many things affect the cost
5502 // of vperm, particularly how many times the perm mask needs to be computed.
5503 // For example, if the perm mask can be hoisted out of a loop or is already
5504 // used (perhaps because there are multiple permutes with the same shuffle
5505 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5506 // the loop requires an extra register.
5507 //
5508 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005509 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005510 // available, if this block is within a loop, we should avoid using vperm
5511 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005512 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005513 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005515
Chris Lattnerf1b47082006-04-14 05:19:18 +00005516 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5517 // vector that will get spilled to the constant pool.
5518 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005519
Chris Lattnerf1b47082006-04-14 05:19:18 +00005520 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5521 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005522 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005523 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Dan Gohman475871a2008-07-27 21:46:04 +00005525 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005526 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5527 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005528
Chris Lattnerf1b47082006-04-14 05:19:18 +00005529 for (unsigned j = 0; j != BytesPerElement; ++j)
5530 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005535 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005536 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005537}
5538
Chris Lattner90564f22006-04-18 17:59:36 +00005539/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5540/// altivec comparison. If it is, return true and fill in Opc/isDot with
5541/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005542static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005543 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005544 unsigned IntrinsicID =
5545 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005546 CompareOpc = -1;
5547 isDot = false;
5548 switch (IntrinsicID) {
5549 default: return false;
5550 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005551 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5552 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5553 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5554 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5555 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5556 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5557 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5558 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5559 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5560 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5561 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5562 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5563 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005564
Chris Lattner1a635d62006-04-14 06:01:58 +00005565 // Normal Comparisons.
5566 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5567 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5568 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5569 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5570 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5571 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5572 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5573 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5574 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5575 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5576 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5577 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5578 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5579 }
Chris Lattner90564f22006-04-18 17:59:36 +00005580 return true;
5581}
5582
5583/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5584/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005585SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005586 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005587 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5588 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005589 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005590 int CompareOpc;
5591 bool isDot;
5592 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005593 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005594
Chris Lattner90564f22006-04-18 17:59:36 +00005595 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005596 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005597 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005598 Op.getOperand(1), Op.getOperand(2),
5599 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005600 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005601 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005602
Chris Lattner1a635d62006-04-14 06:01:58 +00005603 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005604 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005605 Op.getOperand(2), // LHS
5606 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005608 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005609 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005610 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005611
Chris Lattner1a635d62006-04-14 06:01:58 +00005612 // Now that we have the comparison, emit a copy from the CR to a GPR.
5613 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5615 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005616 CompNode.getValue(1));
5617
Chris Lattner1a635d62006-04-14 06:01:58 +00005618 // Unpack the result based on how the target uses it.
5619 unsigned BitNo; // Bit # of CR6.
5620 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005621 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005622 default: // Can't happen, don't crash on invalid number though.
5623 case 0: // Return the value of the EQ bit of CR6.
5624 BitNo = 0; InvertBit = false;
5625 break;
5626 case 1: // Return the inverted value of the EQ bit of CR6.
5627 BitNo = 0; InvertBit = true;
5628 break;
5629 case 2: // Return the value of the LT bit of CR6.
5630 BitNo = 2; InvertBit = false;
5631 break;
5632 case 3: // Return the inverted value of the LT bit of CR6.
5633 BitNo = 2; InvertBit = true;
5634 break;
5635 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005636
Chris Lattner1a635d62006-04-14 06:01:58 +00005637 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5639 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005640 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5642 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005643
Chris Lattner1a635d62006-04-14 06:01:58 +00005644 // If we are supposed to, toggle the bit.
5645 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5647 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005648 return Flags;
5649}
5650
Scott Michelfdc40a02009-02-17 22:15:04 +00005651SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005652 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005653 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005654 // Create a stack slot that is 16-byte aligned.
5655 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005656 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005657 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005658 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005659
Chris Lattner1a635d62006-04-14 06:01:58 +00005660 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005661 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005662 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005663 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005664 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005665 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005666 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005667}
5668
Dan Gohmand858e902010-04-17 15:26:15 +00005669SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005670 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005672 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005673
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5675 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005676
Dan Gohman475871a2008-07-27 21:46:04 +00005677 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005678 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005679
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005680 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005681 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5682 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5683 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005684
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005685 // Low parts multiplied together, generating 32-bit results (we ignore the
5686 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005687 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005689
Dan Gohman475871a2008-07-27 21:46:04 +00005690 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005692 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005693 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005694 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5696 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005697 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005698
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005700
Chris Lattnercea2aa72006-04-18 04:28:57 +00005701 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005702 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005704 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005705
Chris Lattner19a81522006-04-18 03:57:35 +00005706 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005707 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005709 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005710
Chris Lattner19a81522006-04-18 03:57:35 +00005711 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005712 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005714 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005715
Chris Lattner19a81522006-04-18 03:57:35 +00005716 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005717 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005718 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005719 Ops[i*2 ] = 2*i+1;
5720 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005721 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005722 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005723 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005724 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005725 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005726}
5727
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005728/// LowerOperation - Provide custom lowering hooks for some operations.
5729///
Dan Gohmand858e902010-04-17 15:26:15 +00005730SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005731 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005732 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005733 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005734 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005735 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005736 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005737 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005738 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005739 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5740 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005741 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005742 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005743
5744 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005745 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005746
Jim Laskeyefc7e522006-12-04 22:04:42 +00005747 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005748 case ISD::DYNAMIC_STACKALLOC:
5749 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005750
Hal Finkel7ee74a62013-03-21 21:37:52 +00005751 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5752 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5753
Chris Lattner1a635d62006-04-14 06:01:58 +00005754 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005755 case ISD::FP_TO_UINT:
5756 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005757 Op.getDebugLoc());
Hal Finkel46479192013-04-01 17:52:07 +00005758 case ISD::UINT_TO_FP:
5759 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005760 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005761
Chris Lattner1a635d62006-04-14 06:01:58 +00005762 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005763 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5764 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5765 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005766
Chris Lattner1a635d62006-04-14 06:01:58 +00005767 // Vector-related lowering.
5768 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5769 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5770 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5771 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005772 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005773
Chris Lattner3fc027d2007-12-08 06:59:59 +00005774 // Frame & Return address.
5775 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005776 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005777 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005778}
5779
Duncan Sands1607f052008-12-01 11:39:25 +00005780void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5781 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005782 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005783 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005784 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005785 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005786 default:
Craig Topperbc219812012-02-07 02:50:20 +00005787 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005788 case ISD::VAARG: {
5789 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5790 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5791 return;
5792
5793 EVT VT = N->getValueType(0);
5794
5795 if (VT == MVT::i64) {
5796 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5797
5798 Results.push_back(NewNode);
5799 Results.push_back(NewNode.getValue(1));
5800 }
5801 return;
5802 }
Duncan Sands1607f052008-12-01 11:39:25 +00005803 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005804 assert(N->getValueType(0) == MVT::ppcf128);
5805 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005806 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005808 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005809 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005811 DAG.getIntPtrConstant(1));
5812
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005813 // Add the two halves of the long double in round-to-zero mode.
5814 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005815
5816 // We know the low half is about to be thrown away, so just use something
5817 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005819 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005820 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005821 }
Duncan Sands1607f052008-12-01 11:39:25 +00005822 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005823 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005824 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005825 }
5826}
5827
5828
Chris Lattner1a635d62006-04-14 06:01:58 +00005829//===----------------------------------------------------------------------===//
5830// Other Lowering Code
5831//===----------------------------------------------------------------------===//
5832
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005833MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005834PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005835 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005836 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005837 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5838
5839 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5840 MachineFunction *F = BB->getParent();
5841 MachineFunction::iterator It = BB;
5842 ++It;
5843
5844 unsigned dest = MI->getOperand(0).getReg();
5845 unsigned ptrA = MI->getOperand(1).getReg();
5846 unsigned ptrB = MI->getOperand(2).getReg();
5847 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005848 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005849
5850 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5851 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5852 F->insert(It, loopMBB);
5853 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005854 exitMBB->splice(exitMBB->begin(), BB,
5855 llvm::next(MachineBasicBlock::iterator(MI)),
5856 BB->end());
5857 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005858
5859 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005860 unsigned TmpReg = (!BinOpcode) ? incr :
5861 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005862 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5863 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005864
5865 // thisMBB:
5866 // ...
5867 // fallthrough --> loopMBB
5868 BB->addSuccessor(loopMBB);
5869
5870 // loopMBB:
5871 // l[wd]arx dest, ptr
5872 // add r0, dest, incr
5873 // st[wd]cx. r0, ptr
5874 // bne- loopMBB
5875 // fallthrough --> exitMBB
5876 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005877 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005878 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005879 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005880 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5881 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005882 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005883 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005884 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005885 BB->addSuccessor(loopMBB);
5886 BB->addSuccessor(exitMBB);
5887
5888 // exitMBB:
5889 // ...
5890 BB = exitMBB;
5891 return BB;
5892}
5893
5894MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005895PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005896 MachineBasicBlock *BB,
5897 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005898 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005899 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005900 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5901 // In 64 bit mode we have to use 64 bits for addresses, even though the
5902 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5903 // registers without caring whether they're 32 or 64, but here we're
5904 // doing actual arithmetic on the addresses.
5905 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005906 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005907
5908 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5909 MachineFunction *F = BB->getParent();
5910 MachineFunction::iterator It = BB;
5911 ++It;
5912
5913 unsigned dest = MI->getOperand(0).getReg();
5914 unsigned ptrA = MI->getOperand(1).getReg();
5915 unsigned ptrB = MI->getOperand(2).getReg();
5916 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005917 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005918
5919 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5920 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5921 F->insert(It, loopMBB);
5922 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005923 exitMBB->splice(exitMBB->begin(), BB,
5924 llvm::next(MachineBasicBlock::iterator(MI)),
5925 BB->end());
5926 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005927
5928 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005929 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005930 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5931 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005932 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5933 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5934 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5935 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5936 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5937 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5938 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5939 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5940 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5941 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005942 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005943 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005944 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005945
5946 // thisMBB:
5947 // ...
5948 // fallthrough --> loopMBB
5949 BB->addSuccessor(loopMBB);
5950
5951 // The 4-byte load must be aligned, while a char or short may be
5952 // anywhere in the word. Hence all this nasty bookkeeping code.
5953 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5954 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005955 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005956 // rlwinm ptr, ptr1, 0, 0, 29
5957 // slw incr2, incr, shift
5958 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5959 // slw mask, mask2, shift
5960 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005961 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005962 // add tmp, tmpDest, incr2
5963 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005964 // and tmp3, tmp, mask
5965 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005966 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005967 // bne- loopMBB
5968 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005969 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005970 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005971 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005972 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005973 .addReg(ptrA).addReg(ptrB);
5974 } else {
5975 Ptr1Reg = ptrB;
5976 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005977 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005978 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005979 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005980 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5981 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005982 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005983 .addReg(Ptr1Reg).addImm(0).addImm(61);
5984 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005985 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005986 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005987 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005988 .addReg(incr).addReg(ShiftReg);
5989 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005990 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005991 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005992 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5993 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005994 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005995 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005996 .addReg(Mask2Reg).addReg(ShiftReg);
5997
5998 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005999 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006000 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00006001 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006002 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006003 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006004 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006005 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006006 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006007 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006008 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006009 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00006010 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006011 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006012 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00006013 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00006014 BB->addSuccessor(loopMBB);
6015 BB->addSuccessor(exitMBB);
6016
6017 // exitMBB:
6018 // ...
6019 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006020 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6021 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00006022 return BB;
6023}
6024
Hal Finkel7ee74a62013-03-21 21:37:52 +00006025llvm::MachineBasicBlock*
6026PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6027 MachineBasicBlock *MBB) const {
6028 DebugLoc DL = MI->getDebugLoc();
6029 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6030
6031 MachineFunction *MF = MBB->getParent();
6032 MachineRegisterInfo &MRI = MF->getRegInfo();
6033
6034 const BasicBlock *BB = MBB->getBasicBlock();
6035 MachineFunction::iterator I = MBB;
6036 ++I;
6037
6038 // Memory Reference
6039 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6040 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6041
6042 unsigned DstReg = MI->getOperand(0).getReg();
6043 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6044 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6045 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6046 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6047
6048 MVT PVT = getPointerTy();
6049 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6050 "Invalid Pointer Size!");
6051 // For v = setjmp(buf), we generate
6052 //
6053 // thisMBB:
6054 // SjLjSetup mainMBB
6055 // bl mainMBB
6056 // v_restore = 1
6057 // b sinkMBB
6058 //
6059 // mainMBB:
6060 // buf[LabelOffset] = LR
6061 // v_main = 0
6062 //
6063 // sinkMBB:
6064 // v = phi(main, restore)
6065 //
6066
6067 MachineBasicBlock *thisMBB = MBB;
6068 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6069 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6070 MF->insert(I, mainMBB);
6071 MF->insert(I, sinkMBB);
6072
6073 MachineInstrBuilder MIB;
6074
6075 // Transfer the remainder of BB and its successor edges to sinkMBB.
6076 sinkMBB->splice(sinkMBB->begin(), MBB,
6077 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6078 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6079
6080 // Note that the structure of the jmp_buf used here is not compatible
6081 // with that used by libc, and is not designed to be. Specifically, it
6082 // stores only those 'reserved' registers that LLVM does not otherwise
6083 // understand how to spill. Also, by convention, by the time this
6084 // intrinsic is called, Clang has already stored the frame address in the
6085 // first slot of the buffer and stack address in the third. Following the
6086 // X86 target code, we'll store the jump address in the second slot. We also
6087 // need to save the TOC pointer (R2) to handle jumps between shared
6088 // libraries, and that will be stored in the fourth slot. The thread
6089 // identifier (R13) is not affected.
6090
6091 // thisMBB:
6092 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6093 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6094
6095 // Prepare IP either in reg.
6096 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6097 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6098 unsigned BufReg = MI->getOperand(1).getReg();
6099
6100 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6101 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6102 .addReg(PPC::X2)
6103 .addImm(TOCOffset / 4)
6104 .addReg(BufReg);
6105
6106 MIB.setMemRefs(MMOBegin, MMOEnd);
6107 }
6108
6109 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006110 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006111 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6112
6113 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6114
6115 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6116 .addMBB(mainMBB);
6117 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6118
6119 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6120 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6121
6122 // mainMBB:
6123 // mainDstReg = 0
6124 MIB = BuildMI(mainMBB, DL,
6125 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6126
6127 // Store IP
6128 if (PPCSubTarget.isPPC64()) {
6129 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6130 .addReg(LabelReg)
6131 .addImm(LabelOffset / 4)
6132 .addReg(BufReg);
6133 } else {
6134 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6135 .addReg(LabelReg)
6136 .addImm(LabelOffset)
6137 .addReg(BufReg);
6138 }
6139
6140 MIB.setMemRefs(MMOBegin, MMOEnd);
6141
6142 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6143 mainMBB->addSuccessor(sinkMBB);
6144
6145 // sinkMBB:
6146 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6147 TII->get(PPC::PHI), DstReg)
6148 .addReg(mainDstReg).addMBB(mainMBB)
6149 .addReg(restoreDstReg).addMBB(thisMBB);
6150
6151 MI->eraseFromParent();
6152 return sinkMBB;
6153}
6154
6155MachineBasicBlock *
6156PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6157 MachineBasicBlock *MBB) const {
6158 DebugLoc DL = MI->getDebugLoc();
6159 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6160
6161 MachineFunction *MF = MBB->getParent();
6162 MachineRegisterInfo &MRI = MF->getRegInfo();
6163
6164 // Memory Reference
6165 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6166 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6167
6168 MVT PVT = getPointerTy();
6169 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6170 "Invalid Pointer Size!");
6171
6172 const TargetRegisterClass *RC =
6173 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6174 unsigned Tmp = MRI.createVirtualRegister(RC);
6175 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6176 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6177 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6178
6179 MachineInstrBuilder MIB;
6180
6181 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6182 const int64_t SPOffset = 2 * PVT.getStoreSize();
6183 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6184
6185 unsigned BufReg = MI->getOperand(0).getReg();
6186
6187 // Reload FP (the jumped-to function may not have had a
6188 // frame pointer, and if so, then its r31 will be restored
6189 // as necessary).
6190 if (PVT == MVT::i64) {
6191 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6192 .addImm(0)
6193 .addReg(BufReg);
6194 } else {
6195 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6196 .addImm(0)
6197 .addReg(BufReg);
6198 }
6199 MIB.setMemRefs(MMOBegin, MMOEnd);
6200
6201 // Reload IP
6202 if (PVT == MVT::i64) {
6203 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6204 .addImm(LabelOffset / 4)
6205 .addReg(BufReg);
6206 } else {
6207 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6208 .addImm(LabelOffset)
6209 .addReg(BufReg);
6210 }
6211 MIB.setMemRefs(MMOBegin, MMOEnd);
6212
6213 // Reload SP
6214 if (PVT == MVT::i64) {
6215 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6216 .addImm(SPOffset / 4)
6217 .addReg(BufReg);
6218 } else {
6219 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6220 .addImm(SPOffset)
6221 .addReg(BufReg);
6222 }
6223 MIB.setMemRefs(MMOBegin, MMOEnd);
6224
6225 // FIXME: When we also support base pointers, that register must also be
6226 // restored here.
6227
6228 // Reload TOC
6229 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6230 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6231 .addImm(TOCOffset / 4)
6232 .addReg(BufReg);
6233
6234 MIB.setMemRefs(MMOBegin, MMOEnd);
6235 }
6236
6237 // Jump
6238 BuildMI(*MBB, MI, DL,
6239 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6240 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6241
6242 MI->eraseFromParent();
6243 return MBB;
6244}
6245
Dale Johannesen97efa362008-08-28 17:53:09 +00006246MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006247PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006248 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006249 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6250 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6251 return emitEHSjLjSetJmp(MI, BB);
6252 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6253 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6254 return emitEHSjLjLongJmp(MI, BB);
6255 }
6256
Evan Chengc0f64ff2006-11-27 23:37:22 +00006257 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006258
6259 // To "insert" these instructions we actually have to insert their
6260 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006261 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006262 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006263 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006264
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006265 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006266
Hal Finkel009f7af2012-06-22 23:10:08 +00006267 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6268 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006269 SmallVector<MachineOperand, 2> Cond;
6270 Cond.push_back(MI->getOperand(4));
6271 Cond.push_back(MI->getOperand(1));
6272
Hal Finkel009f7af2012-06-22 23:10:08 +00006273 DebugLoc dl = MI->getDebugLoc();
Hal Finkelff56d1a2013-04-05 23:29:01 +00006274 PPCII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), Cond,
6275 MI->getOperand(2).getReg(), MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006276 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6277 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6278 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6279 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6280 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6281
Evan Cheng53301922008-07-12 02:23:19 +00006282
6283 // The incoming instruction knows the destination vreg to set, the
6284 // condition code register to branch on, the true/false values to
6285 // select between, and a branch opcode to use.
6286
6287 // thisMBB:
6288 // ...
6289 // TrueVal = ...
6290 // cmpTY ccX, r1, r2
6291 // bCC copy1MBB
6292 // fallthrough --> copy0MBB
6293 MachineBasicBlock *thisMBB = BB;
6294 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6295 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6296 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006297 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006298 F->insert(It, copy0MBB);
6299 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006300
6301 // Transfer the remainder of BB and its successor edges to sinkMBB.
6302 sinkMBB->splice(sinkMBB->begin(), BB,
6303 llvm::next(MachineBasicBlock::iterator(MI)),
6304 BB->end());
6305 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6306
Evan Cheng53301922008-07-12 02:23:19 +00006307 // Next, add the true and fallthrough blocks as its successors.
6308 BB->addSuccessor(copy0MBB);
6309 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006310
Dan Gohman14152b42010-07-06 20:24:04 +00006311 BuildMI(BB, dl, TII->get(PPC::BCC))
6312 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6313
Evan Cheng53301922008-07-12 02:23:19 +00006314 // copy0MBB:
6315 // %FalseValue = ...
6316 // # fallthrough to sinkMBB
6317 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006318
Evan Cheng53301922008-07-12 02:23:19 +00006319 // Update machine-CFG edges
6320 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006321
Evan Cheng53301922008-07-12 02:23:19 +00006322 // sinkMBB:
6323 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6324 // ...
6325 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006326 BuildMI(*BB, BB->begin(), dl,
6327 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006328 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6329 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6330 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006331 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6332 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6333 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6334 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006335 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6336 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6337 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6338 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006339
6340 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6341 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6342 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6343 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006344 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6345 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6346 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6347 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006348
6349 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6350 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6351 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6352 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006353 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6354 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6355 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6356 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006357
6358 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6359 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6360 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6361 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006362 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6363 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6364 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6365 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006366
6367 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006368 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006369 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006370 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006371 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006372 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006373 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006374 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006375
6376 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6377 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6378 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6379 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006380 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6381 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6382 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6383 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006384
Dale Johannesen0e55f062008-08-29 18:29:46 +00006385 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6386 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6387 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6388 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6389 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6390 BB = EmitAtomicBinary(MI, BB, false, 0);
6391 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6392 BB = EmitAtomicBinary(MI, BB, true, 0);
6393
Evan Cheng53301922008-07-12 02:23:19 +00006394 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6395 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6396 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6397
6398 unsigned dest = MI->getOperand(0).getReg();
6399 unsigned ptrA = MI->getOperand(1).getReg();
6400 unsigned ptrB = MI->getOperand(2).getReg();
6401 unsigned oldval = MI->getOperand(3).getReg();
6402 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006403 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006404
Dale Johannesen65e39732008-08-25 18:53:26 +00006405 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6406 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6407 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006408 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006409 F->insert(It, loop1MBB);
6410 F->insert(It, loop2MBB);
6411 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006412 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006413 exitMBB->splice(exitMBB->begin(), BB,
6414 llvm::next(MachineBasicBlock::iterator(MI)),
6415 BB->end());
6416 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006417
6418 // thisMBB:
6419 // ...
6420 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006421 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006422
Dale Johannesen65e39732008-08-25 18:53:26 +00006423 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006424 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006425 // cmp[wd] dest, oldval
6426 // bne- midMBB
6427 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006428 // st[wd]cx. newval, ptr
6429 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006430 // b exitBB
6431 // midMBB:
6432 // st[wd]cx. dest, ptr
6433 // exitBB:
6434 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006435 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006436 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006437 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006438 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006439 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006440 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6441 BB->addSuccessor(loop2MBB);
6442 BB->addSuccessor(midMBB);
6443
6444 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006445 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006446 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006447 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006448 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006449 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006450 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006451 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006452
Dale Johannesen65e39732008-08-25 18:53:26 +00006453 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006454 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006455 .addReg(dest).addReg(ptrA).addReg(ptrB);
6456 BB->addSuccessor(exitMBB);
6457
Evan Cheng53301922008-07-12 02:23:19 +00006458 // exitMBB:
6459 // ...
6460 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006461 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6462 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6463 // We must use 64-bit registers for addresses when targeting 64-bit,
6464 // since we're actually doing arithmetic on them. Other registers
6465 // can be 32-bit.
6466 bool is64bit = PPCSubTarget.isPPC64();
6467 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6468
6469 unsigned dest = MI->getOperand(0).getReg();
6470 unsigned ptrA = MI->getOperand(1).getReg();
6471 unsigned ptrB = MI->getOperand(2).getReg();
6472 unsigned oldval = MI->getOperand(3).getReg();
6473 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006474 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006475
6476 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6477 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6478 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6479 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6480 F->insert(It, loop1MBB);
6481 F->insert(It, loop2MBB);
6482 F->insert(It, midMBB);
6483 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006484 exitMBB->splice(exitMBB->begin(), BB,
6485 llvm::next(MachineBasicBlock::iterator(MI)),
6486 BB->end());
6487 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006488
6489 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006490 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006491 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6492 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006493 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6494 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6495 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6496 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6497 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6498 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6499 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6500 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6501 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6502 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6503 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6504 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6505 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6506 unsigned Ptr1Reg;
6507 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006508 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006509 // thisMBB:
6510 // ...
6511 // fallthrough --> loopMBB
6512 BB->addSuccessor(loop1MBB);
6513
6514 // The 4-byte load must be aligned, while a char or short may be
6515 // anywhere in the word. Hence all this nasty bookkeeping code.
6516 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6517 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006518 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006519 // rlwinm ptr, ptr1, 0, 0, 29
6520 // slw newval2, newval, shift
6521 // slw oldval2, oldval,shift
6522 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6523 // slw mask, mask2, shift
6524 // and newval3, newval2, mask
6525 // and oldval3, oldval2, mask
6526 // loop1MBB:
6527 // lwarx tmpDest, ptr
6528 // and tmp, tmpDest, mask
6529 // cmpw tmp, oldval3
6530 // bne- midMBB
6531 // loop2MBB:
6532 // andc tmp2, tmpDest, mask
6533 // or tmp4, tmp2, newval3
6534 // stwcx. tmp4, ptr
6535 // bne- loop1MBB
6536 // b exitBB
6537 // midMBB:
6538 // stwcx. tmpDest, ptr
6539 // exitBB:
6540 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006541 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006542 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006543 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006544 .addReg(ptrA).addReg(ptrB);
6545 } else {
6546 Ptr1Reg = ptrB;
6547 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006548 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006549 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006550 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006551 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6552 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006553 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006554 .addReg(Ptr1Reg).addImm(0).addImm(61);
6555 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006556 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006557 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006558 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006559 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006560 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006561 .addReg(oldval).addReg(ShiftReg);
6562 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006563 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006564 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006565 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6566 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6567 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006568 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006569 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006570 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006571 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006572 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006573 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006574 .addReg(OldVal2Reg).addReg(MaskReg);
6575
6576 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006577 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006578 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006579 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6580 .addReg(TmpDestReg).addReg(MaskReg);
6581 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006582 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006583 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006584 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6585 BB->addSuccessor(loop2MBB);
6586 BB->addSuccessor(midMBB);
6587
6588 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006589 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6590 .addReg(TmpDestReg).addReg(MaskReg);
6591 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6592 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6593 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006594 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006595 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006596 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006597 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006598 BB->addSuccessor(loop1MBB);
6599 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006600
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006601 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006602 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006603 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006604 BB->addSuccessor(exitMBB);
6605
6606 // exitMBB:
6607 // ...
6608 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006609 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6610 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006611 } else if (MI->getOpcode() == PPC::FADDrtz) {
6612 // This pseudo performs an FADD with rounding mode temporarily forced
6613 // to round-to-zero. We emit this via custom inserter since the FPSCR
6614 // is not modeled at the SelectionDAG level.
6615 unsigned Dest = MI->getOperand(0).getReg();
6616 unsigned Src1 = MI->getOperand(1).getReg();
6617 unsigned Src2 = MI->getOperand(2).getReg();
6618 DebugLoc dl = MI->getDebugLoc();
6619
6620 MachineRegisterInfo &RegInfo = F->getRegInfo();
6621 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6622
6623 // Save FPSCR value.
6624 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6625
6626 // Set rounding mode to round-to-zero.
6627 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6628 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6629
6630 // Perform addition.
6631 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6632
6633 // Restore FPSCR value.
6634 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006635 } else if (MI->getOpcode() == PPC::FRINDrint ||
6636 MI->getOpcode() == PPC::FRINSrint) {
6637 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6638 unsigned Dest = MI->getOperand(0).getReg();
6639 unsigned Src = MI->getOperand(1).getReg();
6640 DebugLoc dl = MI->getDebugLoc();
6641
6642 MachineRegisterInfo &RegInfo = F->getRegInfo();
6643 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6644
6645 // Perform the rounding.
6646 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6647 .addReg(Src);
6648
6649 // Compare the results.
6650 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6651 .addReg(Dest).addReg(Src);
6652
6653 // If the results were not equal, then set the FPSCR XX bit.
6654 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6655 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6656 F->insert(It, midMBB);
6657 F->insert(It, exitMBB);
6658 exitMBB->splice(exitMBB->begin(), BB,
6659 llvm::next(MachineBasicBlock::iterator(MI)),
6660 BB->end());
6661 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6662
6663 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6664 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6665
6666 BB->addSuccessor(midMBB);
6667 BB->addSuccessor(exitMBB);
6668
6669 BB = midMBB;
6670
6671 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6672 // the FI bit here because that will not automatically set XX also,
6673 // and XX is what libm interprets as the FE_INEXACT flag.
6674 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6675 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6676
6677 BB->addSuccessor(exitMBB);
6678
6679 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006680 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006681 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006682 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006683
Dan Gohman14152b42010-07-06 20:24:04 +00006684 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006685 return BB;
6686}
6687
Chris Lattner1a635d62006-04-14 06:01:58 +00006688//===----------------------------------------------------------------------===//
6689// Target Optimization Hooks
6690//===----------------------------------------------------------------------===//
6691
Hal Finkel63c32a72013-04-03 17:44:56 +00006692SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6693 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006694 if (DCI.isAfterLegalizeVectorOps())
6695 return SDValue();
6696
Hal Finkel63c32a72013-04-03 17:44:56 +00006697 EVT VT = Op.getValueType();
6698
6699 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6700 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6701 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006702
6703 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6704 // For the reciprocal, we need to find the zero of the function:
6705 // F(X) = A X - 1 [which has a zero at X = 1/A]
6706 // =>
6707 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6708 // does not require additional intermediate precision]
6709
6710 // Convergence is quadratic, so we essentially double the number of digits
6711 // correct after every iteration. The minimum architected relative
6712 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6713 // 23 digits and double has 52 digits.
6714 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006715 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006716 ++Iterations;
6717
6718 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006719 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006720
6721 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006722 DAG.getConstantFP(1.0, VT.getScalarType());
6723 if (VT.isVector()) {
6724 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006725 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006726 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006727 FPOne, FPOne, FPOne, FPOne);
6728 }
6729
Hal Finkel63c32a72013-04-03 17:44:56 +00006730 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006731 DCI.AddToWorklist(Est.getNode());
6732
6733 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6734 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006735 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006736 DCI.AddToWorklist(NewEst.getNode());
6737
Hal Finkel63c32a72013-04-03 17:44:56 +00006738 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006739 DCI.AddToWorklist(NewEst.getNode());
6740
Hal Finkel63c32a72013-04-03 17:44:56 +00006741 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006742 DCI.AddToWorklist(NewEst.getNode());
6743
Hal Finkel63c32a72013-04-03 17:44:56 +00006744 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006745 DCI.AddToWorklist(Est.getNode());
6746 }
6747
6748 return Est;
6749 }
6750
6751 return SDValue();
6752}
6753
Hal Finkel63c32a72013-04-03 17:44:56 +00006754SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006755 DAGCombinerInfo &DCI) const {
6756 if (DCI.isAfterLegalizeVectorOps())
6757 return SDValue();
6758
Hal Finkel63c32a72013-04-03 17:44:56 +00006759 EVT VT = Op.getValueType();
6760
6761 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6762 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6763 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006764
6765 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6766 // For the reciprocal sqrt, we need to find the zero of the function:
6767 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6768 // =>
6769 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6770 // As a result, we precompute A/2 prior to the iteration loop.
6771
6772 // Convergence is quadratic, so we essentially double the number of digits
6773 // correct after every iteration. The minimum architected relative
6774 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6775 // 23 digits and double has 52 digits.
6776 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006777 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006778 ++Iterations;
6779
6780 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006781 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006782
Hal Finkel63c32a72013-04-03 17:44:56 +00006783 SDValue FPThreeHalves =
6784 DAG.getConstantFP(1.5, VT.getScalarType());
6785 if (VT.isVector()) {
6786 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006787 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006788 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6789 FPThreeHalves, FPThreeHalves,
6790 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006791 }
6792
Hal Finkel63c32a72013-04-03 17:44:56 +00006793 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006794 DCI.AddToWorklist(Est.getNode());
6795
6796 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6797 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006798 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006799 DCI.AddToWorklist(HalfArg.getNode());
6800
Hal Finkel63c32a72013-04-03 17:44:56 +00006801 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006802 DCI.AddToWorklist(HalfArg.getNode());
6803
6804 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6805 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006806 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006807 DCI.AddToWorklist(NewEst.getNode());
6808
Hal Finkel63c32a72013-04-03 17:44:56 +00006809 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006810 DCI.AddToWorklist(NewEst.getNode());
6811
Hal Finkel63c32a72013-04-03 17:44:56 +00006812 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006813 DCI.AddToWorklist(NewEst.getNode());
6814
Hal Finkel63c32a72013-04-03 17:44:56 +00006815 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006816 DCI.AddToWorklist(Est.getNode());
6817 }
6818
6819 return Est;
6820 }
6821
6822 return SDValue();
6823}
6824
Duncan Sands25cf2272008-11-24 14:53:14 +00006825SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6826 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006827 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006828 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006829 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006830 switch (N->getOpcode()) {
6831 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006832 case PPCISD::SHL:
6833 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006834 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006835 return N->getOperand(0);
6836 }
6837 break;
6838 case PPCISD::SRL:
6839 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006840 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006841 return N->getOperand(0);
6842 }
6843 break;
6844 case PPCISD::SRA:
6845 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006846 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006847 C->isAllOnesValue()) // -1 >>s V -> -1.
6848 return N->getOperand(0);
6849 }
6850 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006851 case ISD::FDIV: {
6852 assert(TM.Options.UnsafeFPMath &&
6853 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006854
Hal Finkel827307b2013-04-03 04:01:11 +00006855 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006856 SDValue RV =
6857 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006858 if (RV.getNode() != 0) {
6859 DCI.AddToWorklist(RV.getNode());
6860 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6861 N->getOperand(0), RV);
6862 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006863 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6864 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6865 SDValue RV =
6866 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6867 DCI);
6868 if (RV.getNode() != 0) {
6869 DCI.AddToWorklist(RV.getNode());
6870 RV = DAG.getNode(ISD::FP_EXTEND, N->getOperand(1).getDebugLoc(),
6871 N->getValueType(0), RV);
6872 DCI.AddToWorklist(RV.getNode());
6873 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6874 N->getOperand(0), RV);
6875 }
6876 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6877 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6878 SDValue RV =
6879 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6880 DCI);
6881 if (RV.getNode() != 0) {
6882 DCI.AddToWorklist(RV.getNode());
6883 RV = DAG.getNode(ISD::FP_ROUND, N->getOperand(1).getDebugLoc(),
6884 N->getValueType(0), RV,
6885 N->getOperand(1).getOperand(1));
6886 DCI.AddToWorklist(RV.getNode());
6887 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6888 N->getOperand(0), RV);
6889 }
Hal Finkel827307b2013-04-03 04:01:11 +00006890 }
6891
Hal Finkel63c32a72013-04-03 17:44:56 +00006892 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006893 if (RV.getNode() != 0) {
6894 DCI.AddToWorklist(RV.getNode());
6895 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6896 N->getOperand(0), RV);
6897 }
6898
6899 }
6900 break;
6901 case ISD::FSQRT: {
6902 assert(TM.Options.UnsafeFPMath &&
6903 "Reciprocal estimates require UnsafeFPMath");
6904
6905 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6906 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006907 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006908 if (RV.getNode() != 0) {
6909 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006910 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006911 if (RV.getNode() != 0)
6912 return RV;
6913 }
6914
6915 }
6916 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006917 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006918 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006919 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6920 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6921 // We allow the src/dst to be either f32/f64, but the intermediate
6922 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006923 if (N->getOperand(0).getValueType() == MVT::i64 &&
6924 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006925 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 if (Val.getValueType() == MVT::f32) {
6927 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006928 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006929 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006930
Owen Anderson825b72b2009-08-11 20:47:22 +00006931 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006932 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006934 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006935 if (N->getValueType(0) == MVT::f32) {
6936 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006937 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006938 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006939 }
6940 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006941 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006942 // If the intermediate type is i32, we can avoid the load/store here
6943 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006944 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006945 }
6946 }
6947 break;
Chris Lattner51269842006-03-01 05:50:56 +00006948 case ISD::STORE:
6949 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6950 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006951 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006952 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 N->getOperand(1).getValueType() == MVT::i32 &&
6954 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006955 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006956 if (Val.getValueType() == MVT::f32) {
6957 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006958 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006959 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006960 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006961 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006962
Hal Finkelf170cc92013-04-01 15:37:53 +00006963 SDValue Ops[] = {
6964 N->getOperand(0), Val, N->getOperand(2),
6965 DAG.getValueType(N->getOperand(1).getValueType())
6966 };
6967
6968 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6969 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6970 cast<StoreSDNode>(N)->getMemoryVT(),
6971 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006972 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006973 return Val;
6974 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006975
Chris Lattnerd9989382006-07-10 20:56:58 +00006976 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006977 if (cast<StoreSDNode>(N)->isUnindexed() &&
6978 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006979 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006981 N->getOperand(1).getValueType() == MVT::i16 ||
6982 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006983 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006984 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006985 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006986 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 if (BSwapOp.getValueType() == MVT::i16)
6988 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006989
Dan Gohmanc76909a2009-09-25 20:36:54 +00006990 SDValue Ops[] = {
6991 N->getOperand(0), BSwapOp, N->getOperand(2),
6992 DAG.getValueType(N->getOperand(1).getValueType())
6993 };
6994 return
6995 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6996 Ops, array_lengthof(Ops),
6997 cast<StoreSDNode>(N)->getMemoryVT(),
6998 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006999 }
7000 break;
7001 case ISD::BSWAP:
7002 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007003 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007004 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007005 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7006 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007007 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007008 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007009 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007010 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007011 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007012 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007013 LD->getChain(), // Chain
7014 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007015 DAG.getValueType(N->getValueType(0)) // VT
7016 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007017 SDValue BSLoad =
7018 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007019 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7020 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007021 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007022
Scott Michelfdc40a02009-02-17 22:15:04 +00007023 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007024 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 if (N->getValueType(0) == MVT::i16)
7026 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007027
Chris Lattnerd9989382006-07-10 20:56:58 +00007028 // First, combine the bswap away. This makes the value produced by the
7029 // load dead.
7030 DCI.CombineTo(N, ResVal);
7031
7032 // Next, combine the load away, we give it a bogus result value but a real
7033 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007034 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007035
Chris Lattnerd9989382006-07-10 20:56:58 +00007036 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007037 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007038 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007039
Chris Lattner51269842006-03-01 05:50:56 +00007040 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007041 case PPCISD::VCMP: {
7042 // If a VCMPo node already exists with exactly the same operands as this
7043 // node, use its result instead of this node (VCMPo computes both a CR6 and
7044 // a normal output).
7045 //
7046 if (!N->getOperand(0).hasOneUse() &&
7047 !N->getOperand(1).hasOneUse() &&
7048 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007049
Chris Lattner4468c222006-03-31 06:02:07 +00007050 // Scan all of the users of the LHS, looking for VCMPo's that match.
7051 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007052
Gabor Greifba36cb52008-08-28 21:40:38 +00007053 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007054 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7055 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007056 if (UI->getOpcode() == PPCISD::VCMPo &&
7057 UI->getOperand(1) == N->getOperand(1) &&
7058 UI->getOperand(2) == N->getOperand(2) &&
7059 UI->getOperand(0) == N->getOperand(0)) {
7060 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007061 break;
7062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007063
Chris Lattner00901202006-04-18 18:28:22 +00007064 // If there is no VCMPo node, or if the flag value has a single use, don't
7065 // transform this.
7066 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7067 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007068
7069 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007070 // chain, this transformation is more complex. Note that multiple things
7071 // could use the value result, which we should ignore.
7072 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007073 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007074 FlagUser == 0; ++UI) {
7075 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007076 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007077 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007078 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007079 FlagUser = User;
7080 break;
7081 }
7082 }
7083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007084
Chris Lattner00901202006-04-18 18:28:22 +00007085 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7086 // give up for right now.
7087 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007088 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007089 }
7090 break;
7091 }
Chris Lattner90564f22006-04-18 17:59:36 +00007092 case ISD::BR_CC: {
7093 // If this is a branch on an altivec predicate comparison, lower this so
7094 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7095 // lowering is done pre-legalize, because the legalizer lowers the predicate
7096 // compare down to code that is difficult to reassemble.
7097 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007098 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00007099 int CompareOpc;
7100 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007101
Chris Lattner90564f22006-04-18 17:59:36 +00007102 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7103 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7104 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7105 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007106
Chris Lattner90564f22006-04-18 17:59:36 +00007107 // If this is a comparison against something other than 0/1, then we know
7108 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007109 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007110 if (Val != 0 && Val != 1) {
7111 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7112 return N->getOperand(0);
7113 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007114 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007115 N->getOperand(0), N->getOperand(4));
7116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007117
Chris Lattner90564f22006-04-18 17:59:36 +00007118 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007119
Chris Lattner90564f22006-04-18 17:59:36 +00007120 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007121 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007122 LHS.getOperand(2), // LHS of compare
7123 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007125 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007126 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007127 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007128
Chris Lattner90564f22006-04-18 17:59:36 +00007129 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007130 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007131 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007132 default: // Can't happen, don't crash on invalid number though.
7133 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007134 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007135 break;
7136 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007137 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007138 break;
7139 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007140 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007141 break;
7142 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007143 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007144 break;
7145 }
7146
Owen Anderson825b72b2009-08-11 20:47:22 +00007147 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7148 DAG.getConstant(CompOpc, MVT::i32),
7149 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007150 N->getOperand(4), CompNode.getValue(1));
7151 }
7152 break;
7153 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007155
Dan Gohman475871a2008-07-27 21:46:04 +00007156 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007157}
7158
Chris Lattner1a635d62006-04-14 06:01:58 +00007159//===----------------------------------------------------------------------===//
7160// Inline Assembly Support
7161//===----------------------------------------------------------------------===//
7162
Dan Gohman475871a2008-07-27 21:46:04 +00007163void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007164 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007165 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007166 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007167 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007168 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007169 switch (Op.getOpcode()) {
7170 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007171 case PPCISD::LBRX: {
7172 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007173 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007174 KnownZero = 0xFFFF0000;
7175 break;
7176 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007177 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007178 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007179 default: break;
7180 case Intrinsic::ppc_altivec_vcmpbfp_p:
7181 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7182 case Intrinsic::ppc_altivec_vcmpequb_p:
7183 case Intrinsic::ppc_altivec_vcmpequh_p:
7184 case Intrinsic::ppc_altivec_vcmpequw_p:
7185 case Intrinsic::ppc_altivec_vcmpgefp_p:
7186 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7187 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7188 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7189 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7190 case Intrinsic::ppc_altivec_vcmpgtub_p:
7191 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7192 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7193 KnownZero = ~1U; // All bits but the low one are known to be zero.
7194 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007195 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007196 }
7197 }
7198}
7199
7200
Chris Lattner4234f572007-03-25 02:14:49 +00007201/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007202/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007203PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007204PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7205 if (Constraint.size() == 1) {
7206 switch (Constraint[0]) {
7207 default: break;
7208 case 'b':
7209 case 'r':
7210 case 'f':
7211 case 'v':
7212 case 'y':
7213 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007214 case 'Z':
7215 // FIXME: While Z does indicate a memory constraint, it specifically
7216 // indicates an r+r address (used in conjunction with the 'y' modifier
7217 // in the replacement string). Currently, we're forcing the base
7218 // register to be r0 in the asm printer (which is interpreted as zero)
7219 // and forming the complete address in the second register. This is
7220 // suboptimal.
7221 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007222 }
7223 }
7224 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007225}
7226
John Thompson44ab89e2010-10-29 17:29:13 +00007227/// Examine constraint type and operand type and determine a weight value.
7228/// This object must already have been set up with the operand type
7229/// and the current alternative constraint selected.
7230TargetLowering::ConstraintWeight
7231PPCTargetLowering::getSingleConstraintMatchWeight(
7232 AsmOperandInfo &info, const char *constraint) const {
7233 ConstraintWeight weight = CW_Invalid;
7234 Value *CallOperandVal = info.CallOperandVal;
7235 // If we don't have a value, we can't do a match,
7236 // but allow it at the lowest weight.
7237 if (CallOperandVal == NULL)
7238 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007239 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007240 // Look at the constraint type.
7241 switch (*constraint) {
7242 default:
7243 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7244 break;
7245 case 'b':
7246 if (type->isIntegerTy())
7247 weight = CW_Register;
7248 break;
7249 case 'f':
7250 if (type->isFloatTy())
7251 weight = CW_Register;
7252 break;
7253 case 'd':
7254 if (type->isDoubleTy())
7255 weight = CW_Register;
7256 break;
7257 case 'v':
7258 if (type->isVectorTy())
7259 weight = CW_Register;
7260 break;
7261 case 'y':
7262 weight = CW_Register;
7263 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007264 case 'Z':
7265 weight = CW_Memory;
7266 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007267 }
7268 return weight;
7269}
7270
Scott Michelfdc40a02009-02-17 22:15:04 +00007271std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007272PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007273 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007274 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007275 // GCC RS6000 Constraint Letters
7276 switch (Constraint[0]) {
7277 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007278 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7279 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7280 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007281 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007283 return std::make_pair(0U, &PPC::G8RCRegClass);
7284 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007285 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007286 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007287 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007288 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007289 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007290 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007291 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007292 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007293 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007294 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007295 }
7296 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007297
Chris Lattner331d1bc2006-11-02 01:44:04 +00007298 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007299}
Chris Lattner763317d2006-02-07 00:47:13 +00007300
Chris Lattner331d1bc2006-11-02 01:44:04 +00007301
Chris Lattner48884cd2007-08-25 00:47:38 +00007302/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007303/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007304void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007305 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007306 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007307 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007308 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007309
Eric Christopher100c8332011-06-02 23:16:42 +00007310 // Only support length 1 constraints.
7311 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007312
Eric Christopher100c8332011-06-02 23:16:42 +00007313 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007314 switch (Letter) {
7315 default: break;
7316 case 'I':
7317 case 'J':
7318 case 'K':
7319 case 'L':
7320 case 'M':
7321 case 'N':
7322 case 'O':
7323 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007324 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007325 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007326 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007327 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007328 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007329 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007330 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007331 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007332 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007333 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7334 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007335 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007336 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007337 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007338 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007339 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007340 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007341 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007342 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007343 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007344 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007345 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007346 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007347 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007348 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007349 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007350 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007351 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007352 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007353 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007354 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007355 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007356 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007357 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007358 }
7359 break;
7360 }
7361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007362
Gabor Greifba36cb52008-08-28 21:40:38 +00007363 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007364 Ops.push_back(Result);
7365 return;
7366 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007367
Chris Lattner763317d2006-02-07 00:47:13 +00007368 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007369 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007370}
Evan Chengc4c62572006-03-13 23:20:37 +00007371
Chris Lattnerc9addb72007-03-30 23:15:24 +00007372// isLegalAddressingMode - Return true if the addressing mode represented
7373// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007374bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007375 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007376 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007377
Chris Lattnerc9addb72007-03-30 23:15:24 +00007378 // PPC allows a sign-extended 16-bit immediate field.
7379 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7380 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007381
Chris Lattnerc9addb72007-03-30 23:15:24 +00007382 // No global is ever allowed as a base.
7383 if (AM.BaseGV)
7384 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007385
7386 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007387 switch (AM.Scale) {
7388 case 0: // "r+i" or just "i", depending on HasBaseReg.
7389 break;
7390 case 1:
7391 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7392 return false;
7393 // Otherwise we have r+r or r+i.
7394 break;
7395 case 2:
7396 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7397 return false;
7398 // Allow 2*r as r+r.
7399 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007400 default:
7401 // No other scales are supported.
7402 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007403 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007404
Chris Lattnerc9addb72007-03-30 23:15:24 +00007405 return true;
7406}
7407
Evan Chengc4c62572006-03-13 23:20:37 +00007408/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007409/// as the offset of the target addressing mode for load / store of the
7410/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007411bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007412 // PPC allows a sign-extended 16-bit immediate field.
7413 return (V > -(1 << 16) && V < (1 << 16)-1);
7414}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007415
Craig Topperc89c7442012-03-27 07:21:54 +00007416bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007417 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007418}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007419
Dan Gohmand858e902010-04-17 15:26:15 +00007420SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7421 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007422 MachineFunction &MF = DAG.getMachineFunction();
7423 MachineFrameInfo *MFI = MF.getFrameInfo();
7424 MFI->setReturnAddressIsTaken(true);
7425
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007426 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007427 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007428
Dale Johannesen08673d22010-05-03 22:59:34 +00007429 // Make sure the function does not optimize away the store of the RA to
7430 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007431 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007432 FuncInfo->setLRStoreRequired();
7433 bool isPPC64 = PPCSubTarget.isPPC64();
7434 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7435
7436 if (Depth > 0) {
7437 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7438 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007439
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007440 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007441 isPPC64? MVT::i64 : MVT::i32);
7442 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7443 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7444 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007445 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007446 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007447
Chris Lattner3fc027d2007-12-08 06:59:59 +00007448 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007449 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007450 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007451 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007452}
7453
Dan Gohmand858e902010-04-17 15:26:15 +00007454SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7455 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007456 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007457 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007458
Owen Andersone50ed302009-08-10 22:56:29 +00007459 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007461
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007462 MachineFunction &MF = DAG.getMachineFunction();
7463 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007464 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007465
7466 // Naked functions never have a frame pointer, and so we use r1. For all
7467 // other functions, this decision must be delayed until during PEI.
7468 unsigned FrameReg;
7469 if (MF.getFunction()->getAttributes().hasAttribute(
7470 AttributeSet::FunctionIndex, Attribute::Naked))
7471 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7472 else
7473 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7474
Dale Johannesen08673d22010-05-03 22:59:34 +00007475 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7476 PtrVT);
7477 while (Depth--)
7478 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007479 FrameAddr, MachinePointerInfo(), false, false,
7480 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007481 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007482}
Dan Gohman54aeea32008-10-21 03:41:46 +00007483
7484bool
7485PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7486 // The PowerPC target isn't yet aware of offsets.
7487 return false;
7488}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007489
Evan Cheng42642d02010-04-01 20:10:42 +00007490/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007491/// and store operations as a result of memset, memcpy, and memmove
7492/// lowering. If DstAlign is zero that means it's safe to destination
7493/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7494/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007495/// probably because the source does not need to be loaded. If 'IsMemset' is
7496/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7497/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7498/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007499/// It returns EVT::Other if the type should be determined using generic
7500/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007501EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7502 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007503 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007504 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007505 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007506 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007508 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007510 }
7511}
Hal Finkel3f31d492012-04-01 19:23:08 +00007512
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007513bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7514 bool *Fast) const {
7515 if (DisablePPCUnaligned)
7516 return false;
7517
7518 // PowerPC supports unaligned memory access for simple non-vector types.
7519 // Although accessing unaligned addresses is not as efficient as accessing
7520 // aligned addresses, it is generally more efficient than manual expansion,
7521 // and generally only traps for software emulation when crossing page
7522 // boundaries.
7523
7524 if (!VT.isSimple())
7525 return false;
7526
7527 if (VT.getSimpleVT().isVector())
7528 return false;
7529
7530 if (VT == MVT::ppcf128)
7531 return false;
7532
7533 if (Fast)
7534 *Fast = true;
7535
7536 return true;
7537}
7538
Hal Finkel070b8db2012-06-22 00:49:52 +00007539/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7540/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7541/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7542/// is expanded to mul + add.
7543bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7544 if (!VT.isSimple())
7545 return false;
7546
7547 switch (VT.getSimpleVT().SimpleTy) {
7548 case MVT::f32:
7549 case MVT::f64:
7550 case MVT::v4f32:
7551 return true;
7552 default:
7553 break;
7554 }
7555
7556 return false;
7557}
7558
Hal Finkel3f31d492012-04-01 19:23:08 +00007559Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007560 if (DisableILPPref)
7561 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007562
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007563 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007564}
7565