blob: ab3bdfa03a5c6f5721b9747d942b163c5f53385d [file] [log] [blame]
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
11#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderby9c656452009-09-10 20:51:44 +000012#include "llvm/MC/MCStreamer.h"
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +000013#include "llvm/MC/MCExpr.h"
Chad Rosier96d58e62012-10-19 20:57:14 +000014#include "llvm/MC/MCSymbol.h"
Daniel Dunbara027d222009-07-31 02:32:59 +000015#include "llvm/MC/MCInst.h"
Evan Cheng5de728c2011-07-27 23:22:03 +000016#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000017#include "llvm/MC/MCSubtargetInfo.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000018#include "llvm/MC/MCParser/MCAsmLexer.h"
19#include "llvm/MC/MCParser/MCAsmParser.h"
20#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Chris Lattner33d60d52010-09-22 04:11:10 +000021#include "llvm/ADT/SmallString.h"
22#include "llvm/ADT/SmallVector.h"
Chris Lattner33d60d52010-09-22 04:11:10 +000023#include "llvm/ADT/StringSwitch.h"
24#include "llvm/ADT/Twine.h"
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000025#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar09062b12010-08-12 00:55:42 +000027#include "llvm/Support/raw_ostream.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000028
Daniel Dunbar092a9dd2009-07-17 20:42:00 +000029using namespace llvm;
30
31namespace {
Benjamin Kramerc6b79ac2009-07-31 11:35:26 +000032struct X86Operand;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000033
Devang Pateldd929fc2012-01-12 18:03:40 +000034class X86AsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000035 MCSubtargetInfo &STI;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000036 MCAsmParser &Parser;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000037private:
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000038 MCAsmParser &getParser() const { return Parser; }
39
40 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
41
Chris Lattnerd8b7aa22011-10-16 04:47:35 +000042 bool Error(SMLoc L, const Twine &Msg,
Chad Rosierb4fdade2012-08-21 19:36:59 +000043 ArrayRef<SMRange> Ranges = ArrayRef<SMRange>(),
Chad Rosier7a2b6242012-10-12 23:09:25 +000044 bool MatchingInlineAsm = false) {
45 if (MatchingInlineAsm) return true;
Chris Lattnerd8b7aa22011-10-16 04:47:35 +000046 return Parser.Error(L, Msg, Ranges);
47 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000048
Devang Pateld37ad242012-01-17 18:00:18 +000049 X86Operand *ErrorOperand(SMLoc Loc, StringRef Msg) {
50 Error(Loc, Msg);
51 return 0;
52 }
53
Chris Lattner309264d2010-01-15 18:44:13 +000054 X86Operand *ParseOperand();
Devang Patel0a338862012-01-12 01:36:43 +000055 X86Operand *ParseATTOperand();
56 X86Operand *ParseIntelOperand();
Chad Rosier5b0f1b32012-10-04 23:59:38 +000057 X86Operand *ParseIntelMemOperand(unsigned SegReg, SMLoc StartLoc);
Devang Patel7c64fe62012-01-23 18:31:58 +000058 X86Operand *ParseIntelBracExpression(unsigned SegReg, unsigned Size);
Chris Lattnereef6d782010-04-17 18:56:34 +000059 X86Operand *ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderby9c656452009-09-10 20:51:44 +000060
61 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Chengbd27f5a2011-07-27 00:38:12 +000062 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderby9c656452009-09-10 20:51:44 +000063
Devang Patelb8ba13f2012-01-18 22:42:29 +000064 bool processInstruction(MCInst &Inst,
65 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
66
Chad Rosier84125ca2012-10-13 00:26:04 +000067 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner7c51a312010-09-29 01:50:45 +000068 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier84125ca2012-10-13 00:26:04 +000069 MCStreamer &Out, unsigned &ErrorInfo,
70 bool MatchingInlineAsm);
Chad Rosier32461762012-08-09 22:04:55 +000071
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +000072 /// isSrcOp - Returns true if operand is either (%rsi) or %ds:%(rsi)
Kevin Enderby0f5ab7c2012-03-13 19:47:55 +000073 /// in 64bit mode or (%esi) or %es:(%esi) in 32bit mode.
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +000074 bool isSrcOp(X86Operand &Op);
75
Kevin Enderby0f5ab7c2012-03-13 19:47:55 +000076 /// isDstOp - Returns true if operand is either (%rdi) or %es:(%rdi)
77 /// in 64bit mode or (%edi) or %es:(%edi) in 32bit mode.
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +000078 bool isDstOp(X86Operand &Op);
79
Evan Cheng59ee62d2011-07-11 03:57:24 +000080 bool is64BitMode() const {
Evan Chengebdeeab2011-07-08 01:53:10 +000081 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000082 return (STI.getFeatureBits() & X86::Mode64Bit) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000083 }
Evan Chengbd27f5a2011-07-27 00:38:12 +000084 void SwitchMode() {
85 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(X86::Mode64Bit));
86 setAvailableFeatures(FB);
87 }
Evan Chengebdeeab2011-07-08 01:53:10 +000088
Daniel Dunbar54074b52010-07-19 05:44:09 +000089 /// @name Auto-generated Matcher Functions
90 /// {
Michael J. Spencerc0c8df32010-10-09 11:00:50 +000091
Chris Lattner0692ee62010-09-06 19:11:01 +000092#define GET_ASSEMBLER_HEADER
93#include "X86GenAsmMatcher.inc"
Michael J. Spencerc0c8df32010-10-09 11:00:50 +000094
Daniel Dunbar0e2771f2009-07-29 00:02:19 +000095 /// }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +000096
97public:
Devang Pateldd929fc2012-01-12 18:03:40 +000098 X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &parser)
Devang Patel0db58bf2012-01-31 18:14:05 +000099 : MCTargetAsmParser(), STI(sti), Parser(parser) {
Michael J. Spencerc0c8df32010-10-09 11:00:50 +0000100
Daniel Dunbar54074b52010-07-19 05:44:09 +0000101 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000102 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Daniel Dunbar54074b52010-07-19 05:44:09 +0000103 }
Roman Divackybf755322011-01-27 17:14:22 +0000104 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000105
Benjamin Kramer38e59892010-07-14 22:38:02 +0000106 virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000107 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderby9c656452009-09-10 20:51:44 +0000108
109 virtual bool ParseDirective(AsmToken DirectiveID);
Devang Patelbe3e3102012-01-30 20:02:42 +0000110
111 bool isParsingIntelSyntax() {
Devang Patel0db58bf2012-01-31 18:14:05 +0000112 return getParser().getAssemblerDialect();
Devang Patelbe3e3102012-01-30 20:02:42 +0000113 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000114};
Chris Lattner37dfdec2009-07-29 06:33:53 +0000115} // end anonymous namespace
116
Sean Callanane9b466d2010-01-23 00:40:33 +0000117/// @name Auto-generated Match Functions
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000118/// {
Sean Callanane9b466d2010-01-23 00:40:33 +0000119
Chris Lattnerb8d6e982010-02-09 00:34:28 +0000120static unsigned MatchRegisterName(StringRef Name);
Sean Callanane9b466d2010-01-23 00:40:33 +0000121
122/// }
Chris Lattner37dfdec2009-07-29 06:33:53 +0000123
Craig Topper76bd9382012-07-18 04:59:16 +0000124static bool isImmSExti16i8Value(uint64_t Value) {
Devang Patelb8ba13f2012-01-18 22:42:29 +0000125 return (( Value <= 0x000000000000007FULL)||
126 (0x000000000000FF80ULL <= Value && Value <= 0x000000000000FFFFULL)||
127 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
128}
129
130static bool isImmSExti32i8Value(uint64_t Value) {
131 return (( Value <= 0x000000000000007FULL)||
132 (0x00000000FFFFFF80ULL <= Value && Value <= 0x00000000FFFFFFFFULL)||
133 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
134}
135
136static bool isImmZExtu32u8Value(uint64_t Value) {
137 return (Value <= 0x00000000000000FFULL);
138}
139
140static bool isImmSExti64i8Value(uint64_t Value) {
141 return (( Value <= 0x000000000000007FULL)||
Craig Topper76bd9382012-07-18 04:59:16 +0000142 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
Devang Patelb8ba13f2012-01-18 22:42:29 +0000143}
144
145static bool isImmSExti64i32Value(uint64_t Value) {
146 return (( Value <= 0x000000007FFFFFFFULL)||
Craig Topper76bd9382012-07-18 04:59:16 +0000147 (0xFFFFFFFF80000000ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
Devang Patelb8ba13f2012-01-18 22:42:29 +0000148}
Chris Lattner37dfdec2009-07-29 06:33:53 +0000149namespace {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000150
151/// X86Operand - Instances of this class represent a parsed X86 machine
152/// instruction.
Chris Lattner45220a82010-01-14 21:20:55 +0000153struct X86Operand : public MCParsedAsmOperand {
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000154 enum KindTy {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000155 Token,
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000156 Register,
157 Immediate,
Chad Rosierf9e008b2012-10-02 23:38:50 +0000158 Memory
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000159 } Kind;
160
Chris Lattner29ef9a22010-01-15 18:51:29 +0000161 SMLoc StartLoc, EndLoc;
Chad Rosier5a719fc2012-10-23 17:43:43 +0000162 SMLoc OffsetOfLoc;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000163
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000164 union {
165 struct {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000166 const char *Data;
167 unsigned Length;
168 } Tok;
169
170 struct {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000171 unsigned RegNo;
172 } Reg;
173
174 struct {
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000175 const MCExpr *Val;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000176 } Imm;
177
178 struct {
179 unsigned SegReg;
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000180 const MCExpr *Disp;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000181 unsigned BaseReg;
182 unsigned IndexReg;
183 unsigned Scale;
Devang Patelc59d9df2012-01-12 01:51:42 +0000184 unsigned Size;
Chad Rosier65c88922012-10-22 19:42:52 +0000185 bool OffsetOf;
Chad Rosier96d58e62012-10-19 20:57:14 +0000186 bool NeedSizeDir;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000187 } Mem;
Daniel Dunbardbd692a2009-07-20 20:01:54 +0000188 };
Daniel Dunbar092a9dd2009-07-17 20:42:00 +0000189
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000190 X86Operand(KindTy K, SMLoc Start, SMLoc End)
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000191 : Kind(K), StartLoc(Start), EndLoc(End) {}
Daniel Dunbarc918d602010-05-04 16:12:42 +0000192
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000193 /// getStartLoc - Get the location of the first token of this operand.
194 SMLoc getStartLoc() const { return StartLoc; }
195 /// getEndLoc - Get the location of the last token of this operand.
196 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier7d4e9892012-09-21 21:08:46 +0000197 /// getLocRange - Get the range between the first and last token of this
198 /// operand.
Chris Lattnerd8b7aa22011-10-16 04:47:35 +0000199 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
Chad Rosier5a719fc2012-10-23 17:43:43 +0000200 /// getOffsetOfLoc - Get the location of the offset operator.
201 SMLoc getOffsetOfLoc() const { return OffsetOfLoc; }
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000202
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000203 virtual void print(raw_ostream &OS) const {}
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000204
Daniel Dunbar20927f22009-08-07 08:26:05 +0000205 StringRef getToken() const {
206 assert(Kind == Token && "Invalid access!");
207 return StringRef(Tok.Data, Tok.Length);
208 }
Daniel Dunbarc918d602010-05-04 16:12:42 +0000209 void setTokenValue(StringRef Value) {
210 assert(Kind == Token && "Invalid access!");
211 Tok.Data = Value.data();
212 Tok.Length = Value.size();
213 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000214
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000215 unsigned getReg() const {
216 assert(Kind == Register && "Invalid access!");
217 return Reg.RegNo;
218 }
Daniel Dunbara2edbab2009-07-28 20:47:52 +0000219
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000220 const MCExpr *getImm() const {
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000221 assert(Kind == Immediate && "Invalid access!");
222 return Imm.Val;
223 }
224
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000225 const MCExpr *getMemDisp() const {
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000226 assert(Kind == Memory && "Invalid access!");
227 return Mem.Disp;
228 }
229 unsigned getMemSegReg() const {
230 assert(Kind == Memory && "Invalid access!");
231 return Mem.SegReg;
232 }
233 unsigned getMemBaseReg() const {
234 assert(Kind == Memory && "Invalid access!");
235 return Mem.BaseReg;
236 }
237 unsigned getMemIndexReg() const {
238 assert(Kind == Memory && "Invalid access!");
239 return Mem.IndexReg;
240 }
241 unsigned getMemScale() const {
242 assert(Kind == Memory && "Invalid access!");
243 return Mem.Scale;
244 }
245
Daniel Dunbara3741fa2009-08-08 07:50:56 +0000246 bool isToken() const {return Kind == Token; }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000247
248 bool isImm() const { return Kind == Immediate; }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000249
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000250 bool isImmSExti16i8() const {
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000251 if (!isImm())
252 return false;
253
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000254 // If this isn't a constant expr, just assume it fits and let relaxation
255 // handle it.
256 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
257 if (!CE)
258 return true;
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000259
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000260 // Otherwise, check the value is in a range that makes sense for this
261 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000262 return isImmSExti16i8Value(CE->getValue());
Daniel Dunbar5fe63382009-08-09 07:20:21 +0000263 }
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000264 bool isImmSExti32i8() const {
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000265 if (!isImm())
266 return false;
267
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000268 // If this isn't a constant expr, just assume it fits and let relaxation
269 // handle it.
270 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
271 if (!CE)
272 return true;
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000273
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000274 // Otherwise, check the value is in a range that makes sense for this
275 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000276 return isImmSExti32i8Value(CE->getValue());
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000277 }
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +0000278 bool isImmZExtu32u8() const {
279 if (!isImm())
280 return false;
281
282 // If this isn't a constant expr, just assume it fits and let relaxation
283 // handle it.
284 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
285 if (!CE)
286 return true;
287
288 // Otherwise, check the value is in a range that makes sense for this
289 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000290 return isImmZExtu32u8Value(CE->getValue());
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +0000291 }
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000292 bool isImmSExti64i8() const {
293 if (!isImm())
294 return false;
295
296 // If this isn't a constant expr, just assume it fits and let relaxation
297 // handle it.
298 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
299 if (!CE)
300 return true;
301
302 // Otherwise, check the value is in a range that makes sense for this
303 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000304 return isImmSExti64i8Value(CE->getValue());
Daniel Dunbar62e4c672010-05-22 21:02:33 +0000305 }
306 bool isImmSExti64i32() const {
307 if (!isImm())
308 return false;
309
310 // If this isn't a constant expr, just assume it fits and let relaxation
311 // handle it.
312 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
313 if (!CE)
314 return true;
315
316 // Otherwise, check the value is in a range that makes sense for this
317 // extension.
Devang Patelb8ba13f2012-01-18 22:42:29 +0000318 return isImmSExti64i32Value(CE->getValue());
Daniel Dunbar1fe591d2010-05-20 20:20:39 +0000319 }
320
Chad Rosier96d58e62012-10-19 20:57:14 +0000321 unsigned getMemSize() const {
322 assert(Kind == Memory && "Invalid access!");
323 return Mem.Size;
324 }
325
Chad Rosiera703fb92012-10-22 19:50:35 +0000326 bool isOffsetOf() const {
327 assert(Kind == Memory && "Invalid access!");
328 return Mem.OffsetOf;
329 }
330
Chad Rosier96d58e62012-10-19 20:57:14 +0000331 bool needSizeDirective() const {
332 assert(Kind == Memory && "Invalid access!");
333 return Mem.NeedSizeDir;
334 }
335
Daniel Dunbar20927f22009-08-07 08:26:05 +0000336 bool isMem() const { return Kind == Memory; }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000337 bool isMem8() const {
Chad Rosierf9e008b2012-10-02 23:38:50 +0000338 return Kind == Memory && (!Mem.Size || Mem.Size == 8);
Devang Patelc59d9df2012-01-12 01:51:42 +0000339 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000340 bool isMem16() const {
Chad Rosierf9e008b2012-10-02 23:38:50 +0000341 return Kind == Memory && (!Mem.Size || Mem.Size == 16);
Devang Patelc59d9df2012-01-12 01:51:42 +0000342 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000343 bool isMem32() const {
Chad Rosierf9e008b2012-10-02 23:38:50 +0000344 return Kind == Memory && (!Mem.Size || Mem.Size == 32);
Devang Patelc59d9df2012-01-12 01:51:42 +0000345 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000346 bool isMem64() const {
Chad Rosierf9e008b2012-10-02 23:38:50 +0000347 return Kind == Memory && (!Mem.Size || Mem.Size == 64);
Devang Patelc59d9df2012-01-12 01:51:42 +0000348 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000349 bool isMem80() const {
Chad Rosierf9e008b2012-10-02 23:38:50 +0000350 return Kind == Memory && (!Mem.Size || Mem.Size == 80);
Devang Patelc59d9df2012-01-12 01:51:42 +0000351 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000352 bool isMem128() const {
Chad Rosierf9e008b2012-10-02 23:38:50 +0000353 return Kind == Memory && (!Mem.Size || Mem.Size == 128);
Devang Patelc59d9df2012-01-12 01:51:42 +0000354 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000355 bool isMem256() const {
Chad Rosierf9e008b2012-10-02 23:38:50 +0000356 return Kind == Memory && (!Mem.Size || Mem.Size == 256);
Devang Patelc59d9df2012-01-12 01:51:42 +0000357 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000358
Craig Topper75dc33a2012-07-18 04:11:12 +0000359 bool isMemVX32() const {
360 return Kind == Memory && (!Mem.Size || Mem.Size == 32) &&
361 getMemIndexReg() >= X86::XMM0 && getMemIndexReg() <= X86::XMM15;
362 }
363 bool isMemVY32() const {
364 return Kind == Memory && (!Mem.Size || Mem.Size == 32) &&
365 getMemIndexReg() >= X86::YMM0 && getMemIndexReg() <= X86::YMM15;
366 }
367 bool isMemVX64() const {
368 return Kind == Memory && (!Mem.Size || Mem.Size == 64) &&
369 getMemIndexReg() >= X86::XMM0 && getMemIndexReg() <= X86::XMM15;
370 }
371 bool isMemVY64() const {
372 return Kind == Memory && (!Mem.Size || Mem.Size == 64) &&
373 getMemIndexReg() >= X86::YMM0 && getMemIndexReg() <= X86::YMM15;
374 }
375
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000376 bool isAbsMem() const {
377 return Kind == Memory && !getMemSegReg() && !getMemBaseReg() &&
Daniel Dunbar7b9147a2010-02-02 21:44:16 +0000378 !getMemIndexReg() && getMemScale() == 1;
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000379 }
380
Daniel Dunbar20927f22009-08-07 08:26:05 +0000381 bool isReg() const { return Kind == Register; }
382
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000383 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
384 // Add as immediates when possible.
385 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
386 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
387 else
388 Inst.addOperand(MCOperand::CreateExpr(Expr));
389 }
390
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000391 void addRegOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000392 assert(N == 1 && "Invalid number of operands!");
393 Inst.addOperand(MCOperand::CreateReg(getReg()));
394 }
395
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000396 void addImmOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar20927f22009-08-07 08:26:05 +0000397 assert(N == 1 && "Invalid number of operands!");
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000398 addExpr(Inst, getImm());
Daniel Dunbar20927f22009-08-07 08:26:05 +0000399 }
400
Chad Rosier36b8fed2012-06-27 22:34:28 +0000401 void addMem8Operands(MCInst &Inst, unsigned N) const {
402 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000403 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000404 void addMem16Operands(MCInst &Inst, unsigned N) const {
405 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000406 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000407 void addMem32Operands(MCInst &Inst, unsigned N) const {
408 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000409 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000410 void addMem64Operands(MCInst &Inst, unsigned N) const {
411 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000412 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000413 void addMem80Operands(MCInst &Inst, unsigned N) const {
414 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000415 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000416 void addMem128Operands(MCInst &Inst, unsigned N) const {
417 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000418 }
Chad Rosier36b8fed2012-06-27 22:34:28 +0000419 void addMem256Operands(MCInst &Inst, unsigned N) const {
420 addMemOperands(Inst, N);
Devang Patelc59d9df2012-01-12 01:51:42 +0000421 }
Craig Topper75dc33a2012-07-18 04:11:12 +0000422 void addMemVX32Operands(MCInst &Inst, unsigned N) const {
423 addMemOperands(Inst, N);
424 }
425 void addMemVY32Operands(MCInst &Inst, unsigned N) const {
426 addMemOperands(Inst, N);
427 }
428 void addMemVX64Operands(MCInst &Inst, unsigned N) const {
429 addMemOperands(Inst, N);
430 }
431 void addMemVY64Operands(MCInst &Inst, unsigned N) const {
432 addMemOperands(Inst, N);
433 }
Devang Patelc59d9df2012-01-12 01:51:42 +0000434
Daniel Dunbar5c468e32009-08-10 21:00:45 +0000435 void addMemOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbarec2b1f12010-01-30 00:24:00 +0000436 assert((N == 5) && "Invalid number of operands!");
Daniel Dunbar20927f22009-08-07 08:26:05 +0000437 Inst.addOperand(MCOperand::CreateReg(getMemBaseReg()));
438 Inst.addOperand(MCOperand::CreateImm(getMemScale()));
439 Inst.addOperand(MCOperand::CreateReg(getMemIndexReg()));
Daniel Dunbar9c60f532010-02-13 00:17:21 +0000440 addExpr(Inst, getMemDisp());
Daniel Dunbarec2b1f12010-01-30 00:24:00 +0000441 Inst.addOperand(MCOperand::CreateReg(getMemSegReg()));
442 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000443
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000444 void addAbsMemOperands(MCInst &Inst, unsigned N) const {
445 assert((N == 1) && "Invalid number of operands!");
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000446 // Add as immediates when possible.
447 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemDisp()))
448 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
449 else
450 Inst.addOperand(MCOperand::CreateExpr(getMemDisp()));
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000451 }
452
Chris Lattnerb4307b32010-01-15 19:28:38 +0000453 static X86Operand *CreateToken(StringRef Str, SMLoc Loc) {
Benjamin Kramerf82edaf2011-10-16 11:28:29 +0000454 SMLoc EndLoc = SMLoc::getFromPointer(Loc.getPointer() + Str.size() - 1);
455 X86Operand *Res = new X86Operand(Token, Loc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000456 Res->Tok.Data = Str.data();
457 Res->Tok.Length = Str.size();
Daniel Dunbar20927f22009-08-07 08:26:05 +0000458 return Res;
459 }
460
Chris Lattner29ef9a22010-01-15 18:51:29 +0000461 static X86Operand *CreateReg(unsigned RegNo, SMLoc StartLoc, SMLoc EndLoc) {
Chris Lattner1f19f0f2010-01-15 19:06:59 +0000462 X86Operand *Res = new X86Operand(Register, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000463 Res->Reg.RegNo = RegNo;
Chris Lattner29ef9a22010-01-15 18:51:29 +0000464 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000465 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000466
Chris Lattnerb4307b32010-01-15 19:28:38 +0000467 static X86Operand *CreateImm(const MCExpr *Val, SMLoc StartLoc, SMLoc EndLoc){
468 X86Operand *Res = new X86Operand(Immediate, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000469 Res->Imm.Val = Val;
470 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000471 }
Daniel Dunbar20927f22009-08-07 08:26:05 +0000472
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000473 /// Create an absolute memory operand.
474 static X86Operand *CreateMem(const MCExpr *Disp, SMLoc StartLoc,
Chad Rosier5a719fc2012-10-23 17:43:43 +0000475 SMLoc EndLoc, SMLoc OffsetOfLoc = SMLoc(),
476 unsigned Size = 0, bool OffsetOf = false,
477 bool NeedSizeDir = false){
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000478 X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc);
479 Res->Mem.SegReg = 0;
480 Res->Mem.Disp = Disp;
481 Res->Mem.BaseReg = 0;
482 Res->Mem.IndexReg = 0;
Daniel Dunbar7b9147a2010-02-02 21:44:16 +0000483 Res->Mem.Scale = 1;
Devang Patelc59d9df2012-01-12 01:51:42 +0000484 Res->Mem.Size = Size;
Chad Rosier65c88922012-10-22 19:42:52 +0000485 Res->Mem.OffsetOf = OffsetOf;
Chad Rosier5a719fc2012-10-23 17:43:43 +0000486 Res->OffsetOfLoc = OffsetOfLoc;
Chad Rosier96d58e62012-10-19 20:57:14 +0000487 Res->Mem.NeedSizeDir = NeedSizeDir;
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000488 return Res;
489 }
490
491 /// Create a generalized memory operand.
Chris Lattner309264d2010-01-15 18:44:13 +0000492 static X86Operand *CreateMem(unsigned SegReg, const MCExpr *Disp,
493 unsigned BaseReg, unsigned IndexReg,
Devang Patelc59d9df2012-01-12 01:51:42 +0000494 unsigned Scale, SMLoc StartLoc, SMLoc EndLoc,
Chad Rosier5a719fc2012-10-23 17:43:43 +0000495 SMLoc OffsetOfLoc = SMLoc(), unsigned Size = 0,
496 bool OffsetOf = false, bool NeedSizeDir = false){
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000497 // We should never just have a displacement, that should be parsed as an
498 // absolute memory operand.
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000499 assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!");
500
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000501 // The scale should always be one of {1,2,4,8}.
502 assert(((Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8)) &&
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000503 "Invalid scale!");
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000504 X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc);
Chris Lattner29ef9a22010-01-15 18:51:29 +0000505 Res->Mem.SegReg = SegReg;
506 Res->Mem.Disp = Disp;
507 Res->Mem.BaseReg = BaseReg;
508 Res->Mem.IndexReg = IndexReg;
509 Res->Mem.Scale = Scale;
Devang Patelc59d9df2012-01-12 01:51:42 +0000510 Res->Mem.Size = Size;
Chad Rosier65c88922012-10-22 19:42:52 +0000511 Res->Mem.OffsetOf = OffsetOf;
Chad Rosier5a719fc2012-10-23 17:43:43 +0000512 Res->OffsetOfLoc = OffsetOfLoc;
Chad Rosier96d58e62012-10-19 20:57:14 +0000513 Res->Mem.NeedSizeDir = NeedSizeDir;
Chris Lattner29ef9a22010-01-15 18:51:29 +0000514 return Res;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000515 }
516};
Daniel Dunbara3af3702009-07-20 18:55:04 +0000517
Chris Lattner37dfdec2009-07-29 06:33:53 +0000518} // end anonymous namespace.
Daniel Dunbara2edbab2009-07-28 20:47:52 +0000519
Devang Pateldd929fc2012-01-12 18:03:40 +0000520bool X86AsmParser::isSrcOp(X86Operand &Op) {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000521 unsigned basereg = is64BitMode() ? X86::RSI : X86::ESI;
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +0000522
523 return (Op.isMem() &&
524 (Op.Mem.SegReg == 0 || Op.Mem.SegReg == X86::DS) &&
525 isa<MCConstantExpr>(Op.Mem.Disp) &&
526 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
527 Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0);
528}
529
Devang Pateldd929fc2012-01-12 18:03:40 +0000530bool X86AsmParser::isDstOp(X86Operand &Op) {
Evan Cheng59ee62d2011-07-11 03:57:24 +0000531 unsigned basereg = is64BitMode() ? X86::RDI : X86::EDI;
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +0000532
Chad Rosier36b8fed2012-06-27 22:34:28 +0000533 return Op.isMem() &&
Kevin Enderby0f5ab7c2012-03-13 19:47:55 +0000534 (Op.Mem.SegReg == 0 || Op.Mem.SegReg == X86::ES) &&
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +0000535 isa<MCConstantExpr>(Op.Mem.Disp) &&
536 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
537 Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0;
538}
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000539
Devang Pateldd929fc2012-01-12 18:03:40 +0000540bool X86AsmParser::ParseRegister(unsigned &RegNo,
541 SMLoc &StartLoc, SMLoc &EndLoc) {
Chris Lattner23075742010-01-15 18:27:19 +0000542 RegNo = 0;
Benjamin Kramer8e70b552012-09-07 14:51:35 +0000543 const AsmToken &PercentTok = Parser.getTok();
544 StartLoc = PercentTok.getLoc();
545
546 // If we encounter a %, ignore it. This code handles registers with and
547 // without the prefix, unprefixed registers can occur in cfi directives.
548 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Pateld37ad242012-01-17 18:00:18 +0000549 Parser.Lex(); // Eat percent token.
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000550
Sean Callanan18b83232010-01-19 21:44:56 +0000551 const AsmToken &Tok = Parser.getTok();
Devang Patel1aea4302012-01-20 22:32:05 +0000552 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patelbe3e3102012-01-30 20:02:42 +0000553 if (isParsingIntelSyntax()) return true;
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000554 return Error(StartLoc, "invalid register name",
555 SMRange(StartLoc, Tok.getEndLoc()));
Devang Patel1aea4302012-01-20 22:32:05 +0000556 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000557
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000558 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000559
Chris Lattner33d60d52010-09-22 04:11:10 +0000560 // If the match failed, try the register name as lowercase.
561 if (RegNo == 0)
Benjamin Kramer59085362011-11-06 20:37:06 +0000562 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencerc0c8df32010-10-09 11:00:50 +0000563
Evan Cheng5de728c2011-07-27 23:22:03 +0000564 if (!is64BitMode()) {
565 // FIXME: This should be done using Requires<In32BitMode> and
566 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
567 // checked.
568 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
569 // REX prefix.
570 if (RegNo == X86::RIZ ||
571 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
572 X86II::isX86_64NonExtLowByteReg(RegNo) ||
573 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000574 return Error(StartLoc, "register %"
575 + Tok.getString() + " is only available in 64-bit mode",
576 SMRange(StartLoc, Tok.getEndLoc()));
Evan Cheng5de728c2011-07-27 23:22:03 +0000577 }
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000578
Chris Lattner33d60d52010-09-22 04:11:10 +0000579 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
580 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000581 RegNo = X86::ST0;
582 EndLoc = Tok.getLoc();
583 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000584
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000585 // Check to see if we have '(4)' after %st.
586 if (getLexer().isNot(AsmToken::LParen))
587 return false;
588 // Lex the paren.
589 getParser().Lex();
590
591 const AsmToken &IntTok = Parser.getTok();
592 if (IntTok.isNot(AsmToken::Integer))
593 return Error(IntTok.getLoc(), "expected stack index");
594 switch (IntTok.getIntVal()) {
595 case 0: RegNo = X86::ST0; break;
596 case 1: RegNo = X86::ST1; break;
597 case 2: RegNo = X86::ST2; break;
598 case 3: RegNo = X86::ST3; break;
599 case 4: RegNo = X86::ST4; break;
600 case 5: RegNo = X86::ST5; break;
601 case 6: RegNo = X86::ST6; break;
602 case 7: RegNo = X86::ST7; break;
603 default: return Error(IntTok.getLoc(), "invalid stack index");
604 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000605
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000606 if (getParser().Lex().isNot(AsmToken::RParen))
607 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000608
Chris Lattnere16b0fc2010-02-09 00:49:22 +0000609 EndLoc = Tok.getLoc();
610 Parser.Lex(); // Eat ')'
611 return false;
612 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000613
Chris Lattner645b2092010-06-24 07:29:18 +0000614 // If this is "db[0-7]", match it as an alias
615 // for dr[0-7].
616 if (RegNo == 0 && Tok.getString().size() == 3 &&
617 Tok.getString().startswith("db")) {
618 switch (Tok.getString()[2]) {
619 case '0': RegNo = X86::DR0; break;
620 case '1': RegNo = X86::DR1; break;
621 case '2': RegNo = X86::DR2; break;
622 case '3': RegNo = X86::DR3; break;
623 case '4': RegNo = X86::DR4; break;
624 case '5': RegNo = X86::DR5; break;
625 case '6': RegNo = X86::DR6; break;
626 case '7': RegNo = X86::DR7; break;
627 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000628
Chris Lattner645b2092010-06-24 07:29:18 +0000629 if (RegNo != 0) {
630 EndLoc = Tok.getLoc();
631 Parser.Lex(); // Eat it.
632 return false;
633 }
634 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000635
Devang Patel1aea4302012-01-20 22:32:05 +0000636 if (RegNo == 0) {
Devang Patelbe3e3102012-01-30 20:02:42 +0000637 if (isParsingIntelSyntax()) return true;
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000638 return Error(StartLoc, "invalid register name",
639 SMRange(StartLoc, Tok.getEndLoc()));
Devang Patel1aea4302012-01-20 22:32:05 +0000640 }
Daniel Dunbar0e2771f2009-07-29 00:02:19 +0000641
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000642 EndLoc = Tok.getEndLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000643 Parser.Lex(); // Eat identifier token.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000644 return false;
Daniel Dunbar092a9dd2009-07-17 20:42:00 +0000645}
646
Devang Pateldd929fc2012-01-12 18:03:40 +0000647X86Operand *X86AsmParser::ParseOperand() {
Devang Patelbe3e3102012-01-30 20:02:42 +0000648 if (isParsingIntelSyntax())
Devang Patel0a338862012-01-12 01:36:43 +0000649 return ParseIntelOperand();
650 return ParseATTOperand();
651}
652
Devang Pateld37ad242012-01-17 18:00:18 +0000653/// getIntelMemOperandSize - Return intel memory operand size.
654static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosier66b64be2012-09-11 21:10:25 +0000655 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierf58ae5d2012-09-12 18:24:26 +0000656 .Cases("BYTE", "byte", 8)
657 .Cases("WORD", "word", 16)
658 .Cases("DWORD", "dword", 32)
659 .Cases("QWORD", "qword", 64)
660 .Cases("XWORD", "xword", 80)
661 .Cases("XMMWORD", "xmmword", 128)
662 .Cases("YMMWORD", "ymmword", 256)
Chad Rosier66b64be2012-09-11 21:10:25 +0000663 .Default(0);
664 return Size;
Devang Patel0a338862012-01-12 01:36:43 +0000665}
666
Chad Rosier65c88922012-10-22 19:42:52 +0000667X86Operand *X86AsmParser::ParseIntelBracExpression(unsigned SegReg,
Devang Patel7c64fe62012-01-23 18:31:58 +0000668 unsigned Size) {
669 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
Chad Rosier5a719fc2012-10-23 17:43:43 +0000670 SMLoc Start = Parser.getTok().getLoc(), End, OffsetOfLoc;
Devang Patel0a338862012-01-12 01:36:43 +0000671
Devang Pateld37ad242012-01-17 18:00:18 +0000672 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
673 // Parse [ BaseReg + Scale*IndexReg + Disp ] or [ symbol ]
674
675 // Eat '['
676 if (getLexer().isNot(AsmToken::LBrac))
677 return ErrorOperand(Start, "Expected '[' token!");
678 Parser.Lex();
Chad Rosier36b8fed2012-06-27 22:34:28 +0000679
Devang Pateld37ad242012-01-17 18:00:18 +0000680 if (getLexer().is(AsmToken::Identifier)) {
681 // Parse BaseReg
Devang Patel1aea4302012-01-20 22:32:05 +0000682 if (ParseRegister(BaseReg, Start, End)) {
Devang Pateld37ad242012-01-17 18:00:18 +0000683 // Handle '[' 'symbol' ']'
Devang Pateld37ad242012-01-17 18:00:18 +0000684 if (getParser().ParseExpression(Disp, End)) return 0;
685 if (getLexer().isNot(AsmToken::RBrac))
Devang Patelbc51e502012-01-17 19:09:22 +0000686 return ErrorOperand(Start, "Expected ']' token!");
Devang Pateld37ad242012-01-17 18:00:18 +0000687 Parser.Lex();
Chad Rosier5a719fc2012-10-23 17:43:43 +0000688 return X86Operand::CreateMem(Disp, Start, End, OffsetOfLoc, Size);
Devang Pateld37ad242012-01-17 18:00:18 +0000689 }
690 } else if (getLexer().is(AsmToken::Integer)) {
Devang Patel3e081312012-01-23 20:20:06 +0000691 int64_t Val = Parser.getTok().getIntVal();
Devang Pateld37ad242012-01-17 18:00:18 +0000692 Parser.Lex();
Devang Patel3e081312012-01-23 20:20:06 +0000693 SMLoc Loc = Parser.getTok().getLoc();
694 if (getLexer().is(AsmToken::RBrac)) {
695 // Handle '[' number ']'
696 Parser.Lex();
Devang Patela28101e2012-01-27 19:48:28 +0000697 const MCExpr *Disp = MCConstantExpr::Create(Val, getContext());
698 if (SegReg)
699 return X86Operand::CreateMem(SegReg, Disp, 0, 0, Scale,
Chad Rosier5a719fc2012-10-23 17:43:43 +0000700 Start, End, OffsetOfLoc, Size);
701 return X86Operand::CreateMem(Disp, Start, End, OffsetOfLoc, Size);
Devang Patel3e081312012-01-23 20:20:06 +0000702 } else if (getLexer().is(AsmToken::Star)) {
703 // Handle '[' Scale*IndexReg ']'
704 Parser.Lex();
705 SMLoc IdxRegLoc = Parser.getTok().getLoc();
Craig Topper833d7f82012-07-18 04:36:35 +0000706 if (ParseRegister(IndexReg, IdxRegLoc, End))
707 return ErrorOperand(IdxRegLoc, "Expected register");
Devang Patel3e081312012-01-23 20:20:06 +0000708 Scale = Val;
709 } else
Craig Topper833d7f82012-07-18 04:36:35 +0000710 return ErrorOperand(Loc, "Unexpected token");
Devang Pateld37ad242012-01-17 18:00:18 +0000711 }
712
713 if (getLexer().is(AsmToken::Plus) || getLexer().is(AsmToken::Minus)) {
714 bool isPlus = getLexer().is(AsmToken::Plus);
715 Parser.Lex();
716 SMLoc PlusLoc = Parser.getTok().getLoc();
717 if (getLexer().is(AsmToken::Integer)) {
718 int64_t Val = Parser.getTok().getIntVal();
719 Parser.Lex();
720 if (getLexer().is(AsmToken::Star)) {
Devang Patelbc51e502012-01-17 19:09:22 +0000721 Parser.Lex();
722 SMLoc IdxRegLoc = Parser.getTok().getLoc();
Craig Topper833d7f82012-07-18 04:36:35 +0000723 if (ParseRegister(IndexReg, IdxRegLoc, End))
724 return ErrorOperand(IdxRegLoc, "Expected register");
Devang Patelbc51e502012-01-17 19:09:22 +0000725 Scale = Val;
Devang Pateld37ad242012-01-17 18:00:18 +0000726 } else if (getLexer().is(AsmToken::RBrac)) {
Devang Patelbc51e502012-01-17 19:09:22 +0000727 const MCExpr *ValExpr = MCConstantExpr::Create(Val, getContext());
Devang Patele60540f2012-01-19 18:15:51 +0000728 Disp = isPlus ? ValExpr : MCConstantExpr::Create(0-Val, getContext());
Devang Pateld37ad242012-01-17 18:00:18 +0000729 } else
Devang Patelbc51e502012-01-17 19:09:22 +0000730 return ErrorOperand(PlusLoc, "unexpected token after +");
Devang Patelf2d21372012-01-23 22:35:25 +0000731 } else if (getLexer().is(AsmToken::Identifier)) {
Devang Patel392ad6d2012-01-23 23:56:33 +0000732 // This could be an index register or a displacement expression.
Devang Patelf2d21372012-01-23 22:35:25 +0000733 End = Parser.getTok().getLoc();
734 if (!IndexReg)
735 ParseRegister(IndexReg, Start, End);
Chad Rosier36b8fed2012-06-27 22:34:28 +0000736 else if (getParser().ParseExpression(Disp, End)) return 0;
Devang Patelf2d21372012-01-23 22:35:25 +0000737 }
Devang Pateld37ad242012-01-17 18:00:18 +0000738 }
739
740 if (getLexer().isNot(AsmToken::RBrac))
741 if (getParser().ParseExpression(Disp, End)) return 0;
742
743 End = Parser.getTok().getLoc();
744 if (getLexer().isNot(AsmToken::RBrac))
745 return ErrorOperand(End, "expected ']' token!");
746 Parser.Lex();
747 End = Parser.getTok().getLoc();
Devang Patelfdd3b302012-01-20 21:21:01 +0000748
749 // handle [-42]
750 if (!BaseReg && !IndexReg)
Chad Rosier5a719fc2012-10-23 17:43:43 +0000751 return X86Operand::CreateMem(Disp, Start, End, OffsetOfLoc, Size);
Devang Patelfdd3b302012-01-20 21:21:01 +0000752
Devang Pateld37ad242012-01-17 18:00:18 +0000753 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale,
Chad Rosier5a719fc2012-10-23 17:43:43 +0000754 Start, End, OffsetOfLoc, Size);
Devang Pateld37ad242012-01-17 18:00:18 +0000755}
756
757/// ParseIntelMemOperand - Parse intel style memory operand.
Chad Rosier5b0f1b32012-10-04 23:59:38 +0000758X86Operand *X86AsmParser::ParseIntelMemOperand(unsigned SegReg, SMLoc Start) {
Devang Pateld37ad242012-01-17 18:00:18 +0000759 const AsmToken &Tok = Parser.getTok();
Chad Rosier5a719fc2012-10-23 17:43:43 +0000760 SMLoc End, OffsetOfLoc;
Devang Pateld37ad242012-01-17 18:00:18 +0000761
762 unsigned Size = getIntelMemOperandSize(Tok.getString());
763 if (Size) {
764 Parser.Lex();
Chad Rosierf58ae5d2012-09-12 18:24:26 +0000765 assert ((Tok.getString() == "PTR" || Tok.getString() == "ptr") &&
766 "Unexpected token!");
Devang Pateld37ad242012-01-17 18:00:18 +0000767 Parser.Lex();
768 }
769
Chad Rosier65c88922012-10-22 19:42:52 +0000770 // Parse the 'offset' operator. This operator is used to specify the
771 // location rather then the content of a variable.
772 bool OffsetOf = false;
773 if(isParsingInlineAsm() && (Tok.getString() == "offset" ||
774 Tok.getString() == "OFFSET")) {
775 OffsetOf = true;
Chad Rosier5a719fc2012-10-23 17:43:43 +0000776 OffsetOfLoc = Parser.getTok().getLoc();
Chad Rosier65c88922012-10-22 19:42:52 +0000777 Parser.Lex(); // Eat offset.
778 }
779
780 if (getLexer().is(AsmToken::LBrac)) {
781 assert (!OffsetOf && "Unexpected offset operator!");
Devang Patel7c64fe62012-01-23 18:31:58 +0000782 return ParseIntelBracExpression(SegReg, Size);
Chad Rosier65c88922012-10-22 19:42:52 +0000783 }
Devang Patel7c64fe62012-01-23 18:31:58 +0000784
785 if (!ParseRegister(SegReg, Start, End)) {
Chad Rosier65c88922012-10-22 19:42:52 +0000786 assert (!OffsetOf && "Unexpected offset operator!");
Devang Patel7c64fe62012-01-23 18:31:58 +0000787 // Handel SegReg : [ ... ]
788 if (getLexer().isNot(AsmToken::Colon))
789 return ErrorOperand(Start, "Expected ':' token!");
790 Parser.Lex(); // Eat :
791 if (getLexer().isNot(AsmToken::LBrac))
792 return ErrorOperand(Start, "Expected '[' token!");
793 return ParseIntelBracExpression(SegReg, Size);
794 }
Devang Pateld37ad242012-01-17 18:00:18 +0000795
796 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
797 if (getParser().ParseExpression(Disp, End)) return 0;
Chad Rosierce353b32012-10-15 17:26:38 +0000798 End = Parser.getTok().getLoc();
Chad Rosier96d58e62012-10-19 20:57:14 +0000799
800 bool NeedSizeDir = false;
801 if (!Size && isParsingInlineAsm()) {
802 if (const MCSymbolRefExpr *SymRef = dyn_cast<MCSymbolRefExpr>(Disp)) {
803 const MCSymbol &Sym = SymRef->getSymbol();
804 // FIXME: The SemaLookup will fail if the name is anything other then an
805 // identifier.
806 // FIXME: Pass a valid SMLoc.
807 SemaCallback->LookupInlineAsmIdentifier(Sym.getName(), NULL, Size);
808 NeedSizeDir = Size > 0;
809 }
810 }
Chad Rosier5a719fc2012-10-23 17:43:43 +0000811 return X86Operand::CreateMem(Disp, Start, End, OffsetOfLoc, Size, OffsetOf,
812 NeedSizeDir);
Devang Pateld37ad242012-01-17 18:00:18 +0000813}
814
815X86Operand *X86AsmParser::ParseIntelOperand() {
Devang Pateld37ad242012-01-17 18:00:18 +0000816 SMLoc Start = Parser.getTok().getLoc(), End;
817
818 // immediate.
819 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Real) ||
820 getLexer().is(AsmToken::Minus)) {
821 const MCExpr *Val;
822 if (!getParser().ParseExpression(Val, End)) {
823 End = Parser.getTok().getLoc();
824 return X86Operand::CreateImm(Val, Start, End);
825 }
826 }
827
Devang Patel0a338862012-01-12 01:36:43 +0000828 // register
Devang Patel1aea4302012-01-20 22:32:05 +0000829 unsigned RegNo = 0;
830 if (!ParseRegister(RegNo, Start, End)) {
Chad Rosier5b0f1b32012-10-04 23:59:38 +0000831 // If this is a segment register followed by a ':', then this is the start
832 // of a memory reference, otherwise this is a normal register reference.
833 if (getLexer().isNot(AsmToken::Colon))
834 return X86Operand::CreateReg(RegNo, Start, Parser.getTok().getLoc());
835
836 getParser().Lex(); // Eat the colon.
837 return ParseIntelMemOperand(RegNo, Start);
Devang Patel0a338862012-01-12 01:36:43 +0000838 }
839
840 // mem operand
Chad Rosier5b0f1b32012-10-04 23:59:38 +0000841 return ParseIntelMemOperand(0, Start);
Devang Patel0a338862012-01-12 01:36:43 +0000842}
843
Devang Pateldd929fc2012-01-12 18:03:40 +0000844X86Operand *X86AsmParser::ParseATTOperand() {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000845 switch (getLexer().getKind()) {
846 default:
Chris Lattnereef6d782010-04-17 18:56:34 +0000847 // Parse a memory operand with no segment register.
848 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattner23075742010-01-15 18:27:19 +0000849 case AsmToken::Percent: {
Chris Lattnereef6d782010-04-17 18:56:34 +0000850 // Read the register.
Chris Lattner23075742010-01-15 18:27:19 +0000851 unsigned RegNo;
Chris Lattner29ef9a22010-01-15 18:51:29 +0000852 SMLoc Start, End;
853 if (ParseRegister(RegNo, Start, End)) return 0;
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000854 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000855 Error(Start, "%eiz and %riz can only be used as index registers",
856 SMRange(Start, End));
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000857 return 0;
858 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000859
Chris Lattnereef6d782010-04-17 18:56:34 +0000860 // If this is a segment register followed by a ':', then this is the start
861 // of a memory reference, otherwise this is a normal register reference.
862 if (getLexer().isNot(AsmToken::Colon))
863 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000864
865
Chris Lattnereef6d782010-04-17 18:56:34 +0000866 getParser().Lex(); // Eat the colon.
867 return ParseMemOperand(RegNo, Start);
Chris Lattner23075742010-01-15 18:27:19 +0000868 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000869 case AsmToken::Dollar: {
870 // $42 -> immediate.
Sean Callanan18b83232010-01-19 21:44:56 +0000871 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callananb9a25b72010-01-19 20:27:46 +0000872 Parser.Lex();
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000873 const MCExpr *Val;
Chris Lattner54482b42010-01-15 19:39:23 +0000874 if (getParser().ParseExpression(Val, End))
Chris Lattner309264d2010-01-15 18:44:13 +0000875 return 0;
Chris Lattnerb4307b32010-01-15 19:28:38 +0000876 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000877 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000878 }
Daniel Dunbardbd692a2009-07-20 20:01:54 +0000879}
880
Chris Lattnereef6d782010-04-17 18:56:34 +0000881/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
882/// has already been parsed if present.
Devang Pateldd929fc2012-01-12 18:03:40 +0000883X86Operand *X86AsmParser::ParseMemOperand(unsigned SegReg, SMLoc MemStart) {
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000884
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000885 // We have to disambiguate a parenthesized expression "(4+5)" from the start
886 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner75f265f2010-01-24 01:07:33 +0000887 // only way to do this without lookahead is to eat the '(' and see what is
888 // after it.
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000889 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000890 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattner54482b42010-01-15 19:39:23 +0000891 SMLoc ExprEnd;
892 if (getParser().ParseExpression(Disp, ExprEnd)) return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000893
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000894 // After parsing the base expression we could either have a parenthesized
895 // memory address or not. If not, return now. If so, eat the (.
896 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000897 // Unless we have a segment register, treat this as an immediate.
Chris Lattner309264d2010-01-15 18:44:13 +0000898 if (SegReg == 0)
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000899 return X86Operand::CreateMem(Disp, MemStart, ExprEnd);
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000900 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000901 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000902
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000903 // Eat the '('.
Sean Callananb9a25b72010-01-19 20:27:46 +0000904 Parser.Lex();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000905 } else {
906 // Okay, we have a '('. We don't know if this is an expression or not, but
907 // so we have to eat the ( to see beyond it.
Sean Callanan18b83232010-01-19 21:44:56 +0000908 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +0000909 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000910
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000911 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000912 // Nothing to do here, fall into the code below with the '(' part of the
913 // memory operand consumed.
914 } else {
Chris Lattnerb4307b32010-01-15 19:28:38 +0000915 SMLoc ExprEnd;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000916
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000917 // It must be an parenthesized expression, parse it now.
Chris Lattnerb4307b32010-01-15 19:28:38 +0000918 if (getParser().ParseParenExpression(Disp, ExprEnd))
Chris Lattner309264d2010-01-15 18:44:13 +0000919 return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000920
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000921 // After parsing the base expression we could either have a parenthesized
922 // memory address or not. If not, return now. If so, eat the (.
923 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbarc09e4112009-07-31 22:22:54 +0000924 // Unless we have a segment register, treat this as an immediate.
Chris Lattner309264d2010-01-15 18:44:13 +0000925 if (SegReg == 0)
Daniel Dunbarb834f5d2010-01-30 01:02:48 +0000926 return X86Operand::CreateMem(Disp, LParenLoc, ExprEnd);
Chris Lattner0a3c5a52010-01-15 19:33:43 +0000927 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000928 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000929
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000930 // Eat the '('.
Sean Callananb9a25b72010-01-19 20:27:46 +0000931 Parser.Lex();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000932 }
933 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000934
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000935 // If we reached here, then we just ate the ( of the memory operand. Process
936 // the rest of the memory operand.
Daniel Dunbar022e2a82009-07-31 20:53:16 +0000937 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
Kevin Enderby84faf652012-03-12 21:32:09 +0000938 SMLoc IndexLoc;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000939
Chris Lattner29ef9a22010-01-15 18:51:29 +0000940 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000941 SMLoc StartLoc, EndLoc;
942 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return 0;
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000943 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer5efabcf2011-10-16 12:10:27 +0000944 Error(StartLoc, "eiz and riz can only be used as index registers",
945 SMRange(StartLoc, EndLoc));
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000946 return 0;
947 }
Chris Lattner29ef9a22010-01-15 18:51:29 +0000948 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000949
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000950 if (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +0000951 Parser.Lex(); // Eat the comma.
Kevin Enderby84faf652012-03-12 21:32:09 +0000952 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000953
954 // Following the comma we should have either an index register, or a scale
955 // value. We don't support the later form, but we want to parse it
956 // correctly.
957 //
958 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes3c8e1be2010-07-24 00:06:39 +0000959 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7b4608d2009-09-03 17:15:07 +0000960 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner29ef9a22010-01-15 18:51:29 +0000961 SMLoc L;
962 if (ParseRegister(IndexReg, L, L)) return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000963
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000964 if (getLexer().isNot(AsmToken::RParen)) {
965 // Parse the scale amount:
966 // ::= ',' [scale-expression]
Chris Lattner309264d2010-01-15 18:44:13 +0000967 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000968 Error(Parser.getTok().getLoc(),
Chris Lattner309264d2010-01-15 18:44:13 +0000969 "expected comma in scale expression");
970 return 0;
971 }
Sean Callananb9a25b72010-01-19 20:27:46 +0000972 Parser.Lex(); // Eat the comma.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000973
974 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan18b83232010-01-19 21:44:56 +0000975 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000976
977 int64_t ScaleVal;
Kevin Enderby58dfaa12012-03-09 22:24:10 +0000978 if (getParser().ParseAbsoluteExpression(ScaleVal)){
979 Error(Loc, "expected scale expression");
Chris Lattner309264d2010-01-15 18:44:13 +0000980 return 0;
Craig Topper76bd9382012-07-18 04:59:16 +0000981 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000982
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000983 // Validate the scale amount.
Chris Lattner309264d2010-01-15 18:44:13 +0000984 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){
985 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
986 return 0;
987 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000988 Scale = (unsigned)ScaleVal;
989 }
990 }
991 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbaree910252010-08-24 19:13:38 +0000992 // A scale amount without an index is ignored.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000993 // index.
Sean Callanan18b83232010-01-19 21:44:56 +0000994 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +0000995
996 int64_t Value;
997 if (getParser().ParseAbsoluteExpression(Value))
Chris Lattner309264d2010-01-15 18:44:13 +0000998 return 0;
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +0000999
Daniel Dunbaree910252010-08-24 19:13:38 +00001000 if (Value != 1)
1001 Warning(Loc, "scale factor without index register is ignored");
1002 Scale = 1;
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001003 }
1004 }
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +00001005
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001006 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattner309264d2010-01-15 18:44:13 +00001007 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan18b83232010-01-19 21:44:56 +00001008 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Chris Lattner309264d2010-01-15 18:44:13 +00001009 return 0;
1010 }
Sean Callanan18b83232010-01-19 21:44:56 +00001011 SMLoc MemEnd = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001012 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesf64a7d42010-07-23 22:15:26 +00001013
Kevin Enderby84faf652012-03-12 21:32:09 +00001014 // If we have both a base register and an index register make sure they are
1015 // both 64-bit or 32-bit registers.
Manman Ren1f7a1b62012-06-26 19:47:59 +00001016 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
Kevin Enderby84faf652012-03-12 21:32:09 +00001017 if (BaseReg != 0 && IndexReg != 0) {
1018 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
Manman Ren1f7a1b62012-06-26 19:47:59 +00001019 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
1020 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
Kevin Enderby84faf652012-03-12 21:32:09 +00001021 IndexReg != X86::RIZ) {
1022 Error(IndexLoc, "index register is 32-bit, but base register is 64-bit");
1023 return 0;
1024 }
1025 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
Manman Ren1f7a1b62012-06-26 19:47:59 +00001026 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
1027 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
Kevin Enderby84faf652012-03-12 21:32:09 +00001028 IndexReg != X86::EIZ){
1029 Error(IndexLoc, "index register is 64-bit, but base register is 32-bit");
1030 return 0;
1031 }
1032 }
1033
Chris Lattner0a3c5a52010-01-15 19:33:43 +00001034 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale,
1035 MemStart, MemEnd);
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001036}
1037
Devang Pateldd929fc2012-01-12 18:03:40 +00001038bool X86AsmParser::
Benjamin Kramer38e59892010-07-14 22:38:02 +00001039ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +00001040 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattner693173f2010-10-30 19:23:13 +00001041 StringRef PatchedName = Name;
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001042
Chris Lattnerd8f71792010-11-28 20:23:50 +00001043 // FIXME: Hack to recognize setneb as setne.
1044 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
1045 PatchedName != "setb" && PatchedName != "setnb")
1046 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier36b8fed2012-06-27 22:34:28 +00001047
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001048 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
1049 const MCExpr *ExtraImmOp = 0;
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001050 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001051 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
1052 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Topper9e6ddcb2012-03-29 07:11:23 +00001053 bool IsVCMP = PatchedName[0] == 'v';
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001054 unsigned SSECCIdx = IsVCMP ? 4 : 3;
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001055 unsigned SSEComparisonCode = StringSwitch<unsigned>(
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001056 PatchedName.slice(SSECCIdx, PatchedName.size() - 2))
Craig Topper9e6ddcb2012-03-29 07:11:23 +00001057 .Case("eq", 0x00)
1058 .Case("lt", 0x01)
1059 .Case("le", 0x02)
1060 .Case("unord", 0x03)
1061 .Case("neq", 0x04)
1062 .Case("nlt", 0x05)
1063 .Case("nle", 0x06)
1064 .Case("ord", 0x07)
1065 /* AVX only from here */
1066 .Case("eq_uq", 0x08)
1067 .Case("nge", 0x09)
Bruno Cardoso Lopescc69e132010-07-07 22:24:03 +00001068 .Case("ngt", 0x0A)
1069 .Case("false", 0x0B)
1070 .Case("neq_oq", 0x0C)
1071 .Case("ge", 0x0D)
1072 .Case("gt", 0x0E)
1073 .Case("true", 0x0F)
1074 .Case("eq_os", 0x10)
1075 .Case("lt_oq", 0x11)
1076 .Case("le_oq", 0x12)
1077 .Case("unord_s", 0x13)
1078 .Case("neq_us", 0x14)
1079 .Case("nlt_uq", 0x15)
1080 .Case("nle_uq", 0x16)
1081 .Case("ord_s", 0x17)
1082 .Case("eq_us", 0x18)
1083 .Case("nge_uq", 0x19)
1084 .Case("ngt_uq", 0x1A)
1085 .Case("false_os", 0x1B)
1086 .Case("neq_os", 0x1C)
1087 .Case("ge_oq", 0x1D)
1088 .Case("gt_oq", 0x1E)
1089 .Case("true_us", 0x1F)
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001090 .Default(~0U);
Craig Topper9e6ddcb2012-03-29 07:11:23 +00001091 if (SSEComparisonCode != ~0U && (IsVCMP || SSEComparisonCode < 8)) {
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001092 ExtraImmOp = MCConstantExpr::Create(SSEComparisonCode,
1093 getParser().getContext());
1094 if (PatchedName.endswith("ss")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001095 PatchedName = IsVCMP ? "vcmpss" : "cmpss";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001096 } else if (PatchedName.endswith("sd")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001097 PatchedName = IsVCMP ? "vcmpsd" : "cmpsd";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001098 } else if (PatchedName.endswith("ps")) {
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001099 PatchedName = IsVCMP ? "vcmpps" : "cmpps";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001100 } else {
1101 assert(PatchedName.endswith("pd") && "Unexpected mnemonic!");
Bruno Cardoso Lopes428256b2010-06-23 21:10:57 +00001102 PatchedName = IsVCMP ? "vcmppd" : "cmppd";
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001103 }
1104 }
1105 }
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00001106
Daniel Dunbar1b6c0602010-02-10 21:19:28 +00001107 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001108
Devang Patel885f65b2012-01-30 22:47:12 +00001109 if (ExtraImmOp && !isParsingIntelSyntax())
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001110 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001111
Chris Lattner2544f422010-09-08 05:17:37 +00001112 // Determine whether this is an instruction prefix.
1113 bool isPrefix =
Chris Lattner693173f2010-10-30 19:23:13 +00001114 Name == "lock" || Name == "rep" ||
1115 Name == "repe" || Name == "repz" ||
Rafael Espindolabeb68982010-11-23 11:23:24 +00001116 Name == "repne" || Name == "repnz" ||
Rafael Espindolabfd2d262010-11-27 20:29:45 +00001117 Name == "rex64" || Name == "data16";
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001118
1119
Chris Lattner2544f422010-09-08 05:17:37 +00001120 // This does the actual operand parsing. Don't parse any more if we have a
1121 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
1122 // just want to parse the "lock" as the first instruction and the "incl" as
1123 // the next one.
1124 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar0db68f42009-08-11 05:00:25 +00001125
1126 // Parse '*' modifier.
1127 if (getLexer().is(AsmToken::Star)) {
Sean Callanan18b83232010-01-19 21:44:56 +00001128 SMLoc Loc = Parser.getTok().getLoc();
Chris Lattnerb4307b32010-01-15 19:28:38 +00001129 Operands.push_back(X86Operand::CreateToken("*", Loc));
Sean Callananb9a25b72010-01-19 20:27:46 +00001130 Parser.Lex(); // Eat the star.
Daniel Dunbar0db68f42009-08-11 05:00:25 +00001131 }
1132
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001133 // Read the first operand.
Chris Lattner309264d2010-01-15 18:44:13 +00001134 if (X86Operand *Op = ParseOperand())
1135 Operands.push_back(Op);
Chris Lattnercbf8a982010-09-11 16:18:25 +00001136 else {
1137 Parser.EatToEndOfStatement();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001138 return true;
Chris Lattnercbf8a982010-09-11 16:18:25 +00001139 }
Daniel Dunbar39e2dd72010-05-25 19:49:32 +00001140
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001141 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00001142 Parser.Lex(); // Eat the comma.
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001143
1144 // Parse and remember the operand.
Chris Lattner309264d2010-01-15 18:44:13 +00001145 if (X86Operand *Op = ParseOperand())
1146 Operands.push_back(Op);
Chris Lattnercbf8a982010-09-11 16:18:25 +00001147 else {
1148 Parser.EatToEndOfStatement();
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001149 return true;
Chris Lattnercbf8a982010-09-11 16:18:25 +00001150 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001151 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001152
Chris Lattnercbf8a982010-09-11 16:18:25 +00001153 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Chris Lattnerc146c4d2010-11-18 02:53:02 +00001154 SMLoc Loc = getLexer().getLoc();
Chris Lattnercbf8a982010-09-11 16:18:25 +00001155 Parser.EatToEndOfStatement();
Chris Lattnerc146c4d2010-11-18 02:53:02 +00001156 return Error(Loc, "unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00001157 }
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001158 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001159
Chris Lattner2544f422010-09-08 05:17:37 +00001160 if (getLexer().is(AsmToken::EndOfStatement))
1161 Parser.Lex(); // Consume the EndOfStatement
Kevin Enderby76331752010-12-08 23:57:59 +00001162 else if (isPrefix && getLexer().is(AsmToken::Slash))
1163 Parser.Lex(); // Consume the prefix separator Slash
Daniel Dunbar16cdcb32009-07-28 22:40:46 +00001164
Devang Patel885f65b2012-01-30 22:47:12 +00001165 if (ExtraImmOp && isParsingIntelSyntax())
1166 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
1167
Chris Lattner98c870f2010-11-06 19:25:43 +00001168 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
1169 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
1170 // documented form in various unofficial manuals, so a lot of code uses it.
1171 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
1172 Operands.size() == 3) {
1173 X86Operand &Op = *(X86Operand*)Operands.back();
1174 if (Op.isMem() && Op.Mem.SegReg == 0 &&
1175 isa<MCConstantExpr>(Op.Mem.Disp) &&
1176 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
1177 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
1178 SMLoc Loc = Op.getEndLoc();
1179 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
1180 delete &Op;
1181 }
1182 }
Joerg Sonnenberger00743c22011-02-22 20:40:09 +00001183 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
1184 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
1185 Operands.size() == 3) {
1186 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1187 if (Op.isMem() && Op.Mem.SegReg == 0 &&
1188 isa<MCConstantExpr>(Op.Mem.Disp) &&
1189 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
1190 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
1191 SMLoc Loc = Op.getEndLoc();
1192 Operands.begin()[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
1193 delete &Op;
1194 }
1195 }
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +00001196 // Transform "ins[bwl] %dx, %es:(%edi)" into "ins[bwl]"
1197 if (Name.startswith("ins") && Operands.size() == 3 &&
1198 (Name == "insb" || Name == "insw" || Name == "insl")) {
1199 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1200 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1201 if (Op.isReg() && Op.getReg() == X86::DX && isDstOp(Op2)) {
1202 Operands.pop_back();
1203 Operands.pop_back();
1204 delete &Op;
1205 delete &Op2;
1206 }
1207 }
1208
1209 // Transform "outs[bwl] %ds:(%esi), %dx" into "out[bwl]"
1210 if (Name.startswith("outs") && Operands.size() == 3 &&
1211 (Name == "outsb" || Name == "outsw" || Name == "outsl")) {
1212 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1213 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1214 if (isSrcOp(Op) && Op2.isReg() && Op2.getReg() == X86::DX) {
1215 Operands.pop_back();
1216 Operands.pop_back();
1217 delete &Op;
1218 delete &Op2;
1219 }
1220 }
1221
1222 // Transform "movs[bwl] %ds:(%esi), %es:(%edi)" into "movs[bwl]"
1223 if (Name.startswith("movs") && Operands.size() == 3 &&
1224 (Name == "movsb" || Name == "movsw" || Name == "movsl" ||
Evan Cheng59ee62d2011-07-11 03:57:24 +00001225 (is64BitMode() && Name == "movsq"))) {
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +00001226 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1227 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1228 if (isSrcOp(Op) && isDstOp(Op2)) {
1229 Operands.pop_back();
1230 Operands.pop_back();
1231 delete &Op;
1232 delete &Op2;
1233 }
1234 }
1235 // Transform "lods[bwl] %ds:(%esi),{%al,%ax,%eax,%rax}" into "lods[bwl]"
1236 if (Name.startswith("lods") && Operands.size() == 3 &&
1237 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
Evan Cheng59ee62d2011-07-11 03:57:24 +00001238 Name == "lodsl" || (is64BitMode() && Name == "lodsq"))) {
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +00001239 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
1240 X86Operand *Op2 = static_cast<X86Operand*>(Operands[2]);
1241 if (isSrcOp(*Op1) && Op2->isReg()) {
1242 const char *ins;
1243 unsigned reg = Op2->getReg();
1244 bool isLods = Name == "lods";
1245 if (reg == X86::AL && (isLods || Name == "lodsb"))
1246 ins = "lodsb";
1247 else if (reg == X86::AX && (isLods || Name == "lodsw"))
1248 ins = "lodsw";
1249 else if (reg == X86::EAX && (isLods || Name == "lodsl"))
1250 ins = "lodsl";
1251 else if (reg == X86::RAX && (isLods || Name == "lodsq"))
1252 ins = "lodsq";
1253 else
1254 ins = NULL;
1255 if (ins != NULL) {
1256 Operands.pop_back();
1257 Operands.pop_back();
1258 delete Op1;
1259 delete Op2;
1260 if (Name != ins)
1261 static_cast<X86Operand*>(Operands[0])->setTokenValue(ins);
1262 }
1263 }
1264 }
1265 // Transform "stos[bwl] {%al,%ax,%eax,%rax},%es:(%edi)" into "stos[bwl]"
1266 if (Name.startswith("stos") && Operands.size() == 3 &&
1267 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
Evan Cheng59ee62d2011-07-11 03:57:24 +00001268 Name == "stosl" || (is64BitMode() && Name == "stosq"))) {
Joerg Sonnenberger96622aa2011-03-18 11:59:40 +00001269 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
1270 X86Operand *Op2 = static_cast<X86Operand*>(Operands[2]);
1271 if (isDstOp(*Op2) && Op1->isReg()) {
1272 const char *ins;
1273 unsigned reg = Op1->getReg();
1274 bool isStos = Name == "stos";
1275 if (reg == X86::AL && (isStos || Name == "stosb"))
1276 ins = "stosb";
1277 else if (reg == X86::AX && (isStos || Name == "stosw"))
1278 ins = "stosw";
1279 else if (reg == X86::EAX && (isStos || Name == "stosl"))
1280 ins = "stosl";
1281 else if (reg == X86::RAX && (isStos || Name == "stosq"))
1282 ins = "stosq";
1283 else
1284 ins = NULL;
1285 if (ins != NULL) {
1286 Operands.pop_back();
1287 Operands.pop_back();
1288 delete Op1;
1289 delete Op2;
1290 if (Name != ins)
1291 static_cast<X86Operand*>(Operands[0])->setTokenValue(ins);
1292 }
1293 }
1294 }
1295
Chris Lattnere9e16a32010-09-15 04:33:27 +00001296 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattneree211d02010-09-11 16:32:12 +00001297 // "shift <op>".
Daniel Dunbard5e77052010-03-13 00:47:29 +00001298 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner8c24b0c2010-11-06 21:23:40 +00001299 Name.startswith("shl") || Name.startswith("sal") ||
1300 Name.startswith("rcl") || Name.startswith("rcr") ||
1301 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner47ab90b2010-09-06 18:32:06 +00001302 Operands.size() == 3) {
Devang Patelbe3e3102012-01-30 20:02:42 +00001303 if (isParsingIntelSyntax()) {
Devang Patel3b96e1f2012-01-24 21:43:36 +00001304 // Intel syntax
1305 X86Operand *Op1 = static_cast<X86Operand*>(Operands[2]);
1306 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
Craig Topper76bd9382012-07-18 04:59:16 +00001307 cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) {
1308 delete Operands[2];
1309 Operands.pop_back();
Devang Patel3b96e1f2012-01-24 21:43:36 +00001310 }
1311 } else {
1312 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
1313 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
Craig Topper76bd9382012-07-18 04:59:16 +00001314 cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) {
1315 delete Operands[1];
1316 Operands.erase(Operands.begin() + 1);
Devang Patel3b96e1f2012-01-24 21:43:36 +00001317 }
Chris Lattner47ab90b2010-09-06 18:32:06 +00001318 }
Daniel Dunbarf2de13f2010-03-20 22:36:38 +00001319 }
Chad Rosier36b8fed2012-06-27 22:34:28 +00001320
Chris Lattner15f89512011-04-09 19:41:05 +00001321 // Transforms "int $3" into "int3" as a size optimization. We can't write an
1322 // instalias with an immediate operand yet.
1323 if (Name == "int" && Operands.size() == 2) {
1324 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
1325 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
1326 cast<MCConstantExpr>(Op1->getImm())->getValue() == 3) {
1327 delete Operands[1];
1328 Operands.erase(Operands.begin() + 1);
1329 static_cast<X86Operand*>(Operands[0])->setTokenValue("int3");
1330 }
1331 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001332
Chris Lattner98986712010-01-14 22:21:20 +00001333 return false;
Daniel Dunbara3af3702009-07-20 18:55:04 +00001334}
1335
Devang Pateldd929fc2012-01-12 18:03:40 +00001336bool X86AsmParser::
Devang Patelb8ba13f2012-01-18 22:42:29 +00001337processInstruction(MCInst &Inst,
1338 const SmallVectorImpl<MCParsedAsmOperand*> &Ops) {
1339 switch (Inst.getOpcode()) {
1340 default: return false;
1341 case X86::AND16i16: {
1342 if (!Inst.getOperand(0).isImm() ||
1343 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1344 return false;
1345
1346 MCInst TmpInst;
1347 TmpInst.setOpcode(X86::AND16ri8);
1348 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1349 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1350 TmpInst.addOperand(Inst.getOperand(0));
1351 Inst = TmpInst;
1352 return true;
1353 }
1354 case X86::AND32i32: {
1355 if (!Inst.getOperand(0).isImm() ||
1356 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1357 return false;
1358
1359 MCInst TmpInst;
1360 TmpInst.setOpcode(X86::AND32ri8);
1361 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1362 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1363 TmpInst.addOperand(Inst.getOperand(0));
1364 Inst = TmpInst;
1365 return true;
1366 }
1367 case X86::AND64i32: {
1368 if (!Inst.getOperand(0).isImm() ||
1369 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1370 return false;
1371
1372 MCInst TmpInst;
1373 TmpInst.setOpcode(X86::AND64ri8);
1374 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1375 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1376 TmpInst.addOperand(Inst.getOperand(0));
1377 Inst = TmpInst;
1378 return true;
1379 }
Devang Patelac0f0482012-01-19 17:53:25 +00001380 case X86::XOR16i16: {
1381 if (!Inst.getOperand(0).isImm() ||
1382 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1383 return false;
1384
1385 MCInst TmpInst;
1386 TmpInst.setOpcode(X86::XOR16ri8);
1387 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1388 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1389 TmpInst.addOperand(Inst.getOperand(0));
1390 Inst = TmpInst;
1391 return true;
1392 }
1393 case X86::XOR32i32: {
1394 if (!Inst.getOperand(0).isImm() ||
1395 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1396 return false;
1397
1398 MCInst TmpInst;
1399 TmpInst.setOpcode(X86::XOR32ri8);
1400 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1401 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1402 TmpInst.addOperand(Inst.getOperand(0));
1403 Inst = TmpInst;
1404 return true;
1405 }
1406 case X86::XOR64i32: {
1407 if (!Inst.getOperand(0).isImm() ||
1408 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1409 return false;
1410
1411 MCInst TmpInst;
1412 TmpInst.setOpcode(X86::XOR64ri8);
1413 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1414 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1415 TmpInst.addOperand(Inst.getOperand(0));
1416 Inst = TmpInst;
1417 return true;
1418 }
1419 case X86::OR16i16: {
1420 if (!Inst.getOperand(0).isImm() ||
1421 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1422 return false;
1423
1424 MCInst TmpInst;
1425 TmpInst.setOpcode(X86::OR16ri8);
1426 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1427 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1428 TmpInst.addOperand(Inst.getOperand(0));
1429 Inst = TmpInst;
1430 return true;
1431 }
1432 case X86::OR32i32: {
1433 if (!Inst.getOperand(0).isImm() ||
1434 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1435 return false;
1436
1437 MCInst TmpInst;
1438 TmpInst.setOpcode(X86::OR32ri8);
1439 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1440 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1441 TmpInst.addOperand(Inst.getOperand(0));
1442 Inst = TmpInst;
1443 return true;
1444 }
1445 case X86::OR64i32: {
1446 if (!Inst.getOperand(0).isImm() ||
1447 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1448 return false;
1449
1450 MCInst TmpInst;
1451 TmpInst.setOpcode(X86::OR64ri8);
1452 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1453 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1454 TmpInst.addOperand(Inst.getOperand(0));
1455 Inst = TmpInst;
1456 return true;
1457 }
1458 case X86::CMP16i16: {
1459 if (!Inst.getOperand(0).isImm() ||
1460 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1461 return false;
1462
1463 MCInst TmpInst;
1464 TmpInst.setOpcode(X86::CMP16ri8);
1465 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1466 TmpInst.addOperand(Inst.getOperand(0));
1467 Inst = TmpInst;
1468 return true;
1469 }
1470 case X86::CMP32i32: {
1471 if (!Inst.getOperand(0).isImm() ||
1472 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1473 return false;
1474
1475 MCInst TmpInst;
1476 TmpInst.setOpcode(X86::CMP32ri8);
1477 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1478 TmpInst.addOperand(Inst.getOperand(0));
1479 Inst = TmpInst;
1480 return true;
1481 }
1482 case X86::CMP64i32: {
1483 if (!Inst.getOperand(0).isImm() ||
1484 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1485 return false;
1486
1487 MCInst TmpInst;
1488 TmpInst.setOpcode(X86::CMP64ri8);
1489 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1490 TmpInst.addOperand(Inst.getOperand(0));
1491 Inst = TmpInst;
1492 return true;
1493 }
Devang Patela951f772012-01-19 18:40:55 +00001494 case X86::ADD16i16: {
1495 if (!Inst.getOperand(0).isImm() ||
1496 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1497 return false;
1498
1499 MCInst TmpInst;
1500 TmpInst.setOpcode(X86::ADD16ri8);
1501 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1502 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1503 TmpInst.addOperand(Inst.getOperand(0));
1504 Inst = TmpInst;
1505 return true;
1506 }
1507 case X86::ADD32i32: {
1508 if (!Inst.getOperand(0).isImm() ||
1509 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1510 return false;
1511
1512 MCInst TmpInst;
1513 TmpInst.setOpcode(X86::ADD32ri8);
1514 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1515 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1516 TmpInst.addOperand(Inst.getOperand(0));
1517 Inst = TmpInst;
1518 return true;
1519 }
1520 case X86::ADD64i32: {
1521 if (!Inst.getOperand(0).isImm() ||
1522 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1523 return false;
1524
1525 MCInst TmpInst;
1526 TmpInst.setOpcode(X86::ADD64ri8);
1527 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1528 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1529 TmpInst.addOperand(Inst.getOperand(0));
1530 Inst = TmpInst;
1531 return true;
1532 }
1533 case X86::SUB16i16: {
1534 if (!Inst.getOperand(0).isImm() ||
1535 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
1536 return false;
1537
1538 MCInst TmpInst;
1539 TmpInst.setOpcode(X86::SUB16ri8);
1540 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1541 TmpInst.addOperand(MCOperand::CreateReg(X86::AX));
1542 TmpInst.addOperand(Inst.getOperand(0));
1543 Inst = TmpInst;
1544 return true;
1545 }
1546 case X86::SUB32i32: {
1547 if (!Inst.getOperand(0).isImm() ||
1548 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
1549 return false;
1550
1551 MCInst TmpInst;
1552 TmpInst.setOpcode(X86::SUB32ri8);
1553 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1554 TmpInst.addOperand(MCOperand::CreateReg(X86::EAX));
1555 TmpInst.addOperand(Inst.getOperand(0));
1556 Inst = TmpInst;
1557 return true;
1558 }
1559 case X86::SUB64i32: {
1560 if (!Inst.getOperand(0).isImm() ||
1561 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
1562 return false;
1563
1564 MCInst TmpInst;
1565 TmpInst.setOpcode(X86::SUB64ri8);
1566 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1567 TmpInst.addOperand(MCOperand::CreateReg(X86::RAX));
1568 TmpInst.addOperand(Inst.getOperand(0));
1569 Inst = TmpInst;
1570 return true;
1571 }
Devang Patelb8ba13f2012-01-18 22:42:29 +00001572 }
Devang Patelb8ba13f2012-01-18 22:42:29 +00001573}
1574
1575bool X86AsmParser::
Chad Rosier84125ca2012-10-13 00:26:04 +00001576MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner7c51a312010-09-29 01:50:45 +00001577 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier84125ca2012-10-13 00:26:04 +00001578 MCStreamer &Out, unsigned &ErrorInfo,
1579 bool MatchingInlineAsm) {
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001580 assert(!Operands.empty() && "Unexpect empty operand list!");
Chris Lattner7c51a312010-09-29 01:50:45 +00001581 X86Operand *Op = static_cast<X86Operand*>(Operands[0]);
1582 assert(Op->isToken() && "Leading operand should always be a mnemonic!");
Chad Rosierb4fdade2012-08-21 19:36:59 +00001583 ArrayRef<SMRange> EmptyRanges = ArrayRef<SMRange>();
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001584
Chris Lattner7c51a312010-09-29 01:50:45 +00001585 // First, handle aliases that expand to multiple instructions.
1586 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier4ee08082012-08-28 23:57:47 +00001587 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner90fd7972010-11-06 19:57:21 +00001588 // call.
Andrew Trick0966ec02010-10-22 03:58:29 +00001589 if (Op->getToken() == "fstsw" || Op->getToken() == "fstcw" ||
Chris Lattner8b260a72010-10-30 18:07:17 +00001590 Op->getToken() == "fstsww" || Op->getToken() == "fstcww" ||
Chris Lattner905f2e02010-09-30 17:11:29 +00001591 Op->getToken() == "finit" || Op->getToken() == "fsave" ||
Kevin Enderby5a378072010-10-27 02:53:04 +00001592 Op->getToken() == "fstenv" || Op->getToken() == "fclex") {
Chris Lattner7c51a312010-09-29 01:50:45 +00001593 MCInst Inst;
1594 Inst.setOpcode(X86::WAIT);
Jim Grosbachcb5dca32012-01-27 00:51:27 +00001595 Inst.setLoc(IDLoc);
Chad Rosier7a2b6242012-10-12 23:09:25 +00001596 if (!MatchingInlineAsm)
Chad Rosier22685872012-10-01 23:45:51 +00001597 Out.EmitInstruction(Inst);
Chris Lattner7c51a312010-09-29 01:50:45 +00001598
Chris Lattner0bb83a82010-09-30 16:39:29 +00001599 const char *Repl =
1600 StringSwitch<const char*>(Op->getToken())
Chris Lattner8b260a72010-10-30 18:07:17 +00001601 .Case("finit", "fninit")
1602 .Case("fsave", "fnsave")
1603 .Case("fstcw", "fnstcw")
1604 .Case("fstcww", "fnstcw")
Chris Lattner905f2e02010-09-30 17:11:29 +00001605 .Case("fstenv", "fnstenv")
Chris Lattner8b260a72010-10-30 18:07:17 +00001606 .Case("fstsw", "fnstsw")
1607 .Case("fstsww", "fnstsw")
1608 .Case("fclex", "fnclex")
Chris Lattner0bb83a82010-09-30 16:39:29 +00001609 .Default(0);
1610 assert(Repl && "Unknown wait-prefixed instruction");
Benjamin Kramerb0f96fa2010-10-01 12:25:27 +00001611 delete Operands[0];
Chris Lattner0bb83a82010-09-30 16:39:29 +00001612 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattner7c51a312010-09-29 01:50:45 +00001613 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001614
Chris Lattnera008e8a2010-09-06 21:54:15 +00001615 bool WasOriginallyInvalidOperand = false;
Chris Lattner7036f8b2010-09-29 01:42:58 +00001616 MCInst Inst;
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001617
Daniel Dunbarc918d602010-05-04 16:12:42 +00001618 // First, try a direct match.
Chad Rosier6e006d32012-10-12 22:53:36 +00001619 switch (MatchInstructionImpl(Operands, Inst,
Chad Rosier84125ca2012-10-13 00:26:04 +00001620 ErrorInfo, MatchingInlineAsm,
Devang Patelbe3e3102012-01-30 20:02:42 +00001621 isParsingIntelSyntax())) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00001622 default: break;
Chris Lattnerec6789f2010-09-06 20:08:02 +00001623 case Match_Success:
Devang Patelb8ba13f2012-01-18 22:42:29 +00001624 // Some instructions need post-processing to, for example, tweak which
1625 // encoding is selected. Loop on it while changes happen so the
Chad Rosier36b8fed2012-06-27 22:34:28 +00001626 // individual transformations can chain off each other.
Chad Rosier7a2b6242012-10-12 23:09:25 +00001627 if (!MatchingInlineAsm)
Chad Rosier22685872012-10-01 23:45:51 +00001628 while (processInstruction(Inst, Operands))
1629 ;
Devang Patelb8ba13f2012-01-18 22:42:29 +00001630
Jim Grosbachcb5dca32012-01-27 00:51:27 +00001631 Inst.setLoc(IDLoc);
Chad Rosier7a2b6242012-10-12 23:09:25 +00001632 if (!MatchingInlineAsm)
Chad Rosier22685872012-10-01 23:45:51 +00001633 Out.EmitInstruction(Inst);
1634 Opcode = Inst.getOpcode();
Daniel Dunbarc918d602010-05-04 16:12:42 +00001635 return false;
Chris Lattnerec6789f2010-09-06 20:08:02 +00001636 case Match_MissingFeature:
Chad Rosierb4fdade2012-08-21 19:36:59 +00001637 Error(IDLoc, "instruction requires a CPU feature not currently enabled",
Chad Rosier7a2b6242012-10-12 23:09:25 +00001638 EmptyRanges, MatchingInlineAsm);
Chris Lattnerec6789f2010-09-06 20:08:02 +00001639 return true;
Chris Lattnera008e8a2010-09-06 21:54:15 +00001640 case Match_InvalidOperand:
1641 WasOriginallyInvalidOperand = true;
1642 break;
1643 case Match_MnemonicFail:
Chris Lattnerec6789f2010-09-06 20:08:02 +00001644 break;
1645 }
Daniel Dunbarc918d602010-05-04 16:12:42 +00001646
Daniel Dunbarc918d602010-05-04 16:12:42 +00001647 // FIXME: Ideally, we would only attempt suffix matches for things which are
1648 // valid prefixes, and we could just infer the right unambiguous
1649 // type. However, that requires substantially more matcher support than the
1650 // following hack.
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001651
Daniel Dunbarc918d602010-05-04 16:12:42 +00001652 // Change the operand to point to a temporary token.
Daniel Dunbarc918d602010-05-04 16:12:42 +00001653 StringRef Base = Op->getToken();
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001654 SmallString<16> Tmp;
1655 Tmp += Base;
1656 Tmp += ' ';
1657 Op->setTokenValue(Tmp.str());
Daniel Dunbarc918d602010-05-04 16:12:42 +00001658
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001659 // If this instruction starts with an 'f', then it is a floating point stack
1660 // instruction. These come in up to three forms for 32-bit, 64-bit, and
1661 // 80-bit floating point, which use the suffixes s,l,t respectively.
1662 //
1663 // Otherwise, we assume that this may be an integer instruction, which comes
1664 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
1665 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier36b8fed2012-06-27 22:34:28 +00001666
Daniel Dunbarc918d602010-05-04 16:12:42 +00001667 // Check for the various suffix matches.
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001668 Tmp[Base.size()] = Suffixes[0];
1669 unsigned ErrorInfoIgnore;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00001670 unsigned Match1, Match2, Match3, Match4;
Chad Rosier36b8fed2012-06-27 22:34:28 +00001671
Chad Rosier6e006d32012-10-12 22:53:36 +00001672 Match1 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
1673 isParsingIntelSyntax());
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001674 Tmp[Base.size()] = Suffixes[1];
Chad Rosier6e006d32012-10-12 22:53:36 +00001675 Match2 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
1676 isParsingIntelSyntax());
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001677 Tmp[Base.size()] = Suffixes[2];
Chad Rosier6e006d32012-10-12 22:53:36 +00001678 Match3 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
1679 isParsingIntelSyntax());
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001680 Tmp[Base.size()] = Suffixes[3];
Chad Rosier6e006d32012-10-12 22:53:36 +00001681 Match4 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
1682 isParsingIntelSyntax());
Daniel Dunbarc918d602010-05-04 16:12:42 +00001683
1684 // Restore the old token.
1685 Op->setTokenValue(Base);
1686
1687 // If exactly one matched, then we treat that as a successful match (and the
1688 // instruction will already have been filled in correctly, since the failing
1689 // matches won't have modified it).
Chris Lattnerec6789f2010-09-06 20:08:02 +00001690 unsigned NumSuccessfulMatches =
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001691 (Match1 == Match_Success) + (Match2 == Match_Success) +
1692 (Match3 == Match_Success) + (Match4 == Match_Success);
Chris Lattner7036f8b2010-09-29 01:42:58 +00001693 if (NumSuccessfulMatches == 1) {
Jim Grosbachcb5dca32012-01-27 00:51:27 +00001694 Inst.setLoc(IDLoc);
Chad Rosier7a2b6242012-10-12 23:09:25 +00001695 if (!MatchingInlineAsm)
Chad Rosier22685872012-10-01 23:45:51 +00001696 Out.EmitInstruction(Inst);
1697 Opcode = Inst.getOpcode();
Daniel Dunbarc918d602010-05-04 16:12:42 +00001698 return false;
Chris Lattner7036f8b2010-09-29 01:42:58 +00001699 }
Daniel Dunbarc918d602010-05-04 16:12:42 +00001700
Chris Lattnerec6789f2010-09-06 20:08:02 +00001701 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbarf1e29d42010-08-12 00:55:38 +00001702
Daniel Dunbar09062b12010-08-12 00:55:42 +00001703 // If we had multiple suffix matches, then identify this as an ambiguous
1704 // match.
Chris Lattnerec6789f2010-09-06 20:08:02 +00001705 if (NumSuccessfulMatches > 1) {
Daniel Dunbar09062b12010-08-12 00:55:42 +00001706 char MatchChars[4];
1707 unsigned NumMatches = 0;
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001708 if (Match1 == Match_Success) MatchChars[NumMatches++] = Suffixes[0];
1709 if (Match2 == Match_Success) MatchChars[NumMatches++] = Suffixes[1];
1710 if (Match3 == Match_Success) MatchChars[NumMatches++] = Suffixes[2];
1711 if (Match4 == Match_Success) MatchChars[NumMatches++] = Suffixes[3];
Daniel Dunbar09062b12010-08-12 00:55:42 +00001712
1713 SmallString<126> Msg;
1714 raw_svector_ostream OS(Msg);
1715 OS << "ambiguous instructions require an explicit suffix (could be ";
1716 for (unsigned i = 0; i != NumMatches; ++i) {
1717 if (i != 0)
1718 OS << ", ";
1719 if (i + 1 == NumMatches)
1720 OS << "or ";
1721 OS << "'" << Base << MatchChars[i] << "'";
1722 }
1723 OS << ")";
Chad Rosier7a2b6242012-10-12 23:09:25 +00001724 Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
Chris Lattnerec6789f2010-09-06 20:08:02 +00001725 return true;
Daniel Dunbar09062b12010-08-12 00:55:42 +00001726 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001727
Chris Lattnera008e8a2010-09-06 21:54:15 +00001728 // Okay, we know that none of the variants matched successfully.
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001729
Chris Lattnera008e8a2010-09-06 21:54:15 +00001730 // If all of the instructions reported an invalid mnemonic, then the original
1731 // mnemonic was invalid.
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001732 if ((Match1 == Match_MnemonicFail) && (Match2 == Match_MnemonicFail) &&
1733 (Match3 == Match_MnemonicFail) && (Match4 == Match_MnemonicFail)) {
Chris Lattnerce4a3352010-09-06 22:11:18 +00001734 if (!WasOriginallyInvalidOperand) {
Chad Rosier7a2b6242012-10-12 23:09:25 +00001735 ArrayRef<SMRange> Ranges = MatchingInlineAsm ? EmptyRanges :
Chad Rosier674101e2012-08-22 19:14:29 +00001736 Op->getLocRange();
Benjamin Kramerf82edaf2011-10-16 11:28:29 +00001737 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier7a2b6242012-10-12 23:09:25 +00001738 Ranges, MatchingInlineAsm);
Chris Lattnerce4a3352010-09-06 22:11:18 +00001739 }
1740
1741 // Recover location info for the operand if we know which was the problem.
Chad Rosier84125ca2012-10-13 00:26:04 +00001742 if (ErrorInfo != ~0U) {
1743 if (ErrorInfo >= Operands.size())
Chad Rosierb4fdade2012-08-21 19:36:59 +00001744 return Error(IDLoc, "too few operands for instruction",
Chad Rosier7a2b6242012-10-12 23:09:25 +00001745 EmptyRanges, MatchingInlineAsm);
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001746
Chad Rosier84125ca2012-10-13 00:26:04 +00001747 X86Operand *Operand = (X86Operand*)Operands[ErrorInfo];
Chris Lattnerd8b7aa22011-10-16 04:47:35 +00001748 if (Operand->getStartLoc().isValid()) {
1749 SMRange OperandRange = Operand->getLocRange();
1750 return Error(Operand->getStartLoc(), "invalid operand for instruction",
Chad Rosier7a2b6242012-10-12 23:09:25 +00001751 OperandRange, MatchingInlineAsm);
Chris Lattnerd8b7aa22011-10-16 04:47:35 +00001752 }
Chris Lattnerce4a3352010-09-06 22:11:18 +00001753 }
1754
Chad Rosierb4fdade2012-08-21 19:36:59 +00001755 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier7a2b6242012-10-12 23:09:25 +00001756 MatchingInlineAsm);
Chris Lattnera008e8a2010-09-06 21:54:15 +00001757 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001758
Chris Lattnerec6789f2010-09-06 20:08:02 +00001759 // If one instruction matched with a missing feature, report this as a
1760 // missing feature.
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001761 if ((Match1 == Match_MissingFeature) + (Match2 == Match_MissingFeature) +
1762 (Match3 == Match_MissingFeature) + (Match4 == Match_MissingFeature) == 1){
Chad Rosierb4fdade2012-08-21 19:36:59 +00001763 Error(IDLoc, "instruction requires a CPU feature not currently enabled",
Chad Rosier7a2b6242012-10-12 23:09:25 +00001764 EmptyRanges, MatchingInlineAsm);
Chris Lattnerec6789f2010-09-06 20:08:02 +00001765 return true;
1766 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001767
Chris Lattnera008e8a2010-09-06 21:54:15 +00001768 // If one instruction matched with an invalid operand, report this as an
1769 // operand failure.
Chris Lattnerfb7000f2010-11-06 18:28:02 +00001770 if ((Match1 == Match_InvalidOperand) + (Match2 == Match_InvalidOperand) +
1771 (Match3 == Match_InvalidOperand) + (Match4 == Match_InvalidOperand) == 1){
Chad Rosierb4fdade2012-08-21 19:36:59 +00001772 Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier7a2b6242012-10-12 23:09:25 +00001773 MatchingInlineAsm);
Chris Lattnera008e8a2010-09-06 21:54:15 +00001774 return true;
1775 }
Michael J. Spencerc0c8df32010-10-09 11:00:50 +00001776
Chris Lattnerec6789f2010-09-06 20:08:02 +00001777 // If all of these were an outright failure, report it in a useless way.
Chad Rosierb4fdade2012-08-21 19:36:59 +00001778 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Chad Rosier7a2b6242012-10-12 23:09:25 +00001779 EmptyRanges, MatchingInlineAsm);
Daniel Dunbarc918d602010-05-04 16:12:42 +00001780 return true;
1781}
1782
1783
Devang Pateldd929fc2012-01-12 18:03:40 +00001784bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Chris Lattner537ca842010-10-30 17:38:55 +00001785 StringRef IDVal = DirectiveID.getIdentifier();
1786 if (IDVal == ".word")
1787 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Chengbd27f5a2011-07-27 00:38:12 +00001788 else if (IDVal.startswith(".code"))
1789 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier3c4ecd72012-09-10 20:54:39 +00001790 else if (IDVal.startswith(".att_syntax")) {
1791 getParser().setAssemblerDialect(0);
1792 return false;
1793 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patel0db58bf2012-01-31 18:14:05 +00001794 getParser().setAssemblerDialect(1);
Devang Patelbe3e3102012-01-30 20:02:42 +00001795 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1796 if(Parser.getTok().getString() == "noprefix") {
Craig Topper76bd9382012-07-18 04:59:16 +00001797 // FIXME : Handle noprefix
1798 Parser.Lex();
Devang Patelbe3e3102012-01-30 20:02:42 +00001799 } else
Craig Topper76bd9382012-07-18 04:59:16 +00001800 return true;
Devang Patelbe3e3102012-01-30 20:02:42 +00001801 }
1802 return false;
1803 }
Chris Lattner537ca842010-10-30 17:38:55 +00001804 return true;
1805}
1806
1807/// ParseDirectiveWord
1808/// ::= .word [ expression (, expression)* ]
Devang Pateldd929fc2012-01-12 18:03:40 +00001809bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Chris Lattner537ca842010-10-30 17:38:55 +00001810 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1811 for (;;) {
1812 const MCExpr *Value;
1813 if (getParser().ParseExpression(Value))
1814 return true;
Chad Rosier36b8fed2012-06-27 22:34:28 +00001815
Chris Lattner537ca842010-10-30 17:38:55 +00001816 getParser().getStreamer().EmitValue(Value, Size, 0 /*addrspace*/);
Chad Rosier36b8fed2012-06-27 22:34:28 +00001817
Chris Lattner537ca842010-10-30 17:38:55 +00001818 if (getLexer().is(AsmToken::EndOfStatement))
1819 break;
Chad Rosier36b8fed2012-06-27 22:34:28 +00001820
Chris Lattner537ca842010-10-30 17:38:55 +00001821 // FIXME: Improve diagnostic.
1822 if (getLexer().isNot(AsmToken::Comma))
1823 return Error(L, "unexpected token in directive");
1824 Parser.Lex();
1825 }
1826 }
Chad Rosier36b8fed2012-06-27 22:34:28 +00001827
Chris Lattner537ca842010-10-30 17:38:55 +00001828 Parser.Lex();
1829 return false;
1830}
1831
Evan Chengbd27f5a2011-07-27 00:38:12 +00001832/// ParseDirectiveCode
1833/// ::= .code32 | .code64
Devang Pateldd929fc2012-01-12 18:03:40 +00001834bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00001835 if (IDVal == ".code32") {
1836 Parser.Lex();
1837 if (is64BitMode()) {
1838 SwitchMode();
1839 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
1840 }
1841 } else if (IDVal == ".code64") {
1842 Parser.Lex();
1843 if (!is64BitMode()) {
1844 SwitchMode();
1845 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
1846 }
1847 } else {
1848 return Error(L, "unexpected directive " + IDVal);
1849 }
Chris Lattner537ca842010-10-30 17:38:55 +00001850
Evan Chengbd27f5a2011-07-27 00:38:12 +00001851 return false;
1852}
Chris Lattner537ca842010-10-30 17:38:55 +00001853
1854
Sean Callanane88f5522010-01-23 02:43:15 +00001855extern "C" void LLVMInitializeX86AsmLexer();
1856
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001857// Force static initialization.
1858extern "C" void LLVMInitializeX86AsmParser() {
Devang Pateldd929fc2012-01-12 18:03:40 +00001859 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
1860 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Sean Callanane88f5522010-01-23 02:43:15 +00001861 LLVMInitializeX86AsmLexer();
Daniel Dunbar092a9dd2009-07-17 20:42:00 +00001862}
Daniel Dunbar0e2771f2009-07-29 00:02:19 +00001863
Chris Lattner0692ee62010-09-06 19:11:01 +00001864#define GET_REGISTER_MATCHER
1865#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar0e2771f2009-07-29 00:02:19 +00001866#include "X86GenAsmMatcher.inc"