blob: 69ddea4d8eb18ffec9ec0445dbc5bea39355d7e6 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Anderson718cb662007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000025#include "llvm/MC/MCAsmInfo.h"
26#include "llvm/MC/MCExpr.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000027#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000029#include "llvm/Support/MathExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000030#include "llvm/Target/TargetLoweringObjectFile.h"
31#include "llvm/Target/TargetMachine.h"
32#include "llvm/Target/TargetRegisterInfo.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000033#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000034using namespace llvm;
35
Chris Lattnerf0144122009-07-28 03:13:23 +000036/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +000037TargetLowering::TargetLowering(const TargetMachine &tm,
38 const TargetLoweringObjectFile *tlof)
Benjamin Kramer69e42db2013-01-11 20:05:37 +000039 : TargetLoweringBase(tm, tlof) {}
Chris Lattnercba82f92005-01-16 07:28:11 +000040
Evan Cheng72261582005-12-20 06:22:03 +000041const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
42 return NULL;
43}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000044
Tim Northover2c8cf4b2013-01-09 13:18:15 +000045/// Check whether a given call node is in tail position within its function. If
46/// so, it sets Chain to the input chain of the tail call.
47bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
48 SDValue &Chain) const {
49 const Function *F = DAG.getMachineFunction().getFunction();
50
51 // Conservatively require the attributes of the call to match those of
52 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000053 AttributeSet CallerAttrs = F->getAttributes();
54 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northover2c8cf4b2013-01-09 13:18:15 +000055 .removeAttribute(Attribute::NoAlias).hasAttributes())
56 return false;
57
58 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000059 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
60 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northover2c8cf4b2013-01-09 13:18:15 +000061 return false;
62
63 // Check if the only use is a function return node.
64 return isUsedByReturnOnly(Node, Chain);
65}
66
67
68/// Generate a libcall taking the given operands as arguments and returning a
69/// result of type RetVT.
70SDValue TargetLowering::makeLibCall(SelectionDAG &DAG,
71 RTLIB::Libcall LC, EVT RetVT,
72 const SDValue *Ops, unsigned NumOps,
Andrew Trickac6d9be2013-05-25 02:42:55 +000073 bool isSigned, SDLoc dl) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +000074 TargetLowering::ArgListTy Args;
75 Args.reserve(NumOps);
76
77 TargetLowering::ArgListEntry Entry;
78 for (unsigned i = 0; i != NumOps; ++i) {
79 Entry.Node = Ops[i];
80 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
81 Entry.isSExt = isSigned;
82 Entry.isZExt = !isSigned;
83 Args.push_back(Entry);
84 }
85 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
86
87 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
88 TargetLowering::
89 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy, isSigned, !isSigned, false,
90 false, 0, getLibcallCallingConv(LC),
91 /*isTailCall=*/false,
92 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
93 Callee, Args, DAG, dl);
94 std::pair<SDValue,SDValue> CallInfo = LowerCallTo(CLI);
95
96 return CallInfo.first;
97}
98
99
100/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
101/// shared among BR_CC, SELECT_CC, and SETCC handlers.
102void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
103 SDValue &NewLHS, SDValue &NewRHS,
104 ISD::CondCode &CCCode,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000105 SDLoc dl) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000106 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
107 && "Unsupported setcc type!");
108
109 // Expand into one or more soft-fp libcall(s).
110 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
111 switch (CCCode) {
112 case ISD::SETEQ:
113 case ISD::SETOEQ:
114 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
115 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
116 break;
117 case ISD::SETNE:
118 case ISD::SETUNE:
119 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
120 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
121 break;
122 case ISD::SETGE:
123 case ISD::SETOGE:
124 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
125 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
126 break;
127 case ISD::SETLT:
128 case ISD::SETOLT:
129 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
130 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
131 break;
132 case ISD::SETLE:
133 case ISD::SETOLE:
134 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
135 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
136 break;
137 case ISD::SETGT:
138 case ISD::SETOGT:
139 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
140 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
141 break;
142 case ISD::SETUO:
143 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
144 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
145 break;
146 case ISD::SETO:
147 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
148 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
149 break;
150 default:
151 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
152 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
153 switch (CCCode) {
154 case ISD::SETONE:
155 // SETONE = SETOLT | SETOGT
156 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
157 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
158 // Fallthrough
159 case ISD::SETUGT:
160 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
161 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
162 break;
163 case ISD::SETUGE:
164 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
165 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
166 break;
167 case ISD::SETULT:
168 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
169 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
170 break;
171 case ISD::SETULE:
172 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
173 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
174 break;
175 case ISD::SETUEQ:
176 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
177 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
178 break;
179 default: llvm_unreachable("Do not know how to soften this setcc!");
180 }
181 }
182
183 // Use the target specific return value for comparions lib calls.
184 EVT RetVT = getCmpLibcallReturnType();
185 SDValue Ops[2] = { NewLHS, NewRHS };
186 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/, dl);
187 NewRHS = DAG.getConstant(0, RetVT);
188 CCCode = getCmpLibcallCC(LC1);
189 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault225ed702013-05-18 00:21:46 +0000190 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
191 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000192 NewLHS, NewRHS, DAG.getCondCode(CCCode));
193 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/, dl);
Matt Arsenault225ed702013-05-18 00:21:46 +0000194 NewLHS = DAG.getNode(ISD::SETCC, dl,
195 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000196 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
197 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
198 NewRHS = SDValue();
199 }
200}
201
Chris Lattner071c62f2010-01-25 23:26:13 +0000202/// getJumpTableEncoding - Return the entry encoding for a jump table in the
203/// current function. The returned value is a member of the
204/// MachineJumpTableInfo::JTEntryKind enum.
205unsigned TargetLowering::getJumpTableEncoding() const {
206 // In non-pic modes, just use the address of a block.
207 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
208 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000209
Chris Lattner071c62f2010-01-25 23:26:13 +0000210 // In PIC mode, if the target supports a GPRel32 directive, use it.
211 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
212 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000213
Chris Lattner071c62f2010-01-25 23:26:13 +0000214 // Otherwise, use a label difference.
215 return MachineJumpTableInfo::EK_LabelDifference32;
216}
217
Dan Gohman475871a2008-07-27 21:46:04 +0000218SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
219 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000220 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000221 unsigned JTEncoding = getJumpTableEncoding();
222
223 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
224 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow7d661462012-10-09 16:06:12 +0000225 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000226
Evan Chengcc415862007-11-09 01:32:10 +0000227 return Table;
228}
229
Chris Lattner13e97a22010-01-26 05:30:30 +0000230/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
231/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
232/// MCExpr.
233const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000234TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
235 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000236 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000237 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000238}
239
Dan Gohman6520e202008-10-18 02:06:02 +0000240bool
241TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
242 // Assume that everything is safe in static mode.
243 if (getTargetMachine().getRelocationModel() == Reloc::Static)
244 return true;
245
246 // In dynamic-no-pic mode, assume that known defined values are safe.
247 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
248 GA &&
249 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000250 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000251 return true;
252
253 // Otherwise assume nothing is safe.
254 return false;
255}
256
Chris Lattnereb8146b2006-02-04 02:13:02 +0000257//===----------------------------------------------------------------------===//
258// Optimization Methods
259//===----------------------------------------------------------------------===//
260
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000261/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +0000262/// specified instruction is a constant integer. If so, check to see if there
263/// are any bits set in the constant that are not demanded. If so, shrink the
264/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000265bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000266 const APInt &Demanded) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000267 SDLoc dl(Op);
Bill Wendling36ae6c12009-03-04 00:18:06 +0000268
Chris Lattnerec665152006-02-26 23:36:02 +0000269 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000270 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000271 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000272 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000273 case ISD::AND:
274 case ISD::OR: {
275 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
276 if (!C) return false;
277
278 if (Op.getOpcode() == ISD::XOR &&
279 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
280 return false;
281
282 // if we can expand it to have all bits set, do it
283 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000284 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000285 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
286 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000287 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +0000288 VT));
289 return CombineTo(Op, New);
290 }
291
Nate Begemande996292006-02-03 22:24:05 +0000292 break;
293 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000294 }
295
Nate Begemande996292006-02-03 22:24:05 +0000296 return false;
297}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000298
Dan Gohman97121ba2009-04-08 00:15:30 +0000299/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
300/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
301/// cast, but it could be generalized for targets with other types of
302/// implicit widening casts.
303bool
304TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
305 unsigned BitWidth,
306 const APInt &Demanded,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000307 SDLoc dl) {
Dan Gohman97121ba2009-04-08 00:15:30 +0000308 assert(Op.getNumOperands() == 2 &&
309 "ShrinkDemandedOp only supports binary operators!");
310 assert(Op.getNode()->getNumValues() == 1 &&
311 "ShrinkDemandedOp only supports nodes with one result!");
312
313 // Don't do this if the node has another user, which may require the
314 // full value.
315 if (!Op.getNode()->hasOneUse())
316 return false;
317
318 // Search for the smallest integer type with free casts to and from
319 // Op's type. For expedience, just check power-of-2 integer types.
320 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000321 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
322 unsigned SmallVTBits = DemandedSize;
Dan Gohman97121ba2009-04-08 00:15:30 +0000323 if (!isPowerOf2_32(SmallVTBits))
324 SmallVTBits = NextPowerOf2(SmallVTBits);
325 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000326 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000327 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
328 TLI.isZExtFree(SmallVT, Op.getValueType())) {
329 // We found a type with free casts.
330 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
331 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
332 Op.getNode()->getOperand(0)),
333 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
334 Op.getNode()->getOperand(1)));
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000335 bool NeedZext = DemandedSize > SmallVTBits;
336 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
337 dl, Op.getValueType(), X);
Dan Gohman97121ba2009-04-08 00:15:30 +0000338 return CombineTo(Op, Z);
339 }
340 }
341 return false;
342}
343
Nate Begeman368e18d2006-02-16 21:11:51 +0000344/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier8c1ec5a2011-06-11 02:27:46 +0000345/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman368e18d2006-02-16 21:11:51 +0000346/// use this information to simplify Op, create a new simplified DAG node and
347/// return true, returning the original and new nodes in Old and New. Otherwise,
348/// analyze the expression and return a mask of KnownOne and KnownZero bits for
349/// the expression (used to simplify the caller). The KnownZero/One bits may
350/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000351bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000352 const APInt &DemandedMask,
353 APInt &KnownZero,
354 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000355 TargetLoweringOpt &TLO,
356 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000357 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000358 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000359 "Mask size mismatches value type size!");
360 APInt NewMask = DemandedMask;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000361 SDLoc dl(Op);
Chris Lattner3fc5b012007-05-17 18:19:23 +0000362
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000363 // Don't know anything.
364 KnownZero = KnownOne = APInt(BitWidth, 0);
365
Nate Begeman368e18d2006-02-16 21:11:51 +0000366 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000368 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000369 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +0000370 // simplify things downstream.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000371 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000372 return false;
373 }
374 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000375 // just set the NewMask to all bits.
376 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000377 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000378 // Not demanding any bits from Op.
379 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000380 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000381 return false;
382 } else if (Depth == 6) { // Limit search depth.
383 return false;
384 }
385
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000386 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000387 switch (Op.getOpcode()) {
388 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000389 // We know all of the bits for a constant!
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000390 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
391 KnownZero = ~KnownOne;
Chris Lattnerec665152006-02-26 23:36:02 +0000392 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000393 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000394 // If the RHS is a constant, check to see if the LHS would be zero without
395 // using the bits from the RHS. Below, we use knowledge about the RHS to
396 // simplify the LHS, here we're using information from the LHS to simplify
397 // the RHS.
398 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000399 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +0000400 // Do not increment Depth here; that can cause an infinite loop.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000401 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +0000402 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000403 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000404 return TLO.CombineTo(Op, Op.getOperand(0));
405 // If any of the set bits in the RHS are known zero on the LHS, shrink
406 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000407 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000408 return true;
409 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000410
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000411 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000412 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000413 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000414 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000415 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000416 KnownZero2, KnownOne2, TLO, Depth+1))
417 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000418 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
419
Nate Begeman368e18d2006-02-16 21:11:51 +0000420 // If all of the demanded bits are known one on one side, return the other.
421 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000422 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000423 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000424 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000425 return TLO.CombineTo(Op, Op.getOperand(1));
426 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000427 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000428 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
429 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000430 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000431 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000432 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000433 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000434 return true;
435
Nate Begeman368e18d2006-02-16 21:11:51 +0000436 // Output known-1 bits are only known if set in both the LHS & RHS.
437 KnownOne &= KnownOne2;
438 // Output known-0 are known to be clear if zero in either the LHS | RHS.
439 KnownZero |= KnownZero2;
440 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000441 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000442 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000443 KnownOne, TLO, Depth+1))
444 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000445 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000446 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000447 KnownZero2, KnownOne2, TLO, Depth+1))
448 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000449 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
450
Nate Begeman368e18d2006-02-16 21:11:51 +0000451 // If all of the demanded bits are known zero on one side, return the other.
452 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000453 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000454 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000455 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000456 return TLO.CombineTo(Op, Op.getOperand(1));
457 // If all of the potentially set bits on one side are known to be set on
458 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000459 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000460 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000461 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000462 return TLO.CombineTo(Op, Op.getOperand(1));
463 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000464 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000465 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000466 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000467 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000468 return true;
469
Nate Begeman368e18d2006-02-16 21:11:51 +0000470 // Output known-0 bits are only known if clear in both the LHS & RHS.
471 KnownZero &= KnownZero2;
472 // Output known-1 are known to be set if set in either the LHS | RHS.
473 KnownOne |= KnownOne2;
474 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000475 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000476 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000477 KnownOne, TLO, Depth+1))
478 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000479 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000480 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000481 KnownOne2, TLO, Depth+1))
482 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000483 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
484
Nate Begeman368e18d2006-02-16 21:11:51 +0000485 // If all of the demanded bits are known zero on one side, return the other.
486 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000487 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000488 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000489 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000490 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000491 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000492 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000493 return true;
494
Chris Lattner3687c1a2006-11-27 21:50:02 +0000495 // If all of the unknown bits are known to be zero on one side or the other
496 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000497 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000498 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000499 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000500 Op.getOperand(0),
501 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000502
Nate Begeman368e18d2006-02-16 21:11:51 +0000503 // Output known-0 bits are known if clear or set in both the LHS & RHS.
504 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
505 // Output known-1 are known to be set if set in only one of the LHS, RHS.
506 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000507
Nate Begeman368e18d2006-02-16 21:11:51 +0000508 // If all of the demanded bits on one side are known, and all of the set
509 // bits on that side are also known to be set on the other side, turn this
510 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000511 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jonesd16ce172012-04-17 22:23:10 +0000512 // NB: it is okay if more bits are known than are requested
513 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
514 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Andersone50ed302009-08-10 22:56:29 +0000515 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000516 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000517 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000518 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +0000519 }
520 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000521
Nate Begeman368e18d2006-02-16 21:11:51 +0000522 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000523 // for XOR, we prefer to force bits to 1 if they will make a -1.
524 // if we can't force bits, try to shrink constant
525 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
526 APInt Expanded = C->getAPIntValue() | (~NewMask);
527 // if we can expand it to have all bits set, do it
528 if (Expanded.isAllOnesValue()) {
529 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000530 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000531 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000532 TLO.DAG.getConstant(Expanded, VT));
533 return TLO.CombineTo(Op, New);
534 }
535 // if it already has all the bits set, nothing to change
536 // but don't shrink either!
537 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
538 return true;
539 }
540 }
541
Nate Begeman368e18d2006-02-16 21:11:51 +0000542 KnownZero = KnownZeroOut;
543 KnownOne = KnownOneOut;
544 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000545 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000546 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000547 KnownOne, TLO, Depth+1))
548 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000549 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000550 KnownOne2, TLO, Depth+1))
551 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000552 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
553 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
554
Nate Begeman368e18d2006-02-16 21:11:51 +0000555 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000556 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000557 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000558
Nate Begeman368e18d2006-02-16 21:11:51 +0000559 // Only known if known in both the LHS and RHS.
560 KnownOne &= KnownOne2;
561 KnownZero &= KnownZero2;
562 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000563 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000564 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000565 KnownOne, TLO, Depth+1))
566 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000567 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000568 KnownOne2, TLO, Depth+1))
569 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000570 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
571 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
572
Chris Lattnerec665152006-02-26 23:36:02 +0000573 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000574 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000575 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000576
Chris Lattnerec665152006-02-26 23:36:02 +0000577 // Only known if known in both the LHS and RHS.
578 KnownOne &= KnownOne2;
579 KnownZero &= KnownZero2;
580 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000581 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000582 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000583 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000584 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000585
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000586 // If the shift count is an invalid immediate, don't do anything.
587 if (ShAmt >= BitWidth)
588 break;
589
Chris Lattner895c4ab2007-04-17 21:14:16 +0000590 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
591 // single shift. We can do this if the bottom bits (which are shifted
592 // out) are never demanded.
593 if (InOp.getOpcode() == ISD::SRL &&
594 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000595 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000596 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000597 unsigned Opc = ISD::SHL;
598 int Diff = ShAmt-C1;
599 if (Diff < 0) {
600 Diff = -Diff;
601 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000602 }
603
604 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000605 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +0000606 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000607 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000608 InOp.getOperand(0), NewSA));
609 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000610 }
611
Dan Gohmana4f4d692010-07-23 18:03:30 +0000612 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000613 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000614 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000615
616 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
617 // are not demanded. This will likely allow the anyext to be folded away.
618 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
619 SDValue InnerOp = InOp.getNode()->getOperand(0);
620 EVT InnerVT = InnerOp.getValueType();
Eli Friedman2dd03532011-12-09 01:16:26 +0000621 unsigned InnerBits = InnerVT.getSizeInBits();
622 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohmana4f4d692010-07-23 18:03:30 +0000623 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +0000624 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000625 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
626 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000627 SDValue NarrowShl =
628 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000629 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +0000630 return
631 TLO.CombineTo(Op,
632 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
633 NarrowShl));
634 }
635 }
636
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000637 KnownZero <<= SA->getZExtValue();
638 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000639 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000640 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000641 }
642 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000643 case ISD::SRL:
644 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000645 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000646 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000647 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +0000648 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000649
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000650 // If the shift count is an invalid immediate, don't do anything.
651 if (ShAmt >= BitWidth)
652 break;
653
Chris Lattner895c4ab2007-04-17 21:14:16 +0000654 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
655 // single shift. We can do this if the top bits (which are shifted out)
656 // are never demanded.
657 if (InOp.getOpcode() == ISD::SHL &&
658 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000659 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000660 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000661 unsigned Opc = ISD::SRL;
662 int Diff = ShAmt-C1;
663 if (Diff < 0) {
664 Diff = -Diff;
665 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000666 }
667
Dan Gohman475871a2008-07-27 21:46:04 +0000668 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +0000669 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000670 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000671 InOp.getOperand(0), NewSA));
672 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000673 }
674
Nate Begeman368e18d2006-02-16 21:11:51 +0000675 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000676 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000677 KnownZero, KnownOne, TLO, Depth+1))
678 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000680 KnownZero = KnownZero.lshr(ShAmt);
681 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000682
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000683 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000684 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +0000685 }
686 break;
687 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +0000688 // If this is an arithmetic shift right and only the low-bit is set, we can
689 // always convert this into a logical shr, even if the shift amount is
690 // variable. The low bit of the shift cannot be an input sign bit unless
691 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman2dd03532011-12-09 01:16:26 +0000692 if (NewMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +0000693 return TLO.CombineTo(Op,
694 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
695 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +0000696
Nate Begeman368e18d2006-02-16 21:11:51 +0000697 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000698 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000699 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000700
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000701 // If the shift count is an invalid immediate, don't do anything.
702 if (ShAmt >= BitWidth)
703 break;
704
705 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +0000706
707 // If any of the demanded bits are produced by the sign extension, we also
708 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000709 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
710 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +0000711 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712
Chris Lattner1b737132006-05-08 17:22:53 +0000713 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000714 KnownZero, KnownOne, TLO, Depth+1))
715 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000717 KnownZero = KnownZero.lshr(ShAmt);
718 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000720 // Handle the sign bit, adjusted to where it is now in the mask.
721 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722
Nate Begeman368e18d2006-02-16 21:11:51 +0000723 // If the input sign bit is known to be zero, or if none of the top bits
724 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000725 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000726 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000727 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +0000728 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000729 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +0000730 KnownOne |= HighBits;
731 }
732 }
733 break;
734 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotemcc616562012-01-15 19:27:55 +0000735 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
736
737 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
738 // If we only care about the highest bit, don't bother shifting right.
Eli Friedmand49db362012-01-31 01:08:03 +0000739 if (MsbMask == DemandedMask) {
Nadav Rotemcc616562012-01-15 19:27:55 +0000740 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
741 SDValue InOp = Op.getOperand(0);
Eli Friedmand49db362012-01-31 01:08:03 +0000742
743 // Compute the correct shift amount type, which must be getShiftAmountTy
744 // for scalar types after legalization.
745 EVT ShiftAmtTy = Op.getValueType();
746 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
747 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
748
749 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotemcc616562012-01-15 19:27:55 +0000750 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
751 Op.getValueType(), InOp, ShiftAmt));
752 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000753
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000754 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +0000755 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +0000756 APInt NewBits =
757 APInt::getHighBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000758 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000759
Chris Lattnerec665152006-02-26 23:36:02 +0000760 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +0000761 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +0000762 return TLO.CombineTo(Op, Op.getOperand(0));
763
Jay Foad40f8f622010-12-07 08:25:19 +0000764 APInt InSignBit =
Nadav Rotemcc616562012-01-15 19:27:55 +0000765 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +0000766 APInt InputDemandedBits =
767 APInt::getLowBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000768 ExVT.getScalarType().getSizeInBits()) &
Dan Gohmand1996362010-01-09 02:13:55 +0000769 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000770
Chris Lattnerec665152006-02-26 23:36:02 +0000771 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +0000772 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +0000773 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +0000774
775 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
776 KnownZero, KnownOne, TLO, Depth+1))
777 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000778 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +0000779
780 // If the sign bit of the input is known set or clear, then we know the
781 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000782
Chris Lattnerec665152006-02-26 23:36:02 +0000783 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000784 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000785 return TLO.CombineTo(Op,
Nadav Rotemcc616562012-01-15 19:27:55 +0000786 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000787
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000788 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +0000789 KnownOne |= NewBits;
790 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +0000791 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +0000792 KnownZero &= ~NewBits;
793 KnownOne &= ~NewBits;
794 }
795 break;
796 }
Chris Lattnerec665152006-02-26 23:36:02 +0000797 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000798 unsigned OperandBitWidth =
799 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000800 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000801
Chris Lattnerec665152006-02-26 23:36:02 +0000802 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000803 APInt NewBits =
804 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
805 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000806 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000807 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000808 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000809
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000810 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000811 KnownZero, KnownOne, TLO, Depth+1))
812 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000814 KnownZero = KnownZero.zext(BitWidth);
815 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000816 KnownZero |= NewBits;
817 break;
818 }
819 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +0000820 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +0000821 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000822 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +0000823 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000824 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000825
Chris Lattnerec665152006-02-26 23:36:02 +0000826 // If none of the top bits are demanded, convert this into an any_extend.
827 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000828 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
829 Op.getValueType(),
830 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000831
Chris Lattnerec665152006-02-26 23:36:02 +0000832 // Since some of the sign extended bits are demanded, we know that the sign
833 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000834 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000835 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +0000836 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000837
838 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000839 KnownOne, TLO, Depth+1))
840 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000841 KnownZero = KnownZero.zext(BitWidth);
842 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000843
Chris Lattnerec665152006-02-26 23:36:02 +0000844 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000845 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000846 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000847 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000848 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000849
Chris Lattnerec665152006-02-26 23:36:02 +0000850 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000851 if (KnownOne.intersects(InSignBit)) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000852 KnownOne |= NewBits;
853 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000854 } else { // Otherwise, top bits aren't known.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000855 assert((KnownOne & NewBits) == 0);
856 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000857 }
858 break;
859 }
860 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000861 unsigned OperandBitWidth =
862 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000863 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000864 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000865 KnownZero, KnownOne, TLO, Depth+1))
866 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000867 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000868 KnownZero = KnownZero.zext(BitWidth);
869 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000870 break;
871 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000872 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000873 // Simplify the input, using demanded bit information, and compute the known
874 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +0000875 unsigned OperandBitWidth =
876 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000877 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000878 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000879 KnownZero, KnownOne, TLO, Depth+1))
880 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000881 KnownZero = KnownZero.trunc(BitWidth);
882 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000883
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000884 // If the input is only used by this truncate, see if we can shrink it based
885 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000886 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000887 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000888 switch (In.getOpcode()) {
889 default: break;
890 case ISD::SRL:
891 // Shrink SRL by a constant if none of the high bits shifted in are
892 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +0000893 if (TLO.LegalTypes() &&
894 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
895 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
896 // undesirable.
897 break;
898 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
899 if (!ShAmt)
900 break;
Owen Anderson7adf8622011-04-13 23:22:23 +0000901 SDValue Shift = In.getOperand(1);
902 if (TLO.LegalTypes()) {
903 uint64_t ShVal = ShAmt->getZExtValue();
904 Shift =
905 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
906 }
907
Evan Chenge5b51ac2010-04-17 06:13:15 +0000908 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
909 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +0000910 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +0000911
912 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
913 // None of the shifted in bits are needed. Add a truncate of the
914 // shift input, then shift it.
915 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000916 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +0000917 In.getOperand(0));
918 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
919 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000920 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +0000921 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000922 }
923 break;
924 }
925 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000926
927 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000928 break;
929 }
Chris Lattnerec665152006-02-26 23:36:02 +0000930 case ISD::AssertZext: {
Owen Anderson7ab15f62011-09-03 00:26:49 +0000931 // AssertZext demands all of the high bits, plus any of the low bits
932 // demanded by its users.
933 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
934 APInt InMask = APInt::getLowBitsSet(BitWidth,
935 VT.getSizeInBits());
936 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000937 KnownZero, KnownOne, TLO, Depth+1))
938 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000939 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +0000940
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000941 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000942 break;
943 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944 case ISD::BITCAST:
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000945 // If this is an FP->Int bitcast and if the sign bit is the only
946 // thing demanded, turn this into a FGETSIGN.
Eli Friedmanca072a32011-12-15 02:07:20 +0000947 if (!TLO.LegalOperations() &&
948 !Op.getValueType().isVector() &&
Eli Friedman0948f0a2011-11-09 22:25:12 +0000949 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000950 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
951 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000952 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
953 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
954 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
955 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000956 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
957 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +0000958 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000959 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
960 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings090bf192011-06-01 18:32:25 +0000961 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000962 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +0000963 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +0000964 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
965 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000966 Sign, ShAmt));
967 }
968 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000969 break;
Dan Gohman97121ba2009-04-08 00:15:30 +0000970 case ISD::ADD:
971 case ISD::MUL:
972 case ISD::SUB: {
973 // Add, Sub, and Mul don't demand any bits in positions beyond that
974 // of the highest bit demanded of them.
975 APInt LoMask = APInt::getLowBitsSet(BitWidth,
976 BitWidth - NewMask.countLeadingZeros());
977 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
978 KnownOne2, TLO, Depth+1))
979 return true;
980 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
981 KnownOne2, TLO, Depth+1))
982 return true;
983 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000984 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000985 return true;
986 }
987 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +0000988 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +0000989 // Just use ComputeMaskedBits to compute output bits.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000990 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +0000991 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000992 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000993
Chris Lattnerec665152006-02-26 23:36:02 +0000994 // If we know the value of all of the demanded bits, return this as a
995 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +0000997 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000998
Nate Begeman368e18d2006-02-16 21:11:51 +0000999 return false;
1000}
1001
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001002/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1003/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001004/// KnownZero/KnownOne bitsets.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001005void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001006 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001007 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001008 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001009 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001010 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1011 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1012 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1013 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001014 "Should use MaskedValueIsZero if you don't know whether Op"
1015 " is a target node!");
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001016 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001017}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001018
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001019/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1020/// targets that want to expose additional information about sign bits to the
1021/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001022unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001023 unsigned Depth) const {
1024 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1025 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1026 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1027 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1028 "Should use ComputeNumSignBits if you don't know whether Op"
1029 " is a target node!");
1030 return 1;
1031}
1032
Dan Gohman97d11632009-02-15 23:59:32 +00001033/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1034/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1035/// determine which bit is set.
1036///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001037static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001038 // A left-shift of a constant one will have exactly one bit set, because
1039 // shifting the bit off the end is undefined.
1040 if (Val.getOpcode() == ISD::SHL)
1041 if (ConstantSDNode *C =
1042 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1043 if (C->getAPIntValue() == 1)
1044 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001045
Dan Gohman97d11632009-02-15 23:59:32 +00001046 // Similarly, a right-shift of a constant sign-bit will have exactly
1047 // one bit set.
1048 if (Val.getOpcode() == ISD::SRL)
1049 if (ConstantSDNode *C =
1050 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1051 if (C->getAPIntValue().isSignBit())
1052 return true;
1053
1054 // More could be done here, though the above checks are enough
1055 // to handle some common cases.
1056
1057 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001058 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001059 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001060 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001061 DAG.ComputeMaskedBits(Val, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001062 return (KnownZero.countPopulation() == BitWidth - 1) &&
1063 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001064}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001065
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001066/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001067/// and cc. If it is unable to simplify it, return a null SDValue.
1068SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001069TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001070 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001071 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001072 SelectionDAG &DAG = DCI.DAG;
1073
1074 // These setcc operations always fold.
1075 switch (Cond) {
1076 default: break;
1077 case ISD::SETFALSE:
1078 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1079 case ISD::SETTRUE:
1080 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1081 }
1082
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001083 // Ensure that the constant occurs on the RHS, and fold constant
1084 // comparisons.
1085 if (isa<ConstantSDNode>(N0.getNode()))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001086 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Eric Christopher362fee92011-06-17 20:41:29 +00001087
Gabor Greifba36cb52008-08-28 21:40:38 +00001088 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001089 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001090
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001091 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1092 // equality comparison, then we're just comparing whether X itself is
1093 // zero.
1094 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1095 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1096 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001097 const APInt &ShAmt
1098 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001099 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1100 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1101 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1102 // (srl (ctlz x), 5) == 0 -> X != 0
1103 // (srl (ctlz x), 5) != 1 -> X != 0
1104 Cond = ISD::SETNE;
1105 } else {
1106 // (srl (ctlz x), 5) != 0 -> X == 0
1107 // (srl (ctlz x), 5) == 1 -> X == 0
1108 Cond = ISD::SETEQ;
1109 }
1110 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1111 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1112 Zero, Cond);
1113 }
1114 }
1115
Benjamin Kramerd8228922011-01-17 12:04:57 +00001116 SDValue CTPOP = N0;
1117 // Look through truncs that don't change the value of a ctpop.
1118 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1119 CTPOP = N0.getOperand(0);
1120
1121 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001122 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001123 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1124 EVT CTVT = CTPOP.getValueType();
1125 SDValue CTOp = CTPOP.getOperand(0);
1126
1127 // (ctpop x) u< 2 -> (x & x-1) == 0
1128 // (ctpop x) u> 1 -> (x & x-1) != 0
1129 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1130 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1131 DAG.getConstant(1, CTVT));
1132 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1133 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1134 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1135 }
1136
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001137 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramerd8228922011-01-17 12:04:57 +00001138 }
1139
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001140 // (zext x) == C --> x == (trunc C)
1141 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1142 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1143 unsigned MinBits = N0.getValueSizeInBits();
1144 SDValue PreZExt;
1145 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1146 // ZExt
1147 MinBits = N0->getOperand(0).getValueSizeInBits();
1148 PreZExt = N0->getOperand(0);
1149 } else if (N0->getOpcode() == ISD::AND) {
1150 // DAGCombine turns costly ZExts into ANDs
1151 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1152 if ((C->getAPIntValue()+1).isPowerOf2()) {
1153 MinBits = C->getAPIntValue().countTrailingOnes();
1154 PreZExt = N0->getOperand(0);
1155 }
1156 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1157 // ZEXTLOAD
1158 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1159 MinBits = LN0->getMemoryVT().getSizeInBits();
1160 PreZExt = N0;
1161 }
1162 }
1163
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00001164 // Make sure we're not losing bits from the constant.
Benjamin Kramerf19b8b02013-05-21 08:51:09 +00001165 if (MinBits > 0 &&
1166 MinBits < C1.getBitWidth() && MinBits >= C1.getActiveBits()) {
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001167 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1168 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1169 // Will get folded away.
1170 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1171 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1172 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1173 }
1174 }
1175 }
1176
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001177 // If the LHS is '(and load, const)', the RHS is 0,
1178 // the test is for equality or unsigned, and all 1 bits of the const are
1179 // in the same partial word, see if we can shorten the load.
1180 if (DCI.isBeforeLegalize() &&
1181 N0.getOpcode() == ISD::AND && C1 == 0 &&
1182 N0.getNode()->hasOneUse() &&
1183 isa<LoadSDNode>(N0.getOperand(0)) &&
1184 N0.getOperand(0).getNode()->hasOneUse() &&
1185 isa<ConstantSDNode>(N0.getOperand(1))) {
1186 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001187 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001188 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001189 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001190 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001191 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001192 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001193 // 8 bits, but have to be careful...
1194 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1195 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001196 const APInt &Mask =
1197 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001198 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001199 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001200 for (unsigned offset=0; offset<origWidth/width; offset++) {
1201 if ((newMask & Mask) == Mask) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00001202 if (!getDataLayout()->isLittleEndian())
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001203 bestOffset = (origWidth/width - offset - 1) * (width/8);
1204 else
1205 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001206 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001207 bestWidth = width;
1208 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001209 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001210 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001211 }
1212 }
1213 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001214 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00001215 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001216 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001217 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001218 SDValue Ptr = Lod->getBasePtr();
1219 if (bestOffset != 0)
1220 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1221 DAG.getConstant(bestOffset, PtrType));
1222 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1223 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00001224 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001225 false, false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001226 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001227 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001228 DAG.getConstant(bestMask.trunc(bestWidth),
1229 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001230 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001231 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001232 }
1233 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001234
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001235 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1236 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1237 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1238
1239 // If the comparison constant has bits in the upper part, the
1240 // zero-extended value could never match.
1241 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1242 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001243 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001244 case ISD::SETUGT:
1245 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001246 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001247 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001248 case ISD::SETULE:
1249 case ISD::SETNE: return DAG.getConstant(1, VT);
1250 case ISD::SETGT:
1251 case ISD::SETGE:
1252 // True if the sign bit of C1 is set.
1253 return DAG.getConstant(C1.isNegative(), VT);
1254 case ISD::SETLT:
1255 case ISD::SETLE:
1256 // True if the sign bit of C1 isn't set.
1257 return DAG.getConstant(C1.isNonNegative(), VT);
1258 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001259 break;
1260 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001261 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001262
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001263 // Otherwise, we can perform the comparison with the low bits.
1264 switch (Cond) {
1265 case ISD::SETEQ:
1266 case ISD::SETNE:
1267 case ISD::SETUGT:
1268 case ISD::SETUGE:
1269 case ISD::SETULT:
1270 case ISD::SETULE: {
Patrik Hagglund34525f92012-12-11 11:14:33 +00001271 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001272 if (DCI.isBeforeLegalizeOps() ||
1273 (isOperationLegal(ISD::SETCC, newVT) &&
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001274 getCondCodeAction(Cond, newVT.getSimpleVT())==Legal))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001275 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad40f8f622010-12-07 08:25:19 +00001276 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001277 Cond);
1278 break;
1279 }
1280 default:
1281 break; // todo, be more careful with signed comparisons
1282 }
1283 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001284 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001285 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001286 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001287 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001288 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1289
Eli Friedmanad78a882010-07-30 06:44:31 +00001290 // If the constant doesn't fit into the number of bits for the source of
1291 // the sign extension, it is impossible for both sides to be equal.
1292 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001293 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001294
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001295 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001296 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001297 if (Op0Ty == ExtSrcTy) {
1298 ZextOp = N0.getOperand(0);
1299 } else {
1300 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1301 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1302 DAG.getConstant(Imm, Op0Ty));
1303 }
1304 if (!DCI.isCalledByLegalizer())
1305 DCI.AddToWorklist(ZextOp.getNode());
1306 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001307 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001308 DAG.getConstant(C1 & APInt::getLowBitsSet(
1309 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001310 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001311 ExtDstTy),
1312 Cond);
1313 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1314 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001315 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001316 if (N0.getOpcode() == ISD::SETCC &&
1317 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001318 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001319 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001320 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001321 // Invert the condition.
1322 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001323 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001324 N0.getOperand(0).getValueType().isInteger());
1325 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001326 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001327
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001328 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001329 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001330 N0.getOperand(0).getOpcode() == ISD::XOR &&
1331 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1332 isa<ConstantSDNode>(N0.getOperand(1)) &&
1333 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1334 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1335 // can only do this if the top bits are known zero.
1336 unsigned BitWidth = N0.getValueSizeInBits();
1337 if (DAG.MaskedValueIsZero(N0,
1338 APInt::getHighBitsSet(BitWidth,
1339 BitWidth-1))) {
1340 // Okay, get the un-inverted input value.
1341 SDValue Val;
1342 if (N0.getOpcode() == ISD::XOR)
1343 Val = N0.getOperand(0);
1344 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001345 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001346 N0.getOperand(0).getOpcode() == ISD::XOR);
1347 // ((X^1)&1)^1 -> X & 1
1348 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1349 N0.getOperand(0).getOperand(0),
1350 N0.getOperand(1));
1351 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001352
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001353 return DAG.getSetCC(dl, VT, Val, N1,
1354 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1355 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001356 } else if (N1C->getAPIntValue() == 1 &&
1357 (VT == MVT::i1 ||
Duncan Sands28b77e92011-09-06 19:07:46 +00001358 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001359 SDValue Op0 = N0;
1360 if (Op0.getOpcode() == ISD::TRUNCATE)
1361 Op0 = Op0.getOperand(0);
1362
1363 if ((Op0.getOpcode() == ISD::XOR) &&
1364 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1365 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1366 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1367 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1368 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1369 Cond);
Craig Topper40b4a812012-12-19 06:12:28 +00001370 }
1371 if (Op0.getOpcode() == ISD::AND &&
1372 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1373 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001374 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001375 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001376 Op0 = DAG.getNode(ISD::AND, dl, VT,
1377 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1378 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001379 else if (Op0.getValueType().bitsLT(VT))
1380 Op0 = DAG.getNode(ISD::AND, dl, VT,
1381 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1382 DAG.getConstant(1, VT));
1383
Evan Cheng2c755ba2010-02-27 07:36:59 +00001384 return DAG.getSetCC(dl, VT, Op0,
1385 DAG.getConstant(0, Op0.getValueType()),
1386 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1387 }
Craig Topper40b4a812012-12-19 06:12:28 +00001388 if (Op0.getOpcode() == ISD::AssertZext &&
1389 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1390 return DAG.getSetCC(dl, VT, Op0,
1391 DAG.getConstant(0, Op0.getValueType()),
1392 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001393 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001394 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001395
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001396 APInt MinVal, MaxVal;
1397 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1398 if (ISD::isSignedIntSetCC(Cond)) {
1399 MinVal = APInt::getSignedMinValue(OperandBitSize);
1400 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1401 } else {
1402 MinVal = APInt::getMinValue(OperandBitSize);
1403 MaxVal = APInt::getMaxValue(OperandBitSize);
1404 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001405
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001406 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1407 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1408 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1409 // X >= C0 --> X > (C0-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001410 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001411 DAG.getConstant(C1-1, N1.getValueType()),
1412 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1413 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001414
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001415 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1416 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1417 // X <= C0 --> X < (C0+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001418 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001419 DAG.getConstant(C1+1, N1.getValueType()),
1420 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1421 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001422
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001423 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1424 return DAG.getConstant(0, VT); // X < MIN --> false
1425 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1426 return DAG.getConstant(1, VT); // X >= MIN --> true
1427 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1428 return DAG.getConstant(0, VT); // X > MAX --> false
1429 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1430 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001431
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001432 // Canonicalize setgt X, Min --> setne X, Min
1433 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1434 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1435 // Canonicalize setlt X, Max --> setne X, Max
1436 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1437 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001438
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001439 // If we have setult X, 1, turn it into seteq X, 0
1440 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441 return DAG.getSetCC(dl, VT, N0,
1442 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001443 ISD::SETEQ);
1444 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper85022562012-12-19 06:43:58 +00001445 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001446 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001447 DAG.getConstant(MaxVal, N0.getValueType()),
1448 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001449
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001450 // If we have "setcc X, C0", check to see if we can shrink the immediate
1451 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001452
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001453 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001454 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001455 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001456 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001457 DAG.getConstant(0, N1.getValueType()),
1458 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001459
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001460 // SETULT X, SINTMIN -> SETGT X, -1
1461 if (Cond == ISD::SETULT &&
1462 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1463 SDValue ConstMinusOne =
1464 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1465 N1.getValueType());
1466 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1467 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001468
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001469 // Fold bit comparisons when we can.
1470 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001471 (VT == N0.getValueType() ||
1472 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1473 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001474 if (ConstantSDNode *AndRHS =
1475 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001476 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Owen Anderson95771af2011-02-25 21:41:48 +00001477 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001478 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1479 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001480 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001481 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1482 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001483 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001484 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001485 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001486 // (X & 8) == 8 --> (X & 8) >> 3
1487 // Perform the xform if C1 is a single bit.
1488 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001489 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1490 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1491 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001492 }
1493 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001494 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001495
Evan Chengb4d49592012-07-17 07:47:50 +00001496 if (C1.getMinSignedBits() <= 64 &&
1497 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Cheng70e10d32012-07-17 06:53:39 +00001498 // (X & -256) == 256 -> (X >> 8) == 1
1499 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1500 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1501 if (ConstantSDNode *AndRHS =
1502 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1503 const APInt &AndRHSC = AndRHS->getAPIntValue();
1504 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1505 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001506 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Cheng70e10d32012-07-17 06:53:39 +00001507 getPointerTy() : getShiftAmountTy(N0.getValueType());
1508 EVT CmpTy = N0.getValueType();
1509 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1510 DAG.getConstant(ShiftBits, ShiftTy));
1511 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1512 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1513 }
1514 }
Evan Chengf5c05392012-07-17 08:31:11 +00001515 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1516 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1517 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1518 // X < 0x100000000 -> (X >> 32) < 1
1519 // X >= 0x100000000 -> (X >> 32) >= 1
1520 // X <= 0x0ffffffff -> (X >> 32) < 1
1521 // X > 0x0ffffffff -> (X >> 32) >= 1
1522 unsigned ShiftBits;
1523 APInt NewC = C1;
1524 ISD::CondCode NewCond = Cond;
1525 if (AdjOne) {
1526 ShiftBits = C1.countTrailingOnes();
1527 NewC = NewC + 1;
1528 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1529 } else {
1530 ShiftBits = C1.countTrailingZeros();
1531 }
1532 NewC = NewC.lshr(ShiftBits);
1533 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001534 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Chengf5c05392012-07-17 08:31:11 +00001535 getPointerTy() : getShiftAmountTy(N0.getValueType());
1536 EVT CmpTy = N0.getValueType();
1537 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1538 DAG.getConstant(ShiftBits, ShiftTy));
1539 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1540 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1541 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001542 }
1543 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001544 }
1545
Gabor Greifba36cb52008-08-28 21:40:38 +00001546 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001547 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001548 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001549 if (O.getNode()) return O;
1550 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001551 // If the RHS of an FP comparison is a constant, simplify it away in
1552 // some cases.
1553 if (CFP->getValueAPF().isNaN()) {
1554 // If an operand is known to be a nan, we can fold it.
1555 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001556 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001557 case 0: // Known false.
1558 return DAG.getConstant(0, VT);
1559 case 1: // Known true.
1560 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001561 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001562 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001563 }
1564 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565
Chris Lattner63079f02007-12-29 08:37:08 +00001566 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1567 // constant if knowing that the operand is non-nan is enough. We prefer to
1568 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1569 // materialize 0.0.
1570 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001571 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001572
1573 // If the condition is not legal, see if we can find an equivalent one
1574 // which is legal.
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001575 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman11eab022009-09-26 15:24:17 +00001576 // If the comparison was an awkward floating-point == or != and one of
1577 // the comparison operands is infinity or negative infinity, convert the
1578 // condition to a less-awkward <= or >=.
1579 if (CFP->getValueAPF().isInfinity()) {
1580 if (CFP->getValueAPF().isNegative()) {
1581 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001582 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001583 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1584 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001585 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001586 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1587 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001588 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001589 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1590 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001591 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001592 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1593 } else {
1594 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001595 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001596 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1597 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001598 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001599 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1600 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001601 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001602 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1603 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001604 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001605 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1606 }
1607 }
1608 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001609 }
1610
1611 if (N0 == N1) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001612 // The sext(setcc()) => setcc() optimization relies on the appropriate
1613 // constant being emitted.
Nadav Roteme7576402012-09-06 11:13:55 +00001614 uint64_t EqVal = 0;
Duncan Sandse7de3b22012-07-05 09:32:46 +00001615 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001616 case UndefinedBooleanContent:
1617 case ZeroOrOneBooleanContent:
1618 EqVal = ISD::isTrueWhenEqual(Cond);
1619 break;
1620 case ZeroOrNegativeOneBooleanContent:
1621 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1622 break;
1623 }
1624
Evan Chengfa1eb272007-02-08 22:13:59 +00001625 // We can always fold X == X for integer setcc's.
Chad Rosier9dbb0182012-04-03 20:11:24 +00001626 if (N0.getValueType().isInteger()) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001627 return DAG.getConstant(EqVal, VT);
Chad Rosier9dbb0182012-04-03 20:11:24 +00001628 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001629 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1630 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sandse7de3b22012-07-05 09:32:46 +00001631 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001632 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sandse7de3b22012-07-05 09:32:46 +00001633 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001634 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1635 // if it is not already.
1636 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmow8c574be2012-07-31 18:07:43 +00001637 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001638 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001639 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001640 }
1641
1642 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001643 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001644 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1645 N0.getOpcode() == ISD::XOR) {
1646 // Simplify (X+Y) == (X+Z) --> Y == Z
1647 if (N0.getOpcode() == N1.getOpcode()) {
1648 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001649 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001650 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001651 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001652 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1653 // If X op Y == Y op X, try other combinations.
1654 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001655 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001656 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001657 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001658 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001659 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001660 }
1661 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001662
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001663 // If RHS is a legal immediate value for a compare instruction, we need
1664 // to be careful about increasing register pressure needlessly.
1665 bool LegalRHSImm = false;
1666
Evan Chengfa1eb272007-02-08 22:13:59 +00001667 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1668 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1669 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001670 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001671 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001672 DAG.getConstant(RHSC->getAPIntValue()-
1673 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001674 N0.getValueType()), Cond);
1675 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001676
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001677 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Chengfa1eb272007-02-08 22:13:59 +00001678 if (N0.getOpcode() == ISD::XOR)
1679 // If we know that all of the inverted bits are zero, don't bother
1680 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001681 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1682 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001683 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001684 DAG.getConstant(LHSR->getAPIntValue() ^
1685 RHSC->getAPIntValue(),
1686 N0.getValueType()),
1687 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001688 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001689
Evan Chengfa1eb272007-02-08 22:13:59 +00001690 // Turn (C1-X) == C2 --> X == C1-C2
1691 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001692 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001693 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001694 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001695 DAG.getConstant(SUBC->getAPIntValue() -
1696 RHSC->getAPIntValue(),
1697 N0.getValueType()),
1698 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001699 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001700 }
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001701
1702 // Could RHSC fold directly into a compare?
1703 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1704 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Chengfa1eb272007-02-08 22:13:59 +00001705 }
1706
1707 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001708 // Don't do this if X is an immediate that can fold into a cmp
1709 // instruction and X+Z has other uses. It could be an induction variable
1710 // chain, and the transform would increase register pressure.
1711 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1712 if (N0.getOperand(0) == N1)
1713 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1714 DAG.getConstant(0, N0.getValueType()), Cond);
1715 if (N0.getOperand(1) == N1) {
1716 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1717 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1718 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001719 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001720 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1721 // (Z-X) == X --> Z == X<<1
1722 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Anderson95771af2011-02-25 21:41:48 +00001723 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001724 if (!DCI.isCalledByLegalizer())
1725 DCI.AddToWorklist(SH.getNode());
1726 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1727 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001728 }
1729 }
1730 }
1731
1732 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1733 N1.getOpcode() == ISD::XOR) {
1734 // Simplify X == (X+Z) --> Z == 0
Craig Topper85022562012-12-19 06:43:58 +00001735 if (N1.getOperand(0) == N0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001736 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001737 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001738 if (N1.getOperand(1) == N0) {
1739 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001740 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001741 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001742 if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001743 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1744 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001745 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00001746 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00001747 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001748 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001749 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001750 }
1751 }
1752 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001753
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001754 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001755 // Note that where y is variable and is known to have at most
1756 // one bit set (for example, if it is z&1) we cannot do this;
1757 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001758 if (N0.getOpcode() == ISD::AND)
1759 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001760 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001761 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1762 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001763 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001764 }
1765 }
1766 if (N1.getOpcode() == ISD::AND)
1767 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001768 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001769 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1770 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001771 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001772 }
1773 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001774 }
1775
1776 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001779 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001780 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001781 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1783 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001784 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001785 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001786 break;
1787 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001789 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001790 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1791 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 Temp = DAG.getNOT(dl, N0, MVT::i1);
1793 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001794 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001795 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001796 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001797 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1798 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00001799 Temp = DAG.getNOT(dl, N1, MVT::i1);
1800 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001801 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001802 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001803 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001804 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1805 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 Temp = DAG.getNOT(dl, N0, MVT::i1);
1807 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001808 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001809 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001810 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001811 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1812 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 Temp = DAG.getNOT(dl, N1, MVT::i1);
1814 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001815 break;
1816 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001818 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001819 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001820 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001821 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00001822 }
1823 return N0;
1824 }
1825
1826 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00001827 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001828}
1829
Evan Chengad4196b2008-05-12 19:56:52 +00001830/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1831/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001832bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00001833 int64_t &Offset) const {
1834 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00001835 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1836 GA = GASD->getGlobal();
1837 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00001838 return true;
1839 }
1840
1841 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue N1 = N->getOperand(0);
1843 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001844 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001845 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1846 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001847 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001848 return true;
1849 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001850 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001851 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1852 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001853 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001854 return true;
1855 }
1856 }
1857 }
Owen Anderson95771af2011-02-25 21:41:48 +00001858
Evan Chengad4196b2008-05-12 19:56:52 +00001859 return false;
1860}
1861
1862
Dan Gohman475871a2008-07-27 21:46:04 +00001863SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00001864PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1865 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00001866 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00001867}
1868
Chris Lattnereb8146b2006-02-04 02:13:02 +00001869//===----------------------------------------------------------------------===//
1870// Inline Assembler Implementation Methods
1871//===----------------------------------------------------------------------===//
1872
Chris Lattner4376fea2008-04-27 00:09:47 +00001873
Chris Lattnereb8146b2006-02-04 02:13:02 +00001874TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001875TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopherfffe3632013-01-11 18:12:39 +00001876 unsigned S = Constraint.size();
1877
1878 if (S == 1) {
Chris Lattner4234f572007-03-25 02:14:49 +00001879 switch (Constraint[0]) {
1880 default: break;
1881 case 'r': return C_RegisterClass;
1882 case 'm': // memory
1883 case 'o': // offsetable
1884 case 'V': // not offsetable
1885 return C_Memory;
1886 case 'i': // Simple Integer or Relocatable Constant
1887 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00001888 case 'E': // Floating Point Constant
1889 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00001890 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00001891 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00001892 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00001893 case 'I': // Target registers.
1894 case 'J':
1895 case 'K':
1896 case 'L':
1897 case 'M':
1898 case 'N':
1899 case 'O':
1900 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00001901 case '<':
1902 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00001903 return C_Other;
1904 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001905 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001906
Eric Christopherfffe3632013-01-11 18:12:39 +00001907 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
1908 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
1909 return C_Memory;
Chris Lattner065421f2007-03-25 02:18:14 +00001910 return C_Register;
Eric Christopherfffe3632013-01-11 18:12:39 +00001911 }
Chris Lattner4234f572007-03-25 02:14:49 +00001912 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001913}
1914
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001915/// LowerXConstraint - try to replace an X constraint, which matches anything,
1916/// with another that has more specific requirements based on the type of the
1917/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00001918const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00001919 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00001920 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00001921 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00001922 return "f"; // works for many targets
1923 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001924}
1925
Chris Lattner48884cd2007-08-25 00:47:38 +00001926/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
1927/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00001928void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00001929 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00001930 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00001931 SelectionDAG &DAG) const {
Eric Christopher362fee92011-06-17 20:41:29 +00001932
Eric Christopher100c8332011-06-02 23:16:42 +00001933 if (Constraint.length() > 1) return;
Eric Christopher362fee92011-06-17 20:41:29 +00001934
Eric Christopher100c8332011-06-02 23:16:42 +00001935 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00001936 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001937 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001938 case 'X': // Allows any operand; labels (basic block) use this.
1939 if (Op.getOpcode() == ISD::BasicBlock) {
1940 Ops.push_back(Op);
1941 return;
1942 }
1943 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00001944 case 'i': // Simple Integer or Relocatable Constant
1945 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001946 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001947 // These operands are interested in values of the form (GV+C), where C may
1948 // be folded in as an offset of GV, or it may be explicitly added. Also, it
1949 // is possible and fine if either GV or C are missing.
1950 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1951 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001952
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001953 // If we have "(add GV, C)", pull out GV/C
1954 if (Op.getOpcode() == ISD::ADD) {
1955 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1956 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
1957 if (C == 0 || GA == 0) {
1958 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
1959 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
1960 }
1961 if (C == 0 || GA == 0)
1962 C = 0, GA = 0;
1963 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001964
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001965 // If we find a valid operand, map to the TargetXXX version so that the
1966 // value itself doesn't get selected.
1967 if (GA) { // Either &GV or &GV+C
1968 if (ConstraintLetter != 'n') {
1969 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001970 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001971 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001972 C ? SDLoc(C) : SDLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00001973 Op.getValueType(), Offs));
1974 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001975 }
1976 }
1977 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001978 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00001979 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00001980 // gcc prints these as sign extended. Sign extend value to 64 bits
1981 // now; without this it would get ZExt'd later in
1982 // ScheduleDAGSDNodes::EmitNode, which is very generic.
1983 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00001985 return;
1986 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001987 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001988 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001989 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001990 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001991}
1992
Chris Lattner1efa40f2006-02-22 00:56:39 +00001993std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00001994getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00001995 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00001996 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00001997 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00001998 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
1999
2000 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002001 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002002
Hal Finkelca2dd362012-12-18 17:50:58 +00002003 std::pair<unsigned, const TargetRegisterClass*> R =
2004 std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
2005
Chris Lattner1efa40f2006-02-22 00:56:39 +00002006 // Figure out which register class contains this reg.
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002007 const TargetRegisterInfo *RI = getTargetMachine().getRegisterInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00002008 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002009 E = RI->regclass_end(); RCI != E; ++RCI) {
2010 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002011
2012 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002013 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen22e8a362011-10-12 01:24:51 +00002014 if (!isLegalRC(RC))
2015 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002016
2017 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002018 I != E; ++I) {
Hal Finkelca2dd362012-12-18 17:50:58 +00002019 if (RegName.equals_lower(RI->getName(*I))) {
2020 std::pair<unsigned, const TargetRegisterClass*> S =
2021 std::make_pair(*I, RC);
2022
2023 // If this register class has the requested value type, return it,
2024 // otherwise keep searching and return the first class found
2025 // if no other is found which explicitly has the requested type.
2026 if (RC->hasType(VT))
2027 return S;
2028 else if (!R.second)
2029 R = S;
2030 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00002031 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002032 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002033
Hal Finkelca2dd362012-12-18 17:50:58 +00002034 return R;
Chris Lattner4ccb0702006-01-26 20:37:03 +00002035}
Evan Cheng30b37b52006-03-13 23:18:16 +00002036
2037//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002038// Constraint Selection.
2039
Chris Lattner6bdcda32008-10-17 16:47:46 +00002040/// isMatchingInputConstraint - Return true of this is an input operand that is
2041/// a matching constraint like "4".
2042bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002043 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei87d0b9e2013-02-12 21:21:59 +00002044 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattner58f15c42008-10-17 16:21:11 +00002045}
2046
2047/// getMatchedOperand - If this is an input matching constraint, this method
2048/// returns the output operand it matches.
2049unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2050 assert(!ConstraintCode.empty() && "No known constraint!");
2051 return atoi(ConstraintCode.c_str());
2052}
2053
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002054
John Thompsoneac6e1d2010-09-13 18:15:37 +00002055/// ParseConstraints - Split up the constraint string from the inline
2056/// assembly value into the specific constraints and their prefixes,
2057/// and also tie in the associated operand values.
2058/// If this returns an empty vector, and if the constraint string itself
2059/// isn't empty, there was an error parsing.
John Thompson44ab89e2010-10-29 17:29:13 +00002060TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002061 ImmutableCallSite CS) const {
2062 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002063 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002064 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002065 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002066
2067 // Do a prepass over the constraints, canonicalizing them, and building up the
2068 // ConstraintOperands list.
John Thompson44ab89e2010-10-29 17:29:13 +00002069 InlineAsm::ConstraintInfoVector
John Thompsoneac6e1d2010-09-13 18:15:37 +00002070 ConstraintInfos = IA->ParseConstraints();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071
John Thompsoneac6e1d2010-09-13 18:15:37 +00002072 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2073 unsigned ResNo = 0; // ResNo - The result number of the next output.
2074
2075 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2076 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2077 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2078
John Thompson67aff162010-09-21 22:04:54 +00002079 // Update multiple alternative constraint count.
2080 if (OpInfo.multipleAlternatives.size() > maCount)
2081 maCount = OpInfo.multipleAlternatives.size();
2082
John Thompson44ab89e2010-10-29 17:29:13 +00002083 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002084
2085 // Compute the value type for each operand.
2086 switch (OpInfo.Type) {
2087 case InlineAsm::isOutput:
2088 // Indirect outputs just consume an argument.
2089 if (OpInfo.isIndirect) {
2090 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2091 break;
2092 }
2093
2094 // The return value of the call is this value. As such, there is no
2095 // corresponding argument.
2096 assert(!CS.getType()->isVoidTy() &&
2097 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002098 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002099 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002100 } else {
2101 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002102 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002103 }
2104 ++ResNo;
2105 break;
2106 case InlineAsm::isInput:
2107 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2108 break;
2109 case InlineAsm::isClobber:
2110 // Nothing to do.
2111 break;
2112 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002113
John Thompson44ab89e2010-10-29 17:29:13 +00002114 if (OpInfo.CallOperandVal) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002115 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002116 if (OpInfo.isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002117 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002118 if (!PtrTy)
2119 report_fatal_error("Indirect operand for inline asm not a pointer!");
2120 OpTy = PtrTy->getElementType();
2121 }
Eric Christopher362fee92011-06-17 20:41:29 +00002122
Eric Christophercef81b72011-05-09 20:04:43 +00002123 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002124 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00002125 if (STy->getNumElements() == 1)
2126 OpTy = STy->getElementType(0);
2127
John Thompson44ab89e2010-10-29 17:29:13 +00002128 // If OpTy is not a single value, it may be a struct/union that we
2129 // can tile with integers.
2130 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002131 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002132 switch (BitSize) {
2133 default: break;
2134 case 1:
2135 case 8:
2136 case 16:
2137 case 32:
2138 case 64:
2139 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002140 OpInfo.ConstraintVT =
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002141 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002142 break;
2143 }
Micah Villmow7d661462012-10-09 16:06:12 +00002144 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
2145 OpInfo.ConstraintVT = MVT::getIntegerVT(
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002146 8*getDataLayout()->getPointerSize(PT->getAddressSpace()));
John Thompson44ab89e2010-10-29 17:29:13 +00002147 } else {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002148 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompson44ab89e2010-10-29 17:29:13 +00002149 }
2150 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002151 }
2152
2153 // If we have multiple alternative constraints, select the best alternative.
2154 if (ConstraintInfos.size()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002155 if (maCount) {
2156 unsigned bestMAIndex = 0;
2157 int bestWeight = -1;
2158 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2159 int weight = -1;
2160 unsigned maIndex;
2161 // Compute the sums of the weights for each alternative, keeping track
2162 // of the best (highest weight) one so far.
2163 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2164 int weightSum = 0;
2165 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2166 cIndex != eIndex; ++cIndex) {
2167 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2168 if (OpInfo.Type == InlineAsm::isClobber)
2169 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002170
John Thompson44ab89e2010-10-29 17:29:13 +00002171 // If this is an output operand with a matching input operand,
2172 // look up the matching input. If their types mismatch, e.g. one
2173 // is an integer, the other is floating point, or their sizes are
2174 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002175 if (OpInfo.hasMatchingInput()) {
2176 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00002177 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2178 if ((OpInfo.ConstraintVT.isInteger() !=
2179 Input.ConstraintVT.isInteger()) ||
2180 (OpInfo.ConstraintVT.getSizeInBits() !=
2181 Input.ConstraintVT.getSizeInBits())) {
2182 weightSum = -1; // Can't match.
2183 break;
2184 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002185 }
2186 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002187 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2188 if (weight == -1) {
2189 weightSum = -1;
2190 break;
2191 }
2192 weightSum += weight;
2193 }
2194 // Update best.
2195 if (weightSum > bestWeight) {
2196 bestWeight = weightSum;
2197 bestMAIndex = maIndex;
2198 }
2199 }
2200
2201 // Now select chosen alternative in each constraint.
2202 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2203 cIndex != eIndex; ++cIndex) {
2204 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2205 if (cInfo.Type == InlineAsm::isClobber)
2206 continue;
2207 cInfo.selectAlternative(bestMAIndex);
2208 }
2209 }
2210 }
2211
2212 // Check and hook up tied operands, choose constraint code to use.
2213 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2214 cIndex != eIndex; ++cIndex) {
2215 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002216
John Thompsoneac6e1d2010-09-13 18:15:37 +00002217 // If this is an output operand with a matching input operand, look up the
2218 // matching input. If their types mismatch, e.g. one is an integer, the
2219 // other is floating point, or their sizes are different, flag it as an
2220 // error.
2221 if (OpInfo.hasMatchingInput()) {
2222 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00002223
John Thompsoneac6e1d2010-09-13 18:15:37 +00002224 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00002225 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
2226 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
2227 OpInfo.ConstraintVT);
2228 std::pair<unsigned, const TargetRegisterClass*> InputRC =
2229 getRegForInlineAsmConstraint(Input.ConstraintCode,
2230 Input.ConstraintVT);
John Thompsoneac6e1d2010-09-13 18:15:37 +00002231 if ((OpInfo.ConstraintVT.isInteger() !=
2232 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00002233 (MatchRC.second != InputRC.second)) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002234 report_fatal_error("Unsupported asm: input constraint"
2235 " with a matching output constraint of"
2236 " incompatible type!");
2237 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002238 }
John Thompson44ab89e2010-10-29 17:29:13 +00002239
John Thompsoneac6e1d2010-09-13 18:15:37 +00002240 }
2241 }
2242
2243 return ConstraintOperands;
2244}
2245
Chris Lattner58f15c42008-10-17 16:21:11 +00002246
Chris Lattner4376fea2008-04-27 00:09:47 +00002247/// getConstraintGenerality - Return an integer indicating how general CT
2248/// is.
2249static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2250 switch (CT) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002251 case TargetLowering::C_Other:
2252 case TargetLowering::C_Unknown:
2253 return 0;
2254 case TargetLowering::C_Register:
2255 return 1;
2256 case TargetLowering::C_RegisterClass:
2257 return 2;
2258 case TargetLowering::C_Memory:
2259 return 3;
2260 }
Chandler Carruth732f05c2012-01-10 18:08:01 +00002261 llvm_unreachable("Invalid constraint type");
Chris Lattner4376fea2008-04-27 00:09:47 +00002262}
2263
John Thompson44ab89e2010-10-29 17:29:13 +00002264/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002265/// This object must already have been set up with the operand type
2266/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002267TargetLowering::ConstraintWeight
2268 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002269 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002270 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00002271 if (maIndex >= (int)info.multipleAlternatives.size())
2272 rCodes = &info.Codes;
2273 else
2274 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00002275 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002276
2277 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00002278 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00002279 ConstraintWeight weight =
2280 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002281 if (weight > BestWeight)
2282 BestWeight = weight;
2283 }
2284
2285 return BestWeight;
2286}
2287
John Thompson44ab89e2010-10-29 17:29:13 +00002288/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002289/// This object must already have been set up with the operand type
2290/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002291TargetLowering::ConstraintWeight
2292 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002293 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002294 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002295 Value *CallOperandVal = info.CallOperandVal;
2296 // If we don't have a value, we can't do a match,
2297 // but allow it at the lowest weight.
2298 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +00002299 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002300 // Look at the constraint type.
2301 switch (*constraint) {
2302 case 'i': // immediate integer.
2303 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00002304 if (isa<ConstantInt>(CallOperandVal))
2305 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002306 break;
2307 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00002308 if (isa<GlobalValue>(CallOperandVal))
2309 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002310 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002311 case 'E': // immediate float if host format.
2312 case 'F': // immediate float.
2313 if (isa<ConstantFP>(CallOperandVal))
2314 weight = CW_Constant;
2315 break;
2316 case '<': // memory operand with autodecrement.
2317 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002318 case 'm': // memory operand.
2319 case 'o': // offsettable memory operand
2320 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00002321 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002322 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002323 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002324 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00002325 // note: Clang converts "g" to "imr".
2326 if (CallOperandVal->getType()->isIntegerTy())
2327 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002328 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002329 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002330 default:
John Thompson44ab89e2010-10-29 17:29:13 +00002331 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002332 break;
2333 }
2334 return weight;
2335}
2336
Chris Lattner4376fea2008-04-27 00:09:47 +00002337/// ChooseConstraint - If there are multiple different constraints that we
2338/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002339/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002340/// Other -> immediates and magic values
2341/// Register -> one specific register
2342/// RegisterClass -> a group of regs
2343/// Memory -> memory
2344/// Ideally, we would pick the most specific constraint possible: if we have
2345/// something that fits into a register, we would pick it. The problem here
2346/// is that if we have something that could either be in a register or in
2347/// memory that use of the register could cause selection of *other*
2348/// operands to fail: they might only succeed if we pick memory. Because of
2349/// this the heuristic we use is:
2350///
2351/// 1) If there is an 'other' constraint, and if the operand is valid for
2352/// that constraint, use it. This makes us take advantage of 'i'
2353/// constraints when available.
2354/// 2) Otherwise, pick the most general constraint present. This prefers
2355/// 'm' over 'r', for example.
2356///
2357static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00002358 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002360 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2361 unsigned BestIdx = 0;
2362 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2363 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00002364
Chris Lattner4376fea2008-04-27 00:09:47 +00002365 // Loop over the options, keeping track of the most general one.
2366 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2367 TargetLowering::ConstraintType CType =
2368 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00002369
Chris Lattner5a096902008-04-27 00:37:18 +00002370 // If this is an 'other' constraint, see if the operand is valid for it.
2371 // For example, on X86 we might have an 'rI' constraint. If the operand
2372 // is an integer in the range [0..31] we want to use I (saving a load
2373 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002374 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002375 assert(OpInfo.Codes[i].size() == 1 &&
2376 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002377 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00002378 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00002379 ResultOps, *DAG);
2380 if (!ResultOps.empty()) {
2381 BestType = CType;
2382 BestIdx = i;
2383 break;
2384 }
2385 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002386
Dale Johannesena5989f82010-06-28 22:09:45 +00002387 // Things with matching constraints can only be registers, per gcc
2388 // documentation. This mainly affects "g" constraints.
2389 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2390 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002391
Chris Lattner4376fea2008-04-27 00:09:47 +00002392 // This constraint letter is more general than the previous one, use it.
2393 int Generality = getConstraintGenerality(CType);
2394 if (Generality > BestGenerality) {
2395 BestType = CType;
2396 BestIdx = i;
2397 BestGenerality = Generality;
2398 }
2399 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002400
Chris Lattner4376fea2008-04-27 00:09:47 +00002401 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2402 OpInfo.ConstraintType = BestType;
2403}
2404
2405/// ComputeConstraintToUse - Determines the constraint code and constraint
2406/// type to use for the specific AsmOperandInfo, setting
2407/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002408void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002409 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00002410 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002411 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002412
Chris Lattner4376fea2008-04-27 00:09:47 +00002413 // Single-letter constraints ('r') are very common.
2414 if (OpInfo.Codes.size() == 1) {
2415 OpInfo.ConstraintCode = OpInfo.Codes[0];
2416 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2417 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00002418 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002419 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002420
Chris Lattner4376fea2008-04-27 00:09:47 +00002421 // 'X' matches anything.
2422 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2423 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002424 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002425 // the result, which is not what we want to look at; leave them alone.
2426 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002427 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2428 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002429 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002430 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002431
Chris Lattner4376fea2008-04-27 00:09:47 +00002432 // Otherwise, try to resolve it to something we know about by looking at
2433 // the actual operand type.
2434 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2435 OpInfo.ConstraintCode = Repl;
2436 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2437 }
2438 }
2439}
2440
David Majnemera2f8d372013-06-08 23:51:45 +00002441/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9c640302011-07-08 10:31:30 +00002442/// with the multiplicative inverse of the constant.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002443SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9c640302011-07-08 10:31:30 +00002444 SelectionDAG &DAG) const {
2445 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2446 APInt d = C->getAPIntValue();
2447 assert(d != 0 && "Division by zero!");
2448
2449 // Shift the value upfront if it is even, so the LSB is one.
2450 unsigned ShAmt = d.countTrailingZeros();
2451 if (ShAmt) {
2452 // TODO: For UDIV use SRL instead of SRA.
2453 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
2454 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt);
2455 d = d.ashr(ShAmt);
2456 }
2457
2458 // Calculate the multiplicative inverse, using Newton's method.
2459 APInt t, xn = d;
2460 while ((t = d*xn) != 1)
2461 xn *= APInt(d.getBitWidth(), 2) - t;
2462
2463 Op2 = DAG.getConstant(xn, Op1.getValueType());
2464 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2465}
2466
David Majnemera2f8d372013-06-08 23:51:45 +00002467/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002468/// return a DAG expression to select that will generate the same value by
2469/// multiplying by a magic number. See:
2470/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00002471SDValue TargetLowering::
2472BuildSDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00002473 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002474 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002475 SDLoc dl(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002476
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002477 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002478 // FIXME: We should be more aggressive here.
2479 if (!isTypeLegal(VT))
2480 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002481
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002482 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002483 APInt::ms magics = d.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002484
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002485 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002486 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002487 SDValue Q;
Richard Osborne19a4daf2011-11-07 17:09:05 +00002488 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2489 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002490 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002491 DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002492 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2493 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002494 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002495 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002496 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002497 else
Dan Gohman475871a2008-07-27 21:46:04 +00002498 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002499 // If d > 0 and m < 0, add the numerator
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002500 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002501 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002502 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002503 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002504 }
2505 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002506 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002507 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002508 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002509 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002510 }
2511 // Shift right algebraic if shift value is nonzero
2512 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002513 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002514 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002515 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002516 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002517 }
2518 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002520 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Anderson95771af2011-02-25 21:41:48 +00002521 getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002522 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002523 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002524 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002525}
2526
David Majnemera2f8d372013-06-08 23:51:45 +00002527/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002528/// return a DAG expression to select that will generate the same value by
2529/// multiplying by a magic number. See:
2530/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00002531SDValue TargetLowering::
2532BuildUDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00002533 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002534 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002535 SDLoc dl(N);
Eli Friedman201c9772008-11-30 06:02:26 +00002536
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002537 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002538 // FIXME: We should be more aggressive here.
2539 if (!isTypeLegal(VT))
2540 return SDValue();
2541
2542 // FIXME: We should use a narrower constant when the upper
2543 // bits are known to be zero.
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002544 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2545 APInt::mu magics = N1C.magicu();
2546
2547 SDValue Q = N->getOperand(0);
2548
2549 // If the divisor is even, we can avoid using the expensive fixup by shifting
2550 // the divided value upfront.
2551 if (magics.a != 0 && !N1C[0]) {
2552 unsigned Shift = N1C.countTrailingZeros();
2553 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2554 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
2555 if (Created)
2556 Created->push_back(Q.getNode());
2557
2558 // Get magic number for the shifted divisor.
2559 magics = N1C.lshr(Shift).magicu(Shift);
2560 assert(magics.a == 0 && "Should use cheap fixup now");
2561 }
Eli Friedman201c9772008-11-30 06:02:26 +00002562
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002563 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002564 // FIXME: We should support doing a MUL in a wider type
Richard Osborne19a4daf2011-11-07 17:09:05 +00002565 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2566 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002567 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002568 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2569 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002570 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2571 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002572 else
Dan Gohman475871a2008-07-27 21:46:04 +00002573 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002574 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002575 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002576
2577 if (magics.a == 0) {
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002578 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00002579 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002580 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002581 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002582 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002583 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002584 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002585 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002586 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002587 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002588 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002589 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002590 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002591 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002592 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002593 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002594 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002595 }
2596}