blob: 0b049e911368a4c7497ec42a4f2a7c328c1c48a2 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000117 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000118
119 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000120 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000121 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000122 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000123 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000124 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
125 const SmallVectorImpl<MCParsedAsmOperand*> &);
126 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
127 const SmallVectorImpl<MCParsedAsmOperand*> &);
128 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
130 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000132 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000134 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000136
137 bool validateInstruction(MCInst &Inst,
138 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000139 void processInstruction(MCInst &Inst,
140 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach189610f2011-07-26 18:25:39 +0000141
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000142public:
Evan Chengffc0e732011-07-09 05:47:46 +0000143 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000144 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000145 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000146
Evan Chengebdeeab2011-07-08 01:53:10 +0000147 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000148 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000149 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000150
Jim Grosbach1355cf12011-07-26 17:10:22 +0000151 // Implementation of the MCTargetAsmParser interface:
152 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
153 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000154 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000155 bool ParseDirective(AsmToken DirectiveID);
156
157 bool MatchAndEmitInstruction(SMLoc IDLoc,
158 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
159 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000160};
Jim Grosbach16c74252010-10-29 14:46:02 +0000161} // end anonymous namespace
162
Chris Lattner3a697562010-10-28 17:20:03 +0000163namespace {
164
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000165/// ARMOperand - Instances of this class represent a parsed ARM machine
166/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000167class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000168 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000169 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000170 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000171 CoprocNum,
172 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000173 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000174 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000175 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000176 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000177 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000178 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000179 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000180 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000181 DPRRegisterList,
182 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000183 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000184 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000185 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000186 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000187 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000188 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000189 } Kind;
190
Sean Callanan76264762010-04-02 22:27:05 +0000191 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000192 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000193
194 union {
195 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000196 ARMCC::CondCodes Val;
197 } CC;
198
199 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000200 ARM_MB::MemBOpt Val;
201 } MBOpt;
202
203 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000204 unsigned Val;
205 } Cop;
206
207 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000208 ARM_PROC::IFlags Val;
209 } IFlags;
210
211 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000212 unsigned Val;
213 } MMask;
214
215 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000216 const char *Data;
217 unsigned Length;
218 } Tok;
219
220 struct {
221 unsigned RegNum;
222 } Reg;
223
Bill Wendling8155e5b2010-11-06 22:19:43 +0000224 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000225 const MCExpr *Val;
226 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000227
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000228 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000229 struct {
230 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000231 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
232 // was specified.
233 const MCConstantExpr *OffsetImm; // Offset immediate value
234 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
235 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000236 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000237 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000238 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000239
240 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000241 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000242 bool isAdd;
243 ARM_AM::ShiftOpc ShiftTy;
244 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000245 } PostIdxReg;
246
247 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000248 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000249 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000250 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000251 struct {
252 ARM_AM::ShiftOpc ShiftTy;
253 unsigned SrcReg;
254 unsigned ShiftReg;
255 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000256 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000257 struct {
258 ARM_AM::ShiftOpc ShiftTy;
259 unsigned SrcReg;
260 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000261 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000262 struct {
263 unsigned Imm;
264 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000265 struct {
266 unsigned LSB;
267 unsigned Width;
268 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000269 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000270
Bill Wendling146018f2010-11-06 21:42:12 +0000271 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
272public:
Sean Callanan76264762010-04-02 22:27:05 +0000273 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
274 Kind = o.Kind;
275 StartLoc = o.StartLoc;
276 EndLoc = o.EndLoc;
277 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000278 case CondCode:
279 CC = o.CC;
280 break;
Sean Callanan76264762010-04-02 22:27:05 +0000281 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000282 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000283 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000284 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000285 case Register:
286 Reg = o.Reg;
287 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000288 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000289 case DPRRegisterList:
290 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000291 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000292 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000293 case CoprocNum:
294 case CoprocReg:
295 Cop = o.Cop;
296 break;
Sean Callanan76264762010-04-02 22:27:05 +0000297 case Immediate:
298 Imm = o.Imm;
299 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000300 case MemBarrierOpt:
301 MBOpt = o.MBOpt;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Memory:
304 Mem = o.Mem;
305 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000306 case PostIndexRegister:
307 PostIdxReg = o.PostIdxReg;
308 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000309 case MSRMask:
310 MMask = o.MMask;
311 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000312 case ProcIFlags:
313 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000314 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000315 case ShifterImmediate:
316 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000317 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000318 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000319 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000320 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000321 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000322 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000323 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000324 case RotateImmediate:
325 RotImm = o.RotImm;
326 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000327 case BitfieldDescriptor:
328 Bitfield = o.Bitfield;
329 break;
Sean Callanan76264762010-04-02 22:27:05 +0000330 }
331 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000332
Sean Callanan76264762010-04-02 22:27:05 +0000333 /// getStartLoc - Get the location of the first token of this operand.
334 SMLoc getStartLoc() const { return StartLoc; }
335 /// getEndLoc - Get the location of the last token of this operand.
336 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000337
Daniel Dunbar8462b302010-08-11 06:36:53 +0000338 ARMCC::CondCodes getCondCode() const {
339 assert(Kind == CondCode && "Invalid access!");
340 return CC.Val;
341 }
342
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000343 unsigned getCoproc() const {
344 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
345 return Cop.Val;
346 }
347
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000348 StringRef getToken() const {
349 assert(Kind == Token && "Invalid access!");
350 return StringRef(Tok.Data, Tok.Length);
351 }
352
353 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000354 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000355 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000356 }
357
Bill Wendling5fa22a12010-11-09 23:28:44 +0000358 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000359 assert((Kind == RegisterList || Kind == DPRRegisterList ||
360 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000361 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000362 }
363
Kevin Enderbycfe07242009-10-13 22:19:02 +0000364 const MCExpr *getImm() const {
365 assert(Kind == Immediate && "Invalid access!");
366 return Imm.Val;
367 }
368
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000369 ARM_MB::MemBOpt getMemBarrierOpt() const {
370 assert(Kind == MemBarrierOpt && "Invalid access!");
371 return MBOpt.Val;
372 }
373
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000374 ARM_PROC::IFlags getProcIFlags() const {
375 assert(Kind == ProcIFlags && "Invalid access!");
376 return IFlags.Val;
377 }
378
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000379 unsigned getMSRMask() const {
380 assert(Kind == MSRMask && "Invalid access!");
381 return MMask.Val;
382 }
383
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000384 bool isCoprocNum() const { return Kind == CoprocNum; }
385 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000386 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000387 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000388 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000389 bool isImm0_255() const {
390 if (Kind != Immediate)
391 return false;
392 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
393 if (!CE) return false;
394 int64_t Value = CE->getValue();
395 return Value >= 0 && Value < 256;
396 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000397 bool isImm0_7() const {
398 if (Kind != Immediate)
399 return false;
400 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
401 if (!CE) return false;
402 int64_t Value = CE->getValue();
403 return Value >= 0 && Value < 8;
404 }
405 bool isImm0_15() const {
406 if (Kind != Immediate)
407 return false;
408 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
409 if (!CE) return false;
410 int64_t Value = CE->getValue();
411 return Value >= 0 && Value < 16;
412 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000413 bool isImm0_31() const {
414 if (Kind != Immediate)
415 return false;
416 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
417 if (!CE) return false;
418 int64_t Value = CE->getValue();
419 return Value >= 0 && Value < 32;
420 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000421 bool isImm1_16() const {
422 if (Kind != Immediate)
423 return false;
424 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
425 if (!CE) return false;
426 int64_t Value = CE->getValue();
427 return Value > 0 && Value < 17;
428 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000429 bool isImm1_32() const {
430 if (Kind != Immediate)
431 return false;
432 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
433 if (!CE) return false;
434 int64_t Value = CE->getValue();
435 return Value > 0 && Value < 33;
436 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000437 bool isImm0_65535() const {
438 if (Kind != Immediate)
439 return false;
440 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
441 if (!CE) return false;
442 int64_t Value = CE->getValue();
443 return Value >= 0 && Value < 65536;
444 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000445 bool isImm0_65535Expr() const {
446 if (Kind != Immediate)
447 return false;
448 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
449 // If it's not a constant expression, it'll generate a fixup and be
450 // handled later.
451 if (!CE) return true;
452 int64_t Value = CE->getValue();
453 return Value >= 0 && Value < 65536;
454 }
Jim Grosbached838482011-07-26 16:24:27 +0000455 bool isImm24bit() const {
456 if (Kind != Immediate)
457 return false;
458 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
459 if (!CE) return false;
460 int64_t Value = CE->getValue();
461 return Value >= 0 && Value <= 0xffffff;
462 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000463 bool isPKHLSLImm() const {
464 if (Kind != Immediate)
465 return false;
466 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
467 if (!CE) return false;
468 int64_t Value = CE->getValue();
469 return Value >= 0 && Value < 32;
470 }
471 bool isPKHASRImm() const {
472 if (Kind != Immediate)
473 return false;
474 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
475 if (!CE) return false;
476 int64_t Value = CE->getValue();
477 return Value > 0 && Value <= 32;
478 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479 bool isARMSOImm() const {
480 if (Kind != Immediate)
481 return false;
482 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
483 if (!CE) return false;
484 int64_t Value = CE->getValue();
485 return ARM_AM::getSOImmVal(Value) != -1;
486 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000487 bool isT2SOImm() const {
488 if (Kind != Immediate)
489 return false;
490 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
491 if (!CE) return false;
492 int64_t Value = CE->getValue();
493 return ARM_AM::getT2SOImmVal(Value) != -1;
494 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000495 bool isSetEndImm() const {
496 if (Kind != Immediate)
497 return false;
498 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
499 if (!CE) return false;
500 int64_t Value = CE->getValue();
501 return Value == 1 || Value == 0;
502 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000503 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000504 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000505 bool isDPRRegList() const { return Kind == DPRRegisterList; }
506 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000507 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000508 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000509 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000510 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000511 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
512 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000513 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000514 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000515 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
516 bool isPostIdxReg() const {
517 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
518 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000519 bool isMemNoOffset() const {
520 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000521 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000522 // No offset of any kind.
523 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000524 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000525 bool isAddrMode2() const {
526 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000527 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000528 // Check for register offset.
529 if (Mem.OffsetRegNum) return true;
530 // Immediate offset in range [-4095, 4095].
531 if (!Mem.OffsetImm) return true;
532 int64_t Val = Mem.OffsetImm->getValue();
533 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000534 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000535 bool isAM2OffsetImm() const {
536 if (Kind != Immediate)
537 return false;
538 // Immediate offset in range [-4095, 4095].
539 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
540 if (!CE) return false;
541 int64_t Val = CE->getValue();
542 return Val > -4096 && Val < 4096;
543 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000544 bool isAddrMode3() const {
545 if (Kind != Memory)
546 return false;
547 // No shifts are legal for AM3.
548 if (Mem.ShiftType != ARM_AM::no_shift) return false;
549 // Check for register offset.
550 if (Mem.OffsetRegNum) return true;
551 // Immediate offset in range [-255, 255].
552 if (!Mem.OffsetImm) return true;
553 int64_t Val = Mem.OffsetImm->getValue();
554 return Val > -256 && Val < 256;
555 }
556 bool isAM3Offset() const {
557 if (Kind != Immediate && Kind != PostIndexRegister)
558 return false;
559 if (Kind == PostIndexRegister)
560 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
561 // Immediate offset in range [-255, 255].
562 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
563 if (!CE) return false;
564 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000565 // Special case, #-0 is INT32_MIN.
566 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000567 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000568 bool isAddrMode5() const {
569 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000570 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000571 // Check for register offset.
572 if (Mem.OffsetRegNum) return false;
573 // Immediate offset in range [-1020, 1020] and a multiple of 4.
574 if (!Mem.OffsetImm) return true;
575 int64_t Val = Mem.OffsetImm->getValue();
576 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000577 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000578 bool isMemRegOffset() const {
579 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000580 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000581 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000582 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000583 bool isMemThumbRR() const {
584 // Thumb reg+reg addressing is simple. Just two registers, a base and
585 // an offset. No shifts, negations or any other complicating factors.
586 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
587 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000588 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000589 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000590 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000591 bool isMemImm8Offset() const {
592 if (Kind != Memory || Mem.OffsetRegNum != 0)
593 return false;
594 // Immediate offset in range [-255, 255].
595 if (!Mem.OffsetImm) return true;
596 int64_t Val = Mem.OffsetImm->getValue();
597 return Val > -256 && Val < 256;
598 }
599 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000600 // If we have an immediate that's not a constant, treat it as a label
601 // reference needing a fixup. If it is a constant, it's something else
602 // and we reject it.
603 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
604 return true;
605
Jim Grosbach7ce05792011-08-03 23:50:40 +0000606 if (Kind != Memory || Mem.OffsetRegNum != 0)
607 return false;
608 // Immediate offset in range [-4095, 4095].
609 if (!Mem.OffsetImm) return true;
610 int64_t Val = Mem.OffsetImm->getValue();
611 return Val > -4096 && Val < 4096;
612 }
613 bool isPostIdxImm8() const {
614 if (Kind != Immediate)
615 return false;
616 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
617 if (!CE) return false;
618 int64_t Val = CE->getValue();
619 return Val > -256 && Val < 256;
620 }
621
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000622 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000623 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000624
625 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000626 // Add as immediates when possible. Null MCExpr = 0.
627 if (Expr == 0)
628 Inst.addOperand(MCOperand::CreateImm(0));
629 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000630 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
631 else
632 Inst.addOperand(MCOperand::CreateExpr(Expr));
633 }
634
Daniel Dunbar8462b302010-08-11 06:36:53 +0000635 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000636 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000637 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000638 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
639 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000640 }
641
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000642 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
643 assert(N == 1 && "Invalid number of operands!");
644 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
645 }
646
647 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
648 assert(N == 1 && "Invalid number of operands!");
649 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
650 }
651
Jim Grosbachd67641b2010-12-06 18:21:12 +0000652 void addCCOutOperands(MCInst &Inst, unsigned N) const {
653 assert(N == 1 && "Invalid number of operands!");
654 Inst.addOperand(MCOperand::CreateReg(getReg()));
655 }
656
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000657 void addRegOperands(MCInst &Inst, unsigned N) const {
658 assert(N == 1 && "Invalid number of operands!");
659 Inst.addOperand(MCOperand::CreateReg(getReg()));
660 }
661
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000662 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000663 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000664 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
665 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
666 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000667 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000668 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000669 }
670
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000671 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000672 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000673 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
674 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000675 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000676 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000677 }
678
679
Jim Grosbach580f4a92011-07-25 22:20:28 +0000680 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000681 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000682 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
683 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000684 }
685
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000686 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000687 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000688 const SmallVectorImpl<unsigned> &RegList = getRegList();
689 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000690 I = RegList.begin(), E = RegList.end(); I != E; ++I)
691 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000692 }
693
Bill Wendling0f630752010-11-17 04:32:08 +0000694 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
695 addRegListOperands(Inst, N);
696 }
697
698 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
699 addRegListOperands(Inst, N);
700 }
701
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000702 void addRotImmOperands(MCInst &Inst, unsigned N) const {
703 assert(N == 1 && "Invalid number of operands!");
704 // Encoded as val>>3. The printer handles display as 8, 16, 24.
705 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
706 }
707
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000708 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
709 assert(N == 1 && "Invalid number of operands!");
710 // Munge the lsb/width into a bitfield mask.
711 unsigned lsb = Bitfield.LSB;
712 unsigned width = Bitfield.Width;
713 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
714 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
715 (32 - (lsb + width)));
716 Inst.addOperand(MCOperand::CreateImm(Mask));
717 }
718
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000719 void addImmOperands(MCInst &Inst, unsigned N) const {
720 assert(N == 1 && "Invalid number of operands!");
721 addExpr(Inst, getImm());
722 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000723
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000724 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
725 assert(N == 1 && "Invalid number of operands!");
726 addExpr(Inst, getImm());
727 }
728
Jim Grosbach83ab0702011-07-13 22:01:08 +0000729 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
730 assert(N == 1 && "Invalid number of operands!");
731 addExpr(Inst, getImm());
732 }
733
734 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
735 assert(N == 1 && "Invalid number of operands!");
736 addExpr(Inst, getImm());
737 }
738
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000739 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
740 assert(N == 1 && "Invalid number of operands!");
741 addExpr(Inst, getImm());
742 }
743
Jim Grosbachf4943352011-07-25 23:09:14 +0000744 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
745 assert(N == 1 && "Invalid number of operands!");
746 // The constant encodes as the immediate-1, and we store in the instruction
747 // the bits as encoded, so subtract off one here.
748 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
749 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
750 }
751
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000752 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
753 assert(N == 1 && "Invalid number of operands!");
754 // The constant encodes as the immediate-1, and we store in the instruction
755 // the bits as encoded, so subtract off one here.
756 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
757 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
758 }
759
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000760 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
761 assert(N == 1 && "Invalid number of operands!");
762 addExpr(Inst, getImm());
763 }
764
Jim Grosbachffa32252011-07-19 19:13:28 +0000765 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
766 assert(N == 1 && "Invalid number of operands!");
767 addExpr(Inst, getImm());
768 }
769
Jim Grosbached838482011-07-26 16:24:27 +0000770 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
771 assert(N == 1 && "Invalid number of operands!");
772 addExpr(Inst, getImm());
773 }
774
Jim Grosbachf6c05252011-07-21 17:23:04 +0000775 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
776 assert(N == 1 && "Invalid number of operands!");
777 addExpr(Inst, getImm());
778 }
779
780 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
781 assert(N == 1 && "Invalid number of operands!");
782 // An ASR value of 32 encodes as 0, so that's how we want to add it to
783 // the instruction as well.
784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
785 int Val = CE->getValue();
786 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
787 }
788
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000789 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
790 assert(N == 1 && "Invalid number of operands!");
791 addExpr(Inst, getImm());
792 }
793
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000794 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
795 assert(N == 1 && "Invalid number of operands!");
796 addExpr(Inst, getImm());
797 }
798
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000799 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
800 assert(N == 1 && "Invalid number of operands!");
801 addExpr(Inst, getImm());
802 }
803
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000804 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
805 assert(N == 1 && "Invalid number of operands!");
806 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
807 }
808
Jim Grosbach7ce05792011-08-03 23:50:40 +0000809 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
810 assert(N == 1 && "Invalid number of operands!");
811 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000812 }
813
Jim Grosbach7ce05792011-08-03 23:50:40 +0000814 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
815 assert(N == 3 && "Invalid number of operands!");
816 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
817 if (!Mem.OffsetRegNum) {
818 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
819 // Special case for #-0
820 if (Val == INT32_MIN) Val = 0;
821 if (Val < 0) Val = -Val;
822 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
823 } else {
824 // For register offset, we encode the shift type and negation flag
825 // here.
826 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
827 0, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000828 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000829 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
830 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
831 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000832 }
833
Jim Grosbach039c2e12011-08-04 23:01:30 +0000834 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
835 assert(N == 2 && "Invalid number of operands!");
836 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
837 assert(CE && "non-constant AM2OffsetImm operand!");
838 int32_t Val = CE->getValue();
839 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
840 // Special case for #-0
841 if (Val == INT32_MIN) Val = 0;
842 if (Val < 0) Val = -Val;
843 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
844 Inst.addOperand(MCOperand::CreateReg(0));
845 Inst.addOperand(MCOperand::CreateImm(Val));
846 }
847
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000848 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
849 assert(N == 3 && "Invalid number of operands!");
850 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
851 if (!Mem.OffsetRegNum) {
852 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
853 // Special case for #-0
854 if (Val == INT32_MIN) Val = 0;
855 if (Val < 0) Val = -Val;
856 Val = ARM_AM::getAM3Opc(AddSub, Val);
857 } else {
858 // For register offset, we encode the shift type and negation flag
859 // here.
860 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
861 }
862 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
863 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
864 Inst.addOperand(MCOperand::CreateImm(Val));
865 }
866
867 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
868 assert(N == 2 && "Invalid number of operands!");
869 if (Kind == PostIndexRegister) {
870 int32_t Val =
871 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
872 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
873 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000874 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000875 }
876
877 // Constant offset.
878 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
879 int32_t Val = CE->getValue();
880 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
881 // Special case for #-0
882 if (Val == INT32_MIN) Val = 0;
883 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000884 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000885 Inst.addOperand(MCOperand::CreateReg(0));
886 Inst.addOperand(MCOperand::CreateImm(Val));
887 }
888
Jim Grosbach7ce05792011-08-03 23:50:40 +0000889 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
890 assert(N == 2 && "Invalid number of operands!");
891 // The lower two bits are always zero and as such are not encoded.
892 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
893 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
894 // Special case for #-0
895 if (Val == INT32_MIN) Val = 0;
896 if (Val < 0) Val = -Val;
897 Val = ARM_AM::getAM5Opc(AddSub, Val);
898 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
899 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000900 }
901
Jim Grosbach7ce05792011-08-03 23:50:40 +0000902 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
903 assert(N == 2 && "Invalid number of operands!");
904 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
905 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
906 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000907 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000908
Jim Grosbach7ce05792011-08-03 23:50:40 +0000909 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
910 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000911 // If this is an immediate, it's a label reference.
912 if (Kind == Immediate) {
913 addExpr(Inst, getImm());
914 Inst.addOperand(MCOperand::CreateImm(0));
915 return;
916 }
917
918 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000919 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
920 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
921 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000922 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000923
Jim Grosbach7ce05792011-08-03 23:50:40 +0000924 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
925 assert(N == 3 && "Invalid number of operands!");
926 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000927 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000928 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
929 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
930 Inst.addOperand(MCOperand::CreateImm(Val));
931 }
932
933 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
934 assert(N == 2 && "Invalid number of operands!");
935 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
936 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
937 }
938
939 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
940 assert(N == 1 && "Invalid number of operands!");
941 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
942 assert(CE && "non-constant post-idx-imm8 operand!");
943 int Imm = CE->getValue();
944 bool isAdd = Imm >= 0;
945 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
946 Inst.addOperand(MCOperand::CreateImm(Imm));
947 }
948
949 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
950 assert(N == 2 && "Invalid number of operands!");
951 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000952 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
953 }
954
955 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
956 assert(N == 2 && "Invalid number of operands!");
957 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
958 // The sign, shift type, and shift amount are encoded in a single operand
959 // using the AM2 encoding helpers.
960 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
961 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
962 PostIdxReg.ShiftTy);
963 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000964 }
965
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000966 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
967 assert(N == 1 && "Invalid number of operands!");
968 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
969 }
970
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000971 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
972 assert(N == 1 && "Invalid number of operands!");
973 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
974 }
975
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000976 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000977
Chris Lattner3a697562010-10-28 17:20:03 +0000978 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
979 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000980 Op->CC.Val = CC;
981 Op->StartLoc = S;
982 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000983 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000984 }
985
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000986 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
987 ARMOperand *Op = new ARMOperand(CoprocNum);
988 Op->Cop.Val = CopVal;
989 Op->StartLoc = S;
990 Op->EndLoc = S;
991 return Op;
992 }
993
994 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
995 ARMOperand *Op = new ARMOperand(CoprocReg);
996 Op->Cop.Val = CopVal;
997 Op->StartLoc = S;
998 Op->EndLoc = S;
999 return Op;
1000 }
1001
Jim Grosbachd67641b2010-12-06 18:21:12 +00001002 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1003 ARMOperand *Op = new ARMOperand(CCOut);
1004 Op->Reg.RegNum = RegNum;
1005 Op->StartLoc = S;
1006 Op->EndLoc = S;
1007 return Op;
1008 }
1009
Chris Lattner3a697562010-10-28 17:20:03 +00001010 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1011 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001012 Op->Tok.Data = Str.data();
1013 Op->Tok.Length = Str.size();
1014 Op->StartLoc = S;
1015 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001016 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001017 }
1018
Bill Wendling50d0f582010-11-18 23:43:05 +00001019 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001020 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001021 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001022 Op->StartLoc = S;
1023 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001024 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001025 }
1026
Jim Grosbache8606dc2011-07-13 17:50:29 +00001027 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1028 unsigned SrcReg,
1029 unsigned ShiftReg,
1030 unsigned ShiftImm,
1031 SMLoc S, SMLoc E) {
1032 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001033 Op->RegShiftedReg.ShiftTy = ShTy;
1034 Op->RegShiftedReg.SrcReg = SrcReg;
1035 Op->RegShiftedReg.ShiftReg = ShiftReg;
1036 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001037 Op->StartLoc = S;
1038 Op->EndLoc = E;
1039 return Op;
1040 }
1041
Owen Anderson92a20222011-07-21 18:54:16 +00001042 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1043 unsigned SrcReg,
1044 unsigned ShiftImm,
1045 SMLoc S, SMLoc E) {
1046 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001047 Op->RegShiftedImm.ShiftTy = ShTy;
1048 Op->RegShiftedImm.SrcReg = SrcReg;
1049 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001050 Op->StartLoc = S;
1051 Op->EndLoc = E;
1052 return Op;
1053 }
1054
Jim Grosbach580f4a92011-07-25 22:20:28 +00001055 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001056 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001057 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1058 Op->ShifterImm.isASR = isASR;
1059 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001060 Op->StartLoc = S;
1061 Op->EndLoc = E;
1062 return Op;
1063 }
1064
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001065 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1066 ARMOperand *Op = new ARMOperand(RotateImmediate);
1067 Op->RotImm.Imm = Imm;
1068 Op->StartLoc = S;
1069 Op->EndLoc = E;
1070 return Op;
1071 }
1072
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001073 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1074 SMLoc S, SMLoc E) {
1075 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1076 Op->Bitfield.LSB = LSB;
1077 Op->Bitfield.Width = Width;
1078 Op->StartLoc = S;
1079 Op->EndLoc = E;
1080 return Op;
1081 }
1082
Bill Wendling7729e062010-11-09 22:44:22 +00001083 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001084 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001085 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001086 KindTy Kind = RegisterList;
1087
Evan Cheng275944a2011-07-25 21:32:49 +00001088 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1089 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001090 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001091 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1092 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001093 Kind = SPRRegisterList;
1094
1095 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001096 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001097 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001098 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001099 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001100 Op->StartLoc = StartLoc;
1101 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001102 return Op;
1103 }
1104
Chris Lattner3a697562010-10-28 17:20:03 +00001105 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1106 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001107 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001108 Op->StartLoc = S;
1109 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001110 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001111 }
1112
Jim Grosbach7ce05792011-08-03 23:50:40 +00001113 static ARMOperand *CreateMem(unsigned BaseRegNum,
1114 const MCConstantExpr *OffsetImm,
1115 unsigned OffsetRegNum,
1116 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001117 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001118 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001119 SMLoc S, SMLoc E) {
1120 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001121 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001122 Op->Mem.OffsetImm = OffsetImm;
1123 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001124 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001125 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001126 Op->Mem.isNegative = isNegative;
1127 Op->StartLoc = S;
1128 Op->EndLoc = E;
1129 return Op;
1130 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001131
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001132 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1133 ARM_AM::ShiftOpc ShiftTy,
1134 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001135 SMLoc S, SMLoc E) {
1136 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1137 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001138 Op->PostIdxReg.isAdd = isAdd;
1139 Op->PostIdxReg.ShiftTy = ShiftTy;
1140 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001141 Op->StartLoc = S;
1142 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001143 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001144 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001145
1146 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1147 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1148 Op->MBOpt.Val = Opt;
1149 Op->StartLoc = S;
1150 Op->EndLoc = S;
1151 return Op;
1152 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001153
1154 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1155 ARMOperand *Op = new ARMOperand(ProcIFlags);
1156 Op->IFlags.Val = IFlags;
1157 Op->StartLoc = S;
1158 Op->EndLoc = S;
1159 return Op;
1160 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001161
1162 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1163 ARMOperand *Op = new ARMOperand(MSRMask);
1164 Op->MMask.Val = MMask;
1165 Op->StartLoc = S;
1166 Op->EndLoc = S;
1167 return Op;
1168 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001169};
1170
1171} // end anonymous namespace.
1172
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001173void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001174 switch (Kind) {
1175 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001176 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001177 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001178 case CCOut:
1179 OS << "<ccout " << getReg() << ">";
1180 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001181 case CoprocNum:
1182 OS << "<coprocessor number: " << getCoproc() << ">";
1183 break;
1184 case CoprocReg:
1185 OS << "<coprocessor register: " << getCoproc() << ">";
1186 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001187 case MSRMask:
1188 OS << "<mask: " << getMSRMask() << ">";
1189 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001190 case Immediate:
1191 getImm()->print(OS);
1192 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001193 case MemBarrierOpt:
1194 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1195 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001196 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001197 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001198 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001199 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001200 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001201 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001202 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1203 << PostIdxReg.RegNum;
1204 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1205 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1206 << PostIdxReg.ShiftImm;
1207 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001208 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001209 case ProcIFlags: {
1210 OS << "<ARM_PROC::";
1211 unsigned IFlags = getProcIFlags();
1212 for (int i=2; i >= 0; --i)
1213 if (IFlags & (1 << i))
1214 OS << ARM_PROC::IFlagsToString(1 << i);
1215 OS << ">";
1216 break;
1217 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001218 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001219 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001220 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001221 case ShifterImmediate:
1222 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1223 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001224 break;
1225 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001226 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001227 << RegShiftedReg.SrcReg
1228 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1229 << ", " << RegShiftedReg.ShiftReg << ", "
1230 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001231 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001232 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001233 case ShiftedImmediate:
1234 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001235 << RegShiftedImm.SrcReg
1236 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1237 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001238 << ">";
1239 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001240 case RotateImmediate:
1241 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1242 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001243 case BitfieldDescriptor:
1244 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1245 << ", width: " << Bitfield.Width << ">";
1246 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001247 case RegisterList:
1248 case DPRRegisterList:
1249 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001250 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001251
Bill Wendling5fa22a12010-11-09 23:28:44 +00001252 const SmallVectorImpl<unsigned> &RegList = getRegList();
1253 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001254 I = RegList.begin(), E = RegList.end(); I != E; ) {
1255 OS << *I;
1256 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001257 }
1258
1259 OS << ">";
1260 break;
1261 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001262 case Token:
1263 OS << "'" << getToken() << "'";
1264 break;
1265 }
1266}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001267
1268/// @name Auto-generated Match Functions
1269/// {
1270
1271static unsigned MatchRegisterName(StringRef Name);
1272
1273/// }
1274
Bob Wilson69df7232011-02-03 21:46:10 +00001275bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1276 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001277 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001278
1279 return (RegNo == (unsigned)-1);
1280}
1281
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001282/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001283/// and if it is a register name the token is eaten and the register number is
1284/// returned. Otherwise return -1.
1285///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001286int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001287 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001288 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001289
Chris Lattnere5658fa2010-10-30 04:09:10 +00001290 // FIXME: Validate register for the current architecture; we have to do
1291 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001292 std::string upperCase = Tok.getString().str();
1293 std::string lowerCase = LowercaseString(upperCase);
1294 unsigned RegNum = MatchRegisterName(lowerCase);
1295 if (!RegNum) {
1296 RegNum = StringSwitch<unsigned>(lowerCase)
1297 .Case("r13", ARM::SP)
1298 .Case("r14", ARM::LR)
1299 .Case("r15", ARM::PC)
1300 .Case("ip", ARM::R12)
1301 .Default(0);
1302 }
1303 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001304
Chris Lattnere5658fa2010-10-30 04:09:10 +00001305 Parser.Lex(); // Eat identifier token.
1306 return RegNum;
1307}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001308
Jim Grosbach19906722011-07-13 18:49:30 +00001309// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1310// If a recoverable error occurs, return 1. If an irrecoverable error
1311// occurs, return -1. An irrecoverable error is one where tokens have been
1312// consumed in the process of trying to parse the shifter (i.e., when it is
1313// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001314int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001315 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1316 SMLoc S = Parser.getTok().getLoc();
1317 const AsmToken &Tok = Parser.getTok();
1318 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1319
1320 std::string upperCase = Tok.getString().str();
1321 std::string lowerCase = LowercaseString(upperCase);
1322 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1323 .Case("lsl", ARM_AM::lsl)
1324 .Case("lsr", ARM_AM::lsr)
1325 .Case("asr", ARM_AM::asr)
1326 .Case("ror", ARM_AM::ror)
1327 .Case("rrx", ARM_AM::rrx)
1328 .Default(ARM_AM::no_shift);
1329
1330 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001331 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001332
Jim Grosbache8606dc2011-07-13 17:50:29 +00001333 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001334
Jim Grosbache8606dc2011-07-13 17:50:29 +00001335 // The source register for the shift has already been added to the
1336 // operand list, so we need to pop it off and combine it into the shifted
1337 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001338 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001339 if (!PrevOp->isReg())
1340 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1341 int SrcReg = PrevOp->getReg();
1342 int64_t Imm = 0;
1343 int ShiftReg = 0;
1344 if (ShiftTy == ARM_AM::rrx) {
1345 // RRX Doesn't have an explicit shift amount. The encoder expects
1346 // the shift register to be the same as the source register. Seems odd,
1347 // but OK.
1348 ShiftReg = SrcReg;
1349 } else {
1350 // Figure out if this is shifted by a constant or a register (for non-RRX).
1351 if (Parser.getTok().is(AsmToken::Hash)) {
1352 Parser.Lex(); // Eat hash.
1353 SMLoc ImmLoc = Parser.getTok().getLoc();
1354 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001355 if (getParser().ParseExpression(ShiftExpr)) {
1356 Error(ImmLoc, "invalid immediate shift value");
1357 return -1;
1358 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001359 // The expression must be evaluatable as an immediate.
1360 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001361 if (!CE) {
1362 Error(ImmLoc, "invalid immediate shift value");
1363 return -1;
1364 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001365 // Range check the immediate.
1366 // lsl, ror: 0 <= imm <= 31
1367 // lsr, asr: 0 <= imm <= 32
1368 Imm = CE->getValue();
1369 if (Imm < 0 ||
1370 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1371 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001372 Error(ImmLoc, "immediate shift value out of range");
1373 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001374 }
1375 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001376 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001377 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001378 if (ShiftReg == -1) {
1379 Error (L, "expected immediate or register in shift operand");
1380 return -1;
1381 }
1382 } else {
1383 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001384 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001385 return -1;
1386 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001387 }
1388
Owen Anderson92a20222011-07-21 18:54:16 +00001389 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1390 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001391 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001392 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001393 else
1394 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1395 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001396
Jim Grosbach19906722011-07-13 18:49:30 +00001397 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001398}
1399
1400
Bill Wendling50d0f582010-11-18 23:43:05 +00001401/// Try to parse a register name. The token must be an Identifier when called.
1402/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1403/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001404///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001405/// TODO this is likely to change to allow different register types and or to
1406/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001407bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001408tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001409 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001410 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001411 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001412 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001413
Bill Wendling50d0f582010-11-18 23:43:05 +00001414 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001415
Chris Lattnere5658fa2010-10-30 04:09:10 +00001416 const AsmToken &ExclaimTok = Parser.getTok();
1417 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001418 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1419 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001420 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001421 }
1422
Bill Wendling50d0f582010-11-18 23:43:05 +00001423 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001424}
1425
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001426/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1427/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1428/// "c5", ...
1429static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001430 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1431 // but efficient.
1432 switch (Name.size()) {
1433 default: break;
1434 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001435 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001436 return -1;
1437 switch (Name[1]) {
1438 default: return -1;
1439 case '0': return 0;
1440 case '1': return 1;
1441 case '2': return 2;
1442 case '3': return 3;
1443 case '4': return 4;
1444 case '5': return 5;
1445 case '6': return 6;
1446 case '7': return 7;
1447 case '8': return 8;
1448 case '9': return 9;
1449 }
1450 break;
1451 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001452 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001453 return -1;
1454 switch (Name[2]) {
1455 default: return -1;
1456 case '0': return 10;
1457 case '1': return 11;
1458 case '2': return 12;
1459 case '3': return 13;
1460 case '4': return 14;
1461 case '5': return 15;
1462 }
1463 break;
1464 }
1465
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001466 return -1;
1467}
1468
Jim Grosbach43904292011-07-25 20:14:50 +00001469/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001470/// token must be an Identifier when called, and if it is a coprocessor
1471/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001472ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001473parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001474 SMLoc S = Parser.getTok().getLoc();
1475 const AsmToken &Tok = Parser.getTok();
1476 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1477
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001478 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001479 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001480 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001481
1482 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001483 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001484 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001485}
1486
Jim Grosbach43904292011-07-25 20:14:50 +00001487/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001488/// token must be an Identifier when called, and if it is a coprocessor
1489/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001490ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001491parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001492 SMLoc S = Parser.getTok().getLoc();
1493 const AsmToken &Tok = Parser.getTok();
1494 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1495
1496 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1497 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001498 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001499
1500 Parser.Lex(); // Eat identifier token.
1501 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001502 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001503}
1504
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001505/// Parse a register list, return it if successful else return null. The first
1506/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001507bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001508parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001509 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001510 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001511 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001512
Bill Wendling7729e062010-11-09 22:44:22 +00001513 // Read the rest of the registers in the list.
1514 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001515 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001516
Bill Wendling7729e062010-11-09 22:44:22 +00001517 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001518 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001519 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001520
Sean Callanan18b83232010-01-19 21:44:56 +00001521 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001522 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001523 if (RegTok.isNot(AsmToken::Identifier)) {
1524 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001525 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001526 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001527
Jim Grosbach1355cf12011-07-26 17:10:22 +00001528 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001529 if (RegNum == -1) {
1530 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001531 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001532 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001533
Bill Wendlinge7176102010-11-06 22:36:58 +00001534 if (IsRange) {
1535 int Reg = PrevRegNum;
1536 do {
1537 ++Reg;
1538 Registers.push_back(std::make_pair(Reg, RegLoc));
1539 } while (Reg != RegNum);
1540 } else {
1541 Registers.push_back(std::make_pair(RegNum, RegLoc));
1542 }
1543
1544 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001545 } while (Parser.getTok().is(AsmToken::Comma) ||
1546 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001547
1548 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001549 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001550 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1551 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001552 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001553 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001554
Bill Wendlinge7176102010-11-06 22:36:58 +00001555 SMLoc E = RCurlyTok.getLoc();
1556 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001557
Bill Wendlinge7176102010-11-06 22:36:58 +00001558 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001559 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001560 RI = Registers.begin(), RE = Registers.end();
1561
Bill Wendling7caebff2011-01-12 21:20:59 +00001562 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001563 bool EmittedWarning = false;
1564
Bill Wendling7caebff2011-01-12 21:20:59 +00001565 DenseMap<unsigned, bool> RegMap;
1566 RegMap[HighRegNum] = true;
1567
Bill Wendlinge7176102010-11-06 22:36:58 +00001568 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001569 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001570 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001571
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001572 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001573 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001574 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001575 }
1576
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001577 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001578 Warning(RegInfo.second,
1579 "register not in ascending order in register list");
1580
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001581 RegMap[Reg] = true;
1582 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001583 }
1584
Bill Wendling50d0f582010-11-18 23:43:05 +00001585 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1586 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001587}
1588
Jim Grosbach43904292011-07-25 20:14:50 +00001589/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001590ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001591parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001592 SMLoc S = Parser.getTok().getLoc();
1593 const AsmToken &Tok = Parser.getTok();
1594 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1595 StringRef OptStr = Tok.getString();
1596
1597 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1598 .Case("sy", ARM_MB::SY)
1599 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001600 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001601 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001602 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001603 .Case("ishst", ARM_MB::ISHST)
1604 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001605 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001606 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001607 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001608 .Case("osh", ARM_MB::OSH)
1609 .Case("oshst", ARM_MB::OSHST)
1610 .Default(~0U);
1611
1612 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001613 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001614
1615 Parser.Lex(); // Eat identifier token.
1616 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001617 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001618}
1619
Jim Grosbach43904292011-07-25 20:14:50 +00001620/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001621ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001622parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001623 SMLoc S = Parser.getTok().getLoc();
1624 const AsmToken &Tok = Parser.getTok();
1625 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1626 StringRef IFlagsStr = Tok.getString();
1627
1628 unsigned IFlags = 0;
1629 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1630 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1631 .Case("a", ARM_PROC::A)
1632 .Case("i", ARM_PROC::I)
1633 .Case("f", ARM_PROC::F)
1634 .Default(~0U);
1635
1636 // If some specific iflag is already set, it means that some letter is
1637 // present more than once, this is not acceptable.
1638 if (Flag == ~0U || (IFlags & Flag))
1639 return MatchOperand_NoMatch;
1640
1641 IFlags |= Flag;
1642 }
1643
1644 Parser.Lex(); // Eat identifier token.
1645 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1646 return MatchOperand_Success;
1647}
1648
Jim Grosbach43904292011-07-25 20:14:50 +00001649/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001650ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001651parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001652 SMLoc S = Parser.getTok().getLoc();
1653 const AsmToken &Tok = Parser.getTok();
1654 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1655 StringRef Mask = Tok.getString();
1656
1657 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1658 size_t Start = 0, Next = Mask.find('_');
1659 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001660 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001661 if (Next != StringRef::npos)
1662 Flags = Mask.slice(Next+1, Mask.size());
1663
1664 // FlagsVal contains the complete mask:
1665 // 3-0: Mask
1666 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1667 unsigned FlagsVal = 0;
1668
1669 if (SpecReg == "apsr") {
1670 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001671 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001672 .Case("g", 0x4) // same as CPSR_s
1673 .Case("nzcvqg", 0xc) // same as CPSR_fs
1674 .Default(~0U);
1675
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001676 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001677 if (!Flags.empty())
1678 return MatchOperand_NoMatch;
1679 else
1680 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001681 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001682 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001683 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1684 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001685 for (int i = 0, e = Flags.size(); i != e; ++i) {
1686 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1687 .Case("c", 1)
1688 .Case("x", 2)
1689 .Case("s", 4)
1690 .Case("f", 8)
1691 .Default(~0U);
1692
1693 // If some specific flag is already set, it means that some letter is
1694 // present more than once, this is not acceptable.
1695 if (FlagsVal == ~0U || (FlagsVal & Flag))
1696 return MatchOperand_NoMatch;
1697 FlagsVal |= Flag;
1698 }
1699 } else // No match for special register.
1700 return MatchOperand_NoMatch;
1701
1702 // Special register without flags are equivalent to "fc" flags.
1703 if (!FlagsVal)
1704 FlagsVal = 0x9;
1705
1706 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1707 if (SpecReg == "spsr")
1708 FlagsVal |= 16;
1709
1710 Parser.Lex(); // Eat identifier token.
1711 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1712 return MatchOperand_Success;
1713}
1714
Jim Grosbachf6c05252011-07-21 17:23:04 +00001715ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1716parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1717 int Low, int High) {
1718 const AsmToken &Tok = Parser.getTok();
1719 if (Tok.isNot(AsmToken::Identifier)) {
1720 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1721 return MatchOperand_ParseFail;
1722 }
1723 StringRef ShiftName = Tok.getString();
1724 std::string LowerOp = LowercaseString(Op);
1725 std::string UpperOp = UppercaseString(Op);
1726 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1727 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1728 return MatchOperand_ParseFail;
1729 }
1730 Parser.Lex(); // Eat shift type token.
1731
1732 // There must be a '#' and a shift amount.
1733 if (Parser.getTok().isNot(AsmToken::Hash)) {
1734 Error(Parser.getTok().getLoc(), "'#' expected");
1735 return MatchOperand_ParseFail;
1736 }
1737 Parser.Lex(); // Eat hash token.
1738
1739 const MCExpr *ShiftAmount;
1740 SMLoc Loc = Parser.getTok().getLoc();
1741 if (getParser().ParseExpression(ShiftAmount)) {
1742 Error(Loc, "illegal expression");
1743 return MatchOperand_ParseFail;
1744 }
1745 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1746 if (!CE) {
1747 Error(Loc, "constant expression expected");
1748 return MatchOperand_ParseFail;
1749 }
1750 int Val = CE->getValue();
1751 if (Val < Low || Val > High) {
1752 Error(Loc, "immediate value out of range");
1753 return MatchOperand_ParseFail;
1754 }
1755
1756 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1757
1758 return MatchOperand_Success;
1759}
1760
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001761ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1762parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1763 const AsmToken &Tok = Parser.getTok();
1764 SMLoc S = Tok.getLoc();
1765 if (Tok.isNot(AsmToken::Identifier)) {
1766 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1767 return MatchOperand_ParseFail;
1768 }
1769 int Val = StringSwitch<int>(Tok.getString())
1770 .Case("be", 1)
1771 .Case("le", 0)
1772 .Default(-1);
1773 Parser.Lex(); // Eat the token.
1774
1775 if (Val == -1) {
1776 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1777 return MatchOperand_ParseFail;
1778 }
1779 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1780 getContext()),
1781 S, Parser.getTok().getLoc()));
1782 return MatchOperand_Success;
1783}
1784
Jim Grosbach580f4a92011-07-25 22:20:28 +00001785/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1786/// instructions. Legal values are:
1787/// lsl #n 'n' in [0,31]
1788/// asr #n 'n' in [1,32]
1789/// n == 32 encoded as n == 0.
1790ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1791parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1792 const AsmToken &Tok = Parser.getTok();
1793 SMLoc S = Tok.getLoc();
1794 if (Tok.isNot(AsmToken::Identifier)) {
1795 Error(S, "shift operator 'asr' or 'lsl' expected");
1796 return MatchOperand_ParseFail;
1797 }
1798 StringRef ShiftName = Tok.getString();
1799 bool isASR;
1800 if (ShiftName == "lsl" || ShiftName == "LSL")
1801 isASR = false;
1802 else if (ShiftName == "asr" || ShiftName == "ASR")
1803 isASR = true;
1804 else {
1805 Error(S, "shift operator 'asr' or 'lsl' expected");
1806 return MatchOperand_ParseFail;
1807 }
1808 Parser.Lex(); // Eat the operator.
1809
1810 // A '#' and a shift amount.
1811 if (Parser.getTok().isNot(AsmToken::Hash)) {
1812 Error(Parser.getTok().getLoc(), "'#' expected");
1813 return MatchOperand_ParseFail;
1814 }
1815 Parser.Lex(); // Eat hash token.
1816
1817 const MCExpr *ShiftAmount;
1818 SMLoc E = Parser.getTok().getLoc();
1819 if (getParser().ParseExpression(ShiftAmount)) {
1820 Error(E, "malformed shift expression");
1821 return MatchOperand_ParseFail;
1822 }
1823 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1824 if (!CE) {
1825 Error(E, "shift amount must be an immediate");
1826 return MatchOperand_ParseFail;
1827 }
1828
1829 int64_t Val = CE->getValue();
1830 if (isASR) {
1831 // Shift amount must be in [1,32]
1832 if (Val < 1 || Val > 32) {
1833 Error(E, "'asr' shift amount must be in range [1,32]");
1834 return MatchOperand_ParseFail;
1835 }
1836 // asr #32 encoded as asr #0.
1837 if (Val == 32) Val = 0;
1838 } else {
1839 // Shift amount must be in [1,32]
1840 if (Val < 0 || Val > 31) {
1841 Error(E, "'lsr' shift amount must be in range [0,31]");
1842 return MatchOperand_ParseFail;
1843 }
1844 }
1845
1846 E = Parser.getTok().getLoc();
1847 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1848
1849 return MatchOperand_Success;
1850}
1851
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001852/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1853/// of instructions. Legal values are:
1854/// ror #n 'n' in {0, 8, 16, 24}
1855ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1856parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1857 const AsmToken &Tok = Parser.getTok();
1858 SMLoc S = Tok.getLoc();
1859 if (Tok.isNot(AsmToken::Identifier)) {
1860 Error(S, "rotate operator 'ror' expected");
1861 return MatchOperand_ParseFail;
1862 }
1863 StringRef ShiftName = Tok.getString();
1864 if (ShiftName != "ror" && ShiftName != "ROR") {
1865 Error(S, "rotate operator 'ror' expected");
1866 return MatchOperand_ParseFail;
1867 }
1868 Parser.Lex(); // Eat the operator.
1869
1870 // A '#' and a rotate amount.
1871 if (Parser.getTok().isNot(AsmToken::Hash)) {
1872 Error(Parser.getTok().getLoc(), "'#' expected");
1873 return MatchOperand_ParseFail;
1874 }
1875 Parser.Lex(); // Eat hash token.
1876
1877 const MCExpr *ShiftAmount;
1878 SMLoc E = Parser.getTok().getLoc();
1879 if (getParser().ParseExpression(ShiftAmount)) {
1880 Error(E, "malformed rotate expression");
1881 return MatchOperand_ParseFail;
1882 }
1883 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1884 if (!CE) {
1885 Error(E, "rotate amount must be an immediate");
1886 return MatchOperand_ParseFail;
1887 }
1888
1889 int64_t Val = CE->getValue();
1890 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1891 // normally, zero is represented in asm by omitting the rotate operand
1892 // entirely.
1893 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1894 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1895 return MatchOperand_ParseFail;
1896 }
1897
1898 E = Parser.getTok().getLoc();
1899 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1900
1901 return MatchOperand_Success;
1902}
1903
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001904ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1905parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1906 SMLoc S = Parser.getTok().getLoc();
1907 // The bitfield descriptor is really two operands, the LSB and the width.
1908 if (Parser.getTok().isNot(AsmToken::Hash)) {
1909 Error(Parser.getTok().getLoc(), "'#' expected");
1910 return MatchOperand_ParseFail;
1911 }
1912 Parser.Lex(); // Eat hash token.
1913
1914 const MCExpr *LSBExpr;
1915 SMLoc E = Parser.getTok().getLoc();
1916 if (getParser().ParseExpression(LSBExpr)) {
1917 Error(E, "malformed immediate expression");
1918 return MatchOperand_ParseFail;
1919 }
1920 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1921 if (!CE) {
1922 Error(E, "'lsb' operand must be an immediate");
1923 return MatchOperand_ParseFail;
1924 }
1925
1926 int64_t LSB = CE->getValue();
1927 // The LSB must be in the range [0,31]
1928 if (LSB < 0 || LSB > 31) {
1929 Error(E, "'lsb' operand must be in the range [0,31]");
1930 return MatchOperand_ParseFail;
1931 }
1932 E = Parser.getTok().getLoc();
1933
1934 // Expect another immediate operand.
1935 if (Parser.getTok().isNot(AsmToken::Comma)) {
1936 Error(Parser.getTok().getLoc(), "too few operands");
1937 return MatchOperand_ParseFail;
1938 }
1939 Parser.Lex(); // Eat hash token.
1940 if (Parser.getTok().isNot(AsmToken::Hash)) {
1941 Error(Parser.getTok().getLoc(), "'#' expected");
1942 return MatchOperand_ParseFail;
1943 }
1944 Parser.Lex(); // Eat hash token.
1945
1946 const MCExpr *WidthExpr;
1947 if (getParser().ParseExpression(WidthExpr)) {
1948 Error(E, "malformed immediate expression");
1949 return MatchOperand_ParseFail;
1950 }
1951 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1952 if (!CE) {
1953 Error(E, "'width' operand must be an immediate");
1954 return MatchOperand_ParseFail;
1955 }
1956
1957 int64_t Width = CE->getValue();
1958 // The LSB must be in the range [1,32-lsb]
1959 if (Width < 1 || Width > 32 - LSB) {
1960 Error(E, "'width' operand must be in the range [1,32-lsb]");
1961 return MatchOperand_ParseFail;
1962 }
1963 E = Parser.getTok().getLoc();
1964
1965 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1966
1967 return MatchOperand_Success;
1968}
1969
Jim Grosbach7ce05792011-08-03 23:50:40 +00001970ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1971parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1972 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001973 // postidx_reg := '+' register {, shift}
1974 // | '-' register {, shift}
1975 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001976
1977 // This method must return MatchOperand_NoMatch without consuming any tokens
1978 // in the case where there is no match, as other alternatives take other
1979 // parse methods.
1980 AsmToken Tok = Parser.getTok();
1981 SMLoc S = Tok.getLoc();
1982 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00001983 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001984 int Reg = -1;
1985 if (Tok.is(AsmToken::Plus)) {
1986 Parser.Lex(); // Eat the '+' token.
1987 haveEaten = true;
1988 } else if (Tok.is(AsmToken::Minus)) {
1989 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00001990 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001991 haveEaten = true;
1992 }
1993 if (Parser.getTok().is(AsmToken::Identifier))
1994 Reg = tryParseRegister();
1995 if (Reg == -1) {
1996 if (!haveEaten)
1997 return MatchOperand_NoMatch;
1998 Error(Parser.getTok().getLoc(), "register expected");
1999 return MatchOperand_ParseFail;
2000 }
2001 SMLoc E = Parser.getTok().getLoc();
2002
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002003 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2004 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002005 if (Parser.getTok().is(AsmToken::Comma)) {
2006 Parser.Lex(); // Eat the ','.
2007 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2008 return MatchOperand_ParseFail;
2009 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002010
2011 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2012 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002013
2014 return MatchOperand_Success;
2015}
2016
Jim Grosbach251bf252011-08-10 21:56:18 +00002017ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2018parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2019 // Check for a post-index addressing register operand. Specifically:
2020 // am3offset := '+' register
2021 // | '-' register
2022 // | register
2023 // | # imm
2024 // | # + imm
2025 // | # - imm
2026
2027 // This method must return MatchOperand_NoMatch without consuming any tokens
2028 // in the case where there is no match, as other alternatives take other
2029 // parse methods.
2030 AsmToken Tok = Parser.getTok();
2031 SMLoc S = Tok.getLoc();
2032
2033 // Do immediates first, as we always parse those if we have a '#'.
2034 if (Parser.getTok().is(AsmToken::Hash)) {
2035 Parser.Lex(); // Eat the '#'.
2036 // Explicitly look for a '-', as we need to encode negative zero
2037 // differently.
2038 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2039 const MCExpr *Offset;
2040 if (getParser().ParseExpression(Offset))
2041 return MatchOperand_ParseFail;
2042 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2043 if (!CE) {
2044 Error(S, "constant expression expected");
2045 return MatchOperand_ParseFail;
2046 }
2047 SMLoc E = Tok.getLoc();
2048 // Negative zero is encoded as the flag value INT32_MIN.
2049 int32_t Val = CE->getValue();
2050 if (isNegative && Val == 0)
2051 Val = INT32_MIN;
2052
2053 Operands.push_back(
2054 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2055
2056 return MatchOperand_Success;
2057 }
2058
2059
2060 bool haveEaten = false;
2061 bool isAdd = true;
2062 int Reg = -1;
2063 if (Tok.is(AsmToken::Plus)) {
2064 Parser.Lex(); // Eat the '+' token.
2065 haveEaten = true;
2066 } else if (Tok.is(AsmToken::Minus)) {
2067 Parser.Lex(); // Eat the '-' token.
2068 isAdd = false;
2069 haveEaten = true;
2070 }
2071 if (Parser.getTok().is(AsmToken::Identifier))
2072 Reg = tryParseRegister();
2073 if (Reg == -1) {
2074 if (!haveEaten)
2075 return MatchOperand_NoMatch;
2076 Error(Parser.getTok().getLoc(), "register expected");
2077 return MatchOperand_ParseFail;
2078 }
2079 SMLoc E = Parser.getTok().getLoc();
2080
2081 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2082 0, S, E));
2083
2084 return MatchOperand_Success;
2085}
2086
Jim Grosbach1355cf12011-07-26 17:10:22 +00002087/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002088/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2089/// when they refer multiple MIOperands inside a single one.
2090bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002091cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002092 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2093 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2094
2095 // Create a writeback register dummy placeholder.
2096 Inst.addOperand(MCOperand::CreateImm(0));
2097
Jim Grosbach7ce05792011-08-03 23:50:40 +00002098 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002099 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2100 return true;
2101}
2102
Jim Grosbach1355cf12011-07-26 17:10:22 +00002103/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002104/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2105/// when they refer multiple MIOperands inside a single one.
2106bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002107cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002108 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2109 // Create a writeback register dummy placeholder.
2110 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002111 assert(0 && "cvtStWriteBackRegAddrMode2 not implemented yet!");
2112 return true;
2113}
2114
2115/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2116/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2117/// when they refer multiple MIOperands inside a single one.
2118bool ARMAsmParser::
2119cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2120 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2121 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002122 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002123 // Create a writeback register dummy placeholder.
2124 Inst.addOperand(MCOperand::CreateImm(0));
2125 // addr
2126 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2127 // offset
2128 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2129 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002130 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2131 return true;
2132}
2133
Jim Grosbach7ce05792011-08-03 23:50:40 +00002134/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002135/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2136/// when they refer multiple MIOperands inside a single one.
2137bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002138cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2139 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2140 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002141 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002142 // Create a writeback register dummy placeholder.
2143 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002144 // addr
2145 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2146 // offset
2147 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2148 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002149 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2150 return true;
2151}
2152
Jim Grosbach7ce05792011-08-03 23:50:40 +00002153/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002154/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2155/// when they refer multiple MIOperands inside a single one.
2156bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002157cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2158 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002159 // Create a writeback register dummy placeholder.
2160 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002161 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002162 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002163 // addr
2164 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2165 // offset
2166 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2167 // pred
2168 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2169 return true;
2170}
2171
2172/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2173/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2174/// when they refer multiple MIOperands inside a single one.
2175bool ARMAsmParser::
2176cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2177 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2178 // Create a writeback register dummy placeholder.
2179 Inst.addOperand(MCOperand::CreateImm(0));
2180 // Rt
2181 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2182 // addr
2183 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2184 // offset
2185 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2186 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002187 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2188 return true;
2189}
2190
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002191/// cvtLdrdPre - Convert parsed operands to MCInst.
2192/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2193/// when they refer multiple MIOperands inside a single one.
2194bool ARMAsmParser::
2195cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2196 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2197 // Rt, Rt2
2198 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2199 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2200 // Create a writeback register dummy placeholder.
2201 Inst.addOperand(MCOperand::CreateImm(0));
2202 // addr
2203 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2204 // pred
2205 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2206 return true;
2207}
2208
Jim Grosbach623a4542011-08-10 22:42:16 +00002209/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2210/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2211/// when they refer multiple MIOperands inside a single one.
2212bool ARMAsmParser::
2213cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2214 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2215 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2216 // Create a writeback register dummy placeholder.
2217 Inst.addOperand(MCOperand::CreateImm(0));
2218 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2219 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2220 return true;
2221}
2222
2223
Bill Wendlinge7176102010-11-06 22:36:58 +00002224/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002225/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002226bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002227parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002228 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002229 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002230 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002231 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002232 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002233
Sean Callanan18b83232010-01-19 21:44:56 +00002234 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002235 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002236 if (BaseRegNum == -1)
2237 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002238
Daniel Dunbar05710932011-01-18 05:34:17 +00002239 // The next token must either be a comma or a closing bracket.
2240 const AsmToken &Tok = Parser.getTok();
2241 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002242 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002243
Jim Grosbach7ce05792011-08-03 23:50:40 +00002244 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002245 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002246 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002247
Jim Grosbach7ce05792011-08-03 23:50:40 +00002248 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2249 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002250
Jim Grosbach7ce05792011-08-03 23:50:40 +00002251 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002252 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002253
Jim Grosbach7ce05792011-08-03 23:50:40 +00002254 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2255 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002256
Jim Grosbach7ce05792011-08-03 23:50:40 +00002257 // If we have a '#' it's an immediate offset, else assume it's a register
2258 // offset.
2259 if (Parser.getTok().is(AsmToken::Hash)) {
2260 Parser.Lex(); // Eat the '#'.
2261 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002262
Jim Grosbach7ce05792011-08-03 23:50:40 +00002263 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002264
Jim Grosbach7ce05792011-08-03 23:50:40 +00002265 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002266 if (getParser().ParseExpression(Offset))
2267 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002268
2269 // The expression has to be a constant. Memory references with relocations
2270 // don't come through here, as they use the <label> forms of the relevant
2271 // instructions.
2272 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2273 if (!CE)
2274 return Error (E, "constant expression expected");
2275
2276 // Now we should have the closing ']'
2277 E = Parser.getTok().getLoc();
2278 if (Parser.getTok().isNot(AsmToken::RBrac))
2279 return Error(E, "']' expected");
2280 Parser.Lex(); // Eat right bracket token.
2281
2282 // Don't worry about range checking the value here. That's handled by
2283 // the is*() predicates.
2284 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2285 ARM_AM::no_shift, 0, false, S,E));
2286
2287 // If there's a pre-indexing writeback marker, '!', just add it as a token
2288 // operand.
2289 if (Parser.getTok().is(AsmToken::Exclaim)) {
2290 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2291 Parser.Lex(); // Eat the '!'.
2292 }
2293
2294 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002295 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002296
2297 // The register offset is optionally preceded by a '+' or '-'
2298 bool isNegative = false;
2299 if (Parser.getTok().is(AsmToken::Minus)) {
2300 isNegative = true;
2301 Parser.Lex(); // Eat the '-'.
2302 } else if (Parser.getTok().is(AsmToken::Plus)) {
2303 // Nothing to do.
2304 Parser.Lex(); // Eat the '+'.
2305 }
2306
2307 E = Parser.getTok().getLoc();
2308 int OffsetRegNum = tryParseRegister();
2309 if (OffsetRegNum == -1)
2310 return Error(E, "register expected");
2311
2312 // If there's a shift operator, handle it.
2313 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002314 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002315 if (Parser.getTok().is(AsmToken::Comma)) {
2316 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002317 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002318 return true;
2319 }
2320
2321 // Now we should have the closing ']'
2322 E = Parser.getTok().getLoc();
2323 if (Parser.getTok().isNot(AsmToken::RBrac))
2324 return Error(E, "']' expected");
2325 Parser.Lex(); // Eat right bracket token.
2326
2327 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002328 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002329 S, E));
2330
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002331 // If there's a pre-indexing writeback marker, '!', just add it as a token
2332 // operand.
2333 if (Parser.getTok().is(AsmToken::Exclaim)) {
2334 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2335 Parser.Lex(); // Eat the '!'.
2336 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002337
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002338 return false;
2339}
2340
Jim Grosbach7ce05792011-08-03 23:50:40 +00002341/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002342/// ( lsl | lsr | asr | ror ) , # shift_amount
2343/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002344/// return true if it parses a shift otherwise it returns false.
2345bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2346 unsigned &Amount) {
2347 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002348 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002349 if (Tok.isNot(AsmToken::Identifier))
2350 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002351 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002352 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002353 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002354 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002355 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002356 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002357 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002358 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002359 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002360 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002361 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002362 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002363 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002364 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002365
Jim Grosbach7ce05792011-08-03 23:50:40 +00002366 // rrx stands alone.
2367 Amount = 0;
2368 if (St != ARM_AM::rrx) {
2369 Loc = Parser.getTok().getLoc();
2370 // A '#' and a shift amount.
2371 const AsmToken &HashTok = Parser.getTok();
2372 if (HashTok.isNot(AsmToken::Hash))
2373 return Error(HashTok.getLoc(), "'#' expected");
2374 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002375
Jim Grosbach7ce05792011-08-03 23:50:40 +00002376 const MCExpr *Expr;
2377 if (getParser().ParseExpression(Expr))
2378 return true;
2379 // Range check the immediate.
2380 // lsl, ror: 0 <= imm <= 31
2381 // lsr, asr: 0 <= imm <= 32
2382 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2383 if (!CE)
2384 return Error(Loc, "shift amount must be an immediate");
2385 int64_t Imm = CE->getValue();
2386 if (Imm < 0 ||
2387 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2388 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2389 return Error(Loc, "immediate shift value out of range");
2390 Amount = Imm;
2391 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002392
2393 return false;
2394}
2395
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002396/// Parse a arm instruction operand. For now this parses the operand regardless
2397/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002398bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002399 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002400 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002401
2402 // Check if the current operand has a custom associated parser, if so, try to
2403 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002404 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2405 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002406 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002407 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2408 // there was a match, but an error occurred, in which case, just return that
2409 // the operand parsing failed.
2410 if (ResTy == MatchOperand_ParseFail)
2411 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002412
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002413 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002414 default:
2415 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002416 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002417 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002418 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002419 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002420 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002421 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002422 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002423 else if (Res == -1) // irrecoverable error
2424 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002425
2426 // Fall though for the Identifier case that is not a register or a
2427 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002428 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002429 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2430 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002431 // This was not a register so parse other operands that start with an
2432 // identifier (like labels) as expressions and create them as immediates.
2433 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002434 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002435 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002436 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002437 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002438 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2439 return false;
2440 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002441 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002442 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002443 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002444 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002445 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002446 // #42 -> immediate.
2447 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002448 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002449 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002450 const MCExpr *ImmVal;
2451 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002452 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002453 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002454 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2455 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002456 case AsmToken::Colon: {
2457 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002458 // FIXME: Check it's an expression prefix,
2459 // e.g. (FOO - :lower16:BAR) isn't legal.
2460 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002461 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002462 return true;
2463
Evan Cheng75972122011-01-13 07:58:56 +00002464 const MCExpr *SubExprVal;
2465 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002466 return true;
2467
Evan Cheng75972122011-01-13 07:58:56 +00002468 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2469 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002470 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002471 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002472 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002473 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002474 }
2475}
2476
Jim Grosbach1355cf12011-07-26 17:10:22 +00002477// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002478// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002479bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002480 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002481
2482 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002483 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002484 Parser.Lex(); // Eat ':'
2485
2486 if (getLexer().isNot(AsmToken::Identifier)) {
2487 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2488 return true;
2489 }
2490
2491 StringRef IDVal = Parser.getTok().getIdentifier();
2492 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002493 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002494 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002495 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002496 } else {
2497 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2498 return true;
2499 }
2500 Parser.Lex();
2501
2502 if (getLexer().isNot(AsmToken::Colon)) {
2503 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2504 return true;
2505 }
2506 Parser.Lex(); // Eat the last ':'
2507 return false;
2508}
2509
2510const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002511ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002512 MCSymbolRefExpr::VariantKind Variant) {
2513 // Recurse over the given expression, rebuilding it to apply the given variant
2514 // to the leftmost symbol.
2515 if (Variant == MCSymbolRefExpr::VK_None)
2516 return E;
2517
2518 switch (E->getKind()) {
2519 case MCExpr::Target:
2520 llvm_unreachable("Can't handle target expr yet");
2521 case MCExpr::Constant:
2522 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2523
2524 case MCExpr::SymbolRef: {
2525 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2526
2527 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2528 return 0;
2529
2530 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2531 }
2532
2533 case MCExpr::Unary:
2534 llvm_unreachable("Can't handle unary expressions yet");
2535
2536 case MCExpr::Binary: {
2537 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002538 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002539 const MCExpr *RHS = BE->getRHS();
2540 if (!LHS)
2541 return 0;
2542
2543 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2544 }
2545 }
2546
2547 assert(0 && "Invalid expression kind!");
2548 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002549}
2550
Daniel Dunbar352e1482011-01-11 15:59:50 +00002551/// \brief Given a mnemonic, split out possible predication code and carry
2552/// setting letters to form a canonical mnemonic and flags.
2553//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002554// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002555StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002556 unsigned &PredicationCode,
2557 bool &CarrySetting,
2558 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002559 PredicationCode = ARMCC::AL;
2560 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002561 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002562
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002563 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002564 //
2565 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002566 if ((Mnemonic == "movs" && isThumb()) ||
2567 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2568 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2569 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2570 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2571 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2572 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2573 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002574 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002575
Jim Grosbach3f00e312011-07-11 17:09:57 +00002576 // First, split out any predication code. Ignore mnemonics we know aren't
2577 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002578 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002579 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002580 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002581 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2582 .Case("eq", ARMCC::EQ)
2583 .Case("ne", ARMCC::NE)
2584 .Case("hs", ARMCC::HS)
2585 .Case("cs", ARMCC::HS)
2586 .Case("lo", ARMCC::LO)
2587 .Case("cc", ARMCC::LO)
2588 .Case("mi", ARMCC::MI)
2589 .Case("pl", ARMCC::PL)
2590 .Case("vs", ARMCC::VS)
2591 .Case("vc", ARMCC::VC)
2592 .Case("hi", ARMCC::HI)
2593 .Case("ls", ARMCC::LS)
2594 .Case("ge", ARMCC::GE)
2595 .Case("lt", ARMCC::LT)
2596 .Case("gt", ARMCC::GT)
2597 .Case("le", ARMCC::LE)
2598 .Case("al", ARMCC::AL)
2599 .Default(~0U);
2600 if (CC != ~0U) {
2601 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2602 PredicationCode = CC;
2603 }
Bill Wendling52925b62010-10-29 23:50:21 +00002604 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002605
Daniel Dunbar352e1482011-01-11 15:59:50 +00002606 // Next, determine if we have a carry setting bit. We explicitly ignore all
2607 // the instructions we know end in 's'.
2608 if (Mnemonic.endswith("s") &&
2609 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002610 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2611 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2612 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002613 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2614 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002615 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2616 CarrySetting = true;
2617 }
2618
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002619 // The "cps" instruction can have a interrupt mode operand which is glued into
2620 // the mnemonic. Check if this is the case, split it and parse the imod op
2621 if (Mnemonic.startswith("cps")) {
2622 // Split out any imod code.
2623 unsigned IMod =
2624 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2625 .Case("ie", ARM_PROC::IE)
2626 .Case("id", ARM_PROC::ID)
2627 .Default(~0U);
2628 if (IMod != ~0U) {
2629 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2630 ProcessorIMod = IMod;
2631 }
2632 }
2633
Daniel Dunbar352e1482011-01-11 15:59:50 +00002634 return Mnemonic;
2635}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002636
2637/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2638/// inclusion of carry set or predication code operands.
2639//
2640// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002641void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002642getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002643 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002644 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2645 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2646 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2647 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002648 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002649 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2650 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002651 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002652 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002653 CanAcceptCarrySet = true;
2654 } else {
2655 CanAcceptCarrySet = false;
2656 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002657
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002658 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2659 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2660 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2661 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002662 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002663 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002664 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002665 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2666 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002667 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002668 CanAcceptPredicationCode = false;
2669 } else {
2670 CanAcceptPredicationCode = true;
2671 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002672
Evan Chengebdeeab2011-07-08 01:53:10 +00002673 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002674 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002675 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002676 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002677}
2678
2679/// Parse an arm instruction mnemonic followed by its operands.
2680bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2681 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2682 // Create the leading tokens for the mnemonic, split by '.' characters.
2683 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002684 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002685
Daniel Dunbar352e1482011-01-11 15:59:50 +00002686 // Split out the predication code and carry setting flag from the mnemonic.
2687 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002688 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002689 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002690 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002691 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002692
Jim Grosbachffa32252011-07-19 19:13:28 +00002693 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2694
2695 // FIXME: This is all a pretty gross hack. We should automatically handle
2696 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002697
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002698 // Next, add the CCOut and ConditionCode operands, if needed.
2699 //
2700 // For mnemonics which can ever incorporate a carry setting bit or predication
2701 // code, our matching model involves us always generating CCOut and
2702 // ConditionCode operands to match the mnemonic "as written" and then we let
2703 // the matcher deal with finding the right instruction or generating an
2704 // appropriate error.
2705 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002706 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002707
Jim Grosbach33c16a22011-07-14 22:04:21 +00002708 // If we had a carry-set on an instruction that can't do that, issue an
2709 // error.
2710 if (!CanAcceptCarrySet && CarrySetting) {
2711 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002712 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002713 "' can not set flags, but 's' suffix specified");
2714 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002715 // If we had a predication code on an instruction that can't do that, issue an
2716 // error.
2717 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2718 Parser.EatToEndOfStatement();
2719 return Error(NameLoc, "instruction '" + Mnemonic +
2720 "' is not predicable, but condition code specified");
2721 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002722
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002723 // Add the carry setting operand, if necessary.
2724 //
2725 // FIXME: It would be awesome if we could somehow invent a location such that
2726 // match errors on this operand would print a nice diagnostic about how the
2727 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002728 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002729 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2730 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002731
2732 // Add the predication code operand, if necessary.
2733 if (CanAcceptPredicationCode) {
2734 Operands.push_back(ARMOperand::CreateCondCode(
2735 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002736 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002737
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002738 // Add the processor imod operand, if necessary.
2739 if (ProcessorIMod) {
2740 Operands.push_back(ARMOperand::CreateImm(
2741 MCConstantExpr::Create(ProcessorIMod, getContext()),
2742 NameLoc, NameLoc));
2743 } else {
2744 // This mnemonic can't ever accept a imod, but the user wrote
2745 // one (or misspelled another mnemonic).
2746
2747 // FIXME: Issue a nice error.
2748 }
2749
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002750 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002751 while (Next != StringRef::npos) {
2752 Start = Next;
2753 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002754 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002755
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002756 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002757 }
2758
2759 // Read the remaining operands.
2760 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002761 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002762 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002763 Parser.EatToEndOfStatement();
2764 return true;
2765 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002766
2767 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002768 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002769
2770 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002771 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002772 Parser.EatToEndOfStatement();
2773 return true;
2774 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002775 }
2776 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002777
Chris Lattnercbf8a982010-09-11 16:18:25 +00002778 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2779 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002780 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002781 }
Bill Wendling146018f2010-11-06 21:42:12 +00002782
Chris Lattner34e53142010-09-08 05:10:46 +00002783 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002784
2785
2786 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2787 // another does not. Specifically, the MOVW instruction does not. So we
2788 // special case it here and remove the defaulted (non-setting) cc_out
2789 // operand if that's the instruction we're trying to match.
2790 //
2791 // We do this post-processing of the explicit operands rather than just
2792 // conditionally adding the cc_out in the first place because we need
2793 // to check the type of the parsed immediate operand.
2794 if (Mnemonic == "mov" && Operands.size() > 4 &&
2795 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002796 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2797 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002798 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2799 Operands.erase(Operands.begin() + 1);
2800 delete Op;
2801 }
2802
Jim Grosbachcf121c32011-07-28 21:57:55 +00002803 // ARM mode 'blx' need special handling, as the register operand version
2804 // is predicable, but the label operand version is not. So, we can't rely
2805 // on the Mnemonic based checking to correctly figure out when to put
2806 // a CondCode operand in the list. If we're trying to match the label
2807 // version, remove the CondCode operand here.
2808 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2809 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2810 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2811 Operands.erase(Operands.begin() + 1);
2812 delete Op;
2813 }
Chris Lattner98986712010-01-14 22:21:20 +00002814 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002815}
2816
Jim Grosbach189610f2011-07-26 18:25:39 +00002817// Validate context-sensitive operand constraints.
2818// FIXME: We would really like to be able to tablegen'erate this.
2819bool ARMAsmParser::
2820validateInstruction(MCInst &Inst,
2821 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2822 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002823 case ARM::LDRD:
2824 case ARM::LDRD_PRE:
2825 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002826 case ARM::LDREXD: {
2827 // Rt2 must be Rt + 1.
2828 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2829 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2830 if (Rt2 != Rt + 1)
2831 return Error(Operands[3]->getStartLoc(),
2832 "destination operands must be sequential");
2833 return false;
2834 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002835 case ARM::STRD:
2836 case ARM::STRD_PRE:
2837 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002838 case ARM::STREXD: {
2839 // Rt2 must be Rt + 1.
2840 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2841 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2842 if (Rt2 != Rt + 1)
2843 return Error(Operands[4]->getStartLoc(),
2844 "source operands must be sequential");
2845 return false;
2846 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002847 case ARM::SBFX:
2848 case ARM::UBFX: {
2849 // width must be in range [1, 32-lsb]
2850 unsigned lsb = Inst.getOperand(2).getImm();
2851 unsigned widthm1 = Inst.getOperand(3).getImm();
2852 if (widthm1 >= 32 - lsb)
2853 return Error(Operands[5]->getStartLoc(),
2854 "bitfield width must be in range [1,32-lsb]");
2855 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002856 }
2857
2858 return false;
2859}
2860
Jim Grosbachf8fce712011-08-11 17:35:48 +00002861void ARMAsmParser::
2862processInstruction(MCInst &Inst,
2863 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2864 switch (Inst.getOpcode()) {
2865 case ARM::LDMIA_UPD:
2866 // If this is a load of a single register via a 'pop', then we should use
2867 // a post-indexed LDR instruction instead, per the ARM ARM.
2868 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
2869 Inst.getNumOperands() == 5) {
2870 MCInst TmpInst;
2871 TmpInst.setOpcode(ARM::LDR_POST_IMM);
2872 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2873 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2874 TmpInst.addOperand(Inst.getOperand(1)); // Rn
2875 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
2876 TmpInst.addOperand(MCOperand::CreateImm(4));
2877 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2878 TmpInst.addOperand(Inst.getOperand(3));
2879 Inst = TmpInst;
2880 }
2881 break;
2882 }
2883}
2884
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002885bool ARMAsmParser::
2886MatchAndEmitInstruction(SMLoc IDLoc,
2887 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2888 MCStreamer &Out) {
2889 MCInst Inst;
2890 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002891 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002892 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002893 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002894 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002895 // Context sensitive operand constraints aren't handled by the matcher,
2896 // so check them here.
2897 if (validateInstruction(Inst, Operands))
2898 return true;
2899
Jim Grosbachf8fce712011-08-11 17:35:48 +00002900 // Some instructions need post-processing to, for example, tweak which
2901 // encoding is selected.
2902 processInstruction(Inst, Operands);
2903
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002904 Out.EmitInstruction(Inst);
2905 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002906 case Match_MissingFeature:
2907 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2908 return true;
2909 case Match_InvalidOperand: {
2910 SMLoc ErrorLoc = IDLoc;
2911 if (ErrorInfo != ~0U) {
2912 if (ErrorInfo >= Operands.size())
2913 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002914
Chris Lattnere73d4f82010-10-28 21:41:58 +00002915 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2916 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2917 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002918
Chris Lattnere73d4f82010-10-28 21:41:58 +00002919 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002920 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002921 case Match_MnemonicFail:
2922 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002923 case Match_ConversionFail:
2924 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002925 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002926
Eric Christopherc223e2b2010-10-29 09:26:59 +00002927 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002928 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002929}
2930
Jim Grosbach1355cf12011-07-26 17:10:22 +00002931/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002932bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2933 StringRef IDVal = DirectiveID.getIdentifier();
2934 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002935 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002936 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002937 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002938 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002939 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002940 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002941 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002942 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002943 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002944 return true;
2945}
2946
Jim Grosbach1355cf12011-07-26 17:10:22 +00002947/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002948/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002949bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002950 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2951 for (;;) {
2952 const MCExpr *Value;
2953 if (getParser().ParseExpression(Value))
2954 return true;
2955
Chris Lattneraaec2052010-01-19 19:46:13 +00002956 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002957
2958 if (getLexer().is(AsmToken::EndOfStatement))
2959 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002960
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002961 // FIXME: Improve diagnostic.
2962 if (getLexer().isNot(AsmToken::Comma))
2963 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002964 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002965 }
2966 }
2967
Sean Callananb9a25b72010-01-19 20:27:46 +00002968 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002969 return false;
2970}
2971
Jim Grosbach1355cf12011-07-26 17:10:22 +00002972/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002973/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002974bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002975 if (getLexer().isNot(AsmToken::EndOfStatement))
2976 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002977 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002978
2979 // TODO: set thumb mode
2980 // TODO: tell the MC streamer the mode
2981 // getParser().getStreamer().Emit???();
2982 return false;
2983}
2984
Jim Grosbach1355cf12011-07-26 17:10:22 +00002985/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002986/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002987bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002988 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2989 bool isMachO = MAI.hasSubsectionsViaSymbols();
2990 StringRef Name;
2991
2992 // Darwin asm has function name after .thumb_func direction
2993 // ELF doesn't
2994 if (isMachO) {
2995 const AsmToken &Tok = Parser.getTok();
2996 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2997 return Error(L, "unexpected token in .thumb_func directive");
2998 Name = Tok.getString();
2999 Parser.Lex(); // Consume the identifier token.
3000 }
3001
Kevin Enderby515d5092009-10-15 20:48:48 +00003002 if (getLexer().isNot(AsmToken::EndOfStatement))
3003 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003004 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003005
Rafael Espindola64695402011-05-16 16:17:21 +00003006 // FIXME: assuming function name will be the line following .thumb_func
3007 if (!isMachO) {
3008 Name = Parser.getTok().getString();
3009 }
3010
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003011 // Mark symbol as a thumb symbol.
3012 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3013 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003014 return false;
3015}
3016
Jim Grosbach1355cf12011-07-26 17:10:22 +00003017/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003018/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003019bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003020 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003021 if (Tok.isNot(AsmToken::Identifier))
3022 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003023 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003024 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003025 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003026 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003027 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003028 else
3029 return Error(L, "unrecognized syntax mode in .syntax directive");
3030
3031 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003032 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003033 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003034
3035 // TODO tell the MC streamer the mode
3036 // getParser().getStreamer().Emit???();
3037 return false;
3038}
3039
Jim Grosbach1355cf12011-07-26 17:10:22 +00003040/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003041/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003042bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003043 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003044 if (Tok.isNot(AsmToken::Integer))
3045 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003046 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003047 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003048 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003049 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003050 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003051 else
3052 return Error(L, "invalid operand to .code directive");
3053
3054 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003055 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003056 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003057
Evan Cheng32869202011-07-08 22:36:29 +00003058 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003059 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003060 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003061 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3062 }
Evan Cheng32869202011-07-08 22:36:29 +00003063 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003064 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003065 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003066 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3067 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003068 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003069
Kevin Enderby515d5092009-10-15 20:48:48 +00003070 return false;
3071}
3072
Sean Callanan90b70972010-04-07 20:29:34 +00003073extern "C" void LLVMInitializeARMAsmLexer();
3074
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003075/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003076extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003077 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3078 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003079 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003080}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003081
Chris Lattner0692ee62010-09-06 19:11:01 +00003082#define GET_REGISTER_MATCHER
3083#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003084#include "ARMGenAsmMatcher.inc"