blob: 1c3476c0a92c917c66c28d221575600290f5fbe5 [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
Jim Grosbachff12a8b2011-01-18 19:59:19 +000087// FIXME: Once the JIT is MC-ized, these can go away.
Evan Cheng055b0312009-06-29 07:51:04 +000088// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000089class AddrMode<bits<5> val> {
90 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000091}
Bill Wendlingda2ae632010-08-31 07:50:46 +000092def AddrModeNone : AddrMode<0>;
93def AddrMode1 : AddrMode<1>;
94def AddrMode2 : AddrMode<2>;
95def AddrMode3 : AddrMode<3>;
96def AddrMode4 : AddrMode<4>;
97def AddrMode5 : AddrMode<5>;
98def AddrMode6 : AddrMode<6>;
99def AddrModeT1_1 : AddrMode<7>;
100def AddrModeT1_2 : AddrMode<8>;
101def AddrModeT1_4 : AddrMode<9>;
102def AddrModeT1_s : AddrMode<10>;
103def AddrModeT2_i12 : AddrMode<11>;
104def AddrModeT2_i8 : AddrMode<12>;
105def AddrModeT2_so : AddrMode<13>;
106def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000107def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000108def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000109
110// Instruction size.
111class SizeFlagVal<bits<3> val> {
112 bits<3> Value = val;
113}
114def SizeInvalid : SizeFlagVal<0>; // Unset.
115def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
116def Size8Bytes : SizeFlagVal<2>;
117def Size4Bytes : SizeFlagVal<3>;
118def Size2Bytes : SizeFlagVal<4>;
119
120// Load / store index mode.
121class IndexMode<bits<2> val> {
122 bits<2> Value = val;
123}
124def IndexModeNone : IndexMode<0>;
125def IndexModePre : IndexMode<1>;
126def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000127def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000128
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000129// Instruction execution domain.
Evan Cheng6557bce2011-02-22 19:53:14 +0000130class Domain<bits<3> val> {
131 bits<3> Value = val;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000132}
133def GenericDomain : Domain<0>;
134def VFPDomain : Domain<1>; // Instructions in VFP domain only
135def NeonDomain : Domain<2>; // Instructions in Neon domain only
136def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
Evan Cheng2b943562011-02-23 02:35:33 +0000137def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000138
Evan Cheng055b0312009-06-29 07:51:04 +0000139//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000140// ARM special operands.
141//
142
Daniel Dunbar8462b302010-08-11 06:36:53 +0000143def CondCodeOperand : AsmOperandClass {
144 let Name = "CondCode";
145 let SuperClasses = [];
146}
147
Jim Grosbachd67641b2010-12-06 18:21:12 +0000148def CCOutOperand : AsmOperandClass {
149 let Name = "CCOut";
150 let SuperClasses = [];
151}
152
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000153def MemBarrierOptOperand : AsmOperandClass {
154 let Name = "MemBarrierOpt";
155 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000156 let ParserMethod = "tryParseMemBarrierOptOperand";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000157}
158
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000159def ProcIFlagsOperand : AsmOperandClass {
160 let Name = "ProcIFlags";
161 let SuperClasses = [];
162 let ParserMethod = "tryParseProcIFlagsOperand";
163}
164
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000165def MSRMaskOperand : AsmOperandClass {
166 let Name = "MSRMask";
167 let SuperClasses = [];
168 let ParserMethod = "tryParseMSRMaskOperand";
169}
170
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000171// ARM imod and iflag operands, used only by the CPS instruction.
172def imod_op : Operand<i32> {
173 let PrintMethod = "printCPSIMod";
174}
175
176def iflags_op : Operand<i32> {
177 let PrintMethod = "printCPSIFlag";
178 let ParserMatchClass = ProcIFlagsOperand;
179}
180
Evan Cheng446c4282009-07-11 06:43:01 +0000181// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
182// register whose default is 0 (no register).
183def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
184 (ops (i32 14), (i32 zero_reg))> {
185 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000186 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000187}
188
189// Conditional code result for instructions whose 's' bit is set, e.g. subs.
190def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000191 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000192 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000193 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000194}
195
196// Same as cc_out except it defaults to setting CPSR.
197def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000198 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000199 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000200 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000201}
202
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000203// ARM special operands for disassembly only.
204//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000205def setend_op : Operand<i32> {
206 let PrintMethod = "printSetendOperand";
207}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000208
209def cps_opt : Operand<i32> {
210 let PrintMethod = "printCPSOptionOperand";
211}
212
213def msr_mask : Operand<i32> {
214 let PrintMethod = "printMSRMaskOperand";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000215 let ParserMatchClass = MSRMaskOperand;
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000216}
217
218// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
219// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
220def neg_zero : Operand<i32> {
221 let PrintMethod = "printNegZeroOperand";
222}
223
Bill Wendling3116dce2011-03-07 23:38:41 +0000224// Shift Right Immediate - A shift right immediate is encoded differently from
225// other shift immediates. The imm6 field is encoded like so:
Bill Wendlinga656b632011-03-01 01:00:59 +0000226//
Bill Wendling3116dce2011-03-07 23:38:41 +0000227// Offset Encoding
228// 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0>
229// 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0>
230// 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0>
231// 64 64 - <imm> is encoded in imm6<5:0>
232def shr_imm8 : Operand<i32> {
233 let EncoderMethod = "getShiftRight8Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000234}
Bill Wendling3116dce2011-03-07 23:38:41 +0000235def shr_imm16 : Operand<i32> {
236 let EncoderMethod = "getShiftRight16Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000237}
Bill Wendling3116dce2011-03-07 23:38:41 +0000238def shr_imm32 : Operand<i32> {
239 let EncoderMethod = "getShiftRight32Imm";
240}
241def shr_imm64 : Operand<i32> {
242 let EncoderMethod = "getShiftRight64Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000243}
244
Evan Cheng446c4282009-07-11 06:43:01 +0000245//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000246// ARM Instruction templates.
247//
248
Johnny Chend68e1192009-12-15 17:24:14 +0000249class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
250 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 : Instruction {
252 let Namespace = "ARM";
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000256 IndexMode IM = im;
257 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000259 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000260 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000261 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000262 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000263
Chris Lattner150d20e2010-10-31 19:22:57 +0000264 // If this is a pseudo instruction, mark it isCodeGenOnly.
265 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000266
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000267 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000268 let TSFlags{4-0} = AM.Value;
269 let TSFlags{7-5} = SZ.Value;
270 let TSFlags{9-8} = IndexModeBits;
271 let TSFlags{15-10} = Form;
272 let TSFlags{16} = isUnaryDataProc;
273 let TSFlags{17} = canXformTo16Bit;
Evan Cheng6557bce2011-02-22 19:53:14 +0000274 let TSFlags{20-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000275
Evan Cheng37f25d92008-08-28 23:39:26 +0000276 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000277 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000278}
279
Johnny Chend68e1192009-12-15 17:24:14 +0000280class Encoding {
281 field bits<32> Inst;
282}
283
284class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
285 Format f, Domain d, string cstr, InstrItinClass itin>
286 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
287
288// This Encoding-less class is used by Thumb1 to specify the encoding bits later
289// on by adding flavors to specific instructions.
290class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
291 Format f, Domain d, string cstr, InstrItinClass itin>
292 : InstTemplate<am, sz, im, f, d, cstr, itin>;
293
Jim Grosbach99594eb2010-11-18 01:38:26 +0000294class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000295 // FIXME: This really should derive from InstTemplate instead, as pseudos
296 // don't need encoding information. TableGen doesn't like that
297 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000298 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000299 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000300 let OutOperandList = oops;
301 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000302 let Pattern = pattern;
303}
304
Jim Grosbach53694262010-11-18 01:15:56 +0000305// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000306class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000307 list<dag> pattern>
308 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000309 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000310 list<Predicate> Predicates = [IsARM];
311}
312
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000313// PseudoInst that's Thumb-mode only.
314class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
315 list<dag> pattern>
316 : PseudoInst<oops, iops, itin, pattern> {
317 let SZ = sz;
318 list<Predicate> Predicates = [IsThumb];
319}
Jim Grosbach53694262010-11-18 01:15:56 +0000320
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000321// PseudoInst that's Thumb2-mode only.
322class t2PseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
323 list<dag> pattern>
324 : PseudoInst<oops, iops, itin, pattern> {
325 let SZ = sz;
326 list<Predicate> Predicates = [IsThumb2];
327}
Evan Cheng37f25d92008-08-28 23:39:26 +0000328// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000329class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000330 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000331 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000332 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000333 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000334 bits<4> p;
335 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000336 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000337 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000338 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000339 let Pattern = pattern;
340 list<Predicate> Predicates = [IsARM];
341}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000342
Jim Grosbachf6b28622009-12-14 18:31:20 +0000343// A few are not predicable
344class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000345 IndexMode im, Format f, InstrItinClass itin,
346 string opc, string asm, string cstr,
347 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000348 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
349 let OutOperandList = oops;
350 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000351 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000352 let Pattern = pattern;
353 let isPredicable = 0;
354 list<Predicate> Predicates = [IsARM];
355}
Evan Cheng37f25d92008-08-28 23:39:26 +0000356
Bill Wendling4822bce2010-08-30 01:47:35 +0000357// Same as I except it can optionally modify CPSR. Note it's modeled as an input
358// operand since by default it's a zero register. It will become an implicit def
359// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000360class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000361 IndexMode im, Format f, InstrItinClass itin,
362 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000363 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000364 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000365 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000366 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000367 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000368 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000369
Evan Cheng37f25d92008-08-28 23:39:26 +0000370 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000371 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000372 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000373 let Pattern = pattern;
374 list<Predicate> Predicates = [IsARM];
375}
376
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000377// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000378class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000379 IndexMode im, Format f, InstrItinClass itin,
380 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000381 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000382 let OutOperandList = oops;
383 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000384 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000385 let Pattern = pattern;
386 list<Predicate> Predicates = [IsARM];
387}
388
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000389class AI<dag oops, dag iops, Format f, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
391 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
392 opc, asm, "", pattern>;
393class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern>;
397class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000398 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000399 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000400 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000401class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000402 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000403 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000404 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000405
406// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000407class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
408 string opc, string asm, list<dag> pattern>
409 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
410 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000412}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000413class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
414 string asm, list<dag> pattern>
415 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
416 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000417 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000418}
Evan Cheng3aac7882008-09-01 08:25:56 +0000419
420// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421class JTI<dag oops, dag iops, InstrItinClass itin,
422 string asm, list<dag> pattern>
423 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000424 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000425
Jim Grosbach5278eb82009-12-11 01:42:04 +0000426// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000427class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
428 string opc, string asm, list<dag> pattern>
429 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
430 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000431 bits<4> Rt;
432 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000433 let Inst{27-23} = 0b00011;
434 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000435 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000436 let Inst{19-16} = Rn;
437 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000438 let Inst{11-0} = 0b111110011111;
439}
440class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
441 string opc, string asm, list<dag> pattern>
442 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
443 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000444 bits<4> Rd;
445 bits<4> Rt;
446 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000447 let Inst{27-23} = 0b00011;
448 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000449 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000450 let Inst{19-16} = Rn;
451 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000452 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000453 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000454}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000455class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
456 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
457 bits<4> Rt;
458 bits<4> Rt2;
459 bits<4> Rn;
460 let Inst{27-23} = 0b00010;
461 let Inst{22} = b;
462 let Inst{21-20} = 0b00;
463 let Inst{19-16} = Rn;
464 let Inst{15-12} = Rt;
465 let Inst{11-4} = 0b00001001;
466 let Inst{3-0} = Rt2;
467}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000468
Evan Cheng0d14fc82008-09-01 01:51:14 +0000469// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000470class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
471 string opc, string asm, list<dag> pattern>
472 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
473 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000474 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000475 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000476}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000477class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
478 string opc, string asm, list<dag> pattern>
479 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
480 opc, asm, "", pattern> {
481 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000482 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000483}
484class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000485 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000486 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000487 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000488 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000489 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000490}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000491
Evan Cheng93912732008-09-01 01:27:33 +0000492// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000493
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000494// LDR/LDRB/STR/STRB/...
495class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000496 Format f, InstrItinClass itin, string opc, string asm,
497 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000498 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
499 "", pattern> {
500 let Inst{27-25} = op;
501 let Inst{24} = 1; // 24 == P
502 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000503 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000504 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000505 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000506}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000507// Indexed load/stores
508class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000509 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000510 string asm, string cstr, list<dag> pattern>
511 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
512 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000513 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000514 let Inst{27-26} = 0b01;
515 let Inst{24} = isPre; // P bit
516 let Inst{22} = isByte; // B bit
517 let Inst{21} = isPre; // W bit
518 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000519 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000520}
Jim Grosbach953557f42010-11-19 21:35:06 +0000521class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
522 IndexMode im, Format f, InstrItinClass itin, string opc,
523 string asm, string cstr, list<dag> pattern>
524 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
525 pattern> {
526 // AM2 store w/ two operands: (GPR, am2offset)
527 // {13} 1 == Rm, 0 == imm12
528 // {12} isAdd
529 // {11-0} imm12/Rm
530 bits<14> offset;
531 bits<4> Rn;
532 let Inst{25} = offset{13};
533 let Inst{23} = offset{12};
534 let Inst{19-16} = Rn;
535 let Inst{11-0} = offset{11-0};
536}
Jim Grosbach3e556122010-10-26 22:37:02 +0000537
Evan Cheng0d14fc82008-09-01 01:51:14 +0000538// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000539class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
540 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000541 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
542 opc, asm, "", pattern> {
543 bits<14> addr;
544 bits<4> Rt;
545 let Inst{27-25} = 0b000;
546 let Inst{24} = 1; // P bit
547 let Inst{23} = addr{8}; // U bit
548 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
549 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000550 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000551 let Inst{19-16} = addr{12-9}; // Rn
552 let Inst{15-12} = Rt; // Rt
553 let Inst{11-8} = addr{7-4}; // imm7_4/zero
554 let Inst{7-4} = op;
555 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
556}
Evan Cheng840917b2008-09-01 07:00:14 +0000557
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000558class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
559 IndexMode im, Format f, InstrItinClass itin, string opc,
560 string asm, string cstr, list<dag> pattern>
561 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
562 opc, asm, cstr, pattern> {
563 bits<4> Rt;
564 let Inst{27-25} = 0b000;
565 let Inst{24} = isPre; // P bit
566 let Inst{21} = isPre; // W bit
567 let Inst{20} = op20; // L bit
568 let Inst{15-12} = Rt; // Rt
569 let Inst{7-4} = op;
570}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000571class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
572 IndexMode im, Format f, InstrItinClass itin, string opc,
573 string asm, string cstr, list<dag> pattern>
574 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
575 pattern> {
576 // AM3 store w/ two operands: (GPR, am3offset)
577 bits<14> offset;
578 bits<4> Rt;
579 bits<4> Rn;
580 let Inst{27-25} = 0b000;
581 let Inst{23} = offset{8};
582 let Inst{22} = offset{9};
583 let Inst{19-16} = Rn;
584 let Inst{15-12} = Rt; // Rt
585 let Inst{11-8} = offset{7-4}; // imm7_4/zero
586 let Inst{7-4} = op;
587 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
588}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000589
Evan Cheng840917b2008-09-01 07:00:14 +0000590// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000591class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000592 string opc, string asm, list<dag> pattern>
593 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
594 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000595 bits<14> addr;
596 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000597 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000598 let Inst{24} = 1; // P bit
599 let Inst{23} = addr{8}; // U bit
600 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
601 let Inst{21} = 0; // W bit
602 let Inst{20} = 0; // L bit
603 let Inst{19-16} = addr{12-9}; // Rn
604 let Inst{15-12} = Rt; // Rt
605 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000606 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000607 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000608}
Evan Cheng840917b2008-09-01 07:00:14 +0000609
Evan Cheng840917b2008-09-01 07:00:14 +0000610// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000611class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
612 string opc, string asm, string cstr, list<dag> pattern>
613 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
614 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000615 let Inst{4} = 1;
616 let Inst{5} = 1; // H bit
617 let Inst{6} = 0; // S bit
618 let Inst{7} = 1;
619 let Inst{20} = 0; // L bit
620 let Inst{21} = 1; // W bit
621 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000622 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000623}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000624class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
625 string opc, string asm, string cstr, list<dag> pattern>
626 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
627 opc, asm, cstr, pattern> {
628 let Inst{4} = 1;
629 let Inst{5} = 1; // H bit
630 let Inst{6} = 1; // S bit
631 let Inst{7} = 1;
632 let Inst{20} = 0; // L bit
633 let Inst{21} = 1; // W bit
634 let Inst{24} = 1; // P bit
635 let Inst{27-25} = 0b000;
636}
Evan Cheng840917b2008-09-01 07:00:14 +0000637
Evan Cheng840917b2008-09-01 07:00:14 +0000638// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000639class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
640 string opc, string asm, string cstr, list<dag> pattern>
641 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
642 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000643 let Inst{4} = 1;
644 let Inst{5} = 1; // H bit
645 let Inst{6} = 0; // S bit
646 let Inst{7} = 1;
647 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000648 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000649 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000650 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000651}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000652class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
653 string opc, string asm, string cstr, list<dag> pattern>
654 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
655 opc, asm, cstr, pattern> {
656 let Inst{4} = 1;
657 let Inst{5} = 1; // H bit
658 let Inst{6} = 1; // S bit
659 let Inst{7} = 1;
660 let Inst{20} = 0; // L bit
661 let Inst{21} = 0; // W bit
662 let Inst{24} = 0; // P bit
663 let Inst{27-25} = 0b000;
664}
Evan Cheng840917b2008-09-01 07:00:14 +0000665
Evan Cheng0d14fc82008-09-01 01:51:14 +0000666// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000667class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
668 string asm, string cstr, list<dag> pattern>
669 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
670 bits<4> p;
671 bits<16> regs;
672 bits<4> Rn;
673 let Inst{31-28} = p;
674 let Inst{27-25} = 0b100;
675 let Inst{22} = 0; // S bit
676 let Inst{19-16} = Rn;
677 let Inst{15-0} = regs;
678}
Evan Cheng37f25d92008-08-28 23:39:26 +0000679
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000680// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000681class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
682 string opc, string asm, list<dag> pattern>
683 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
684 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000685 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000686 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000687 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000688}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000689class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
690 string opc, string asm, list<dag> pattern>
691 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
692 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000693 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000694 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000695}
696
697// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000698class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
699 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000700 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
701 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000702 bits<4> Rd;
703 bits<4> Rn;
704 bits<4> Rm;
705 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000706 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000707 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000708 let Inst{19-16} = Rd;
709 let Inst{11-8} = Rm;
710 let Inst{3-0} = Rn;
711}
712// MSW multiple w/ Ra operand
713class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
714 InstrItinClass itin, string opc, string asm, list<dag> pattern>
715 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
716 bits<4> Ra;
717 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000718}
Evan Cheng37f25d92008-08-28 23:39:26 +0000719
Evan Chengeb4f52e2008-11-06 03:35:07 +0000720// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000721class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000722 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000723 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
724 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000725 bits<4> Rn;
726 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000727 let Inst{4} = 0;
728 let Inst{7} = 1;
729 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000730 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000731 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000732 let Inst{11-8} = Rm;
733 let Inst{3-0} = Rn;
734}
735class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
736 InstrItinClass itin, string opc, string asm, list<dag> pattern>
737 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
738 bits<4> Rd;
739 let Inst{19-16} = Rd;
740}
741
742// AMulxyI with Ra operand
743class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
744 InstrItinClass itin, string opc, string asm, list<dag> pattern>
745 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
746 bits<4> Ra;
747 let Inst{15-12} = Ra;
748}
749// SMLAL*
750class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
751 InstrItinClass itin, string opc, string asm, list<dag> pattern>
752 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
753 bits<4> RdLo;
754 bits<4> RdHi;
755 let Inst{19-16} = RdHi;
756 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000757}
758
Evan Cheng97f48c32008-11-06 22:15:19 +0000759// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000760class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
761 string opc, string asm, list<dag> pattern>
762 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
763 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000764 // All AExtI instructions have Rd and Rm register operands.
765 bits<4> Rd;
766 bits<4> Rm;
767 let Inst{15-12} = Rd;
768 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000769 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000770 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000771 let Inst{27-20} = opcod;
772}
773
Evan Cheng8b59db32008-11-07 01:41:35 +0000774// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000775class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
776 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000777 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
778 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000779 bits<4> Rd;
780 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000781 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000782 let Inst{19-16} = 0b1111;
783 let Inst{15-12} = Rd;
784 let Inst{11-8} = 0b1111;
785 let Inst{7-4} = opc7_4;
786 let Inst{3-0} = Rm;
787}
788
789// PKH instructions
790class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
791 string opc, string asm, list<dag> pattern>
792 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
793 opc, asm, "", pattern> {
794 bits<4> Rd;
795 bits<4> Rn;
796 bits<4> Rm;
797 bits<8> sh;
798 let Inst{27-20} = opcod;
799 let Inst{19-16} = Rn;
800 let Inst{15-12} = Rd;
801 let Inst{11-7} = sh{7-3};
802 let Inst{6} = tb;
803 let Inst{5-4} = 0b01;
804 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000805}
806
Evan Cheng37f25d92008-08-28 23:39:26 +0000807//===----------------------------------------------------------------------===//
808
809// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
810class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
811 list<Predicate> Predicates = [IsARM];
812}
813class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
814 list<Predicate> Predicates = [IsARM, HasV5TE];
815}
816class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
817 list<Predicate> Predicates = [IsARM, HasV6];
818}
Evan Cheng13096642008-08-29 06:41:12 +0000819
820//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000821// Thumb Instruction Format Definitions.
822//
823
Evan Cheng446c4282009-07-11 06:43:01 +0000824class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000825 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000826 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000827 let OutOperandList = oops;
828 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000829 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000830 let Pattern = pattern;
831 list<Predicate> Predicates = [IsThumb];
832}
833
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000834// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000835class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
836 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000837
Evan Cheng35d6c412009-08-04 23:47:55 +0000838// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000839class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
840 list<dag> pattern>
841 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
842 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000843
Johnny Chend68e1192009-12-15 17:24:14 +0000844// tBL, tBX 32-bit instructions
845class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000846 dag oops, dag iops, InstrItinClass itin, string asm,
847 list<dag> pattern>
848 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
849 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000850 let Inst{31-27} = opcod1;
851 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000852 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000853}
Evan Cheng13096642008-08-29 06:41:12 +0000854
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +0000855// Move to/from coprocessor instructions
856class T1Cop<dag oops, dag iops, string asm, list<dag> pattern>
857 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, NoItinerary, asm, "", pattern>,
858 Encoding, Requires<[IsThumb, HasV6]> {
859 let Inst{31-28} = 0b1110;
860}
861
Evan Cheng13096642008-08-29 06:41:12 +0000862// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000863class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
864 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000865 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000866
Evan Cheng09c39fc2009-06-23 19:38:13 +0000867// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000868class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000869 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000870 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000871 let OutOperandList = oops;
872 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000873 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000874 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000875 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000876}
877
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000878class T1I<dag oops, dag iops, InstrItinClass itin,
879 string asm, list<dag> pattern>
880 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
881class T1Ix2<dag oops, dag iops, InstrItinClass itin,
882 string asm, list<dag> pattern>
883 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000884
885// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000886class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000887 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000888 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000889 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000890
891// Thumb1 instruction that can either be predicated or set CPSR.
892class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000893 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000894 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000895 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000896 let OutOperandList = !con(oops, (outs s_cc_out:$s));
897 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000898 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000899 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000900 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000901}
902
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000903class T1sI<dag oops, dag iops, InstrItinClass itin,
904 string opc, string asm, list<dag> pattern>
905 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000906
907// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000908class T1sIt<dag oops, dag iops, InstrItinClass itin,
909 string opc, string asm, list<dag> pattern>
910 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000911 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000912
913// Thumb1 instruction that can be predicated.
914class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000915 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000916 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000917 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000918 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000919 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000920 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000921 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000922 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000923}
924
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000925class T1pI<dag oops, dag iops, InstrItinClass itin,
926 string opc, string asm, list<dag> pattern>
927 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000928
929// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000930class T1pIt<dag oops, dag iops, InstrItinClass itin,
931 string opc, string asm, list<dag> pattern>
932 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000933 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000934
Bob Wilson01135592010-03-23 17:23:59 +0000935class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000936 InstrItinClass itin, string opc, string asm, list<dag> pattern>
937 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000938
Johnny Chenbbc71b22009-12-16 02:32:54 +0000939class Encoding16 : Encoding {
940 let Inst{31-16} = 0x0000;
941}
942
Johnny Chend68e1192009-12-15 17:24:14 +0000943// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000944class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000945 let Inst{15-10} = opcode;
946}
947
948// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000949class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000950 let Inst{15-14} = 0b00;
951 let Inst{13-9} = opcode;
952}
953
954// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000955class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000956 let Inst{15-10} = 0b010000;
957 let Inst{9-6} = opcode;
958}
959
960// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000961class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000962 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000963 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000964}
965
966// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000967class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000968 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000969 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000970}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000971class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000972
Bill Wendling1fd374e2010-11-30 22:57:21 +0000973// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +0000974// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +0000975//
Bill Wendling1fd374e2010-11-30 22:57:21 +0000976// 0b0110 => Immediate, 4 bytes
977// 0b1000 => Immediate, 2 bytes
978// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +0000979class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
980 InstrItinClass itin, string opc, string asm,
981 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000982 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000983 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000984 bits<3> Rt;
985 bits<8> addr;
986 let Inst{8-6} = addr{5-3}; // Rm
987 let Inst{5-3} = addr{2-0}; // Rn
988 let Inst{2-0} = Rt;
989}
Bill Wendling40062fb2010-12-01 01:38:08 +0000990class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
991 InstrItinClass itin, string opc, string asm,
992 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000993 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000994 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000995 bits<3> Rt;
996 bits<8> addr;
997 let Inst{10-6} = addr{7-3}; // imm5
998 let Inst{5-3} = addr{2-0}; // Rn
999 let Inst{2-0} = Rt;
1000}
1001
Johnny Chend68e1192009-12-15 17:24:14 +00001002// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001003class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001004 let Inst{15-12} = 0b1011;
1005 let Inst{11-5} = opcode;
1006}
1007
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001008// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1009class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001010 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001011 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001012 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001013 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001014 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001015 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001016 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001017 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001018}
1019
Bill Wendlingda2ae632010-08-31 07:50:46 +00001020// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1021// input operand since by default it's a zero register. It will become an
1022// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001023//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001024// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1025// more consistent.
1026class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001027 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001028 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001029 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +00001030 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
1031 let Inst{20} = s;
1032
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001033 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001034 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001035 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001036 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001037 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001038}
1039
1040// Special cases
1041class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001042 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001043 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001044 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001045 let OutOperandList = oops;
1046 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001047 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001048 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001049 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001050}
1051
Jim Grosbachd1228742009-12-01 18:10:36 +00001052class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001053 InstrItinClass itin,
1054 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001055 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1056 let OutOperandList = oops;
1057 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001058 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001059 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001060 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001061}
1062
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001063class T2I<dag oops, dag iops, InstrItinClass itin,
1064 string opc, string asm, list<dag> pattern>
1065 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1066class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1067 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001068 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001069class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1070 string opc, string asm, list<dag> pattern>
1071 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1072class T2Iso<dag oops, dag iops, InstrItinClass itin,
1073 string opc, string asm, list<dag> pattern>
1074 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1075class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1076 string opc, string asm, list<dag> pattern>
1077 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001078class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001079 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001080 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1081 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001082 bits<4> Rt;
1083 bits<4> Rt2;
1084 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001085 let Inst{31-25} = 0b1110100;
1086 let Inst{24} = P;
1087 let Inst{23} = addr{8};
1088 let Inst{22} = 1;
1089 let Inst{21} = W;
1090 let Inst{20} = isLoad;
1091 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001092 let Inst{15-12} = Rt{3-0};
1093 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001094 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001095}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001096
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001097class T2sI<dag oops, dag iops, InstrItinClass itin,
1098 string opc, string asm, list<dag> pattern>
1099 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001100
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001101class T2XI<dag oops, dag iops, InstrItinClass itin,
1102 string asm, list<dag> pattern>
1103 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1104class T2JTI<dag oops, dag iops, InstrItinClass itin,
1105 string asm, list<dag> pattern>
1106 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001107
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00001108// Move to/from coprocessor instructions
1109class T2Cop<dag oops, dag iops, string asm, list<dag> pattern>
1110 : T2XI<oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2, HasV6]> {
1111 let Inst{31-28} = 0b1111;
1112}
1113
Bob Wilson815baeb2010-03-13 01:08:20 +00001114// Two-address instructions
1115class T2XIt<dag oops, dag iops, InstrItinClass itin,
1116 string asm, string cstr, list<dag> pattern>
1117 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001118
Evan Chenge88d5ce2009-07-02 07:28:31 +00001119// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001120class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1121 dag oops, dag iops,
1122 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001123 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001124 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001125 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001126 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001127 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001128 let Pattern = pattern;
1129 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001130 let Inst{31-27} = 0b11111;
1131 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001132 let Inst{24} = signed;
1133 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001134 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001135 let Inst{20} = load;
1136 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001137 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001138 let Inst{10} = pre; // The P bit.
1139 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001140
Owen Anderson6af50f72010-11-30 00:14:31 +00001141 bits<9> addr;
1142 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001143 let Inst{9} = addr{8}; // Sign bit
1144
Owen Anderson6af50f72010-11-30 00:14:31 +00001145 bits<4> Rt;
1146 bits<4> Rn;
1147 let Inst{15-12} = Rt{3-0};
1148 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001149}
1150
David Goodwinc9d138f2009-07-27 19:59:26 +00001151// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1152class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001153 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001154}
1155
1156// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1157class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001158 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001159}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001160
Evan Cheng9cb9e672009-06-27 02:26:13 +00001161// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1162class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001163 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001164}
1165
Evan Cheng13096642008-08-29 06:41:12 +00001166//===----------------------------------------------------------------------===//
1167
Evan Cheng96581d32008-11-11 02:11:05 +00001168//===----------------------------------------------------------------------===//
1169// ARM VFP Instruction templates.
1170//
1171
David Goodwin3ca524e2009-07-10 17:03:29 +00001172// Almost all VFP instructions are predicable.
1173class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001174 IndexMode im, Format f, InstrItinClass itin,
1175 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001176 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001177 bits<4> p;
1178 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001179 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001180 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001181 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001182 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001183 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001184 list<Predicate> Predicates = [HasVFP2];
1185}
1186
1187// Special cases
1188class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001189 IndexMode im, Format f, InstrItinClass itin,
1190 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001191 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001192 bits<4> p;
1193 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001194 let OutOperandList = oops;
1195 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001196 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001197 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001198 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001199 list<Predicate> Predicates = [HasVFP2];
1200}
1201
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001202class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1203 string opc, string asm, list<dag> pattern>
1204 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001205 opc, asm, "", pattern> {
1206 let PostEncoderMethod = "VFPThumb2PostEncoder";
1207}
David Goodwin3ca524e2009-07-10 17:03:29 +00001208
Evan Chengcd8e66a2008-11-11 21:48:44 +00001209// ARM VFP addrmode5 loads and stores
1210class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001211 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001212 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001213 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001214 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001215 // Instruction operands.
1216 bits<5> Dd;
1217 bits<13> addr;
1218
1219 // Encode instruction operands.
1220 let Inst{23} = addr{8}; // U (add = (U == '1'))
1221 let Inst{22} = Dd{4};
1222 let Inst{19-16} = addr{12-9}; // Rn
1223 let Inst{15-12} = Dd{3-0};
1224 let Inst{7-0} = addr{7-0}; // imm8
1225
Evan Cheng96581d32008-11-11 02:11:05 +00001226 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001227 let Inst{27-24} = opcod1;
1228 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001229 let Inst{11-9} = 0b101;
1230 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001231
Evan Cheng5eda2822011-02-16 00:35:02 +00001232 // Loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001233 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001234}
1235
Evan Chengcd8e66a2008-11-11 21:48:44 +00001236class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001237 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001238 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001239 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001240 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001241 // Instruction operands.
1242 bits<5> Sd;
1243 bits<13> addr;
1244
1245 // Encode instruction operands.
1246 let Inst{23} = addr{8}; // U (add = (U == '1'))
1247 let Inst{22} = Sd{0};
1248 let Inst{19-16} = addr{12-9}; // Rn
1249 let Inst{15-12} = Sd{4-1};
1250 let Inst{7-0} = addr{7-0}; // imm8
1251
Evan Cheng96581d32008-11-11 02:11:05 +00001252 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001253 let Inst{27-24} = opcod1;
1254 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001255 let Inst{11-9} = 0b101;
1256 let Inst{8} = 0; // Single precision
Evan Cheng5eda2822011-02-16 00:35:02 +00001257
1258 // Loads & stores operate on both NEON and VFP pipelines.
1259 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001260}
1261
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001262// VFP Load / store multiple pseudo instructions.
1263class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1264 list<dag> pattern>
1265 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1266 cstr, itin> {
1267 let OutOperandList = oops;
1268 let InOperandList = !con(iops, (ins pred:$p));
1269 let Pattern = pattern;
1270 list<Predicate> Predicates = [HasVFP2];
1271}
1272
Evan Chengcd8e66a2008-11-11 21:48:44 +00001273// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001274class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001275 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001276 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001277 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001278 // Instruction operands.
1279 bits<4> Rn;
1280 bits<13> regs;
1281
1282 // Encode instruction operands.
1283 let Inst{19-16} = Rn;
1284 let Inst{22} = regs{12};
1285 let Inst{15-12} = regs{11-8};
1286 let Inst{7-0} = regs{7-0};
1287
Evan Chengcd8e66a2008-11-11 21:48:44 +00001288 // TODO: Mark the instructions with the appropriate subtarget info.
1289 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001290 let Inst{11-9} = 0b101;
1291 let Inst{8} = 1; // Double precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001292}
1293
Jim Grosbach72db1822010-09-08 00:25:50 +00001294class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001295 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001296 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001297 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001298 // Instruction operands.
1299 bits<4> Rn;
1300 bits<13> regs;
1301
1302 // Encode instruction operands.
1303 let Inst{19-16} = Rn;
1304 let Inst{22} = regs{8};
1305 let Inst{15-12} = regs{12-9};
1306 let Inst{7-0} = regs{7-0};
1307
Evan Chengcd8e66a2008-11-11 21:48:44 +00001308 // TODO: Mark the instructions with the appropriate subtarget info.
1309 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001310 let Inst{11-9} = 0b101;
1311 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001312}
1313
Evan Cheng96581d32008-11-11 02:11:05 +00001314// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001315class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1316 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001318 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001319 // Instruction operands.
1320 bits<5> Dd;
1321 bits<5> Dm;
1322
1323 // Encode instruction operands.
1324 let Inst{3-0} = Dm{3-0};
1325 let Inst{5} = Dm{4};
1326 let Inst{15-12} = Dd{3-0};
1327 let Inst{22} = Dd{4};
1328
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001329 let Inst{27-23} = opcod1;
1330 let Inst{21-20} = opcod2;
1331 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001332 let Inst{11-9} = 0b101;
1333 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001334 let Inst{7-6} = opcod4;
1335 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001336}
1337
1338// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001339class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001340 dag iops, InstrItinClass itin, string opc, string asm,
1341 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001342 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001343 // Instruction operands.
1344 bits<5> Dd;
1345 bits<5> Dn;
1346 bits<5> Dm;
1347
1348 // Encode instruction operands.
1349 let Inst{3-0} = Dm{3-0};
1350 let Inst{5} = Dm{4};
1351 let Inst{19-16} = Dn{3-0};
1352 let Inst{7} = Dn{4};
1353 let Inst{15-12} = Dd{3-0};
1354 let Inst{22} = Dd{4};
1355
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001356 let Inst{27-23} = opcod1;
1357 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001358 let Inst{11-9} = 0b101;
1359 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001360 let Inst{6} = op6;
1361 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001362}
1363
1364// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001365class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1366 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1367 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001368 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001369 // Instruction operands.
1370 bits<5> Sd;
1371 bits<5> Sm;
1372
1373 // Encode instruction operands.
1374 let Inst{3-0} = Sm{4-1};
1375 let Inst{5} = Sm{0};
1376 let Inst{15-12} = Sd{4-1};
1377 let Inst{22} = Sd{0};
1378
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001379 let Inst{27-23} = opcod1;
1380 let Inst{21-20} = opcod2;
1381 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001382 let Inst{11-9} = 0b101;
1383 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001384 let Inst{7-6} = opcod4;
1385 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001386}
1387
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001388// Single precision unary, if no NEON. Same as ASuI except not available if
1389// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001390class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1391 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1392 string asm, list<dag> pattern>
1393 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1394 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001395 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1396}
1397
Evan Cheng96581d32008-11-11 02:11:05 +00001398// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001399class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1400 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001401 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001402 // Instruction operands.
1403 bits<5> Sd;
1404 bits<5> Sn;
1405 bits<5> Sm;
1406
1407 // Encode instruction operands.
1408 let Inst{3-0} = Sm{4-1};
1409 let Inst{5} = Sm{0};
1410 let Inst{19-16} = Sn{4-1};
1411 let Inst{7} = Sn{0};
1412 let Inst{15-12} = Sd{4-1};
1413 let Inst{22} = Sd{0};
1414
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001415 let Inst{27-23} = opcod1;
1416 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001417 let Inst{11-9} = 0b101;
1418 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001419 let Inst{6} = op6;
1420 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001421}
1422
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001423// Single precision binary, if no NEON. Same as ASbI except not available if
1424// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001425class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001426 dag iops, InstrItinClass itin, string opc, string asm,
1427 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001428 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001429 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001430
1431 // Instruction operands.
1432 bits<5> Sd;
1433 bits<5> Sn;
1434 bits<5> Sm;
1435
1436 // Encode instruction operands.
1437 let Inst{3-0} = Sm{4-1};
1438 let Inst{5} = Sm{0};
1439 let Inst{19-16} = Sn{4-1};
1440 let Inst{7} = Sn{0};
1441 let Inst{15-12} = Sd{4-1};
1442 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001443}
1444
Evan Cheng80a11982008-11-12 06:41:41 +00001445// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001446class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1447 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1448 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001449 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001450 let Inst{27-23} = opcod1;
1451 let Inst{21-20} = opcod2;
1452 let Inst{19-16} = opcod3;
1453 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001454 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001455 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001456}
1457
Johnny Chen811663f2010-02-11 18:47:03 +00001458// VFP conversion between floating-point and fixed-point
1459class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001460 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1461 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001462 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1463 // size (fixed-point number): sx == 0 ? 16 : 32
1464 let Inst{7} = op5; // sx
1465}
1466
David Goodwin338268c2009-08-10 22:17:39 +00001467// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001468class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001469 dag oops, dag iops, InstrItinClass itin,
1470 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001471 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1472 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001473 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1474}
1475
Evan Cheng80a11982008-11-12 06:41:41 +00001476class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001477 InstrItinClass itin,
1478 string opc, string asm, list<dag> pattern>
1479 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001480 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001481 let Inst{11-8} = opcod2;
1482 let Inst{4} = 1;
1483}
1484
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001485class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1486 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1487 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001488
Bob Wilson01135592010-03-23 17:23:59 +00001489class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001490 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1491 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001492
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001493class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1494 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1495 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001496
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001497class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1498 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1499 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001500
Evan Cheng96581d32008-11-11 02:11:05 +00001501//===----------------------------------------------------------------------===//
1502
Bob Wilson5bafff32009-06-22 23:27:02 +00001503//===----------------------------------------------------------------------===//
1504// ARM NEON Instruction templates.
1505//
Evan Cheng13096642008-08-29 06:41:12 +00001506
Johnny Chencaa608e2010-03-20 00:17:00 +00001507class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1508 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1509 list<dag> pattern>
1510 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001511 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001512 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001513 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001514 let Pattern = pattern;
1515 list<Predicate> Predicates = [HasNEON];
1516}
1517
1518// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001519class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1520 InstrItinClass itin, string opc, string asm, string cstr,
1521 list<dag> pattern>
1522 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001524 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001525 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001526 let Pattern = pattern;
1527 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001528}
1529
Bob Wilsonb07c1712009-10-07 21:53:04 +00001530class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1531 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001533 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1534 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001535 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001536 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001537 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001538 let Inst{11-8} = op11_8;
1539 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001540
Chris Lattner2ac19022010-11-15 05:19:05 +00001541 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001542
Owen Andersond9aa7d32010-11-02 00:05:05 +00001543 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001544 bits<6> Rn;
1545 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001546
Owen Andersond9aa7d32010-11-02 00:05:05 +00001547 let Inst{22} = Vd{4};
1548 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001549 let Inst{19-16} = Rn{3-0};
1550 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001551}
1552
Owen Andersond138d702010-11-02 20:47:39 +00001553class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1554 dag oops, dag iops, InstrItinClass itin,
1555 string opc, string dt, string asm, string cstr, list<dag> pattern>
1556 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1557 dt, asm, cstr, pattern> {
1558 bits<3> lane;
1559}
1560
Bob Wilson709d5922010-08-25 23:27:42 +00001561class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1562 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1563 itin> {
1564 let OutOperandList = oops;
1565 let InOperandList = !con(iops, (ins pred:$p));
1566 list<Predicate> Predicates = [HasNEON];
1567}
1568
Jim Grosbach7cd27292010-10-06 20:36:55 +00001569class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1570 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001571 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1572 itin> {
1573 let OutOperandList = oops;
1574 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001575 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001576 list<Predicate> Predicates = [HasNEON];
1577}
1578
Johnny Chen785516a2010-03-23 16:43:47 +00001579class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001580 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001581 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1582 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001583 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001584 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001585}
1586
Johnny Chen927b88f2010-03-23 20:40:44 +00001587class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001588 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001589 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001590 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001591 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001592 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001593}
1594
1595// NEON "one register and a modified immediate" format.
1596class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1597 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001598 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001599 string opc, string dt, string asm, string cstr,
1600 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001601 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001602 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001603 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001604 let Inst{11-8} = op11_8;
1605 let Inst{7} = op7;
1606 let Inst{6} = op6;
1607 let Inst{5} = op5;
1608 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001609
Owen Andersona88ea032010-10-26 17:40:54 +00001610 // Instruction operands.
1611 bits<5> Vd;
1612 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001613
Owen Andersona88ea032010-10-26 17:40:54 +00001614 let Inst{15-12} = Vd{3-0};
1615 let Inst{22} = Vd{4};
1616 let Inst{24} = SIMM{7};
1617 let Inst{18-16} = SIMM{6-4};
1618 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001619}
1620
1621// NEON 2 vector register format.
1622class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1623 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001624 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001625 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001626 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001627 let Inst{24-23} = op24_23;
1628 let Inst{21-20} = op21_20;
1629 let Inst{19-18} = op19_18;
1630 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001631 let Inst{11-7} = op11_7;
1632 let Inst{6} = op6;
1633 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001634
Owen Anderson162875a2010-10-25 18:43:52 +00001635 // Instruction operands.
1636 bits<5> Vd;
1637 bits<5> Vm;
1638
1639 let Inst{15-12} = Vd{3-0};
1640 let Inst{22} = Vd{4};
1641 let Inst{3-0} = Vm{3-0};
1642 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001643}
1644
1645// Same as N2V except it doesn't have a datatype suffix.
1646class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001647 bits<5> op11_7, bit op6, bit op4,
1648 dag oops, dag iops, InstrItinClass itin,
1649 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001650 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001651 let Inst{24-23} = op24_23;
1652 let Inst{21-20} = op21_20;
1653 let Inst{19-18} = op19_18;
1654 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001655 let Inst{11-7} = op11_7;
1656 let Inst{6} = op6;
1657 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001658
Owen Anderson162875a2010-10-25 18:43:52 +00001659 // Instruction operands.
1660 bits<5> Vd;
1661 bits<5> Vm;
1662
1663 let Inst{15-12} = Vd{3-0};
1664 let Inst{22} = Vd{4};
1665 let Inst{3-0} = Vm{3-0};
1666 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001667}
1668
1669// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001670class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001671 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001673 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001674 let Inst{24} = op24;
1675 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001676 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001677 let Inst{7} = op7;
1678 let Inst{6} = op6;
1679 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001680
Owen Anderson3557d002010-10-26 20:56:57 +00001681 // Instruction operands.
1682 bits<5> Vd;
1683 bits<5> Vm;
1684 bits<6> SIMM;
1685
1686 let Inst{15-12} = Vd{3-0};
1687 let Inst{22} = Vd{4};
1688 let Inst{3-0} = Vm{3-0};
1689 let Inst{5} = Vm{4};
1690 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001691}
1692
Bob Wilson10bc69c2010-03-27 03:56:52 +00001693// NEON 3 vector register format.
1694class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1695 dag oops, dag iops, Format f, InstrItinClass itin,
1696 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001697 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001698 let Inst{24} = op24;
1699 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001700 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001701 let Inst{11-8} = op11_8;
1702 let Inst{6} = op6;
1703 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001704
Owen Andersond451f882010-10-21 20:21:49 +00001705 // Instruction operands.
1706 bits<5> Vd;
1707 bits<5> Vn;
1708 bits<5> Vm;
1709
1710 let Inst{15-12} = Vd{3-0};
1711 let Inst{22} = Vd{4};
1712 let Inst{19-16} = Vn{3-0};
1713 let Inst{7} = Vn{4};
1714 let Inst{3-0} = Vm{3-0};
1715 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001716}
1717
Johnny Chen841e8282010-03-23 21:35:03 +00001718// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001719class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1720 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001721 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001722 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001723 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001724 let Inst{24} = op24;
1725 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001726 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001727 let Inst{11-8} = op11_8;
1728 let Inst{6} = op6;
1729 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001730
Owen Anderson8c71eff2010-10-25 18:28:30 +00001731 // Instruction operands.
1732 bits<5> Vd;
1733 bits<5> Vn;
1734 bits<5> Vm;
1735
1736 let Inst{15-12} = Vd{3-0};
1737 let Inst{22} = Vd{4};
1738 let Inst{19-16} = Vn{3-0};
1739 let Inst{7} = Vn{4};
1740 let Inst{3-0} = Vm{3-0};
1741 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001742}
1743
1744// NEON VMOVs between scalar and core registers.
1745class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001746 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001747 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001748 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001749 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001750 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001751 let Inst{11-8} = opcod2;
1752 let Inst{6-5} = opcod3;
1753 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001754
1755 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001756 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001757 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001758 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001759 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001760
Chris Lattner2ac19022010-11-15 05:19:05 +00001761 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001762
Owen Andersond2fbdb72010-10-27 21:28:09 +00001763 bits<5> V;
1764 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001765 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001766 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001767
Owen Andersonf587a9352010-10-27 19:25:54 +00001768 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001769 let Inst{7} = V{4};
1770 let Inst{19-16} = V{3-0};
1771 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001772}
1773class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001774 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001775 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001776 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001777 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001778class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001779 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001781 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001783class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001784 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001785 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001786 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001788
Johnny Chene4614f72010-03-25 17:01:27 +00001789// Vector Duplicate Lane (from scalar to all elements)
1790class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1791 InstrItinClass itin, string opc, string dt, string asm,
1792 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001793 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001794 let Inst{24-23} = 0b11;
1795 let Inst{21-20} = 0b11;
1796 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001797 let Inst{11-7} = 0b11000;
1798 let Inst{6} = op6;
1799 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001800
Owen Andersonf587a9352010-10-27 19:25:54 +00001801 bits<5> Vd;
1802 bits<5> Vm;
1803 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001804
Owen Andersonf587a9352010-10-27 19:25:54 +00001805 let Inst{22} = Vd{4};
1806 let Inst{15-12} = Vd{3-0};
1807 let Inst{5} = Vm{4};
1808 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001809}
1810
David Goodwin42a83f22009-08-04 17:53:06 +00001811// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1812// for single-precision FP.
1813class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1814 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1815}