blob: 5b0a89d32d6578b3f7f0fd9b4b19635eab5fb5c3 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/Constants.h"
26#include "llvm/DerivedTypes.h"
27#include "llvm/GlobalValue.h"
28#include "llvm/Intrinsics.h"
Owen Anderson9f5b2aa2009-07-14 23:09:55 +000029#include "llvm/LLVMContext.h"
Chris Lattner93c741a2008-02-03 05:43:57 +000030#include "llvm/Support/Compiler.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include <algorithm>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036using namespace llvm;
37
38namespace {
39
40 //===--------------------------------------------------------------------===//
41 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
42 /// instructions for SelectionDAG operations.
43 class AlphaDAGToDAGISel : public SelectionDAGISel {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 static const int64_t IMM_LOW = -32768;
45 static const int64_t IMM_HIGH = 32767;
46 static const int64_t IMM_MULT = 65536;
47 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
48 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
49
50 static int64_t get_ldah16(int64_t x) {
51 int64_t y = x / IMM_MULT;
52 if (x % IMM_MULT > IMM_HIGH)
53 ++y;
54 return y;
55 }
56
57 static int64_t get_lda16(int64_t x) {
58 return x - get_ldah16(x) * IMM_MULT;
59 }
60
61 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
62 /// instruction (if not, return 0). Note that this code accepts partial
63 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
64 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
65 /// in checking mode. If LHS is null, we assume that the mask has already
66 /// been validated before.
Dan Gohman8181bd12008-07-27 21:46:04 +000067 uint64_t get_zapImm(SDValue LHS, uint64_t Constant) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068 uint64_t BitsToCheck = 0;
69 unsigned Result = 0;
70 for (unsigned i = 0; i != 8; ++i) {
71 if (((Constant >> 8*i) & 0xFF) == 0) {
72 // nothing to do.
73 } else {
74 Result |= 1 << i;
75 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
76 // If the entire byte is set, zapnot the byte.
Gabor Greif1c80d112008-08-28 21:40:38 +000077 } else if (LHS.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 // Otherwise, if the mask was previously validated, we know its okay
79 // to zapnot this entire byte even though all the bits aren't set.
80 } else {
81 // Otherwise we don't know that the it's okay to zapnot this entire
82 // byte. Only do this iff we can prove that the missing bits are
83 // already null, so the bytezap doesn't need to really null them.
84 BitsToCheck |= ~Constant & (0xFF << 8*i);
85 }
86 }
87 }
88
89 // If there are missing bits in a byte (for example, X & 0xEF00), check to
90 // see if the missing bits (0x1000) are already known zero if not, the zap
91 // isn't okay to do, as it won't clear all the required bits.
92 if (BitsToCheck &&
Dan Gohman07961cd2008-02-25 21:11:39 +000093 !CurDAG->MaskedValueIsZero(LHS,
94 APInt(LHS.getValueSizeInBits(),
95 BitsToCheck)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 return 0;
97
98 return Result;
99 }
100
101 static uint64_t get_zapImm(uint64_t x) {
102 unsigned build = 0;
103 for(int i = 0; i != 8; ++i) {
104 if ((x & 0x00FF) == 0x00FF)
105 build |= 1 << i;
106 else if ((x & 0x00FF) != 0)
107 return 0;
108 x >>= 8;
109 }
110 return build;
111 }
112
113
114 static uint64_t getNearPower2(uint64_t x) {
115 if (!x) return 0;
116 unsigned at = CountLeadingZeros_64(x);
117 uint64_t complow = 1 << (63 - at);
118 uint64_t comphigh = 1 << (64 - at);
119 //cerr << x << ":" << complow << ":" << comphigh << "\n";
Benjamin Kramer0d808572009-08-09 22:37:07 +0000120 if (abs64(complow - x) <= abs64(comphigh - x))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121 return complow;
122 else
123 return comphigh;
124 }
125
126 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
127 uint64_t y = getNearPower2(x);
128 if (swap)
129 return (y - x) == r;
130 else
131 return (x - y) == r;
132 }
133
Dan Gohman8181bd12008-07-27 21:46:04 +0000134 static bool isFPZ(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000136 return (CN && (CN->getValueAPF().isZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000138 static bool isFPZn(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000140 return (CN && CN->getValueAPF().isNegZero());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000142 static bool isFPZp(SDValue N) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johannesendf8a8312007-08-31 04:03:46 +0000144 return (CN && CN->getValueAPF().isPosZero());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 }
146
147 public:
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000148 explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM)
Dan Gohman96eb47a2009-01-15 19:20:50 +0000149 : SelectionDAGISel(TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 {}
151
152 /// getI64Imm - Return a target constant with the specified value, of type
153 /// i64.
Dan Gohman8181bd12008-07-27 21:46:04 +0000154 inline SDValue getI64Imm(int64_t Imm) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000155 return CurDAG->getTargetConstant(Imm, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 }
157
158 // Select - Convert the specified operand from a target-independent to a
159 // target-specific node if it hasn't already been changed.
Dan Gohman8181bd12008-07-27 21:46:04 +0000160 SDNode *Select(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161
Evan Cheng34fd4f32008-06-30 20:45:06 +0000162 /// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000164 virtual void InstructionSelect();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165
166 virtual const char *getPassName() const {
167 return "Alpha DAG->DAG Pattern Instruction Selection";
168 }
169
170 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
171 /// inline asm expressions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000172 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000174 std::vector<SDValue> &OutOps) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000175 SDValue Op0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176 switch (ConstraintCode) {
177 default: return true;
178 case 'm': // memory
179 Op0 = Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180 break;
181 }
182
183 OutOps.push_back(Op0);
184 return false;
185 }
186
187// Include the pieces autogenerated from the target description.
188#include "AlphaGenDAGISel.inc"
189
190private:
Dan Gohman40653f32009-06-03 20:30:14 +0000191 /// getTargetMachine - Return a reference to the TargetMachine, casted
192 /// to the target-specific type.
193 const AlphaTargetMachine &getTargetMachine() {
194 return static_cast<const AlphaTargetMachine &>(TM);
195 }
196
197 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
198 /// to the target-specific type.
199 const AlphaInstrInfo *getInstrInfo() {
200 return getTargetMachine().getInstrInfo();
201 }
202
203 SDNode *getGlobalBaseReg();
204 SDNode *getGlobalRetAddr();
Dan Gohman8181bd12008-07-27 21:46:04 +0000205 void SelectCALL(SDValue Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206
207 };
208}
209
210/// getGlobalBaseReg - Output the instructions required to put the
211/// GOT address into a register.
212///
Dan Gohman40653f32009-06-03 20:30:14 +0000213SDNode *AlphaDAGToDAGISel::getGlobalBaseReg() {
Dan Gohman40653f32009-06-03 20:30:14 +0000214 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
215 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216}
217
Dan Gohman40653f32009-06-03 20:30:14 +0000218/// getGlobalRetAddr - Grab the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219///
Dan Gohman40653f32009-06-03 20:30:14 +0000220SDNode *AlphaDAGToDAGISel::getGlobalRetAddr() {
Dan Gohman40653f32009-06-03 20:30:14 +0000221 unsigned GlobalRetAddr = getInstrInfo()->getGlobalRetAddr(MF);
222 return CurDAG->getRegister(GlobalRetAddr, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223}
224
Evan Cheng34fd4f32008-06-30 20:45:06 +0000225/// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000227void AlphaDAGToDAGISel::InstructionSelect() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 // Select target instructions for the DAG.
David Greene932618b2008-10-27 21:56:29 +0000229 SelectRoot(*CurDAG);
Dan Gohman14a66442008-08-23 02:25:05 +0000230 CurDAG->RemoveDeadNodes();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231}
232
233// Select - Convert the specified operand from a target-independent to a
234// target-specific node if it hasn't already been changed.
Dan Gohman8181bd12008-07-27 21:46:04 +0000235SDNode *AlphaDAGToDAGISel::Select(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000236 SDNode *N = Op.getNode();
Dan Gohmanbd68c792008-07-17 19:10:17 +0000237 if (N->isMachineOpcode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 return NULL; // Already selected.
239 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000240 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241
242 switch (N->getOpcode()) {
243 default: break;
244 case AlphaISD::CALL:
245 SelectCALL(Op);
246 return NULL;
247
248 case ISD::FrameIndex: {
249 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000250 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
251 CurDAG->getTargetFrameIndex(FI, MVT::i32),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 getI64Imm(0));
253 }
Dan Gohman40653f32009-06-03 20:30:14 +0000254 case ISD::GLOBAL_OFFSET_TABLE:
255 return getGlobalBaseReg();
256 case AlphaISD::GlobalRetAddr:
257 return getGlobalRetAddr();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258
259 case AlphaISD::DivCall: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000260 SDValue Chain = CurDAG->getEntryNode();
261 SDValue N0 = Op.getOperand(0);
262 SDValue N1 = Op.getOperand(1);
263 SDValue N2 = Op.getOperand(2);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000264 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R24, N1,
Dan Gohman8181bd12008-07-27 21:46:04 +0000265 SDValue(0,0));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000266 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R25, N2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 Chain.getValue(1));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000268 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R27, N0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 Chain.getValue(1));
270 SDNode *CNode =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000271 CurDAG->getMachineNode(Alpha::JSRs, dl, MVT::Other, MVT::Flag,
272 Chain, Chain.getValue(1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000273 Chain = CurDAG->getCopyFromReg(Chain, dl, Alpha::R27, MVT::i64,
Dan Gohman8181bd12008-07-27 21:46:04 +0000274 SDValue(CNode, 1));
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000275 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 }
277
278 case ISD::READCYCLECOUNTER: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000279 SDValue Chain = N->getOperand(0);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000280 return CurDAG->getMachineNode(Alpha::RPCC, dl, MVT::i64, MVT::Other,
281 Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 }
283
284 case ISD::Constant: {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000285 uint64_t uval = cast<ConstantSDNode>(N)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286
287 if (uval == 0) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000288 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000289 Alpha::R31, MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 ReplaceUses(Op, Result);
291 return NULL;
292 }
293
294 int64_t val = (int64_t)uval;
295 int32_t val32 = (int32_t)val;
296 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
297 val >= IMM_LOW + IMM_LOW * IMM_MULT)
298 break; //(LDAH (LDA))
299 if ((uval >> 32) == 0 && //empty upper bits
300 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
301 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
302 break; //(zext (LDAH (LDA)))
303 //Else use the constant pool
Owen Anderson35b47072009-08-13 21:58:54 +0000304 ConstantInt *C = ConstantInt::get(
305 Type::getInt64Ty(*CurDAG->getContext()), uval);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 SDValue CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000307 SDNode *Tmp = CurDAG->getMachineNode(Alpha::LDAHr, dl, MVT::i64, CPI,
308 SDValue(getGlobalBaseReg(), 0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000309 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Dan Gohman8181bd12008-07-27 21:46:04 +0000310 CPI, SDValue(Tmp, 0), CurDAG->getEntryNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 }
Andrew Lenharthc69be952008-10-07 02:10:26 +0000312 case ISD::TargetConstantFP:
313 case ISD::ConstantFP: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000315 bool isDouble = N->getValueType(0) == MVT::f64;
316 EVT T = isDouble ? MVT::f64 : MVT::f32;
Dale Johannesendf8a8312007-08-31 04:03:46 +0000317 if (CN->getValueAPF().isPosZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
319 T, CurDAG->getRegister(Alpha::F31, T),
320 CurDAG->getRegister(Alpha::F31, T));
Dale Johannesendf8a8312007-08-31 04:03:46 +0000321 } else if (CN->getValueAPF().isNegZero()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
323 T, CurDAG->getRegister(Alpha::F31, T),
324 CurDAG->getRegister(Alpha::F31, T));
325 } else {
Edwin Török2b331342009-07-08 19:04:27 +0000326 llvm_report_error("Unhandled FP constant type");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 }
328 break;
329 }
330
331 case ISD::SETCC:
Gabor Greif1c80d112008-08-28 21:40:38 +0000332 if (N->getOperand(0).getNode()->getValueType(0).isFloatingPoint()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
334
335 unsigned Opc = Alpha::WTF;
336 bool rev = false;
337 bool inv = false;
338 switch(CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000339 default: DEBUG(N->dump(CurDAG)); llvm_unreachable("Unknown FP comparison!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ:
341 Opc = Alpha::CMPTEQ; break;
342 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT:
343 Opc = Alpha::CMPTLT; break;
344 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE:
345 Opc = Alpha::CMPTLE; break;
346 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT:
347 Opc = Alpha::CMPTLT; rev = true; break;
348 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE:
349 Opc = Alpha::CMPTLE; rev = true; break;
350 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE:
351 Opc = Alpha::CMPTEQ; inv = true; break;
352 case ISD::SETO:
353 Opc = Alpha::CMPTUN; inv = true; break;
354 case ISD::SETUO:
355 Opc = Alpha::CMPTUN; break;
356 };
Dan Gohman8181bd12008-07-27 21:46:04 +0000357 SDValue tmp1 = N->getOperand(rev?1:0);
358 SDValue tmp2 = N->getOperand(rev?0:1);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000359 SDNode *cmp = CurDAG->getMachineNode(Opc, dl, MVT::f64, tmp1, tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 if (inv)
Dan Gohman61fda0d2009-09-25 18:54:59 +0000361 cmp = CurDAG->getMachineNode(Alpha::CMPTEQ, dl,
362 MVT::f64, SDValue(cmp, 0),
363 CurDAG->getRegister(Alpha::F31, MVT::f64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 switch(CC) {
365 case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE:
366 case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE:
367 {
Dan Gohman61fda0d2009-09-25 18:54:59 +0000368 SDNode* cmp2 = CurDAG->getMachineNode(Alpha::CMPTUN, dl, MVT::f64,
369 tmp1, tmp2);
370 cmp = CurDAG->getMachineNode(Alpha::ADDT, dl, MVT::f64,
371 SDValue(cmp2, 0), SDValue(cmp, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 break;
373 }
374 default: break;
375 }
376
Dan Gohman61fda0d2009-09-25 18:54:59 +0000377 SDNode* LD = CurDAG->getMachineNode(Alpha::FTOIT, dl,
378 MVT::i64, SDValue(cmp, 0));
379 return CurDAG->getMachineNode(Alpha::CMPULT, dl, MVT::i64,
380 CurDAG->getRegister(Alpha::R31, MVT::i64),
381 SDValue(LD,0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 }
383 break;
384
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 case ISD::AND: {
386 ConstantSDNode* SC = NULL;
387 ConstantSDNode* MC = NULL;
388 if (N->getOperand(0).getOpcode() == ISD::SRL &&
389 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
390 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000391 uint64_t sval = SC->getZExtValue();
392 uint64_t mval = MC->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 // If the result is a zap, let the autogened stuff handle it.
394 if (get_zapImm(N->getOperand(0), mval))
395 break;
396 // given mask X, and shift S, we want to see if there is any zap in the
397 // mask if we play around with the botton S bits
398 uint64_t dontcare = (~0ULL) >> (64 - sval);
399 uint64_t mask = mval << sval;
400
401 if (get_zapImm(mask | dontcare))
402 mask = mask | dontcare;
403
404 if (get_zapImm(mask)) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000405 SDValue Z =
Dan Gohman61fda0d2009-09-25 18:54:59 +0000406 SDValue(CurDAG->getMachineNode(Alpha::ZAPNOTi, dl, MVT::i64,
407 N->getOperand(0).getOperand(0),
408 getI64Imm(get_zapImm(mask))), 0);
409 return CurDAG->getMachineNode(Alpha::SRLr, dl, MVT::i64, Z,
410 getI64Imm(sval));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 }
412 }
413 break;
414 }
415
416 }
417
418 return SelectCode(Op);
419}
420
Dan Gohman8181bd12008-07-27 21:46:04 +0000421void AlphaDAGToDAGISel::SelectCALL(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 //TODO: add flag stuff to prevent nondeturministic breakage!
423
Gabor Greif1c80d112008-08-28 21:40:38 +0000424 SDNode *N = Op.getNode();
Dan Gohman8181bd12008-07-27 21:46:04 +0000425 SDValue Chain = N->getOperand(0);
426 SDValue Addr = N->getOperand(1);
Eli Friedmanc52e5592009-07-19 01:11:32 +0000427 SDValue InFlag = N->getOperand(N->getNumOperands() - 1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000428 DebugLoc dl = N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000430 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
Dan Gohman40653f32009-06-03 20:30:14 +0000431 SDValue GOT = SDValue(getGlobalBaseReg(), 0);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000432 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R29, GOT, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433 InFlag = Chain.getValue(1);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000434 Chain = SDValue(CurDAG->getMachineNode(Alpha::BSR, dl, MVT::Other,
435 MVT::Flag, Addr.getOperand(0),
436 Chain, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 } else {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000438 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R27, Addr, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 InFlag = Chain.getValue(1);
Dan Gohman61fda0d2009-09-25 18:54:59 +0000440 Chain = SDValue(CurDAG->getMachineNode(Alpha::JSR, dl, MVT::Other,
441 MVT::Flag, Chain, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442 }
443 InFlag = Chain.getValue(1);
444
Eli Friedmanc52e5592009-07-19 01:11:32 +0000445 ReplaceUses(Op.getValue(0), Chain);
446 ReplaceUses(Op.getValue(1), InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447}
448
449
450/// createAlphaISelDag - This pass converts a legalized DAG into a
451/// Alpha-specific DAG, ready for instruction scheduling.
452///
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000453FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 return new AlphaDAGToDAGISel(TM);
455}