blob: 0f60cbfb9bb24fc9b283911781cae94075bd58cb [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000046#include "llvm/Operator.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000047#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000048#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000050#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000051#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000052#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000053#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000055#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000056#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000057#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000058#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000059#include "llvm/Support/Debug.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000060using namespace llvm;
61
Dan Gohman84023e02010-07-10 09:00:22 +000062/// startNewBlock - Set the current block to which generated machine
63/// instructions will be appended, and clear the local CSE map.
64///
65void FastISel::startNewBlock() {
66 LocalValueMap.clear();
67
68 // Start out as null, meaining no local-value instructions have
69 // been emitted.
70 LastLocalValue = 0;
71
72 // Advance the last local value past any EH_LABEL instructions.
73 MachineBasicBlock::iterator
74 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
75 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
76 LastLocalValue = I;
77 ++I;
78 }
79}
80
Dan Gohmana6cb6412010-05-11 23:54:07 +000081bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000082 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000083 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000084 if (!I)
85 return false;
86
87 // No-op casts are trivially coalesced by fast-isel.
88 if (const CastInst *Cast = dyn_cast<CastInst>(I))
89 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
90 !hasTrivialKill(Cast->getOperand(0)))
91 return false;
92
93 // Only instructions with a single use in the same basic block are considered
94 // to have trivial kills.
95 return I->hasOneUse() &&
96 !(I->getOpcode() == Instruction::BitCast ||
97 I->getOpcode() == Instruction::PtrToInt ||
98 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +000099 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000100}
101
Dan Gohman46510a72010-04-15 01:51:59 +0000102unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000104 // Don't handle non-simple values in FastISel.
105 if (!RealVT.isSimple())
106 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000107
108 // Ignore illegal types. We must do this before looking up the value
109 // in ValueMap because Arguments are given virtual registers regardless
110 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000112 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 // Promote MVT::i1 to a legal type though, because it's common and easy.
114 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000115 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000116 else
117 return 0;
118 }
119
Dan Gohman104e4ce2008-09-03 23:32:19 +0000120 // Look up the value to see if we already have a register for it. We
121 // cache values defined by Instructions across blocks, and other values
122 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000123 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000124 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Chris Lattnerfff65b32011-04-17 01:16:47 +0000125 if (I != FuncInfo.ValueMap.end())
126 return I->second;
127
Dan Gohman104e4ce2008-09-03 23:32:19 +0000128 unsigned Reg = LocalValueMap[V];
129 if (Reg != 0)
130 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000131
Dan Gohman97c94b82010-05-06 00:02:14 +0000132 // In bottom-up mode, just create the virtual register which will be used
133 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000134 if (isa<Instruction>(V) &&
135 (!isa<AllocaInst>(V) ||
136 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
137 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000138
Dan Gohmana10b8492010-07-14 01:07:44 +0000139 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000140
141 // Materialize the value in a register. Emit any instructions in the
142 // local value area.
143 Reg = materializeRegForValue(V, VT);
144
145 leaveLocalValueArea(SaveInsertPt);
146
147 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000148}
149
Eric Christopher44a2c342010-08-17 01:30:33 +0000150/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000151/// called when the value isn't already available in a register and must
152/// be materialized with new instructions.
153unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
154 unsigned Reg = 0;
155
Dan Gohman46510a72010-04-15 01:51:59 +0000156 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000157 if (CI->getValue().getActiveBits() <= 64)
158 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000159 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000160 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000161 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000162 // Translate this as an integer zero so that it can be
163 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000164 Reg =
165 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000166 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman4183e312010-04-13 17:07:06 +0000167 // Try to emit the constant directly.
Dan Gohman104e4ce2008-09-03 23:32:19 +0000168 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000169
170 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000171 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000172 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000173 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000174
175 uint64_t x[2];
176 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000177 bool isExact;
178 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
179 APFloat::rmTowardZero, &isExact);
180 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000181 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000182
Owen Andersone922c022009-07-22 00:24:57 +0000183 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000184 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000185 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000186 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
187 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000188 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000189 }
Dan Gohman46510a72010-04-15 01:51:59 +0000190 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000191 if (!SelectOperator(Op, Op->getOpcode()))
192 if (!isa<Instruction>(Op) ||
193 !TargetSelectInstruction(cast<Instruction>(Op)))
194 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000195 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000196 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000197 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000198 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
199 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000200 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000201
Dan Gohmandceffe62008-09-25 01:28:51 +0000202 // If target-independent code couldn't handle the value, give target-specific
203 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000204 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000205 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000207 // Don't cache constant materializations in the general ValueMap.
208 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000209 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000210 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000211 LastLocalValue = MRI.getVRegDef(Reg);
212 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000213 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000214}
215
Dan Gohman46510a72010-04-15 01:51:59 +0000216unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000217 // Look up the value to see if we already have a register for it. We
218 // cache values defined by Instructions across blocks, and other values
219 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000220 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000221 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
222 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000223 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000224 return LocalValueMap[V];
225}
226
Owen Andersoncc54e762008-08-30 00:38:46 +0000227/// UpdateValueMap - Update the value map to include the new mapping for this
228/// instruction, or insert an extra copy to get the result in a previous
229/// determined register.
230/// NOTE: This is only necessary because we might select a block that uses
231/// a value before we select the block that defines the value. It might be
232/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman46510a72010-04-15 01:51:59 +0000233unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000234 if (!isa<Instruction>(I)) {
235 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000236 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000237 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000238
Dan Gohmana4160c32010-07-07 16:29:44 +0000239 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000240 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000241 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000242 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000243 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000244 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
245 FuncInfo.RegFixups[AssignedReg] = Reg;
246
247 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000248 }
Dan Gohman84023e02010-07-10 09:00:22 +0000249
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000250 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000251}
252
Dan Gohmana6cb6412010-05-11 23:54:07 +0000253std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000254 unsigned IdxN = getRegForValue(Idx);
255 if (IdxN == 0)
256 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000257 return std::pair<unsigned, bool>(0, false);
258
259 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000260
261 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000262 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000263 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000264 if (IdxVT.bitsLT(PtrVT)) {
265 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
266 IdxN, IdxNIsKill);
267 IdxNIsKill = true;
268 }
269 else if (IdxVT.bitsGT(PtrVT)) {
270 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
271 IdxN, IdxNIsKill);
272 IdxNIsKill = true;
273 }
274 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000275}
276
Dan Gohman84023e02010-07-10 09:00:22 +0000277void FastISel::recomputeInsertPt() {
278 if (getLastLocalValue()) {
279 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000280 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000281 ++FuncInfo.InsertPt;
282 } else
283 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
284
285 // Now skip past any EH_LABELs, which must remain at the beginning.
286 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
287 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
288 ++FuncInfo.InsertPt;
289}
290
Dan Gohmana10b8492010-07-14 01:07:44 +0000291FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000292 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000293 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000294 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000295 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000296 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000297 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000298}
299
Dan Gohmana10b8492010-07-14 01:07:44 +0000300void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000301 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
302 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
303
304 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000305 FuncInfo.InsertPt = OldInsertPt.InsertPt;
306 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000307}
308
Dan Gohmanbdedd442008-08-20 00:11:48 +0000309/// SelectBinaryOp - Select and emit code for a binary operator instruction,
310/// which has an opcode which directly corresponds to the given ISD opcode.
311///
Dan Gohman46510a72010-04-15 01:51:59 +0000312bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000313 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000315 // Unhandled type. Halt "fast" selection and bail.
316 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000317
Dan Gohmanb71fea22008-08-26 20:52:40 +0000318 // We only handle legal types. For example, on x86-32 the instruction
319 // selector contains all of the 64-bit instructions from x86-64,
320 // under the assumption that i64 won't be used if the target doesn't
321 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000322 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000324 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000326 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
327 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000328 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000329 else
330 return false;
331 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000332
Chris Lattnerfff65b32011-04-17 01:16:47 +0000333 // Check if the first operand is a constant, and handle it as "ri". At -O0,
334 // we don't have anything that canonicalizes operand order.
335 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
336 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
337 unsigned Op1 = getRegForValue(I->getOperand(1));
338 if (Op1 == 0) return false;
339
340 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
341
Chris Lattner602fc062011-04-17 20:23:29 +0000342 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
343 Op1IsKill, CI->getZExtValue(),
344 VT.getSimpleVT());
345 if (ResultReg == 0) return false;
346
347 // We successfully emitted code for the given LLVM Instruction.
348 UpdateValueMap(I, ResultReg);
349 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000350 }
351
352
Dan Gohman3df24e62008-09-03 23:12:08 +0000353 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000354 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000355 return false;
356
Dan Gohmana6cb6412010-05-11 23:54:07 +0000357 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
358
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000359 // Check if the second operand is a constant and handle it appropriately.
360 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000361 uint64_t Imm = CI->getZExtValue();
362
363 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
364 Op0IsKill, Imm, VT.getSimpleVT());
365 if (ResultReg == 0) return false;
366
367 // We successfully emitted code for the given LLVM Instruction.
368 UpdateValueMap(I, ResultReg);
369 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000370 }
371
Dan Gohman10df0fa2008-08-27 01:09:54 +0000372 // Check if the second operand is a constant float.
373 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000374 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000375 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000376 if (ResultReg != 0) {
377 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000378 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000379 return true;
380 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000381 }
382
Dan Gohman3df24e62008-09-03 23:12:08 +0000383 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000384 if (Op1 == 0)
385 // Unhandled operand. Halt "fast" selection and bail.
386 return false;
387
Dan Gohmana6cb6412010-05-11 23:54:07 +0000388 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
389
Dan Gohmanad368ac2008-08-27 18:10:19 +0000390 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000391 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000392 ISDOpcode,
393 Op0, Op0IsKill,
394 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000395 if (ResultReg == 0)
396 // Target-specific code wasn't able to find a machine opcode for
397 // the given ISD opcode and type. Halt "fast" selection and bail.
398 return false;
399
Dan Gohman8014e862008-08-20 00:23:20 +0000400 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000401 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000402 return true;
403}
404
Dan Gohman46510a72010-04-15 01:51:59 +0000405bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000406 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000407 if (N == 0)
408 // Unhandled operand. Halt "fast" selection and bail.
409 return false;
410
Dan Gohmana6cb6412010-05-11 23:54:07 +0000411 bool NIsKill = hasTrivialKill(I->getOperand(0));
412
Evan Cheng83785c82008-08-20 22:45:34 +0000413 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000415 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
416 E = I->op_end(); OI != E; ++OI) {
417 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000418 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
419 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
420 if (Field) {
421 // N = N + Offset
422 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
423 // FIXME: This can be optimized by combining the add with a
424 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000425 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000426 if (N == 0)
427 // Unhandled operand. Halt "fast" selection and bail.
428 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000429 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000430 }
431 Ty = StTy->getElementType(Field);
432 } else {
433 Ty = cast<SequentialType>(Ty)->getElementType();
434
435 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000436 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000437 if (CI->isZero()) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000438 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000439 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000440 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000441 if (N == 0)
442 // Unhandled operand. Halt "fast" selection and bail.
443 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000444 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000445 continue;
446 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000447
Evan Cheng83785c82008-08-20 22:45:34 +0000448 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000449 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000450 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
451 unsigned IdxN = Pair.first;
452 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000453 if (IdxN == 0)
454 // Unhandled operand. Halt "fast" selection and bail.
455 return false;
456
Dan Gohman80bc6e22008-08-26 20:57:08 +0000457 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000458 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000459 if (IdxN == 0)
460 // Unhandled operand. Halt "fast" selection and bail.
461 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000462 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000463 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000464 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000465 if (N == 0)
466 // Unhandled operand. Halt "fast" selection and bail.
467 return false;
468 }
469 }
470
471 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000472 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000473 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000474}
475
Dan Gohman46510a72010-04-15 01:51:59 +0000476bool FastISel::SelectCall(const User *I) {
477 const Function *F = cast<CallInst>(I)->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000478 if (!F) return false;
479
Dan Gohman4183e312010-04-13 17:07:06 +0000480 // Handle selected intrinsic function calls.
Dan Gohman33134c42008-09-25 17:05:24 +0000481 unsigned IID = F->getIntrinsicID();
482 switch (IID) {
483 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000484 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +0000485 const DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000486 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000487 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000488 return true;
489
Dan Gohman46510a72010-04-15 01:51:59 +0000490 const Value *Address = DI->getAddress();
Devang Patel6fe75aa2010-09-14 20:29:31 +0000491 if (!Address || isa<UndefValue>(Address) || isa<AllocaInst>(Address))
Dale Johannesendc918562010-02-06 02:26:02 +0000492 return true;
Devang Patel6fe75aa2010-09-14 20:29:31 +0000493
494 unsigned Reg = 0;
495 unsigned Offset = 0;
496 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
497 if (Arg->hasByValAttr()) {
498 // Byval arguments' frame index is recorded during argument lowering.
499 // Use this info directly.
500 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
501 if (Offset)
502 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000503 }
Devang Patel4bafda92010-09-10 20:32:09 +0000504 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000505 if (!Reg)
506 Reg = getRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000507
Devang Patel6fe75aa2010-09-14 20:29:31 +0000508 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000509 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000510 TII.get(TargetOpcode::DBG_VALUE))
511 .addReg(Reg, RegState::Debug).addImm(Offset)
512 .addMetadata(DI->getVariable());
Dan Gohman33134c42008-09-25 17:05:24 +0000513 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000514 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000515 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000516 // This form of DBG_VALUE is target-independent.
Dan Gohman46510a72010-04-15 01:51:59 +0000517 const DbgValueInst *DI = cast<DbgValueInst>(I);
Dale Johannesen45df7612010-02-26 20:01:55 +0000518 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000519 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000520 if (!V) {
521 // Currently the optimizer can produce this; insert an undef to
522 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000523 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
524 .addReg(0U).addImm(DI->getOffset())
525 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000526 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000527 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
528 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
529 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000530 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000531 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
532 .addFPImm(CF).addImm(DI->getOffset())
533 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000534 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000535 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
536 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
537 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000538 } else {
539 // We can't yet handle anything else here because it would require
540 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000541 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000542 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000543 return true;
544 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000545 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000546 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000547 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
548 default: break;
549 case TargetLowering::Expand: {
Dan Gohman84023e02010-07-10 09:00:22 +0000550 assert(FuncInfo.MBB->isLandingPad() &&
551 "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000552 unsigned Reg = TLI.getExceptionAddressRegister();
553 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
554 unsigned ResultReg = createResultReg(RC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +0000555 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
556 ResultReg).addReg(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000557 UpdateValueMap(I, ResultReg);
558 return true;
559 }
560 }
561 break;
562 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000563 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000564 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000565 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
566 default: break;
567 case TargetLowering::Expand: {
Dan Gohman84023e02010-07-10 09:00:22 +0000568 if (FuncInfo.MBB->isLandingPad())
569 AddCatchInfo(*cast<CallInst>(I), &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattnered3a8062010-04-05 06:05:26 +0000570 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000571#ifndef NDEBUG
Dan Gohmana4160c32010-07-07 16:29:44 +0000572 FuncInfo.CatchInfoLost.insert(cast<CallInst>(I));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000573#endif
Chris Lattnered3a8062010-04-05 06:05:26 +0000574 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000575 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +0000576 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000577 }
Chris Lattnered3a8062010-04-05 06:05:26 +0000578
579 unsigned Reg = TLI.getExceptionSelectorRegister();
580 EVT SrcVT = TLI.getPointerTy();
581 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
582 unsigned ResultReg = createResultReg(RC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +0000583 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
584 ResultReg).addReg(Reg);
Chris Lattnered3a8062010-04-05 06:05:26 +0000585
Dan Gohmana6cb6412010-05-11 23:54:07 +0000586 bool ResultRegIsKill = hasTrivialKill(I);
587
Chris Lattnered3a8062010-04-05 06:05:26 +0000588 // Cast the register to the type of the selector.
589 if (SrcVT.bitsGT(MVT::i32))
590 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000591 ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000592 else if (SrcVT.bitsLT(MVT::i32))
593 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000594 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000595 if (ResultReg == 0)
596 // Unhandled operand. Halt "fast" selection and bail.
597 return false;
598
599 UpdateValueMap(I, ResultReg);
600
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000601 return true;
602 }
603 }
604 break;
605 }
Dan Gohman33134c42008-09-25 17:05:24 +0000606 }
Dan Gohman4183e312010-04-13 17:07:06 +0000607
608 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000609 return false;
610}
611
Dan Gohman46510a72010-04-15 01:51:59 +0000612bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000613 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
614 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000615
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
617 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000618 // Unhandled type. Halt "fast" selection and bail.
619 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000620
Dan Gohman474d3b32009-03-13 23:53:06 +0000621 // Check if the destination type is legal. Or as a special case,
622 // it may be i1 if we're doing a truncate because that's
623 // easy and somewhat common.
624 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000626 // Unhandled type. Halt "fast" selection and bail.
627 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000628
629 // Check if the source operand is legal. Or as a special case,
630 // it may be i1 if we're doing zero-extension because that's
631 // easy and somewhat common.
632 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000634 // Unhandled type. Halt "fast" selection and bail.
635 return false;
636
Dan Gohman3df24e62008-09-03 23:12:08 +0000637 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000638 if (!InputReg)
639 // Unhandled operand. Halt "fast" selection and bail.
640 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000641
Dan Gohmana6cb6412010-05-11 23:54:07 +0000642 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
643
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000644 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000646 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000647 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg, InputRegIsKill);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000648 if (!InputReg)
649 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000650 InputRegIsKill = true;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000651 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000652 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000654 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000655
Owen Andersond0533c92008-08-26 23:46:32 +0000656 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
657 DstVT.getSimpleVT(),
658 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000659 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000660 if (!ResultReg)
661 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000662
Dan Gohman3df24e62008-09-03 23:12:08 +0000663 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000664 return true;
665}
666
Dan Gohman46510a72010-04-15 01:51:59 +0000667bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000668 // If the bitcast doesn't change the type, just use the operand value.
669 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000670 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000671 if (Reg == 0)
672 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000673 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000674 return true;
675 }
676
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000677 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000678 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
679 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
682 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000683 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
684 // Unhandled type. Halt "fast" selection and bail.
685 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686
Dan Gohman3df24e62008-09-03 23:12:08 +0000687 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000688 if (Op0 == 0)
689 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000690 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000691
692 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000693
Dan Gohmanad368ac2008-08-27 18:10:19 +0000694 // First, try to perform the bitcast by inserting a reg-reg copy.
695 unsigned ResultReg = 0;
696 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
697 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
698 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000699 // Don't attempt a cross-class copy. It will likely fail.
700 if (SrcClass == DstClass) {
701 ResultReg = createResultReg(DstClass);
702 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
703 ResultReg).addReg(Op0);
704 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000705 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706
707 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000708 if (!ResultReg)
709 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000710 ISD::BITCAST, Op0, Op0IsKill);
711
Dan Gohmanad368ac2008-08-27 18:10:19 +0000712 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000713 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000714
Dan Gohman3df24e62008-09-03 23:12:08 +0000715 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000716 return true;
717}
718
Dan Gohman3df24e62008-09-03 23:12:08 +0000719bool
Dan Gohman46510a72010-04-15 01:51:59 +0000720FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000721 // Just before the terminator instruction, insert instructions to
722 // feed PHI nodes in successor blocks.
723 if (isa<TerminatorInst>(I))
724 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
725 return false;
726
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000727 DL = I->getDebugLoc();
728
Dan Gohman6e3ff372009-12-05 01:27:58 +0000729 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000730 if (SelectOperator(I, I->getOpcode())) {
731 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000732 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000733 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000734
735 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000736 if (TargetSelectInstruction(I)) {
737 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000738 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000739 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000740
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000741 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000742 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000743}
744
Dan Gohmand98d6202008-10-02 22:15:21 +0000745/// FastEmitBranch - Emit an unconditional branch to the given block,
746/// unless it is the immediate (fall-through) successor, and update
747/// the CFG.
748void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000749FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000750 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000751 // The unconditional fall-through case, which needs no instructions.
752 } else {
753 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000754 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
755 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000756 }
Dan Gohman84023e02010-07-10 09:00:22 +0000757 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000758}
759
Dan Gohman3d45a852009-09-03 22:53:57 +0000760/// SelectFNeg - Emit an FNeg operation.
761///
762bool
Dan Gohman46510a72010-04-15 01:51:59 +0000763FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000764 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
765 if (OpReg == 0) return false;
766
Dan Gohmana6cb6412010-05-11 23:54:07 +0000767 bool OpRegIsKill = hasTrivialKill(I);
768
Dan Gohman4a215a12009-09-11 00:36:43 +0000769 // If the target has ISD::FNEG, use it.
770 EVT VT = TLI.getValueType(I->getType());
771 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000772 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000773 if (ResultReg != 0) {
774 UpdateValueMap(I, ResultReg);
775 return true;
776 }
777
Dan Gohman5e5abb72009-09-11 00:34:46 +0000778 // Bitcast the value to integer, twiddle the sign bit with xor,
779 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000780 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000781 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
782 if (!TLI.isTypeLegal(IntVT))
783 return false;
784
785 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000786 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000787 if (IntReg == 0)
788 return false;
789
Dan Gohmana6cb6412010-05-11 23:54:07 +0000790 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
791 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000792 UINT64_C(1) << (VT.getSizeInBits()-1),
793 IntVT.getSimpleVT());
794 if (IntResultReg == 0)
795 return false;
796
797 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000798 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000799 if (ResultReg == 0)
800 return false;
801
802 UpdateValueMap(I, ResultReg);
803 return true;
804}
805
Dan Gohman40b189e2008-09-05 18:18:20 +0000806bool
Dan Gohman46510a72010-04-15 01:51:59 +0000807FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000808 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000809 case Instruction::Add:
810 return SelectBinaryOp(I, ISD::ADD);
811 case Instruction::FAdd:
812 return SelectBinaryOp(I, ISD::FADD);
813 case Instruction::Sub:
814 return SelectBinaryOp(I, ISD::SUB);
815 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000816 // FNeg is currently represented in LLVM IR as a special case of FSub.
817 if (BinaryOperator::isFNeg(I))
818 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000819 return SelectBinaryOp(I, ISD::FSUB);
820 case Instruction::Mul:
821 return SelectBinaryOp(I, ISD::MUL);
822 case Instruction::FMul:
823 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000824 case Instruction::SDiv:
825 return SelectBinaryOp(I, ISD::SDIV);
826 case Instruction::UDiv:
827 return SelectBinaryOp(I, ISD::UDIV);
828 case Instruction::FDiv:
829 return SelectBinaryOp(I, ISD::FDIV);
830 case Instruction::SRem:
831 return SelectBinaryOp(I, ISD::SREM);
832 case Instruction::URem:
833 return SelectBinaryOp(I, ISD::UREM);
834 case Instruction::FRem:
835 return SelectBinaryOp(I, ISD::FREM);
836 case Instruction::Shl:
837 return SelectBinaryOp(I, ISD::SHL);
838 case Instruction::LShr:
839 return SelectBinaryOp(I, ISD::SRL);
840 case Instruction::AShr:
841 return SelectBinaryOp(I, ISD::SRA);
842 case Instruction::And:
843 return SelectBinaryOp(I, ISD::AND);
844 case Instruction::Or:
845 return SelectBinaryOp(I, ISD::OR);
846 case Instruction::Xor:
847 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000848
Dan Gohman3df24e62008-09-03 23:12:08 +0000849 case Instruction::GetElementPtr:
850 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000851
Dan Gohman3df24e62008-09-03 23:12:08 +0000852 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000853 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000854
Dan Gohman3df24e62008-09-03 23:12:08 +0000855 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000856 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000857 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000858 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000859 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000860 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000861
862 // Conditional branches are not handed yet.
863 // Halt "fast" selection and bail.
864 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000865 }
866
Dan Gohman087c8502008-09-05 01:08:41 +0000867 case Instruction::Unreachable:
868 // Nothing to emit.
869 return true;
870
Dan Gohman0586d912008-09-10 20:11:02 +0000871 case Instruction::Alloca:
872 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000873 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000874 return true;
875
876 // Dynamic-sized alloca is not handled yet.
877 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000878
Dan Gohman33134c42008-09-25 17:05:24 +0000879 case Instruction::Call:
880 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000881
Dan Gohman3df24e62008-09-03 23:12:08 +0000882 case Instruction::BitCast:
883 return SelectBitCast(I);
884
885 case Instruction::FPToSI:
886 return SelectCast(I, ISD::FP_TO_SINT);
887 case Instruction::ZExt:
888 return SelectCast(I, ISD::ZERO_EXTEND);
889 case Instruction::SExt:
890 return SelectCast(I, ISD::SIGN_EXTEND);
891 case Instruction::Trunc:
892 return SelectCast(I, ISD::TRUNCATE);
893 case Instruction::SIToFP:
894 return SelectCast(I, ISD::SINT_TO_FP);
895
896 case Instruction::IntToPtr: // Deliberate fall-through.
897 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000898 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
899 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000900 if (DstVT.bitsGT(SrcVT))
901 return SelectCast(I, ISD::ZERO_EXTEND);
902 if (DstVT.bitsLT(SrcVT))
903 return SelectCast(I, ISD::TRUNCATE);
904 unsigned Reg = getRegForValue(I->getOperand(0));
905 if (Reg == 0) return false;
906 UpdateValueMap(I, Reg);
907 return true;
908 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000909
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000910 case Instruction::PHI:
911 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
912
Dan Gohman3df24e62008-09-03 23:12:08 +0000913 default:
914 // Unhandled instruction. Halt "fast" selection and bail.
915 return false;
916 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000917}
918
Dan Gohmana4160c32010-07-07 16:29:44 +0000919FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +0000920 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +0000921 MRI(FuncInfo.MF->getRegInfo()),
922 MFI(*FuncInfo.MF->getFrameInfo()),
923 MCP(*FuncInfo.MF->getConstantPool()),
924 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000925 TD(*TM.getTargetData()),
926 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +0000927 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +0000928 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000929}
930
Dan Gohmane285a742008-08-14 21:51:29 +0000931FastISel::~FastISel() {}
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000934 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000935 return 0;
936}
937
Owen Anderson825b72b2009-08-11 20:47:22 +0000938unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000939 unsigned,
940 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000941 return 0;
942}
943
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000945 unsigned,
946 unsigned /*Op0*/, bool /*Op0IsKill*/,
947 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000948 return 0;
949}
950
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000951unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000952 return 0;
953}
954
Owen Anderson825b72b2009-08-11 20:47:22 +0000955unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +0000956 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000957 return 0;
958}
959
Owen Anderson825b72b2009-08-11 20:47:22 +0000960unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000961 unsigned,
962 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000963 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000964 return 0;
965}
966
Owen Anderson825b72b2009-08-11 20:47:22 +0000967unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000968 unsigned,
969 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +0000970 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000971 return 0;
972}
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000975 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000976 unsigned /*Op0*/, bool /*Op0IsKill*/,
977 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000978 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000979 return 0;
980}
981
982/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
983/// to emit an instruction with an immediate operand using FastEmit_ri.
984/// If that fails, it materializes the immediate into a register and try
985/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000986unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000987 unsigned Op0, bool Op0IsKill,
988 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +0000989 // If this is a multiply by a power of two, emit this as a shift left.
990 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
991 Opcode = ISD::SHL;
992 Imm = Log2_64(Imm);
993 }
994
995 // Horrible hack (to be removed), check to make sure shift amounts are
996 // in-range.
997 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
998 Imm >= VT.getSizeInBits())
999 return 0;
1000
Evan Cheng83785c82008-08-20 22:45:34 +00001001 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001002 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001003 if (ResultReg != 0)
1004 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001005 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001006 if (MaterialReg == 0)
1007 return 0;
Dan Gohmana6cb6412010-05-11 23:54:07 +00001008 return FastEmit_rr(VT, VT, Opcode,
1009 Op0, Op0IsKill,
1010 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001011}
1012
Dan Gohman10df0fa2008-08-27 01:09:54 +00001013/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
1014/// to emit an instruction with a floating-point immediate operand using
1015/// FastEmit_rf. If that fails, it materializes the immediate into a register
1016/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001017unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001018 unsigned Op0, bool Op0IsKill,
1019 const ConstantFP *FPImm, MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001020 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001021 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, Op0IsKill, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001022 if (ResultReg != 0)
1023 return ResultReg;
1024
1025 // Materialize the constant in a register.
1026 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
1027 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +00001028 // If the target doesn't have a way to directly enter a floating-point
1029 // value into a register, use an alternate approach.
1030 // TODO: The current approach only supports floating-point constants
1031 // that can be constructed by conversion from integer values. This should
1032 // be replaced by code that creates a load from a constant-pool entry,
1033 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +00001034 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +00001035 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +00001036
1037 uint64_t x[2];
1038 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +00001039 bool isExact;
1040 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
1041 APFloat::rmTowardZero, &isExact);
1042 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +00001043 return 0;
1044 APInt IntVal(IntBitWidth, 2, x);
1045
1046 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
1047 ISD::Constant, IntVal.getZExtValue());
1048 if (IntegerReg == 0)
1049 return 0;
1050 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001051 ISD::SINT_TO_FP, IntegerReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001052 if (MaterialReg == 0)
1053 return 0;
1054 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001055 return FastEmit_rr(VT, VT, Opcode,
1056 Op0, Op0IsKill,
1057 MaterialReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001058}
1059
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001060unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1061 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001062}
1063
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001064unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001065 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001066 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001067 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001068
Dan Gohman84023e02010-07-10 09:00:22 +00001069 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001070 return ResultReg;
1071}
1072
1073unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1074 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001075 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001076 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001077 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001078
Evan Cheng5960e4e2008-09-08 08:38:20 +00001079 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001080 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1081 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001082 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001083 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1084 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001085 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1086 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001087 }
1088
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001089 return ResultReg;
1090}
1091
1092unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1093 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001094 unsigned Op0, bool Op0IsKill,
1095 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001096 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001097 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001098
Evan Cheng5960e4e2008-09-08 08:38:20 +00001099 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001100 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001101 .addReg(Op0, Op0IsKill * RegState::Kill)
1102 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001103 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001104 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001105 .addReg(Op0, Op0IsKill * RegState::Kill)
1106 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001107 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1108 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001109 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001110 return ResultReg;
1111}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001112
1113unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1114 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001115 unsigned Op0, bool Op0IsKill,
1116 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001117 unsigned ResultReg = createResultReg(RC);
1118 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1119
Evan Cheng5960e4e2008-09-08 08:38:20 +00001120 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001121 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001122 .addReg(Op0, Op0IsKill * RegState::Kill)
1123 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001124 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001125 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001126 .addReg(Op0, Op0IsKill * RegState::Kill)
1127 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001128 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1129 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001130 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001131 return ResultReg;
1132}
1133
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001134unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1135 const TargetRegisterClass *RC,
1136 unsigned Op0, bool Op0IsKill,
1137 uint64_t Imm1, uint64_t Imm2) {
1138 unsigned ResultReg = createResultReg(RC);
1139 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1140
1141 if (II.getNumDefs() >= 1)
1142 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1143 .addReg(Op0, Op0IsKill * RegState::Kill)
1144 .addImm(Imm1)
1145 .addImm(Imm2);
1146 else {
1147 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1148 .addReg(Op0, Op0IsKill * RegState::Kill)
1149 .addImm(Imm1)
1150 .addImm(Imm2);
1151 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1152 ResultReg).addReg(II.ImplicitDefs[0]);
1153 }
1154 return ResultReg;
1155}
1156
Dan Gohman10df0fa2008-08-27 01:09:54 +00001157unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1158 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001159 unsigned Op0, bool Op0IsKill,
1160 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001161 unsigned ResultReg = createResultReg(RC);
1162 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1163
Evan Cheng5960e4e2008-09-08 08:38:20 +00001164 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001165 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001166 .addReg(Op0, Op0IsKill * RegState::Kill)
1167 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001168 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001169 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001170 .addReg(Op0, Op0IsKill * RegState::Kill)
1171 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001172 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1173 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001174 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001175 return ResultReg;
1176}
1177
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001178unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1179 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001180 unsigned Op0, bool Op0IsKill,
1181 unsigned Op1, bool Op1IsKill,
1182 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001183 unsigned ResultReg = createResultReg(RC);
1184 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1185
Evan Cheng5960e4e2008-09-08 08:38:20 +00001186 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001187 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001188 .addReg(Op0, Op0IsKill * RegState::Kill)
1189 .addReg(Op1, Op1IsKill * RegState::Kill)
1190 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001191 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001192 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001193 .addReg(Op0, Op0IsKill * RegState::Kill)
1194 .addReg(Op1, Op1IsKill * RegState::Kill)
1195 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001196 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1197 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001198 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001199 return ResultReg;
1200}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001201
1202unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1203 const TargetRegisterClass *RC,
1204 uint64_t Imm) {
1205 unsigned ResultReg = createResultReg(RC);
1206 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001207
Evan Cheng5960e4e2008-09-08 08:38:20 +00001208 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001209 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001210 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001211 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001212 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1213 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001214 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001215 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001216}
Owen Anderson8970f002008-08-27 22:30:02 +00001217
Owen Anderson825b72b2009-08-11 20:47:22 +00001218unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001219 unsigned Op0, bool Op0IsKill,
1220 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001221 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001222 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1223 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001224 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1225 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001226 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001227 return ResultReg;
1228}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001229
1230/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1231/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001232unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1233 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001234}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001235
1236/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1237/// Emit code to ensure constants are copied into registers when needed.
1238/// Remember the virtual registers that need to be added to the Machine PHI
1239/// nodes as input. We cannot just directly add them, because expansion
1240/// might result in multiple MBB's for one BB. As such, the start of the
1241/// BB might correspond to a different MBB than the end.
1242bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1243 const TerminatorInst *TI = LLVMBB->getTerminator();
1244
1245 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001246 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001247
1248 // Check successor nodes' PHI nodes that expect a constant to be available
1249 // from this block.
1250 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1251 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1252 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001253 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001254
1255 // If this terminator has multiple identical successors (common for
1256 // switches), only handle each succ once.
1257 if (!SuccsHandled.insert(SuccMBB)) continue;
1258
1259 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1260
1261 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1262 // nodes and Machine PHI nodes, but the incoming operands have not been
1263 // emitted yet.
1264 for (BasicBlock::const_iterator I = SuccBB->begin();
1265 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001266
Dan Gohmanf81eca02010-04-22 20:46:50 +00001267 // Ignore dead phi's.
1268 if (PN->use_empty()) continue;
1269
1270 // Only handle legal types. Two interesting things to note here. First,
1271 // by bailing out early, we may leave behind some dead instructions,
1272 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001273 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001274 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001275 // exactly one register for each non-void instruction.
1276 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1277 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1278 // Promote MVT::i1.
1279 if (VT == MVT::i1)
1280 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1281 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001282 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001283 return false;
1284 }
1285 }
1286
1287 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1288
Dan Gohmanfb95f892010-05-07 01:10:20 +00001289 // Set the DebugLoc for the copy. Prefer the location of the operand
1290 // if there is one; use the location of the PHI otherwise.
1291 DL = PN->getDebugLoc();
1292 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1293 DL = Inst->getDebugLoc();
1294
Dan Gohmanf81eca02010-04-22 20:46:50 +00001295 unsigned Reg = getRegForValue(PHIOp);
1296 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001297 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001298 return false;
1299 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001300 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001301 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001302 }
1303 }
1304
1305 return true;
1306}