blob: 9658e0801df8e57f6881c904b6c7243a0e53ef70 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000081 bool isThumbTwo() const {
82 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
83 }
Jim Grosbach194bd892011-08-16 22:20:01 +000084 bool hasV6Ops() const {
85 return STI.getFeatureBits() & ARM::HasV6Ops;
86 }
Evan Cheng32869202011-07-08 22:36:29 +000087 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000088 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
89 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// @name Auto-generated Match Functions
93 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000094
Chris Lattner0692ee62010-09-06 19:11:01 +000095#define GET_ASSEMBLER_HEADER
96#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000097
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000098 /// }
99
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000104 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000105 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000106 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000107 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000108 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000109 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000110 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
111 StringRef Op, int Low, int High);
112 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
113 return parsePKHImm(O, "lsl", 0, 31);
114 }
115 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
116 return parsePKHImm(O, "asr", 1, 32);
117 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000118 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000119 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000120 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000121 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000122 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000123 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000124
125 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000126 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000128 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000132 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000134 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
136 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
140 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000142 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
143 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000144 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
145 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000146 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
147 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000148
149 bool validateInstruction(MCInst &Inst,
150 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000151 void processInstruction(MCInst &Inst,
152 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000153 bool shouldOmitCCOutOperand(StringRef Mnemonic,
154 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000155
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000156public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000157 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000158 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
159 Match_RequiresV6,
160 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000161 };
162
Evan Chengffc0e732011-07-09 05:47:46 +0000163 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000164 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000165 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000166
Evan Chengebdeeab2011-07-08 01:53:10 +0000167 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000168 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000169 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000170
Jim Grosbach1355cf12011-07-26 17:10:22 +0000171 // Implementation of the MCTargetAsmParser interface:
172 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
173 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000174 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000175 bool ParseDirective(AsmToken DirectiveID);
176
Jim Grosbach47a0d522011-08-16 20:45:50 +0000177 unsigned checkTargetMatchPredicate(MCInst &Inst);
178
Jim Grosbach1355cf12011-07-26 17:10:22 +0000179 bool MatchAndEmitInstruction(SMLoc IDLoc,
180 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
181 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000182};
Jim Grosbach16c74252010-10-29 14:46:02 +0000183} // end anonymous namespace
184
Chris Lattner3a697562010-10-28 17:20:03 +0000185namespace {
186
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000187/// ARMOperand - Instances of this class represent a parsed ARM machine
188/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000189class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000190 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000191 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000192 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000193 CoprocNum,
194 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000195 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000196 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000197 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000198 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000199 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000200 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000201 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000202 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000203 DPRRegisterList,
204 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000205 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000206 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000207 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000208 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000209 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000210 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000211 } Kind;
212
Sean Callanan76264762010-04-02 22:27:05 +0000213 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000214 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000215
216 union {
217 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000218 ARMCC::CondCodes Val;
219 } CC;
220
221 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000222 ARM_MB::MemBOpt Val;
223 } MBOpt;
224
225 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000226 unsigned Val;
227 } Cop;
228
229 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000230 ARM_PROC::IFlags Val;
231 } IFlags;
232
233 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000234 unsigned Val;
235 } MMask;
236
237 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000238 const char *Data;
239 unsigned Length;
240 } Tok;
241
242 struct {
243 unsigned RegNum;
244 } Reg;
245
Bill Wendling8155e5b2010-11-06 22:19:43 +0000246 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000247 const MCExpr *Val;
248 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000249
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000250 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000251 struct {
252 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000253 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
254 // was specified.
255 const MCConstantExpr *OffsetImm; // Offset immediate value
256 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
257 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000258 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000259 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000260 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000261
262 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000263 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000264 bool isAdd;
265 ARM_AM::ShiftOpc ShiftTy;
266 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 } PostIdxReg;
268
269 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000270 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000271 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000272 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000273 struct {
274 ARM_AM::ShiftOpc ShiftTy;
275 unsigned SrcReg;
276 unsigned ShiftReg;
277 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000278 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000279 struct {
280 ARM_AM::ShiftOpc ShiftTy;
281 unsigned SrcReg;
282 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000283 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000284 struct {
285 unsigned Imm;
286 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000287 struct {
288 unsigned LSB;
289 unsigned Width;
290 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000291 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000292
Bill Wendling146018f2010-11-06 21:42:12 +0000293 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
294public:
Sean Callanan76264762010-04-02 22:27:05 +0000295 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
296 Kind = o.Kind;
297 StartLoc = o.StartLoc;
298 EndLoc = o.EndLoc;
299 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000300 case CondCode:
301 CC = o.CC;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000304 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000305 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000306 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000307 case Register:
308 Reg = o.Reg;
309 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000310 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000311 case DPRRegisterList:
312 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000313 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000314 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000315 case CoprocNum:
316 case CoprocReg:
317 Cop = o.Cop;
318 break;
Sean Callanan76264762010-04-02 22:27:05 +0000319 case Immediate:
320 Imm = o.Imm;
321 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000322 case MemBarrierOpt:
323 MBOpt = o.MBOpt;
324 break;
Sean Callanan76264762010-04-02 22:27:05 +0000325 case Memory:
326 Mem = o.Mem;
327 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000328 case PostIndexRegister:
329 PostIdxReg = o.PostIdxReg;
330 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000331 case MSRMask:
332 MMask = o.MMask;
333 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000334 case ProcIFlags:
335 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000336 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000337 case ShifterImmediate:
338 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000339 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000340 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000341 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000342 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000343 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000344 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000345 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000346 case RotateImmediate:
347 RotImm = o.RotImm;
348 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000349 case BitfieldDescriptor:
350 Bitfield = o.Bitfield;
351 break;
Sean Callanan76264762010-04-02 22:27:05 +0000352 }
353 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000354
Sean Callanan76264762010-04-02 22:27:05 +0000355 /// getStartLoc - Get the location of the first token of this operand.
356 SMLoc getStartLoc() const { return StartLoc; }
357 /// getEndLoc - Get the location of the last token of this operand.
358 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000359
Daniel Dunbar8462b302010-08-11 06:36:53 +0000360 ARMCC::CondCodes getCondCode() const {
361 assert(Kind == CondCode && "Invalid access!");
362 return CC.Val;
363 }
364
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000365 unsigned getCoproc() const {
366 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
367 return Cop.Val;
368 }
369
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000370 StringRef getToken() const {
371 assert(Kind == Token && "Invalid access!");
372 return StringRef(Tok.Data, Tok.Length);
373 }
374
375 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000376 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000377 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000378 }
379
Bill Wendling5fa22a12010-11-09 23:28:44 +0000380 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000381 assert((Kind == RegisterList || Kind == DPRRegisterList ||
382 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000383 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000384 }
385
Kevin Enderbycfe07242009-10-13 22:19:02 +0000386 const MCExpr *getImm() const {
387 assert(Kind == Immediate && "Invalid access!");
388 return Imm.Val;
389 }
390
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000391 ARM_MB::MemBOpt getMemBarrierOpt() const {
392 assert(Kind == MemBarrierOpt && "Invalid access!");
393 return MBOpt.Val;
394 }
395
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000396 ARM_PROC::IFlags getProcIFlags() const {
397 assert(Kind == ProcIFlags && "Invalid access!");
398 return IFlags.Val;
399 }
400
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000401 unsigned getMSRMask() const {
402 assert(Kind == MSRMask && "Invalid access!");
403 return MMask.Val;
404 }
405
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000406 bool isCoprocNum() const { return Kind == CoprocNum; }
407 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000408 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000409 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000410 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000411 bool isImm0_255() const {
412 if (Kind != Immediate)
413 return false;
414 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
415 if (!CE) return false;
416 int64_t Value = CE->getValue();
417 return Value >= 0 && Value < 256;
418 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000419 bool isImm0_7() const {
420 if (Kind != Immediate)
421 return false;
422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
423 if (!CE) return false;
424 int64_t Value = CE->getValue();
425 return Value >= 0 && Value < 8;
426 }
427 bool isImm0_15() const {
428 if (Kind != Immediate)
429 return false;
430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
431 if (!CE) return false;
432 int64_t Value = CE->getValue();
433 return Value >= 0 && Value < 16;
434 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000435 bool isImm0_31() const {
436 if (Kind != Immediate)
437 return false;
438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
439 if (!CE) return false;
440 int64_t Value = CE->getValue();
441 return Value >= 0 && Value < 32;
442 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000443 bool isImm1_16() const {
444 if (Kind != Immediate)
445 return false;
446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
447 if (!CE) return false;
448 int64_t Value = CE->getValue();
449 return Value > 0 && Value < 17;
450 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000451 bool isImm1_32() const {
452 if (Kind != Immediate)
453 return false;
454 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
455 if (!CE) return false;
456 int64_t Value = CE->getValue();
457 return Value > 0 && Value < 33;
458 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000459 bool isImm0_65535() const {
460 if (Kind != Immediate)
461 return false;
462 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
463 if (!CE) return false;
464 int64_t Value = CE->getValue();
465 return Value >= 0 && Value < 65536;
466 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000467 bool isImm0_65535Expr() const {
468 if (Kind != Immediate)
469 return false;
470 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
471 // If it's not a constant expression, it'll generate a fixup and be
472 // handled later.
473 if (!CE) return true;
474 int64_t Value = CE->getValue();
475 return Value >= 0 && Value < 65536;
476 }
Jim Grosbached838482011-07-26 16:24:27 +0000477 bool isImm24bit() const {
478 if (Kind != Immediate)
479 return false;
480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
481 if (!CE) return false;
482 int64_t Value = CE->getValue();
483 return Value >= 0 && Value <= 0xffffff;
484 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000485 bool isImmThumbSR() const {
486 if (Kind != Immediate)
487 return false;
488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
489 if (!CE) return false;
490 int64_t Value = CE->getValue();
491 return Value > 0 && Value < 33;
492 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000493 bool isPKHLSLImm() const {
494 if (Kind != Immediate)
495 return false;
496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
497 if (!CE) return false;
498 int64_t Value = CE->getValue();
499 return Value >= 0 && Value < 32;
500 }
501 bool isPKHASRImm() const {
502 if (Kind != Immediate)
503 return false;
504 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
505 if (!CE) return false;
506 int64_t Value = CE->getValue();
507 return Value > 0 && Value <= 32;
508 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000509 bool isARMSOImm() const {
510 if (Kind != Immediate)
511 return false;
512 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
513 if (!CE) return false;
514 int64_t Value = CE->getValue();
515 return ARM_AM::getSOImmVal(Value) != -1;
516 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000517 bool isT2SOImm() const {
518 if (Kind != Immediate)
519 return false;
520 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
521 if (!CE) return false;
522 int64_t Value = CE->getValue();
523 return ARM_AM::getT2SOImmVal(Value) != -1;
524 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000525 bool isSetEndImm() const {
526 if (Kind != Immediate)
527 return false;
528 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
529 if (!CE) return false;
530 int64_t Value = CE->getValue();
531 return Value == 1 || Value == 0;
532 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000533 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000534 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000535 bool isDPRRegList() const { return Kind == DPRRegisterList; }
536 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000537 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000538 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000539 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000540 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000541 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
542 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000543 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000544 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000545 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
546 bool isPostIdxReg() const {
547 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
548 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000549 bool isMemNoOffset() const {
550 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000551 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000552 // No offset of any kind.
553 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000554 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000555 bool isAddrMode2() const {
556 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000557 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000558 // Check for register offset.
559 if (Mem.OffsetRegNum) return true;
560 // Immediate offset in range [-4095, 4095].
561 if (!Mem.OffsetImm) return true;
562 int64_t Val = Mem.OffsetImm->getValue();
563 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000565 bool isAM2OffsetImm() const {
566 if (Kind != Immediate)
567 return false;
568 // Immediate offset in range [-4095, 4095].
569 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
570 if (!CE) return false;
571 int64_t Val = CE->getValue();
572 return Val > -4096 && Val < 4096;
573 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000574 bool isAddrMode3() const {
575 if (Kind != Memory)
576 return false;
577 // No shifts are legal for AM3.
578 if (Mem.ShiftType != ARM_AM::no_shift) return false;
579 // Check for register offset.
580 if (Mem.OffsetRegNum) return true;
581 // Immediate offset in range [-255, 255].
582 if (!Mem.OffsetImm) return true;
583 int64_t Val = Mem.OffsetImm->getValue();
584 return Val > -256 && Val < 256;
585 }
586 bool isAM3Offset() const {
587 if (Kind != Immediate && Kind != PostIndexRegister)
588 return false;
589 if (Kind == PostIndexRegister)
590 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
591 // Immediate offset in range [-255, 255].
592 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
593 if (!CE) return false;
594 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000595 // Special case, #-0 is INT32_MIN.
596 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000597 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000598 bool isAddrMode5() const {
599 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000600 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000601 // Check for register offset.
602 if (Mem.OffsetRegNum) return false;
603 // Immediate offset in range [-1020, 1020] and a multiple of 4.
604 if (!Mem.OffsetImm) return true;
605 int64_t Val = Mem.OffsetImm->getValue();
606 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000607 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608 bool isMemRegOffset() const {
609 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000610 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000611 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000612 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 bool isMemThumbRR() const {
614 // Thumb reg+reg addressing is simple. Just two registers, a base and
615 // an offset. No shifts, negations or any other complicating factors.
616 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
617 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000618 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000619 return isARMLowRegister(Mem.BaseRegNum) &&
620 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
621 }
622 bool isMemThumbRIs4() const {
623 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
624 !isARMLowRegister(Mem.BaseRegNum))
625 return false;
626 // Immediate offset, multiple of 4 in range [0, 124].
627 if (!Mem.OffsetImm) return true;
628 int64_t Val = Mem.OffsetImm->getValue();
629 return Val >= 0 && Val < 125 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000630 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000631 bool isMemImm8Offset() const {
632 if (Kind != Memory || Mem.OffsetRegNum != 0)
633 return false;
634 // Immediate offset in range [-255, 255].
635 if (!Mem.OffsetImm) return true;
636 int64_t Val = Mem.OffsetImm->getValue();
637 return Val > -256 && Val < 256;
638 }
639 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000640 // If we have an immediate that's not a constant, treat it as a label
641 // reference needing a fixup. If it is a constant, it's something else
642 // and we reject it.
643 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
644 return true;
645
Jim Grosbach7ce05792011-08-03 23:50:40 +0000646 if (Kind != Memory || Mem.OffsetRegNum != 0)
647 return false;
648 // Immediate offset in range [-4095, 4095].
649 if (!Mem.OffsetImm) return true;
650 int64_t Val = Mem.OffsetImm->getValue();
651 return Val > -4096 && Val < 4096;
652 }
653 bool isPostIdxImm8() const {
654 if (Kind != Immediate)
655 return false;
656 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
657 if (!CE) return false;
658 int64_t Val = CE->getValue();
659 return Val > -256 && Val < 256;
660 }
661
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000662 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000663 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000664
665 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000666 // Add as immediates when possible. Null MCExpr = 0.
667 if (Expr == 0)
668 Inst.addOperand(MCOperand::CreateImm(0));
669 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000670 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
671 else
672 Inst.addOperand(MCOperand::CreateExpr(Expr));
673 }
674
Daniel Dunbar8462b302010-08-11 06:36:53 +0000675 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000676 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000677 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000678 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
679 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000680 }
681
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000682 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
683 assert(N == 1 && "Invalid number of operands!");
684 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
685 }
686
687 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
688 assert(N == 1 && "Invalid number of operands!");
689 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
690 }
691
Jim Grosbachd67641b2010-12-06 18:21:12 +0000692 void addCCOutOperands(MCInst &Inst, unsigned N) const {
693 assert(N == 1 && "Invalid number of operands!");
694 Inst.addOperand(MCOperand::CreateReg(getReg()));
695 }
696
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000697 void addRegOperands(MCInst &Inst, unsigned N) const {
698 assert(N == 1 && "Invalid number of operands!");
699 Inst.addOperand(MCOperand::CreateReg(getReg()));
700 }
701
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000702 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000703 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000704 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
705 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
706 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000707 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000708 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000709 }
710
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000711 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000712 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000713 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
714 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000715 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000716 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000717 }
718
719
Jim Grosbach580f4a92011-07-25 22:20:28 +0000720 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000721 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000722 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
723 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000724 }
725
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000726 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000727 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000728 const SmallVectorImpl<unsigned> &RegList = getRegList();
729 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000730 I = RegList.begin(), E = RegList.end(); I != E; ++I)
731 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000732 }
733
Bill Wendling0f630752010-11-17 04:32:08 +0000734 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
735 addRegListOperands(Inst, N);
736 }
737
738 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
739 addRegListOperands(Inst, N);
740 }
741
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000742 void addRotImmOperands(MCInst &Inst, unsigned N) const {
743 assert(N == 1 && "Invalid number of operands!");
744 // Encoded as val>>3. The printer handles display as 8, 16, 24.
745 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
746 }
747
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000748 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
749 assert(N == 1 && "Invalid number of operands!");
750 // Munge the lsb/width into a bitfield mask.
751 unsigned lsb = Bitfield.LSB;
752 unsigned width = Bitfield.Width;
753 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
754 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
755 (32 - (lsb + width)));
756 Inst.addOperand(MCOperand::CreateImm(Mask));
757 }
758
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000759 void addImmOperands(MCInst &Inst, unsigned N) const {
760 assert(N == 1 && "Invalid number of operands!");
761 addExpr(Inst, getImm());
762 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000763
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000764 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
765 assert(N == 1 && "Invalid number of operands!");
766 addExpr(Inst, getImm());
767 }
768
Jim Grosbach83ab0702011-07-13 22:01:08 +0000769 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
770 assert(N == 1 && "Invalid number of operands!");
771 addExpr(Inst, getImm());
772 }
773
774 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
775 assert(N == 1 && "Invalid number of operands!");
776 addExpr(Inst, getImm());
777 }
778
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000779 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
780 assert(N == 1 && "Invalid number of operands!");
781 addExpr(Inst, getImm());
782 }
783
Jim Grosbachf4943352011-07-25 23:09:14 +0000784 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
785 assert(N == 1 && "Invalid number of operands!");
786 // The constant encodes as the immediate-1, and we store in the instruction
787 // the bits as encoded, so subtract off one here.
788 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
789 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
790 }
791
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000792 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
793 assert(N == 1 && "Invalid number of operands!");
794 // The constant encodes as the immediate-1, and we store in the instruction
795 // the bits as encoded, so subtract off one here.
796 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
797 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
798 }
799
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000800 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
801 assert(N == 1 && "Invalid number of operands!");
802 addExpr(Inst, getImm());
803 }
804
Jim Grosbachffa32252011-07-19 19:13:28 +0000805 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
806 assert(N == 1 && "Invalid number of operands!");
807 addExpr(Inst, getImm());
808 }
809
Jim Grosbached838482011-07-26 16:24:27 +0000810 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
811 assert(N == 1 && "Invalid number of operands!");
812 addExpr(Inst, getImm());
813 }
814
Jim Grosbach70939ee2011-08-17 21:51:27 +0000815 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
816 assert(N == 1 && "Invalid number of operands!");
817 // The constant encodes as the immediate, except for 32, which encodes as
818 // zero.
819 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
820 unsigned Imm = CE->getValue();
821 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
822 }
823
Jim Grosbachf6c05252011-07-21 17:23:04 +0000824 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
825 assert(N == 1 && "Invalid number of operands!");
826 addExpr(Inst, getImm());
827 }
828
829 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
830 assert(N == 1 && "Invalid number of operands!");
831 // An ASR value of 32 encodes as 0, so that's how we want to add it to
832 // the instruction as well.
833 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
834 int Val = CE->getValue();
835 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
836 }
837
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000838 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
839 assert(N == 1 && "Invalid number of operands!");
840 addExpr(Inst, getImm());
841 }
842
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000843 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
844 assert(N == 1 && "Invalid number of operands!");
845 addExpr(Inst, getImm());
846 }
847
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000848 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
849 assert(N == 1 && "Invalid number of operands!");
850 addExpr(Inst, getImm());
851 }
852
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000853 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
854 assert(N == 1 && "Invalid number of operands!");
855 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
856 }
857
Jim Grosbach7ce05792011-08-03 23:50:40 +0000858 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
859 assert(N == 1 && "Invalid number of operands!");
860 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000861 }
862
Jim Grosbach7ce05792011-08-03 23:50:40 +0000863 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
864 assert(N == 3 && "Invalid number of operands!");
865 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
866 if (!Mem.OffsetRegNum) {
867 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
868 // Special case for #-0
869 if (Val == INT32_MIN) Val = 0;
870 if (Val < 0) Val = -Val;
871 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
872 } else {
873 // For register offset, we encode the shift type and negation flag
874 // here.
875 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000876 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000877 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000878 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
879 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
880 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000881 }
882
Jim Grosbach039c2e12011-08-04 23:01:30 +0000883 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
884 assert(N == 2 && "Invalid number of operands!");
885 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
886 assert(CE && "non-constant AM2OffsetImm operand!");
887 int32_t Val = CE->getValue();
888 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
889 // Special case for #-0
890 if (Val == INT32_MIN) Val = 0;
891 if (Val < 0) Val = -Val;
892 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
893 Inst.addOperand(MCOperand::CreateReg(0));
894 Inst.addOperand(MCOperand::CreateImm(Val));
895 }
896
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000897 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
898 assert(N == 3 && "Invalid number of operands!");
899 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
900 if (!Mem.OffsetRegNum) {
901 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
902 // Special case for #-0
903 if (Val == INT32_MIN) Val = 0;
904 if (Val < 0) Val = -Val;
905 Val = ARM_AM::getAM3Opc(AddSub, Val);
906 } else {
907 // For register offset, we encode the shift type and negation flag
908 // here.
909 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
910 }
911 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
912 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
913 Inst.addOperand(MCOperand::CreateImm(Val));
914 }
915
916 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
917 assert(N == 2 && "Invalid number of operands!");
918 if (Kind == PostIndexRegister) {
919 int32_t Val =
920 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
921 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
922 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000923 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000924 }
925
926 // Constant offset.
927 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
928 int32_t Val = CE->getValue();
929 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
930 // Special case for #-0
931 if (Val == INT32_MIN) Val = 0;
932 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000933 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000934 Inst.addOperand(MCOperand::CreateReg(0));
935 Inst.addOperand(MCOperand::CreateImm(Val));
936 }
937
Jim Grosbach7ce05792011-08-03 23:50:40 +0000938 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
939 assert(N == 2 && "Invalid number of operands!");
940 // The lower two bits are always zero and as such are not encoded.
941 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
942 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
943 // Special case for #-0
944 if (Val == INT32_MIN) Val = 0;
945 if (Val < 0) Val = -Val;
946 Val = ARM_AM::getAM5Opc(AddSub, Val);
947 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
948 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000949 }
950
Jim Grosbach7ce05792011-08-03 23:50:40 +0000951 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
952 assert(N == 2 && "Invalid number of operands!");
953 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
954 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
955 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000956 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000957
Jim Grosbach7ce05792011-08-03 23:50:40 +0000958 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
959 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000960 // If this is an immediate, it's a label reference.
961 if (Kind == Immediate) {
962 addExpr(Inst, getImm());
963 Inst.addOperand(MCOperand::CreateImm(0));
964 return;
965 }
966
967 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000968 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
969 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
970 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000971 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000972
Jim Grosbach7ce05792011-08-03 23:50:40 +0000973 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
974 assert(N == 3 && "Invalid number of operands!");
975 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000976 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000977 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
978 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
979 Inst.addOperand(MCOperand::CreateImm(Val));
980 }
981
982 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
983 assert(N == 2 && "Invalid number of operands!");
984 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
985 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
986 }
987
Jim Grosbach60f91a32011-08-19 17:55:24 +0000988 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
989 assert(N == 2 && "Invalid number of operands!");
990 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
991 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
992 Inst.addOperand(MCOperand::CreateImm(Val));
993 }
994
Jim Grosbach7ce05792011-08-03 23:50:40 +0000995 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
996 assert(N == 1 && "Invalid number of operands!");
997 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
998 assert(CE && "non-constant post-idx-imm8 operand!");
999 int Imm = CE->getValue();
1000 bool isAdd = Imm >= 0;
1001 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1002 Inst.addOperand(MCOperand::CreateImm(Imm));
1003 }
1004
1005 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1006 assert(N == 2 && "Invalid number of operands!");
1007 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001008 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1009 }
1010
1011 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1012 assert(N == 2 && "Invalid number of operands!");
1013 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1014 // The sign, shift type, and shift amount are encoded in a single operand
1015 // using the AM2 encoding helpers.
1016 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1017 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1018 PostIdxReg.ShiftTy);
1019 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001020 }
1021
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001022 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1023 assert(N == 1 && "Invalid number of operands!");
1024 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1025 }
1026
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001027 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1028 assert(N == 1 && "Invalid number of operands!");
1029 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1030 }
1031
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001032 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001033
Chris Lattner3a697562010-10-28 17:20:03 +00001034 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1035 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001036 Op->CC.Val = CC;
1037 Op->StartLoc = S;
1038 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001039 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001040 }
1041
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001042 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1043 ARMOperand *Op = new ARMOperand(CoprocNum);
1044 Op->Cop.Val = CopVal;
1045 Op->StartLoc = S;
1046 Op->EndLoc = S;
1047 return Op;
1048 }
1049
1050 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1051 ARMOperand *Op = new ARMOperand(CoprocReg);
1052 Op->Cop.Val = CopVal;
1053 Op->StartLoc = S;
1054 Op->EndLoc = S;
1055 return Op;
1056 }
1057
Jim Grosbachd67641b2010-12-06 18:21:12 +00001058 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1059 ARMOperand *Op = new ARMOperand(CCOut);
1060 Op->Reg.RegNum = RegNum;
1061 Op->StartLoc = S;
1062 Op->EndLoc = S;
1063 return Op;
1064 }
1065
Chris Lattner3a697562010-10-28 17:20:03 +00001066 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1067 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001068 Op->Tok.Data = Str.data();
1069 Op->Tok.Length = Str.size();
1070 Op->StartLoc = S;
1071 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001072 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001073 }
1074
Bill Wendling50d0f582010-11-18 23:43:05 +00001075 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001076 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001077 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001078 Op->StartLoc = S;
1079 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001080 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001081 }
1082
Jim Grosbache8606dc2011-07-13 17:50:29 +00001083 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1084 unsigned SrcReg,
1085 unsigned ShiftReg,
1086 unsigned ShiftImm,
1087 SMLoc S, SMLoc E) {
1088 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001089 Op->RegShiftedReg.ShiftTy = ShTy;
1090 Op->RegShiftedReg.SrcReg = SrcReg;
1091 Op->RegShiftedReg.ShiftReg = ShiftReg;
1092 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001093 Op->StartLoc = S;
1094 Op->EndLoc = E;
1095 return Op;
1096 }
1097
Owen Anderson92a20222011-07-21 18:54:16 +00001098 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1099 unsigned SrcReg,
1100 unsigned ShiftImm,
1101 SMLoc S, SMLoc E) {
1102 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001103 Op->RegShiftedImm.ShiftTy = ShTy;
1104 Op->RegShiftedImm.SrcReg = SrcReg;
1105 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001106 Op->StartLoc = S;
1107 Op->EndLoc = E;
1108 return Op;
1109 }
1110
Jim Grosbach580f4a92011-07-25 22:20:28 +00001111 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001112 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001113 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1114 Op->ShifterImm.isASR = isASR;
1115 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001116 Op->StartLoc = S;
1117 Op->EndLoc = E;
1118 return Op;
1119 }
1120
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001121 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1122 ARMOperand *Op = new ARMOperand(RotateImmediate);
1123 Op->RotImm.Imm = Imm;
1124 Op->StartLoc = S;
1125 Op->EndLoc = E;
1126 return Op;
1127 }
1128
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001129 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1130 SMLoc S, SMLoc E) {
1131 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1132 Op->Bitfield.LSB = LSB;
1133 Op->Bitfield.Width = Width;
1134 Op->StartLoc = S;
1135 Op->EndLoc = E;
1136 return Op;
1137 }
1138
Bill Wendling7729e062010-11-09 22:44:22 +00001139 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001140 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001141 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001142 KindTy Kind = RegisterList;
1143
Evan Cheng275944a2011-07-25 21:32:49 +00001144 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1145 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001146 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001147 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1148 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001149 Kind = SPRRegisterList;
1150
1151 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001152 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001153 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001154 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001155 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001156 Op->StartLoc = StartLoc;
1157 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001158 return Op;
1159 }
1160
Chris Lattner3a697562010-10-28 17:20:03 +00001161 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1162 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001163 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001164 Op->StartLoc = S;
1165 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001166 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001167 }
1168
Jim Grosbach7ce05792011-08-03 23:50:40 +00001169 static ARMOperand *CreateMem(unsigned BaseRegNum,
1170 const MCConstantExpr *OffsetImm,
1171 unsigned OffsetRegNum,
1172 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001173 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001174 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001175 SMLoc S, SMLoc E) {
1176 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001177 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001178 Op->Mem.OffsetImm = OffsetImm;
1179 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001180 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001181 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001182 Op->Mem.isNegative = isNegative;
1183 Op->StartLoc = S;
1184 Op->EndLoc = E;
1185 return Op;
1186 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001187
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001188 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1189 ARM_AM::ShiftOpc ShiftTy,
1190 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001191 SMLoc S, SMLoc E) {
1192 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1193 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001194 Op->PostIdxReg.isAdd = isAdd;
1195 Op->PostIdxReg.ShiftTy = ShiftTy;
1196 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001197 Op->StartLoc = S;
1198 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001199 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001200 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001201
1202 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1203 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1204 Op->MBOpt.Val = Opt;
1205 Op->StartLoc = S;
1206 Op->EndLoc = S;
1207 return Op;
1208 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001209
1210 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1211 ARMOperand *Op = new ARMOperand(ProcIFlags);
1212 Op->IFlags.Val = IFlags;
1213 Op->StartLoc = S;
1214 Op->EndLoc = S;
1215 return Op;
1216 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001217
1218 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1219 ARMOperand *Op = new ARMOperand(MSRMask);
1220 Op->MMask.Val = MMask;
1221 Op->StartLoc = S;
1222 Op->EndLoc = S;
1223 return Op;
1224 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001225};
1226
1227} // end anonymous namespace.
1228
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001229void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001230 switch (Kind) {
1231 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001232 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001233 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001234 case CCOut:
1235 OS << "<ccout " << getReg() << ">";
1236 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001237 case CoprocNum:
1238 OS << "<coprocessor number: " << getCoproc() << ">";
1239 break;
1240 case CoprocReg:
1241 OS << "<coprocessor register: " << getCoproc() << ">";
1242 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001243 case MSRMask:
1244 OS << "<mask: " << getMSRMask() << ">";
1245 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001246 case Immediate:
1247 getImm()->print(OS);
1248 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001249 case MemBarrierOpt:
1250 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1251 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001252 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001253 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001254 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001255 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001256 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001257 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001258 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1259 << PostIdxReg.RegNum;
1260 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1261 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1262 << PostIdxReg.ShiftImm;
1263 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001264 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001265 case ProcIFlags: {
1266 OS << "<ARM_PROC::";
1267 unsigned IFlags = getProcIFlags();
1268 for (int i=2; i >= 0; --i)
1269 if (IFlags & (1 << i))
1270 OS << ARM_PROC::IFlagsToString(1 << i);
1271 OS << ">";
1272 break;
1273 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001274 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001275 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001276 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001277 case ShifterImmediate:
1278 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1279 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001280 break;
1281 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001282 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001283 << RegShiftedReg.SrcReg
1284 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1285 << ", " << RegShiftedReg.ShiftReg << ", "
1286 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001287 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001288 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001289 case ShiftedImmediate:
1290 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001291 << RegShiftedImm.SrcReg
1292 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1293 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001294 << ">";
1295 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001296 case RotateImmediate:
1297 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1298 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001299 case BitfieldDescriptor:
1300 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1301 << ", width: " << Bitfield.Width << ">";
1302 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001303 case RegisterList:
1304 case DPRRegisterList:
1305 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001306 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001307
Bill Wendling5fa22a12010-11-09 23:28:44 +00001308 const SmallVectorImpl<unsigned> &RegList = getRegList();
1309 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001310 I = RegList.begin(), E = RegList.end(); I != E; ) {
1311 OS << *I;
1312 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001313 }
1314
1315 OS << ">";
1316 break;
1317 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001318 case Token:
1319 OS << "'" << getToken() << "'";
1320 break;
1321 }
1322}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001323
1324/// @name Auto-generated Match Functions
1325/// {
1326
1327static unsigned MatchRegisterName(StringRef Name);
1328
1329/// }
1330
Bob Wilson69df7232011-02-03 21:46:10 +00001331bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1332 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001333 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001334
1335 return (RegNo == (unsigned)-1);
1336}
1337
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001338/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001339/// and if it is a register name the token is eaten and the register number is
1340/// returned. Otherwise return -1.
1341///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001342int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001343 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001344 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001345
Chris Lattnere5658fa2010-10-30 04:09:10 +00001346 // FIXME: Validate register for the current architecture; we have to do
1347 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001348 std::string upperCase = Tok.getString().str();
1349 std::string lowerCase = LowercaseString(upperCase);
1350 unsigned RegNum = MatchRegisterName(lowerCase);
1351 if (!RegNum) {
1352 RegNum = StringSwitch<unsigned>(lowerCase)
1353 .Case("r13", ARM::SP)
1354 .Case("r14", ARM::LR)
1355 .Case("r15", ARM::PC)
1356 .Case("ip", ARM::R12)
1357 .Default(0);
1358 }
1359 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001360
Chris Lattnere5658fa2010-10-30 04:09:10 +00001361 Parser.Lex(); // Eat identifier token.
1362 return RegNum;
1363}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001364
Jim Grosbach19906722011-07-13 18:49:30 +00001365// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1366// If a recoverable error occurs, return 1. If an irrecoverable error
1367// occurs, return -1. An irrecoverable error is one where tokens have been
1368// consumed in the process of trying to parse the shifter (i.e., when it is
1369// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001370int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001371 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1372 SMLoc S = Parser.getTok().getLoc();
1373 const AsmToken &Tok = Parser.getTok();
1374 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1375
1376 std::string upperCase = Tok.getString().str();
1377 std::string lowerCase = LowercaseString(upperCase);
1378 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1379 .Case("lsl", ARM_AM::lsl)
1380 .Case("lsr", ARM_AM::lsr)
1381 .Case("asr", ARM_AM::asr)
1382 .Case("ror", ARM_AM::ror)
1383 .Case("rrx", ARM_AM::rrx)
1384 .Default(ARM_AM::no_shift);
1385
1386 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001387 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001388
Jim Grosbache8606dc2011-07-13 17:50:29 +00001389 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001390
Jim Grosbache8606dc2011-07-13 17:50:29 +00001391 // The source register for the shift has already been added to the
1392 // operand list, so we need to pop it off and combine it into the shifted
1393 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001394 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001395 if (!PrevOp->isReg())
1396 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1397 int SrcReg = PrevOp->getReg();
1398 int64_t Imm = 0;
1399 int ShiftReg = 0;
1400 if (ShiftTy == ARM_AM::rrx) {
1401 // RRX Doesn't have an explicit shift amount. The encoder expects
1402 // the shift register to be the same as the source register. Seems odd,
1403 // but OK.
1404 ShiftReg = SrcReg;
1405 } else {
1406 // Figure out if this is shifted by a constant or a register (for non-RRX).
1407 if (Parser.getTok().is(AsmToken::Hash)) {
1408 Parser.Lex(); // Eat hash.
1409 SMLoc ImmLoc = Parser.getTok().getLoc();
1410 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001411 if (getParser().ParseExpression(ShiftExpr)) {
1412 Error(ImmLoc, "invalid immediate shift value");
1413 return -1;
1414 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001415 // The expression must be evaluatable as an immediate.
1416 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001417 if (!CE) {
1418 Error(ImmLoc, "invalid immediate shift value");
1419 return -1;
1420 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001421 // Range check the immediate.
1422 // lsl, ror: 0 <= imm <= 31
1423 // lsr, asr: 0 <= imm <= 32
1424 Imm = CE->getValue();
1425 if (Imm < 0 ||
1426 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1427 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001428 Error(ImmLoc, "immediate shift value out of range");
1429 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001430 }
1431 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001432 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001433 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001434 if (ShiftReg == -1) {
1435 Error (L, "expected immediate or register in shift operand");
1436 return -1;
1437 }
1438 } else {
1439 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001440 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001441 return -1;
1442 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001443 }
1444
Owen Anderson92a20222011-07-21 18:54:16 +00001445 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1446 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001447 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001448 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001449 else
1450 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1451 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001452
Jim Grosbach19906722011-07-13 18:49:30 +00001453 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001454}
1455
1456
Bill Wendling50d0f582010-11-18 23:43:05 +00001457/// Try to parse a register name. The token must be an Identifier when called.
1458/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1459/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001460///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001461/// TODO this is likely to change to allow different register types and or to
1462/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001463bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001464tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001465 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001466 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001467 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001468 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001469
Bill Wendling50d0f582010-11-18 23:43:05 +00001470 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001471
Chris Lattnere5658fa2010-10-30 04:09:10 +00001472 const AsmToken &ExclaimTok = Parser.getTok();
1473 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001474 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1475 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001476 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001477 }
1478
Bill Wendling50d0f582010-11-18 23:43:05 +00001479 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001480}
1481
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001482/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1483/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1484/// "c5", ...
1485static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001486 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1487 // but efficient.
1488 switch (Name.size()) {
1489 default: break;
1490 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001491 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001492 return -1;
1493 switch (Name[1]) {
1494 default: return -1;
1495 case '0': return 0;
1496 case '1': return 1;
1497 case '2': return 2;
1498 case '3': return 3;
1499 case '4': return 4;
1500 case '5': return 5;
1501 case '6': return 6;
1502 case '7': return 7;
1503 case '8': return 8;
1504 case '9': return 9;
1505 }
1506 break;
1507 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001508 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001509 return -1;
1510 switch (Name[2]) {
1511 default: return -1;
1512 case '0': return 10;
1513 case '1': return 11;
1514 case '2': return 12;
1515 case '3': return 13;
1516 case '4': return 14;
1517 case '5': return 15;
1518 }
1519 break;
1520 }
1521
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001522 return -1;
1523}
1524
Jim Grosbach43904292011-07-25 20:14:50 +00001525/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001526/// token must be an Identifier when called, and if it is a coprocessor
1527/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001528ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001529parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001530 SMLoc S = Parser.getTok().getLoc();
1531 const AsmToken &Tok = Parser.getTok();
1532 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1533
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001534 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001535 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001536 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001537
1538 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001539 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001540 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001541}
1542
Jim Grosbach43904292011-07-25 20:14:50 +00001543/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001544/// token must be an Identifier when called, and if it is a coprocessor
1545/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001546ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001547parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001548 SMLoc S = Parser.getTok().getLoc();
1549 const AsmToken &Tok = Parser.getTok();
1550 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1551
1552 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1553 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001554 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001555
1556 Parser.Lex(); // Eat identifier token.
1557 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001558 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001559}
1560
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001561/// Parse a register list, return it if successful else return null. The first
1562/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001563bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001564parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001565 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001566 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001567 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001568
Bill Wendling7729e062010-11-09 22:44:22 +00001569 // Read the rest of the registers in the list.
1570 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001571 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001572
Bill Wendling7729e062010-11-09 22:44:22 +00001573 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001574 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001575 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001576
Sean Callanan18b83232010-01-19 21:44:56 +00001577 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001578 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001579 if (RegTok.isNot(AsmToken::Identifier)) {
1580 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001581 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001582 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001583
Jim Grosbach1355cf12011-07-26 17:10:22 +00001584 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001585 if (RegNum == -1) {
1586 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001587 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001588 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001589
Bill Wendlinge7176102010-11-06 22:36:58 +00001590 if (IsRange) {
1591 int Reg = PrevRegNum;
1592 do {
1593 ++Reg;
1594 Registers.push_back(std::make_pair(Reg, RegLoc));
1595 } while (Reg != RegNum);
1596 } else {
1597 Registers.push_back(std::make_pair(RegNum, RegLoc));
1598 }
1599
1600 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001601 } while (Parser.getTok().is(AsmToken::Comma) ||
1602 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001603
1604 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001605 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001606 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1607 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001608 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001609 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001610
Bill Wendlinge7176102010-11-06 22:36:58 +00001611 SMLoc E = RCurlyTok.getLoc();
1612 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001613
Bill Wendlinge7176102010-11-06 22:36:58 +00001614 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001615 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001616 RI = Registers.begin(), RE = Registers.end();
1617
Bill Wendling7caebff2011-01-12 21:20:59 +00001618 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001619 bool EmittedWarning = false;
1620
Bill Wendling7caebff2011-01-12 21:20:59 +00001621 DenseMap<unsigned, bool> RegMap;
1622 RegMap[HighRegNum] = true;
1623
Bill Wendlinge7176102010-11-06 22:36:58 +00001624 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001625 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001626 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001627
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001628 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001629 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001630 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001631 }
1632
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001633 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001634 Warning(RegInfo.second,
1635 "register not in ascending order in register list");
1636
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001637 RegMap[Reg] = true;
1638 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001639 }
1640
Bill Wendling50d0f582010-11-18 23:43:05 +00001641 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1642 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001643}
1644
Jim Grosbach43904292011-07-25 20:14:50 +00001645/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001646ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001647parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001648 SMLoc S = Parser.getTok().getLoc();
1649 const AsmToken &Tok = Parser.getTok();
1650 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1651 StringRef OptStr = Tok.getString();
1652
1653 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1654 .Case("sy", ARM_MB::SY)
1655 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001656 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001657 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001658 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001659 .Case("ishst", ARM_MB::ISHST)
1660 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001661 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001662 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001663 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001664 .Case("osh", ARM_MB::OSH)
1665 .Case("oshst", ARM_MB::OSHST)
1666 .Default(~0U);
1667
1668 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001669 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001670
1671 Parser.Lex(); // Eat identifier token.
1672 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001673 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001674}
1675
Jim Grosbach43904292011-07-25 20:14:50 +00001676/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001677ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001678parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001679 SMLoc S = Parser.getTok().getLoc();
1680 const AsmToken &Tok = Parser.getTok();
1681 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1682 StringRef IFlagsStr = Tok.getString();
1683
1684 unsigned IFlags = 0;
1685 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1686 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1687 .Case("a", ARM_PROC::A)
1688 .Case("i", ARM_PROC::I)
1689 .Case("f", ARM_PROC::F)
1690 .Default(~0U);
1691
1692 // If some specific iflag is already set, it means that some letter is
1693 // present more than once, this is not acceptable.
1694 if (Flag == ~0U || (IFlags & Flag))
1695 return MatchOperand_NoMatch;
1696
1697 IFlags |= Flag;
1698 }
1699
1700 Parser.Lex(); // Eat identifier token.
1701 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1702 return MatchOperand_Success;
1703}
1704
Jim Grosbach43904292011-07-25 20:14:50 +00001705/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001706ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001707parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001708 SMLoc S = Parser.getTok().getLoc();
1709 const AsmToken &Tok = Parser.getTok();
1710 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1711 StringRef Mask = Tok.getString();
1712
1713 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1714 size_t Start = 0, Next = Mask.find('_');
1715 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001716 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001717 if (Next != StringRef::npos)
1718 Flags = Mask.slice(Next+1, Mask.size());
1719
1720 // FlagsVal contains the complete mask:
1721 // 3-0: Mask
1722 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1723 unsigned FlagsVal = 0;
1724
1725 if (SpecReg == "apsr") {
1726 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001727 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001728 .Case("g", 0x4) // same as CPSR_s
1729 .Case("nzcvqg", 0xc) // same as CPSR_fs
1730 .Default(~0U);
1731
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001732 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001733 if (!Flags.empty())
1734 return MatchOperand_NoMatch;
1735 else
1736 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001737 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001738 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001739 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1740 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001741 for (int i = 0, e = Flags.size(); i != e; ++i) {
1742 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1743 .Case("c", 1)
1744 .Case("x", 2)
1745 .Case("s", 4)
1746 .Case("f", 8)
1747 .Default(~0U);
1748
1749 // If some specific flag is already set, it means that some letter is
1750 // present more than once, this is not acceptable.
1751 if (FlagsVal == ~0U || (FlagsVal & Flag))
1752 return MatchOperand_NoMatch;
1753 FlagsVal |= Flag;
1754 }
1755 } else // No match for special register.
1756 return MatchOperand_NoMatch;
1757
1758 // Special register without flags are equivalent to "fc" flags.
1759 if (!FlagsVal)
1760 FlagsVal = 0x9;
1761
1762 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1763 if (SpecReg == "spsr")
1764 FlagsVal |= 16;
1765
1766 Parser.Lex(); // Eat identifier token.
1767 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1768 return MatchOperand_Success;
1769}
1770
Jim Grosbachf6c05252011-07-21 17:23:04 +00001771ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1772parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1773 int Low, int High) {
1774 const AsmToken &Tok = Parser.getTok();
1775 if (Tok.isNot(AsmToken::Identifier)) {
1776 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1777 return MatchOperand_ParseFail;
1778 }
1779 StringRef ShiftName = Tok.getString();
1780 std::string LowerOp = LowercaseString(Op);
1781 std::string UpperOp = UppercaseString(Op);
1782 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1783 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1784 return MatchOperand_ParseFail;
1785 }
1786 Parser.Lex(); // Eat shift type token.
1787
1788 // There must be a '#' and a shift amount.
1789 if (Parser.getTok().isNot(AsmToken::Hash)) {
1790 Error(Parser.getTok().getLoc(), "'#' expected");
1791 return MatchOperand_ParseFail;
1792 }
1793 Parser.Lex(); // Eat hash token.
1794
1795 const MCExpr *ShiftAmount;
1796 SMLoc Loc = Parser.getTok().getLoc();
1797 if (getParser().ParseExpression(ShiftAmount)) {
1798 Error(Loc, "illegal expression");
1799 return MatchOperand_ParseFail;
1800 }
1801 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1802 if (!CE) {
1803 Error(Loc, "constant expression expected");
1804 return MatchOperand_ParseFail;
1805 }
1806 int Val = CE->getValue();
1807 if (Val < Low || Val > High) {
1808 Error(Loc, "immediate value out of range");
1809 return MatchOperand_ParseFail;
1810 }
1811
1812 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1813
1814 return MatchOperand_Success;
1815}
1816
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001817ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1818parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1819 const AsmToken &Tok = Parser.getTok();
1820 SMLoc S = Tok.getLoc();
1821 if (Tok.isNot(AsmToken::Identifier)) {
1822 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1823 return MatchOperand_ParseFail;
1824 }
1825 int Val = StringSwitch<int>(Tok.getString())
1826 .Case("be", 1)
1827 .Case("le", 0)
1828 .Default(-1);
1829 Parser.Lex(); // Eat the token.
1830
1831 if (Val == -1) {
1832 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1833 return MatchOperand_ParseFail;
1834 }
1835 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1836 getContext()),
1837 S, Parser.getTok().getLoc()));
1838 return MatchOperand_Success;
1839}
1840
Jim Grosbach580f4a92011-07-25 22:20:28 +00001841/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1842/// instructions. Legal values are:
1843/// lsl #n 'n' in [0,31]
1844/// asr #n 'n' in [1,32]
1845/// n == 32 encoded as n == 0.
1846ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1847parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1848 const AsmToken &Tok = Parser.getTok();
1849 SMLoc S = Tok.getLoc();
1850 if (Tok.isNot(AsmToken::Identifier)) {
1851 Error(S, "shift operator 'asr' or 'lsl' expected");
1852 return MatchOperand_ParseFail;
1853 }
1854 StringRef ShiftName = Tok.getString();
1855 bool isASR;
1856 if (ShiftName == "lsl" || ShiftName == "LSL")
1857 isASR = false;
1858 else if (ShiftName == "asr" || ShiftName == "ASR")
1859 isASR = true;
1860 else {
1861 Error(S, "shift operator 'asr' or 'lsl' expected");
1862 return MatchOperand_ParseFail;
1863 }
1864 Parser.Lex(); // Eat the operator.
1865
1866 // A '#' and a shift amount.
1867 if (Parser.getTok().isNot(AsmToken::Hash)) {
1868 Error(Parser.getTok().getLoc(), "'#' expected");
1869 return MatchOperand_ParseFail;
1870 }
1871 Parser.Lex(); // Eat hash token.
1872
1873 const MCExpr *ShiftAmount;
1874 SMLoc E = Parser.getTok().getLoc();
1875 if (getParser().ParseExpression(ShiftAmount)) {
1876 Error(E, "malformed shift expression");
1877 return MatchOperand_ParseFail;
1878 }
1879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1880 if (!CE) {
1881 Error(E, "shift amount must be an immediate");
1882 return MatchOperand_ParseFail;
1883 }
1884
1885 int64_t Val = CE->getValue();
1886 if (isASR) {
1887 // Shift amount must be in [1,32]
1888 if (Val < 1 || Val > 32) {
1889 Error(E, "'asr' shift amount must be in range [1,32]");
1890 return MatchOperand_ParseFail;
1891 }
1892 // asr #32 encoded as asr #0.
1893 if (Val == 32) Val = 0;
1894 } else {
1895 // Shift amount must be in [1,32]
1896 if (Val < 0 || Val > 31) {
1897 Error(E, "'lsr' shift amount must be in range [0,31]");
1898 return MatchOperand_ParseFail;
1899 }
1900 }
1901
1902 E = Parser.getTok().getLoc();
1903 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1904
1905 return MatchOperand_Success;
1906}
1907
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001908/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1909/// of instructions. Legal values are:
1910/// ror #n 'n' in {0, 8, 16, 24}
1911ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1912parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1913 const AsmToken &Tok = Parser.getTok();
1914 SMLoc S = Tok.getLoc();
1915 if (Tok.isNot(AsmToken::Identifier)) {
1916 Error(S, "rotate operator 'ror' expected");
1917 return MatchOperand_ParseFail;
1918 }
1919 StringRef ShiftName = Tok.getString();
1920 if (ShiftName != "ror" && ShiftName != "ROR") {
1921 Error(S, "rotate operator 'ror' expected");
1922 return MatchOperand_ParseFail;
1923 }
1924 Parser.Lex(); // Eat the operator.
1925
1926 // A '#' and a rotate amount.
1927 if (Parser.getTok().isNot(AsmToken::Hash)) {
1928 Error(Parser.getTok().getLoc(), "'#' expected");
1929 return MatchOperand_ParseFail;
1930 }
1931 Parser.Lex(); // Eat hash token.
1932
1933 const MCExpr *ShiftAmount;
1934 SMLoc E = Parser.getTok().getLoc();
1935 if (getParser().ParseExpression(ShiftAmount)) {
1936 Error(E, "malformed rotate expression");
1937 return MatchOperand_ParseFail;
1938 }
1939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1940 if (!CE) {
1941 Error(E, "rotate amount must be an immediate");
1942 return MatchOperand_ParseFail;
1943 }
1944
1945 int64_t Val = CE->getValue();
1946 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1947 // normally, zero is represented in asm by omitting the rotate operand
1948 // entirely.
1949 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1950 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1951 return MatchOperand_ParseFail;
1952 }
1953
1954 E = Parser.getTok().getLoc();
1955 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1956
1957 return MatchOperand_Success;
1958}
1959
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001960ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1961parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1962 SMLoc S = Parser.getTok().getLoc();
1963 // The bitfield descriptor is really two operands, the LSB and the width.
1964 if (Parser.getTok().isNot(AsmToken::Hash)) {
1965 Error(Parser.getTok().getLoc(), "'#' expected");
1966 return MatchOperand_ParseFail;
1967 }
1968 Parser.Lex(); // Eat hash token.
1969
1970 const MCExpr *LSBExpr;
1971 SMLoc E = Parser.getTok().getLoc();
1972 if (getParser().ParseExpression(LSBExpr)) {
1973 Error(E, "malformed immediate expression");
1974 return MatchOperand_ParseFail;
1975 }
1976 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1977 if (!CE) {
1978 Error(E, "'lsb' operand must be an immediate");
1979 return MatchOperand_ParseFail;
1980 }
1981
1982 int64_t LSB = CE->getValue();
1983 // The LSB must be in the range [0,31]
1984 if (LSB < 0 || LSB > 31) {
1985 Error(E, "'lsb' operand must be in the range [0,31]");
1986 return MatchOperand_ParseFail;
1987 }
1988 E = Parser.getTok().getLoc();
1989
1990 // Expect another immediate operand.
1991 if (Parser.getTok().isNot(AsmToken::Comma)) {
1992 Error(Parser.getTok().getLoc(), "too few operands");
1993 return MatchOperand_ParseFail;
1994 }
1995 Parser.Lex(); // Eat hash token.
1996 if (Parser.getTok().isNot(AsmToken::Hash)) {
1997 Error(Parser.getTok().getLoc(), "'#' expected");
1998 return MatchOperand_ParseFail;
1999 }
2000 Parser.Lex(); // Eat hash token.
2001
2002 const MCExpr *WidthExpr;
2003 if (getParser().ParseExpression(WidthExpr)) {
2004 Error(E, "malformed immediate expression");
2005 return MatchOperand_ParseFail;
2006 }
2007 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2008 if (!CE) {
2009 Error(E, "'width' operand must be an immediate");
2010 return MatchOperand_ParseFail;
2011 }
2012
2013 int64_t Width = CE->getValue();
2014 // The LSB must be in the range [1,32-lsb]
2015 if (Width < 1 || Width > 32 - LSB) {
2016 Error(E, "'width' operand must be in the range [1,32-lsb]");
2017 return MatchOperand_ParseFail;
2018 }
2019 E = Parser.getTok().getLoc();
2020
2021 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2022
2023 return MatchOperand_Success;
2024}
2025
Jim Grosbach7ce05792011-08-03 23:50:40 +00002026ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2027parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2028 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002029 // postidx_reg := '+' register {, shift}
2030 // | '-' register {, shift}
2031 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002032
2033 // This method must return MatchOperand_NoMatch without consuming any tokens
2034 // in the case where there is no match, as other alternatives take other
2035 // parse methods.
2036 AsmToken Tok = Parser.getTok();
2037 SMLoc S = Tok.getLoc();
2038 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002039 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002040 int Reg = -1;
2041 if (Tok.is(AsmToken::Plus)) {
2042 Parser.Lex(); // Eat the '+' token.
2043 haveEaten = true;
2044 } else if (Tok.is(AsmToken::Minus)) {
2045 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002046 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002047 haveEaten = true;
2048 }
2049 if (Parser.getTok().is(AsmToken::Identifier))
2050 Reg = tryParseRegister();
2051 if (Reg == -1) {
2052 if (!haveEaten)
2053 return MatchOperand_NoMatch;
2054 Error(Parser.getTok().getLoc(), "register expected");
2055 return MatchOperand_ParseFail;
2056 }
2057 SMLoc E = Parser.getTok().getLoc();
2058
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002059 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2060 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002061 if (Parser.getTok().is(AsmToken::Comma)) {
2062 Parser.Lex(); // Eat the ','.
2063 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2064 return MatchOperand_ParseFail;
2065 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002066
2067 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2068 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002069
2070 return MatchOperand_Success;
2071}
2072
Jim Grosbach251bf252011-08-10 21:56:18 +00002073ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2074parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2075 // Check for a post-index addressing register operand. Specifically:
2076 // am3offset := '+' register
2077 // | '-' register
2078 // | register
2079 // | # imm
2080 // | # + imm
2081 // | # - imm
2082
2083 // This method must return MatchOperand_NoMatch without consuming any tokens
2084 // in the case where there is no match, as other alternatives take other
2085 // parse methods.
2086 AsmToken Tok = Parser.getTok();
2087 SMLoc S = Tok.getLoc();
2088
2089 // Do immediates first, as we always parse those if we have a '#'.
2090 if (Parser.getTok().is(AsmToken::Hash)) {
2091 Parser.Lex(); // Eat the '#'.
2092 // Explicitly look for a '-', as we need to encode negative zero
2093 // differently.
2094 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2095 const MCExpr *Offset;
2096 if (getParser().ParseExpression(Offset))
2097 return MatchOperand_ParseFail;
2098 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2099 if (!CE) {
2100 Error(S, "constant expression expected");
2101 return MatchOperand_ParseFail;
2102 }
2103 SMLoc E = Tok.getLoc();
2104 // Negative zero is encoded as the flag value INT32_MIN.
2105 int32_t Val = CE->getValue();
2106 if (isNegative && Val == 0)
2107 Val = INT32_MIN;
2108
2109 Operands.push_back(
2110 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2111
2112 return MatchOperand_Success;
2113 }
2114
2115
2116 bool haveEaten = false;
2117 bool isAdd = true;
2118 int Reg = -1;
2119 if (Tok.is(AsmToken::Plus)) {
2120 Parser.Lex(); // Eat the '+' token.
2121 haveEaten = true;
2122 } else if (Tok.is(AsmToken::Minus)) {
2123 Parser.Lex(); // Eat the '-' token.
2124 isAdd = false;
2125 haveEaten = true;
2126 }
2127 if (Parser.getTok().is(AsmToken::Identifier))
2128 Reg = tryParseRegister();
2129 if (Reg == -1) {
2130 if (!haveEaten)
2131 return MatchOperand_NoMatch;
2132 Error(Parser.getTok().getLoc(), "register expected");
2133 return MatchOperand_ParseFail;
2134 }
2135 SMLoc E = Parser.getTok().getLoc();
2136
2137 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2138 0, S, E));
2139
2140 return MatchOperand_Success;
2141}
2142
Jim Grosbach1355cf12011-07-26 17:10:22 +00002143/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002144/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2145/// when they refer multiple MIOperands inside a single one.
2146bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002147cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002148 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2149 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2150
2151 // Create a writeback register dummy placeholder.
2152 Inst.addOperand(MCOperand::CreateImm(0));
2153
Jim Grosbach7ce05792011-08-03 23:50:40 +00002154 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002155 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2156 return true;
2157}
2158
Jim Grosbach548340c2011-08-11 19:22:40 +00002159/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2160/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2161/// when they refer multiple MIOperands inside a single one.
2162bool ARMAsmParser::
2163cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2164 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2165 // Create a writeback register dummy placeholder.
2166 Inst.addOperand(MCOperand::CreateImm(0));
2167 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2168 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2169 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2170 return true;
2171}
2172
Jim Grosbach1355cf12011-07-26 17:10:22 +00002173/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002174/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2175/// when they refer multiple MIOperands inside a single one.
2176bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002177cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002178 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2179 // Create a writeback register dummy placeholder.
2180 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002181 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2182 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2183 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002184 return true;
2185}
2186
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002187/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2188/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2189/// when they refer multiple MIOperands inside a single one.
2190bool ARMAsmParser::
2191cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2192 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2193 // Create a writeback register dummy placeholder.
2194 Inst.addOperand(MCOperand::CreateImm(0));
2195 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2196 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2197 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2198 return true;
2199}
2200
Jim Grosbach7ce05792011-08-03 23:50:40 +00002201/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2202/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2203/// when they refer multiple MIOperands inside a single one.
2204bool ARMAsmParser::
2205cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2206 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2207 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002208 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002209 // Create a writeback register dummy placeholder.
2210 Inst.addOperand(MCOperand::CreateImm(0));
2211 // addr
2212 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2213 // offset
2214 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2215 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002216 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2217 return true;
2218}
2219
Jim Grosbach7ce05792011-08-03 23:50:40 +00002220/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002221/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2222/// when they refer multiple MIOperands inside a single one.
2223bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002224cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2225 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2226 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002227 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002228 // Create a writeback register dummy placeholder.
2229 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002230 // addr
2231 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2232 // offset
2233 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2234 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002235 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2236 return true;
2237}
2238
Jim Grosbach7ce05792011-08-03 23:50:40 +00002239/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002240/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2241/// when they refer multiple MIOperands inside a single one.
2242bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002243cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2244 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002245 // Create a writeback register dummy placeholder.
2246 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002247 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002248 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002249 // addr
2250 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2251 // offset
2252 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2253 // pred
2254 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2255 return true;
2256}
2257
2258/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2259/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2260/// when they refer multiple MIOperands inside a single one.
2261bool ARMAsmParser::
2262cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2263 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2264 // Create a writeback register dummy placeholder.
2265 Inst.addOperand(MCOperand::CreateImm(0));
2266 // Rt
2267 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2268 // addr
2269 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2270 // offset
2271 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2272 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002273 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2274 return true;
2275}
2276
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002277/// cvtLdrdPre - Convert parsed operands to MCInst.
2278/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2279/// when they refer multiple MIOperands inside a single one.
2280bool ARMAsmParser::
2281cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2282 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2283 // Rt, Rt2
2284 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2285 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2286 // Create a writeback register dummy placeholder.
2287 Inst.addOperand(MCOperand::CreateImm(0));
2288 // addr
2289 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2290 // pred
2291 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2292 return true;
2293}
2294
Jim Grosbach14605d12011-08-11 20:28:23 +00002295/// cvtStrdPre - Convert parsed operands to MCInst.
2296/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2297/// when they refer multiple MIOperands inside a single one.
2298bool ARMAsmParser::
2299cvtStrdPre(MCInst &Inst, unsigned Opcode,
2300 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2301 // Create a writeback register dummy placeholder.
2302 Inst.addOperand(MCOperand::CreateImm(0));
2303 // Rt, Rt2
2304 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2305 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2306 // addr
2307 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2308 // pred
2309 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2310 return true;
2311}
2312
Jim Grosbach623a4542011-08-10 22:42:16 +00002313/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2314/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2315/// when they refer multiple MIOperands inside a single one.
2316bool ARMAsmParser::
2317cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2318 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2319 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2320 // Create a writeback register dummy placeholder.
2321 Inst.addOperand(MCOperand::CreateImm(0));
2322 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2323 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2324 return true;
2325}
2326
2327
Bill Wendlinge7176102010-11-06 22:36:58 +00002328/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002329/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002330bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002331parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002332 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002333 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002334 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002335 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002336 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002337
Sean Callanan18b83232010-01-19 21:44:56 +00002338 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002339 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002340 if (BaseRegNum == -1)
2341 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002342
Daniel Dunbar05710932011-01-18 05:34:17 +00002343 // The next token must either be a comma or a closing bracket.
2344 const AsmToken &Tok = Parser.getTok();
2345 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002346 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002347
Jim Grosbach7ce05792011-08-03 23:50:40 +00002348 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002349 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002350 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002351
Jim Grosbach7ce05792011-08-03 23:50:40 +00002352 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2353 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002354
Jim Grosbach7ce05792011-08-03 23:50:40 +00002355 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002356 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002357
Jim Grosbach7ce05792011-08-03 23:50:40 +00002358 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2359 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002360
Jim Grosbach7ce05792011-08-03 23:50:40 +00002361 // If we have a '#' it's an immediate offset, else assume it's a register
2362 // offset.
2363 if (Parser.getTok().is(AsmToken::Hash)) {
2364 Parser.Lex(); // Eat the '#'.
2365 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002366
Jim Grosbach7ce05792011-08-03 23:50:40 +00002367 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002368
Jim Grosbach7ce05792011-08-03 23:50:40 +00002369 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002370 if (getParser().ParseExpression(Offset))
2371 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002372
2373 // The expression has to be a constant. Memory references with relocations
2374 // don't come through here, as they use the <label> forms of the relevant
2375 // instructions.
2376 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2377 if (!CE)
2378 return Error (E, "constant expression expected");
2379
2380 // Now we should have the closing ']'
2381 E = Parser.getTok().getLoc();
2382 if (Parser.getTok().isNot(AsmToken::RBrac))
2383 return Error(E, "']' expected");
2384 Parser.Lex(); // Eat right bracket token.
2385
2386 // Don't worry about range checking the value here. That's handled by
2387 // the is*() predicates.
2388 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2389 ARM_AM::no_shift, 0, false, S,E));
2390
2391 // If there's a pre-indexing writeback marker, '!', just add it as a token
2392 // operand.
2393 if (Parser.getTok().is(AsmToken::Exclaim)) {
2394 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2395 Parser.Lex(); // Eat the '!'.
2396 }
2397
2398 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002399 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002400
2401 // The register offset is optionally preceded by a '+' or '-'
2402 bool isNegative = false;
2403 if (Parser.getTok().is(AsmToken::Minus)) {
2404 isNegative = true;
2405 Parser.Lex(); // Eat the '-'.
2406 } else if (Parser.getTok().is(AsmToken::Plus)) {
2407 // Nothing to do.
2408 Parser.Lex(); // Eat the '+'.
2409 }
2410
2411 E = Parser.getTok().getLoc();
2412 int OffsetRegNum = tryParseRegister();
2413 if (OffsetRegNum == -1)
2414 return Error(E, "register expected");
2415
2416 // If there's a shift operator, handle it.
2417 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002418 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002419 if (Parser.getTok().is(AsmToken::Comma)) {
2420 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002421 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002422 return true;
2423 }
2424
2425 // Now we should have the closing ']'
2426 E = Parser.getTok().getLoc();
2427 if (Parser.getTok().isNot(AsmToken::RBrac))
2428 return Error(E, "']' expected");
2429 Parser.Lex(); // Eat right bracket token.
2430
2431 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002432 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002433 S, E));
2434
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002435 // If there's a pre-indexing writeback marker, '!', just add it as a token
2436 // operand.
2437 if (Parser.getTok().is(AsmToken::Exclaim)) {
2438 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2439 Parser.Lex(); // Eat the '!'.
2440 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002441
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002442 return false;
2443}
2444
Jim Grosbach7ce05792011-08-03 23:50:40 +00002445/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002446/// ( lsl | lsr | asr | ror ) , # shift_amount
2447/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002448/// return true if it parses a shift otherwise it returns false.
2449bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2450 unsigned &Amount) {
2451 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002452 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002453 if (Tok.isNot(AsmToken::Identifier))
2454 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002455 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002456 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002457 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002458 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002459 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002460 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002461 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002462 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002463 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002464 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002465 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002466 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002467 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002468 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002469
Jim Grosbach7ce05792011-08-03 23:50:40 +00002470 // rrx stands alone.
2471 Amount = 0;
2472 if (St != ARM_AM::rrx) {
2473 Loc = Parser.getTok().getLoc();
2474 // A '#' and a shift amount.
2475 const AsmToken &HashTok = Parser.getTok();
2476 if (HashTok.isNot(AsmToken::Hash))
2477 return Error(HashTok.getLoc(), "'#' expected");
2478 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002479
Jim Grosbach7ce05792011-08-03 23:50:40 +00002480 const MCExpr *Expr;
2481 if (getParser().ParseExpression(Expr))
2482 return true;
2483 // Range check the immediate.
2484 // lsl, ror: 0 <= imm <= 31
2485 // lsr, asr: 0 <= imm <= 32
2486 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2487 if (!CE)
2488 return Error(Loc, "shift amount must be an immediate");
2489 int64_t Imm = CE->getValue();
2490 if (Imm < 0 ||
2491 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2492 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2493 return Error(Loc, "immediate shift value out of range");
2494 Amount = Imm;
2495 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002496
2497 return false;
2498}
2499
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002500/// Parse a arm instruction operand. For now this parses the operand regardless
2501/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002502bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002503 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002504 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002505
2506 // Check if the current operand has a custom associated parser, if so, try to
2507 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002508 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2509 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002510 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002511 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2512 // there was a match, but an error occurred, in which case, just return that
2513 // the operand parsing failed.
2514 if (ResTy == MatchOperand_ParseFail)
2515 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002516
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002517 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002518 default:
2519 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002520 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002521 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002522 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002523 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002524 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002525 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002526 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002527 else if (Res == -1) // irrecoverable error
2528 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002529
2530 // Fall though for the Identifier case that is not a register or a
2531 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002532 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002533 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2534 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002535 // This was not a register so parse other operands that start with an
2536 // identifier (like labels) as expressions and create them as immediates.
2537 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002538 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002539 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002540 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002541 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002542 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2543 return false;
2544 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002545 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002546 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002547 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002548 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002549 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002550 // #42 -> immediate.
2551 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002552 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002553 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002554 const MCExpr *ImmVal;
2555 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002556 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002557 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002558 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2559 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002560 case AsmToken::Colon: {
2561 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002562 // FIXME: Check it's an expression prefix,
2563 // e.g. (FOO - :lower16:BAR) isn't legal.
2564 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002565 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002566 return true;
2567
Evan Cheng75972122011-01-13 07:58:56 +00002568 const MCExpr *SubExprVal;
2569 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002570 return true;
2571
Evan Cheng75972122011-01-13 07:58:56 +00002572 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2573 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002574 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002575 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002576 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002577 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002578 }
2579}
2580
Jim Grosbach1355cf12011-07-26 17:10:22 +00002581// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002582// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002583bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002584 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002585
2586 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002587 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002588 Parser.Lex(); // Eat ':'
2589
2590 if (getLexer().isNot(AsmToken::Identifier)) {
2591 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2592 return true;
2593 }
2594
2595 StringRef IDVal = Parser.getTok().getIdentifier();
2596 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002597 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002598 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002599 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002600 } else {
2601 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2602 return true;
2603 }
2604 Parser.Lex();
2605
2606 if (getLexer().isNot(AsmToken::Colon)) {
2607 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2608 return true;
2609 }
2610 Parser.Lex(); // Eat the last ':'
2611 return false;
2612}
2613
2614const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002615ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002616 MCSymbolRefExpr::VariantKind Variant) {
2617 // Recurse over the given expression, rebuilding it to apply the given variant
2618 // to the leftmost symbol.
2619 if (Variant == MCSymbolRefExpr::VK_None)
2620 return E;
2621
2622 switch (E->getKind()) {
2623 case MCExpr::Target:
2624 llvm_unreachable("Can't handle target expr yet");
2625 case MCExpr::Constant:
2626 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2627
2628 case MCExpr::SymbolRef: {
2629 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2630
2631 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2632 return 0;
2633
2634 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2635 }
2636
2637 case MCExpr::Unary:
2638 llvm_unreachable("Can't handle unary expressions yet");
2639
2640 case MCExpr::Binary: {
2641 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002642 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002643 const MCExpr *RHS = BE->getRHS();
2644 if (!LHS)
2645 return 0;
2646
2647 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2648 }
2649 }
2650
2651 assert(0 && "Invalid expression kind!");
2652 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002653}
2654
Daniel Dunbar352e1482011-01-11 15:59:50 +00002655/// \brief Given a mnemonic, split out possible predication code and carry
2656/// setting letters to form a canonical mnemonic and flags.
2657//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002658// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002659StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002660 unsigned &PredicationCode,
2661 bool &CarrySetting,
2662 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002663 PredicationCode = ARMCC::AL;
2664 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002665 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002666
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002667 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002668 //
2669 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002670 if ((Mnemonic == "movs" && isThumb()) ||
2671 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2672 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2673 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2674 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2675 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2676 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2677 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002678 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002679
Jim Grosbach3f00e312011-07-11 17:09:57 +00002680 // First, split out any predication code. Ignore mnemonics we know aren't
2681 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002682 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002683 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002684 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002685 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2686 .Case("eq", ARMCC::EQ)
2687 .Case("ne", ARMCC::NE)
2688 .Case("hs", ARMCC::HS)
2689 .Case("cs", ARMCC::HS)
2690 .Case("lo", ARMCC::LO)
2691 .Case("cc", ARMCC::LO)
2692 .Case("mi", ARMCC::MI)
2693 .Case("pl", ARMCC::PL)
2694 .Case("vs", ARMCC::VS)
2695 .Case("vc", ARMCC::VC)
2696 .Case("hi", ARMCC::HI)
2697 .Case("ls", ARMCC::LS)
2698 .Case("ge", ARMCC::GE)
2699 .Case("lt", ARMCC::LT)
2700 .Case("gt", ARMCC::GT)
2701 .Case("le", ARMCC::LE)
2702 .Case("al", ARMCC::AL)
2703 .Default(~0U);
2704 if (CC != ~0U) {
2705 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2706 PredicationCode = CC;
2707 }
Bill Wendling52925b62010-10-29 23:50:21 +00002708 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002709
Daniel Dunbar352e1482011-01-11 15:59:50 +00002710 // Next, determine if we have a carry setting bit. We explicitly ignore all
2711 // the instructions we know end in 's'.
2712 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002713 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002714 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2715 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2716 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002717 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2718 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002719 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2720 CarrySetting = true;
2721 }
2722
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002723 // The "cps" instruction can have a interrupt mode operand which is glued into
2724 // the mnemonic. Check if this is the case, split it and parse the imod op
2725 if (Mnemonic.startswith("cps")) {
2726 // Split out any imod code.
2727 unsigned IMod =
2728 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2729 .Case("ie", ARM_PROC::IE)
2730 .Case("id", ARM_PROC::ID)
2731 .Default(~0U);
2732 if (IMod != ~0U) {
2733 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2734 ProcessorIMod = IMod;
2735 }
2736 }
2737
Daniel Dunbar352e1482011-01-11 15:59:50 +00002738 return Mnemonic;
2739}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002740
2741/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2742/// inclusion of carry set or predication code operands.
2743//
2744// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002745void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002746getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002747 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002748 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2749 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2750 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2751 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002752 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002753 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2754 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002755 Mnemonic == "eor" || Mnemonic == "smlal" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002756 // FIXME: We need a better way. This really confused Thumb2
2757 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002758 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002759 CanAcceptCarrySet = true;
2760 } else {
2761 CanAcceptCarrySet = false;
2762 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002763
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002764 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2765 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2766 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2767 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002768 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002769 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002770 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002771 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2772 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002773 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002774 CanAcceptPredicationCode = false;
2775 } else {
2776 CanAcceptPredicationCode = true;
2777 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002778
Evan Chengebdeeab2011-07-08 01:53:10 +00002779 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002780 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002781 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002782 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002783}
2784
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002785bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2786 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2787
2788 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2789 // another does not. Specifically, the MOVW instruction does not. So we
2790 // special case it here and remove the defaulted (non-setting) cc_out
2791 // operand if that's the instruction we're trying to match.
2792 //
2793 // We do this as post-processing of the explicit operands rather than just
2794 // conditionally adding the cc_out in the first place because we need
2795 // to check the type of the parsed immediate operand.
2796 if (Mnemonic == "mov" && Operands.size() > 4 &&
2797 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2798 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2799 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2800 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002801
2802 // Register-register 'add' for thumb does not have a cc_out operand
2803 // when there are only two register operands.
2804 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2805 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2806 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2807 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2808 return true;
2809
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002810 return false;
2811}
2812
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002813/// Parse an arm instruction mnemonic followed by its operands.
2814bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2815 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2816 // Create the leading tokens for the mnemonic, split by '.' characters.
2817 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002818 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002819
Daniel Dunbar352e1482011-01-11 15:59:50 +00002820 // Split out the predication code and carry setting flag from the mnemonic.
2821 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002822 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002823 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002824 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002825 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002826
Jim Grosbachffa32252011-07-19 19:13:28 +00002827 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2828
2829 // FIXME: This is all a pretty gross hack. We should automatically handle
2830 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002831
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002832 // Next, add the CCOut and ConditionCode operands, if needed.
2833 //
2834 // For mnemonics which can ever incorporate a carry setting bit or predication
2835 // code, our matching model involves us always generating CCOut and
2836 // ConditionCode operands to match the mnemonic "as written" and then we let
2837 // the matcher deal with finding the right instruction or generating an
2838 // appropriate error.
2839 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002840 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002841
Jim Grosbach33c16a22011-07-14 22:04:21 +00002842 // If we had a carry-set on an instruction that can't do that, issue an
2843 // error.
2844 if (!CanAcceptCarrySet && CarrySetting) {
2845 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002846 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002847 "' can not set flags, but 's' suffix specified");
2848 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002849 // If we had a predication code on an instruction that can't do that, issue an
2850 // error.
2851 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2852 Parser.EatToEndOfStatement();
2853 return Error(NameLoc, "instruction '" + Mnemonic +
2854 "' is not predicable, but condition code specified");
2855 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002856
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002857 // Add the carry setting operand, if necessary.
2858 //
2859 // FIXME: It would be awesome if we could somehow invent a location such that
2860 // match errors on this operand would print a nice diagnostic about how the
2861 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002862 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002863 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2864 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002865
2866 // Add the predication code operand, if necessary.
2867 if (CanAcceptPredicationCode) {
2868 Operands.push_back(ARMOperand::CreateCondCode(
2869 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002870 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002871
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002872 // Add the processor imod operand, if necessary.
2873 if (ProcessorIMod) {
2874 Operands.push_back(ARMOperand::CreateImm(
2875 MCConstantExpr::Create(ProcessorIMod, getContext()),
2876 NameLoc, NameLoc));
2877 } else {
2878 // This mnemonic can't ever accept a imod, but the user wrote
2879 // one (or misspelled another mnemonic).
2880
2881 // FIXME: Issue a nice error.
2882 }
2883
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002884 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002885 while (Next != StringRef::npos) {
2886 Start = Next;
2887 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002888 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002889
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002890 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002891 }
2892
2893 // Read the remaining operands.
2894 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002895 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002896 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002897 Parser.EatToEndOfStatement();
2898 return true;
2899 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002900
2901 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002902 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002903
2904 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002905 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002906 Parser.EatToEndOfStatement();
2907 return true;
2908 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002909 }
2910 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002911
Chris Lattnercbf8a982010-09-11 16:18:25 +00002912 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2913 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002914 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002915 }
Bill Wendling146018f2010-11-06 21:42:12 +00002916
Chris Lattner34e53142010-09-08 05:10:46 +00002917 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002918
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002919 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2920 // do and don't have a cc_out optional-def operand. With some spot-checks
2921 // of the operand list, we can figure out which variant we're trying to
2922 // parse and adjust accordingly before actually matching. Reason number
2923 // #317 the table driven matcher doesn't fit well with the ARM instruction
2924 // set.
2925 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002926 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2927 Operands.erase(Operands.begin() + 1);
2928 delete Op;
2929 }
2930
Jim Grosbachcf121c32011-07-28 21:57:55 +00002931 // ARM mode 'blx' need special handling, as the register operand version
2932 // is predicable, but the label operand version is not. So, we can't rely
2933 // on the Mnemonic based checking to correctly figure out when to put
2934 // a CondCode operand in the list. If we're trying to match the label
2935 // version, remove the CondCode operand here.
2936 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2937 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2938 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2939 Operands.erase(Operands.begin() + 1);
2940 delete Op;
2941 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00002942
2943 // The vector-compare-to-zero instructions have a literal token "#0" at
2944 // the end that comes to here as an immediate operand. Convert it to a
2945 // token to play nicely with the matcher.
2946 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
2947 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
2948 static_cast<ARMOperand*>(Operands[5])->isImm()) {
2949 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
2950 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
2951 if (CE && CE->getValue() == 0) {
2952 Operands.erase(Operands.begin() + 5);
2953 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
2954 delete Op;
2955 }
2956 }
Chris Lattner98986712010-01-14 22:21:20 +00002957 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002958}
2959
Jim Grosbach189610f2011-07-26 18:25:39 +00002960// Validate context-sensitive operand constraints.
2961// FIXME: We would really like to be able to tablegen'erate this.
2962bool ARMAsmParser::
2963validateInstruction(MCInst &Inst,
2964 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2965 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002966 case ARM::LDRD:
2967 case ARM::LDRD_PRE:
2968 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002969 case ARM::LDREXD: {
2970 // Rt2 must be Rt + 1.
2971 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2972 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2973 if (Rt2 != Rt + 1)
2974 return Error(Operands[3]->getStartLoc(),
2975 "destination operands must be sequential");
2976 return false;
2977 }
Jim Grosbach14605d12011-08-11 20:28:23 +00002978 case ARM::STRD: {
2979 // Rt2 must be Rt + 1.
2980 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2981 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2982 if (Rt2 != Rt + 1)
2983 return Error(Operands[3]->getStartLoc(),
2984 "source operands must be sequential");
2985 return false;
2986 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002987 case ARM::STRD_PRE:
2988 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002989 case ARM::STREXD: {
2990 // Rt2 must be Rt + 1.
2991 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2992 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2993 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00002994 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00002995 "source operands must be sequential");
2996 return false;
2997 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002998 case ARM::SBFX:
2999 case ARM::UBFX: {
3000 // width must be in range [1, 32-lsb]
3001 unsigned lsb = Inst.getOperand(2).getImm();
3002 unsigned widthm1 = Inst.getOperand(3).getImm();
3003 if (widthm1 >= 32 - lsb)
3004 return Error(Operands[5]->getStartLoc(),
3005 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003006 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003007 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003008 case ARM::tLDMIA: {
3009 // Thumb LDM instructions are writeback iff the base register is not
3010 // in the register list.
3011 unsigned Rn = Inst.getOperand(0).getReg();
3012 bool doesWriteback = true;
3013 for (unsigned i = 3; i < Inst.getNumOperands(); ++i) {
3014 unsigned Reg = Inst.getOperand(i).getReg();
3015 if (Reg == Rn)
3016 doesWriteback = false;
3017 // Anything other than a low register isn't legal here.
3018 if (getARMRegisterNumbering(Reg) > 7)
3019 return Error(Operands[4]->getStartLoc(),
3020 "registers must be in range r0-r7");
3021 }
3022 // If we should have writeback, then there should be a '!' token.
3023 if (doesWriteback &&
3024 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
3025 static_cast<ARMOperand*>(Operands[3])->getToken() != "!"))
3026 return Error(Operands[2]->getStartLoc(),
3027 "writeback operator '!' expected");
3028
3029 break;
3030 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003031 }
3032
3033 return false;
3034}
3035
Jim Grosbachf8fce712011-08-11 17:35:48 +00003036void ARMAsmParser::
3037processInstruction(MCInst &Inst,
3038 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3039 switch (Inst.getOpcode()) {
3040 case ARM::LDMIA_UPD:
3041 // If this is a load of a single register via a 'pop', then we should use
3042 // a post-indexed LDR instruction instead, per the ARM ARM.
3043 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3044 Inst.getNumOperands() == 5) {
3045 MCInst TmpInst;
3046 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3047 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3048 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3049 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3050 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3051 TmpInst.addOperand(MCOperand::CreateImm(4));
3052 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3053 TmpInst.addOperand(Inst.getOperand(3));
3054 Inst = TmpInst;
3055 }
3056 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003057 case ARM::STMDB_UPD:
3058 // If this is a store of a single register via a 'push', then we should use
3059 // a pre-indexed STR instruction instead, per the ARM ARM.
3060 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3061 Inst.getNumOperands() == 5) {
3062 MCInst TmpInst;
3063 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3064 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3065 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3066 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3067 TmpInst.addOperand(MCOperand::CreateImm(-4));
3068 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3069 TmpInst.addOperand(Inst.getOperand(3));
3070 Inst = TmpInst;
3071 }
3072 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003073 case ARM::tADDi8:
3074 // If the immediate is in the range 0-7, we really wanted tADDi3.
3075 if (Inst.getOperand(3).getImm() < 8)
3076 Inst.setOpcode(ARM::tADDi3);
3077 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003078 case ARM::tBcc:
3079 // If the conditional is AL, we really want tB.
3080 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3081 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003082 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003083 }
3084}
3085
Jim Grosbach47a0d522011-08-16 20:45:50 +00003086// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3087// the ARMInsts array) instead. Getting that here requires awkward
3088// API changes, though. Better way?
3089namespace llvm {
3090extern MCInstrDesc ARMInsts[];
3091}
3092static MCInstrDesc &getInstDesc(unsigned Opcode) {
3093 return ARMInsts[Opcode];
3094}
3095
3096unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3097 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3098 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003099 unsigned Opc = Inst.getOpcode();
3100 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003101 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3102 assert(MCID.hasOptionalDef() &&
3103 "optionally flag setting instruction missing optional def operand");
3104 assert(MCID.NumOperands == Inst.getNumOperands() &&
3105 "operand count mismatch!");
3106 // Find the optional-def operand (cc_out).
3107 unsigned OpNo;
3108 for (OpNo = 0;
3109 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3110 ++OpNo)
3111 ;
3112 // If we're parsing Thumb1, reject it completely.
3113 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3114 return Match_MnemonicFail;
3115 // If we're parsing Thumb2, which form is legal depends on whether we're
3116 // in an IT block.
3117 // FIXME: We don't yet do IT blocks, so just always consider it to be
3118 // that we aren't in one until we do.
3119 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3120 return Match_RequiresITBlock;
3121 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003122 // Some high-register supporting Thumb1 encodings only allow both registers
3123 // to be from r0-r7 when in Thumb2.
3124 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3125 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3126 isARMLowRegister(Inst.getOperand(2).getReg()))
3127 return Match_RequiresThumb2;
3128 // Others only require ARMv6 or later.
3129 else if (Opc == ARM::tMOVr && isThumbOne() &&
3130 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3131 isARMLowRegister(Inst.getOperand(1).getReg()))
3132 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003133 return Match_Success;
3134}
3135
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003136bool ARMAsmParser::
3137MatchAndEmitInstruction(SMLoc IDLoc,
3138 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3139 MCStreamer &Out) {
3140 MCInst Inst;
3141 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003142 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003143 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003144 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003145 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003146 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003147 // Context sensitive operand constraints aren't handled by the matcher,
3148 // so check them here.
3149 if (validateInstruction(Inst, Operands))
3150 return true;
3151
Jim Grosbachf8fce712011-08-11 17:35:48 +00003152 // Some instructions need post-processing to, for example, tweak which
3153 // encoding is selected.
3154 processInstruction(Inst, Operands);
3155
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003156 Out.EmitInstruction(Inst);
3157 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003158 case Match_MissingFeature:
3159 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3160 return true;
3161 case Match_InvalidOperand: {
3162 SMLoc ErrorLoc = IDLoc;
3163 if (ErrorInfo != ~0U) {
3164 if (ErrorInfo >= Operands.size())
3165 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003166
Chris Lattnere73d4f82010-10-28 21:41:58 +00003167 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3168 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3169 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003170
Chris Lattnere73d4f82010-10-28 21:41:58 +00003171 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003172 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003173 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003174 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003175 case Match_ConversionFail:
3176 return Error(IDLoc, "unable to convert operands to instruction");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003177 case Match_RequiresITBlock:
3178 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003179 case Match_RequiresV6:
3180 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3181 case Match_RequiresThumb2:
3182 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003183 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003184
Eric Christopherc223e2b2010-10-29 09:26:59 +00003185 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003186 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003187}
3188
Jim Grosbach1355cf12011-07-26 17:10:22 +00003189/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003190bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3191 StringRef IDVal = DirectiveID.getIdentifier();
3192 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003193 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003194 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003195 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003196 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003197 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003198 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003199 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003200 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003201 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003202 return true;
3203}
3204
Jim Grosbach1355cf12011-07-26 17:10:22 +00003205/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003206/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003207bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003208 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3209 for (;;) {
3210 const MCExpr *Value;
3211 if (getParser().ParseExpression(Value))
3212 return true;
3213
Chris Lattneraaec2052010-01-19 19:46:13 +00003214 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003215
3216 if (getLexer().is(AsmToken::EndOfStatement))
3217 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003218
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003219 // FIXME: Improve diagnostic.
3220 if (getLexer().isNot(AsmToken::Comma))
3221 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003222 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003223 }
3224 }
3225
Sean Callananb9a25b72010-01-19 20:27:46 +00003226 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003227 return false;
3228}
3229
Jim Grosbach1355cf12011-07-26 17:10:22 +00003230/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003231/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003232bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003233 if (getLexer().isNot(AsmToken::EndOfStatement))
3234 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003235 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003236
3237 // TODO: set thumb mode
3238 // TODO: tell the MC streamer the mode
3239 // getParser().getStreamer().Emit???();
3240 return false;
3241}
3242
Jim Grosbach1355cf12011-07-26 17:10:22 +00003243/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003244/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003245bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003246 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3247 bool isMachO = MAI.hasSubsectionsViaSymbols();
3248 StringRef Name;
3249
3250 // Darwin asm has function name after .thumb_func direction
3251 // ELF doesn't
3252 if (isMachO) {
3253 const AsmToken &Tok = Parser.getTok();
3254 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3255 return Error(L, "unexpected token in .thumb_func directive");
3256 Name = Tok.getString();
3257 Parser.Lex(); // Consume the identifier token.
3258 }
3259
Kevin Enderby515d5092009-10-15 20:48:48 +00003260 if (getLexer().isNot(AsmToken::EndOfStatement))
3261 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003262 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003263
Rafael Espindola64695402011-05-16 16:17:21 +00003264 // FIXME: assuming function name will be the line following .thumb_func
3265 if (!isMachO) {
3266 Name = Parser.getTok().getString();
3267 }
3268
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003269 // Mark symbol as a thumb symbol.
3270 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3271 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003272 return false;
3273}
3274
Jim Grosbach1355cf12011-07-26 17:10:22 +00003275/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003276/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003277bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003278 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003279 if (Tok.isNot(AsmToken::Identifier))
3280 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003281 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003282 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003283 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003284 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003285 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003286 else
3287 return Error(L, "unrecognized syntax mode in .syntax directive");
3288
3289 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003290 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003291 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003292
3293 // TODO tell the MC streamer the mode
3294 // getParser().getStreamer().Emit???();
3295 return false;
3296}
3297
Jim Grosbach1355cf12011-07-26 17:10:22 +00003298/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003299/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003300bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003301 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003302 if (Tok.isNot(AsmToken::Integer))
3303 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003304 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003305 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003306 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003307 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003308 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003309 else
3310 return Error(L, "invalid operand to .code directive");
3311
3312 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003313 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003314 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003315
Evan Cheng32869202011-07-08 22:36:29 +00003316 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003317 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003318 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003319 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3320 }
Evan Cheng32869202011-07-08 22:36:29 +00003321 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003322 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003323 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003324 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3325 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003326 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003327
Kevin Enderby515d5092009-10-15 20:48:48 +00003328 return false;
3329}
3330
Sean Callanan90b70972010-04-07 20:29:34 +00003331extern "C" void LLVMInitializeARMAsmLexer();
3332
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003333/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003334extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003335 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3336 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003337 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003338}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003339
Chris Lattner0692ee62010-09-06 19:11:01 +00003340#define GET_REGISTER_MATCHER
3341#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003342#include "ARMGenAsmMatcher.inc"