blob: f3a3d178af61a088ebb16aad818e18cf51f9062f [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/ErrorHandling.h"
36#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000037#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Duncan Sands1e96bab2010-11-04 10:49:57 +000040static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000041 CCValAssign::LocInfo &LocInfo,
42 ISD::ArgFlagsTy &ArgFlags,
43 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000044static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000045 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000046 CCValAssign::LocInfo &LocInfo,
47 ISD::ArgFlagsTy &ArgFlags,
48 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000049static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000050 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000051 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
54
Scott Michelfdc40a02009-02-17 22:15:04 +000055static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000056cl::desc("enable preincrement load/store generation on PPC (experimental)"),
57 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000058
Chris Lattnerf0144122009-07-28 03:13:23 +000059static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
60 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000061 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000062
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000063 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000064}
65
Chris Lattner331d1bc2006-11-02 01:44:04 +000066PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000067 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000068
Nate Begeman405e3ec2005-10-21 00:02:42 +000069 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000070
Chris Lattnerd145a612005-09-27 22:18:25 +000071 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 setUseUnderscoreSetJmp(true);
73 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Chris Lattner749dc722010-10-10 18:34:00 +000075 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
76 // arguments are at least 4/8 bytes aligned.
77 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000078
Chris Lattner7c5a3d32005-08-16 17:14:42 +000079 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000080 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
81 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
82 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000083
Evan Chengc5484282006-10-04 00:56:09 +000084 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
86 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000087
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000089
Chris Lattner94e509c2006-11-10 23:58:45 +000090 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000101
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000102 // This is used in the ppcf128->int sequence. Note it has different semantics
103 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000105
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000106 // We do not currently implment this libm ops for PowerPC.
107 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
112
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::SREM, MVT::i32, Expand);
115 setOperationAction(ISD::UREM, MVT::i32, Expand);
116 setOperationAction(ISD::SREM, MVT::i64, Expand);
117 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000118
119 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
121 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
122 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
123 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
124 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
125 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
126 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
127 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000128
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000129 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setOperationAction(ISD::FSIN , MVT::f64, Expand);
131 setOperationAction(ISD::FCOS , MVT::f64, Expand);
132 setOperationAction(ISD::FREM , MVT::f64, Expand);
133 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000134 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FSIN , MVT::f32, Expand);
136 setOperationAction(ISD::FCOS , MVT::f32, Expand);
137 setOperationAction(ISD::FREM , MVT::f32, Expand);
138 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000139 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000142
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000143 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000144 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
146 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000147 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000148
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
150 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begemand88fc032006-01-14 03:14:10 +0000152 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
154 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
155 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000156 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
157 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
159 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
160 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000161 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
162 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Nate Begeman35ef9132006-01-11 21:21:00 +0000164 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
166 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000167
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000168 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SELECT, MVT::i32, Expand);
170 setOperationAction(ISD::SELECT, MVT::i64, Expand);
171 setOperationAction(ISD::SELECT, MVT::f32, Expand);
172 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000174 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
176 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000177
Nate Begeman750ac1b2006-02-01 07:19:44 +0000178 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000180
Nate Begeman81e80972006-03-17 01:40:33 +0000181 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000183
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000185
Chris Lattnerf7605322005-08-31 21:09:52 +0000186 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000188
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000189 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
191 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000193 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
194 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
195 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
196 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000197
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000198 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000200
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
202 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
203 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
204 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000205
206
207 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000208 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
210 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000211 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
213 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
214 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
215 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000216 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
218 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000219
Nate Begeman1db3c922008-08-11 17:36:31 +0000220 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000222
223 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000224 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
225 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000226
Nate Begemanacc398c2006-01-25 18:21:52 +0000227 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000229
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000230 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000231 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
232 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000234 setOperationAction(ISD::VAARG, MVT::i64, Custom);
235 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000237
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000238 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
240 setOperationAction(ISD::VAEND , MVT::Other, Expand);
241 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
242 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
243 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
244 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000245
Chris Lattner6d92cad2006-03-26 10:06:40 +0000246 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Dale Johannesen53e4e442008-11-07 22:54:33 +0000249 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
252 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
253 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
254 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
255 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
256 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
257 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
258 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
259 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
260 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
261 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000262
Chris Lattnera7a58542006-06-16 17:34:12 +0000263 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000264 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
266 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
267 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
268 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000269 // This is just the low 32 bits of a (signed) fp->i64 conversion.
270 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Chris Lattner7fbcef72006-03-24 07:53:47 +0000273 // FIXME: disable this lowered code. This generates 64-bit register values,
274 // and we don't model the fact that the top part is clobbered by calls. We
275 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000277 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000278 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000280 }
281
Chris Lattnera7a58542006-06-16 17:34:12 +0000282 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000283 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000285 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000287 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
289 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
290 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000291 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000292 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
294 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
295 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000296 }
Evan Chengd30bf012006-03-01 01:11:20 +0000297
Nate Begeman425a9692005-11-29 08:17:20 +0000298 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000299 // First set operation action for all vector types to expand. Then we
300 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
302 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
303 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000305 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::ADD , VT, Legal);
307 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000308
Chris Lattner7ff7e672006-04-04 17:25:31 +0000309 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000312
313 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000316 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000318 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000320 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000322 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000324 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000326
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000328 setOperationAction(ISD::MUL , VT, Expand);
329 setOperationAction(ISD::SDIV, VT, Expand);
330 setOperationAction(ISD::SREM, VT, Expand);
331 setOperationAction(ISD::UDIV, VT, Expand);
332 setOperationAction(ISD::UREM, VT, Expand);
333 setOperationAction(ISD::FDIV, VT, Expand);
334 setOperationAction(ISD::FNEG, VT, Expand);
335 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
336 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
337 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
338 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
339 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
340 setOperationAction(ISD::UDIVREM, VT, Expand);
341 setOperationAction(ISD::SDIVREM, VT, Expand);
342 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
343 setOperationAction(ISD::FPOW, VT, Expand);
344 setOperationAction(ISD::CTPOP, VT, Expand);
345 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000346 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000347 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000348 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000349 }
350
Chris Lattner7ff7e672006-04-04 17:25:31 +0000351 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
352 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::AND , MVT::v4i32, Legal);
356 setOperationAction(ISD::OR , MVT::v4i32, Legal);
357 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
358 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
359 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
360 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
363 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
364 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
365 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000366
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
368 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
369 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
370 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
373 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
376 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
377 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
378 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000379 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Eli Friedman4db5aca2011-08-29 18:23:02 +0000381 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
382 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
383
Duncan Sands03228082008-11-23 15:47:28 +0000384 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000385 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000386
Jim Laskey2ad9f172007-02-22 14:56:36 +0000387 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000388 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000389 setExceptionPointerRegister(PPC::X3);
390 setExceptionSelectorRegister(PPC::X4);
391 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000392 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000393 setExceptionPointerRegister(PPC::R3);
394 setExceptionSelectorRegister(PPC::R4);
395 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000397 // We have target-specific dag combine patterns for the following nodes:
398 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000399 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000400 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000401 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000402
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000403 // Darwin long double math library functions have $LDBL128 appended.
404 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000405 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000406 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
407 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000408 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
409 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000410 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
411 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
412 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
413 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
414 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000415 }
416
Hal Finkelc6129162011-10-17 18:53:03 +0000417 setMinFunctionAlignment(2);
418 if (PPCSubTarget.isDarwin())
419 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000420
Eli Friedman26689ac2011-08-03 21:06:02 +0000421 setInsertFencesForAtomic(true);
422
Hal Finkel768c65f2011-11-22 16:21:04 +0000423 setSchedulingPreference(Sched::Hybrid);
424
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000425 computeRegisterProperties();
426}
427
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000428/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
429/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000430unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000431 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000432 // Darwin passes everything on 4 byte boundary.
433 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
434 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000435 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000436 return 4;
437}
438
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000439const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
440 switch (Opcode) {
441 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000442 case PPCISD::FSEL: return "PPCISD::FSEL";
443 case PPCISD::FCFID: return "PPCISD::FCFID";
444 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
445 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
446 case PPCISD::STFIWX: return "PPCISD::STFIWX";
447 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
448 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
449 case PPCISD::VPERM: return "PPCISD::VPERM";
450 case PPCISD::Hi: return "PPCISD::Hi";
451 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000452 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000453 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
454 case PPCISD::LOAD: return "PPCISD::LOAD";
455 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000456 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
457 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
458 case PPCISD::SRL: return "PPCISD::SRL";
459 case PPCISD::SRA: return "PPCISD::SRA";
460 case PPCISD::SHL: return "PPCISD::SHL";
461 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
462 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000463 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
464 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000465 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000466 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000467 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
468 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000469 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
470 case PPCISD::MFCR: return "PPCISD::MFCR";
471 case PPCISD::VCMP: return "PPCISD::VCMP";
472 case PPCISD::VCMPo: return "PPCISD::VCMPo";
473 case PPCISD::LBRX: return "PPCISD::LBRX";
474 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000475 case PPCISD::LARX: return "PPCISD::LARX";
476 case PPCISD::STCX: return "PPCISD::STCX";
477 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
478 case PPCISD::MFFS: return "PPCISD::MFFS";
479 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
480 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
481 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
482 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000483 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000484 }
485}
486
Duncan Sands28b77e92011-09-06 19:07:46 +0000487EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000489}
490
Chris Lattner1a635d62006-04-14 06:01:58 +0000491//===----------------------------------------------------------------------===//
492// Node matching predicates, for use by the tblgen matching code.
493//===----------------------------------------------------------------------===//
494
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000495/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000496static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000497 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000498 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000499 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000500 // Maybe this has already been legalized into the constant pool?
501 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000502 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000503 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000504 }
505 return false;
506}
507
Chris Lattnerddb739e2006-04-06 17:23:16 +0000508/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
509/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000510static bool isConstantOrUndef(int Op, int Val) {
511 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000512}
513
514/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
515/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000516bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000517 if (!isUnary) {
518 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000519 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000520 return false;
521 } else {
522 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000523 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
524 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000525 return false;
526 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000527 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000528}
529
530/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
531/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000532bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000533 if (!isUnary) {
534 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000535 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
536 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000537 return false;
538 } else {
539 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
541 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
542 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
543 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000544 return false;
545 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000546 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000547}
548
Chris Lattnercaad1632006-04-06 22:02:42 +0000549/// isVMerge - Common function, used to match vmrg* shuffles.
550///
Nate Begeman9008ca62009-04-27 18:41:29 +0000551static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000552 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000554 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000555 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
556 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000557
Chris Lattner116cc482006-04-06 21:11:54 +0000558 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
559 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000560 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000561 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000562 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000563 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000564 return false;
565 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000566 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000567}
568
569/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
570/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000571bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000572 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000573 if (!isUnary)
574 return isVMerge(N, UnitSize, 8, 24);
575 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000576}
577
578/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
579/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000580bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000581 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000582 if (!isUnary)
583 return isVMerge(N, UnitSize, 0, 16);
584 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000585}
586
587
Chris Lattnerd0608e12006-04-06 18:26:28 +0000588/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
589/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 "PPC only supports shuffles by bytes!");
593
594 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000595
Chris Lattnerd0608e12006-04-06 18:26:28 +0000596 // Find the first non-undef value in the shuffle mask.
597 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000599 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000600
Chris Lattnerd0608e12006-04-06 18:26:28 +0000601 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000602
Nate Begeman9008ca62009-04-27 18:41:29 +0000603 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000604 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000605 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000606 if (ShiftAmt < i) return -1;
607 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000608
Chris Lattnerf24380e2006-04-06 22:28:36 +0000609 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000610 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000611 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000612 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000613 return -1;
614 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000616 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000617 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000618 return -1;
619 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000620 return ShiftAmt;
621}
Chris Lattneref819f82006-03-20 06:33:01 +0000622
623/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
624/// specifies a splat of a single element that is suitable for input to
625/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000626bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000629
Chris Lattner88a99ef2006-03-20 06:37:44 +0000630 // This is a splat operation if each element of the permute is the same, and
631 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000633
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 // FIXME: Handle UNDEF elements too!
635 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000636 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000637
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 // Check that the indices are consecutive, in the case of a multi-byte element
639 // splatted with a v16i8 mask.
640 for (unsigned i = 1; i != EltSize; ++i)
641 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000642 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000643
Chris Lattner7ff7e672006-04-04 17:25:31 +0000644 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000645 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000646 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000647 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000648 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000649 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000650 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000651}
652
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000653/// isAllNegativeZeroVector - Returns true if all elements of build_vector
654/// are -0.0.
655bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
657
658 APInt APVal, APUndef;
659 unsigned BitSize;
660 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000661
Dale Johannesen1e608812009-11-13 01:45:18 +0000662 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000663 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000664 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000665
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000666 return false;
667}
668
Chris Lattneref819f82006-03-20 06:33:01 +0000669/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
670/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000671unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000672 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
673 assert(isSplatShuffleMask(SVOp, EltSize));
674 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000675}
676
Chris Lattnere87192a2006-04-12 17:37:20 +0000677/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000678/// by using a vspltis[bhw] instruction of the specified element size, return
679/// the constant being splatted. The ByteSize field indicates the number of
680/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000681SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
682 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000683
684 // If ByteSize of the splat is bigger than the element size of the
685 // build_vector, then we have a case where we are checking for a splat where
686 // multiple elements of the buildvector are folded together into a single
687 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
688 unsigned EltSize = 16/N->getNumOperands();
689 if (EltSize < ByteSize) {
690 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000691 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000693
Chris Lattner79d9a882006-04-08 07:14:26 +0000694 // See if all of the elements in the buildvector agree across.
695 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
696 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
697 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000698 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000699
Scott Michelfdc40a02009-02-17 22:15:04 +0000700
Gabor Greifba36cb52008-08-28 21:40:38 +0000701 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000702 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
703 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000704 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000705 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000706
Chris Lattner79d9a882006-04-08 07:14:26 +0000707 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
708 // either constant or undef values that are identical for each chunk. See
709 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000710
Chris Lattner79d9a882006-04-08 07:14:26 +0000711 // Check to see if all of the leading entries are either 0 or -1. If
712 // neither, then this won't fit into the immediate field.
713 bool LeadingZero = true;
714 bool LeadingOnes = true;
715 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000716 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
719 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
720 }
721 // Finally, check the least significant entry.
722 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000723 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000725 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000726 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 }
729 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000730 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000732 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000733 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000735 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Dan Gohman475871a2008-07-27 21:46:04 +0000737 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000738 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000739
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000740 // Check to see if this buildvec has a single non-undef value in its elements.
741 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
742 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000743 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000744 OpVal = N->getOperand(i);
745 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000746 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000747 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Gabor Greifba36cb52008-08-28 21:40:38 +0000749 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Eli Friedman1a8229b2009-05-24 02:03:36 +0000751 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000752 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000753 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000754 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000755 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000757 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000758 }
759
760 // If the splat value is larger than the element value, then we can never do
761 // this splat. The only case that we could fit the replicated bits into our
762 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000763 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000764
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000765 // If the element value is larger than the splat value, cut it in half and
766 // check to see if the two halves are equal. Continue doing this until we
767 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
768 while (ValSizeInBytes > ByteSize) {
769 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000770
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000771 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000772 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
773 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000774 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000775 }
776
777 // Properly sign extend the value.
778 int ShAmt = (4-ByteSize)*8;
779 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000780
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000781 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000782 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000783
Chris Lattner140a58f2006-04-08 06:46:53 +0000784 // Finally, if this value fits in a 5 bit sext field, return it
785 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000787 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000788}
789
Chris Lattner1a635d62006-04-14 06:01:58 +0000790//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791// Addressing Mode Selection
792//===----------------------------------------------------------------------===//
793
794/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
795/// or 64-bit immediate, and if the value can be accurately represented as a
796/// sign extension from a 16-bit value. If so, this returns true and the
797/// immediate.
798static bool isIntS16Immediate(SDNode *N, short &Imm) {
799 if (N->getOpcode() != ISD::Constant)
800 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000801
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000802 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000804 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000805 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000806 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807}
Dan Gohman475871a2008-07-27 21:46:04 +0000808static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000809 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000810}
811
812
813/// SelectAddressRegReg - Given the specified addressed, check to see if it
814/// can be represented as an indexed [r+r] operation. Returns false if it
815/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000816bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
817 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000818 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000819 short imm = 0;
820 if (N.getOpcode() == ISD::ADD) {
821 if (isIntS16Immediate(N.getOperand(1), imm))
822 return false; // r+i
823 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
824 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000826 Base = N.getOperand(0);
827 Index = N.getOperand(1);
828 return true;
829 } else if (N.getOpcode() == ISD::OR) {
830 if (isIntS16Immediate(N.getOperand(1), imm))
831 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000832
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000833 // If this is an or of disjoint bitfields, we can codegen this as an add
834 // (for better address arithmetic) if the LHS and RHS of the OR are provably
835 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000836 APInt LHSKnownZero, LHSKnownOne;
837 APInt RHSKnownZero, RHSKnownOne;
838 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000839 APInt::getAllOnesValue(N.getOperand(0)
840 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000841 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000842
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000843 if (LHSKnownZero.getBoolValue()) {
844 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000845 APInt::getAllOnesValue(N.getOperand(1)
846 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000847 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000848 // If all of the bits are known zero on the LHS or RHS, the add won't
849 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000850 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000851 Base = N.getOperand(0);
852 Index = N.getOperand(1);
853 return true;
854 }
855 }
856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 return false;
859}
860
861/// Returns true if the address N can be represented by a base register plus
862/// a signed 16-bit displacement [r+imm], and if it is not better
863/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000864bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000865 SDValue &Base,
866 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000867 // FIXME dl should come from parent load or store, not from address
868 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000869 // If this can be more profitably realized as r+r, fail.
870 if (SelectAddressRegReg(N, Disp, Base, DAG))
871 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000872
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873 if (N.getOpcode() == ISD::ADD) {
874 short imm = 0;
875 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
878 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
879 } else {
880 Base = N.getOperand(0);
881 }
882 return true; // [r+i]
883 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
884 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000885 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000886 && "Cannot handle constant offsets yet!");
887 Disp = N.getOperand(1).getOperand(0); // The global address.
888 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
889 Disp.getOpcode() == ISD::TargetConstantPool ||
890 Disp.getOpcode() == ISD::TargetJumpTable);
891 Base = N.getOperand(0);
892 return true; // [&g+r]
893 }
894 } else if (N.getOpcode() == ISD::OR) {
895 short imm = 0;
896 if (isIntS16Immediate(N.getOperand(1), imm)) {
897 // If this is an or of disjoint bitfields, we can codegen this as an add
898 // (for better address arithmetic) if the LHS and RHS of the OR are
899 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000900 APInt LHSKnownZero, LHSKnownOne;
901 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000902 APInt::getAllOnesValue(N.getOperand(0)
903 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000904 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000905
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000906 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000907 // If all of the bits are known zero on the LHS or RHS, the add won't
908 // carry.
909 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000911 return true;
912 }
913 }
914 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
915 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000916
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 // If this address fits entirely in a 16-bit sext immediate field, codegen
918 // this as "d, 0"
919 short Imm;
920 if (isIntS16Immediate(CN, Imm)) {
921 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000922 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
923 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924 return true;
925 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000926
927 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000929 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
930 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000931
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
936 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000937 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 return true;
939 }
940 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 Disp = DAG.getTargetConstant(0, getPointerTy());
943 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
944 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
945 else
946 Base = N;
947 return true; // [r+0]
948}
949
950/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
951/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000952bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
953 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000954 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 // Check to see if we can easily represent this as an [r+r] address. This
956 // will fail if it thinks that the address is more profitably represented as
957 // reg+imm, e.g. where imm = 0.
958 if (SelectAddressRegReg(N, Base, Index, DAG))
959 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000960
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961 // If the operand is an addition, always emit this as [r+r], since this is
962 // better (for code size, and execution, as the memop does the add for free)
963 // than emitting an explicit add.
964 if (N.getOpcode() == ISD::ADD) {
965 Base = N.getOperand(0);
966 Index = N.getOperand(1);
967 return true;
968 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000969
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000971 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
972 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 Index = N;
974 return true;
975}
976
977/// SelectAddressRegImmShift - Returns true if the address N can be
978/// represented by a base register plus a signed 14-bit displacement
979/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000980bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
981 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000982 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000983 // FIXME dl should come from the parent load or store, not the address
984 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 // If this can be more profitably realized as r+r, fail.
986 if (SelectAddressRegReg(N, Disp, Base, DAG))
987 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000988
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989 if (N.getOpcode() == ISD::ADD) {
990 short imm = 0;
991 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000992 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000993 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
994 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
995 } else {
996 Base = N.getOperand(0);
997 }
998 return true; // [r+i]
999 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1000 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001001 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 && "Cannot handle constant offsets yet!");
1003 Disp = N.getOperand(1).getOperand(0); // The global address.
1004 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1005 Disp.getOpcode() == ISD::TargetConstantPool ||
1006 Disp.getOpcode() == ISD::TargetJumpTable);
1007 Base = N.getOperand(0);
1008 return true; // [&g+r]
1009 }
1010 } else if (N.getOpcode() == ISD::OR) {
1011 short imm = 0;
1012 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1013 // If this is an or of disjoint bitfields, we can codegen this as an add
1014 // (for better address arithmetic) if the LHS and RHS of the OR are
1015 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001016 APInt LHSKnownZero, LHSKnownOne;
1017 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001018 APInt::getAllOnesValue(N.getOperand(0)
1019 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001020 LHSKnownZero, LHSKnownOne);
1021 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 // If all of the bits are known zero on the LHS or RHS, the add won't
1023 // carry.
1024 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 return true;
1027 }
1028 }
1029 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001030 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001031 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001032 // If this address fits entirely in a 14-bit sext immediate field, codegen
1033 // this as "d, 0"
1034 short Imm;
1035 if (isIntS16Immediate(CN, Imm)) {
1036 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001037 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1038 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001039 return true;
1040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001041
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001042 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001044 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1045 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001046
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001047 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1049 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1050 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001051 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001052 return true;
1053 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 }
1055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 Disp = DAG.getTargetConstant(0, getPointerTy());
1058 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1059 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1060 else
1061 Base = N;
1062 return true; // [r+0]
1063}
1064
1065
1066/// getPreIndexedAddressParts - returns true by value, base pointer and
1067/// offset pointer and addressing mode by reference if the node's address
1068/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001069bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1070 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001071 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001072 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001073 // Disabled by default for now.
1074 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001075
Dan Gohman475871a2008-07-27 21:46:04 +00001076 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001077 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1079 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001080 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001081
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001083 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001084 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001085 } else
1086 return false;
1087
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001088 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001089 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001090 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Chris Lattner0851b4f2006-11-15 19:55:13 +00001092 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattner0851b4f2006-11-15 19:55:13 +00001094 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001096 // reg + imm
1097 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1098 return false;
1099 } else {
1100 // reg + imm * 4.
1101 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1102 return false;
1103 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001104
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001105 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001106 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1107 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001109 LD->getExtensionType() == ISD::SEXTLOAD &&
1110 isa<ConstantSDNode>(Offset))
1111 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001112 }
1113
Chris Lattner4eab7142006-11-10 02:08:47 +00001114 AM = ISD::PRE_INC;
1115 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001116}
1117
1118//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001119// LowerOperation implementation
1120//===----------------------------------------------------------------------===//
1121
Chris Lattner1e61e692010-11-15 02:46:57 +00001122/// GetLabelAccessInfo - Return true if we should reference labels using a
1123/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1124static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001125 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1126 HiOpFlags = PPCII::MO_HA16;
1127 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001128
Chris Lattner1e61e692010-11-15 02:46:57 +00001129 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1130 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001131 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001132 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001133 if (isPIC) {
1134 HiOpFlags |= PPCII::MO_PIC_FLAG;
1135 LoOpFlags |= PPCII::MO_PIC_FLAG;
1136 }
1137
1138 // If this is a reference to a global value that requires a non-lazy-ptr, make
1139 // sure that instruction lowering adds it.
1140 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1141 HiOpFlags |= PPCII::MO_NLP_FLAG;
1142 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001143
Chris Lattner6d2ff122010-11-15 03:13:19 +00001144 if (GV->hasHiddenVisibility()) {
1145 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1146 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1147 }
1148 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001149
Chris Lattner1e61e692010-11-15 02:46:57 +00001150 return isPIC;
1151}
1152
1153static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1154 SelectionDAG &DAG) {
1155 EVT PtrVT = HiPart.getValueType();
1156 SDValue Zero = DAG.getConstant(0, PtrVT);
1157 DebugLoc DL = HiPart.getDebugLoc();
1158
1159 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1160 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001161
Chris Lattner1e61e692010-11-15 02:46:57 +00001162 // With PIC, the first instruction is actually "GR+hi(&G)".
1163 if (isPIC)
1164 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1165 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001166
Chris Lattner1e61e692010-11-15 02:46:57 +00001167 // Generate non-pic code that has direct accesses to the constant pool.
1168 // The address of the global is just (hi(&g)+lo(&g)).
1169 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1170}
1171
Scott Michelfdc40a02009-02-17 22:15:04 +00001172SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001173 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001174 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001175 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001176 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001177
Chris Lattner1e61e692010-11-15 02:46:57 +00001178 unsigned MOHiFlag, MOLoFlag;
1179 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1180 SDValue CPIHi =
1181 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1182 SDValue CPILo =
1183 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1184 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001185}
1186
Dan Gohmand858e902010-04-17 15:26:15 +00001187SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001188 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001189 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001190
Chris Lattner1e61e692010-11-15 02:46:57 +00001191 unsigned MOHiFlag, MOLoFlag;
1192 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1193 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1194 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1195 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001196}
1197
Dan Gohmand858e902010-04-17 15:26:15 +00001198SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1199 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001200 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001201
Dan Gohman46510a72010-04-15 01:51:59 +00001202 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001203
Chris Lattner1e61e692010-11-15 02:46:57 +00001204 unsigned MOHiFlag, MOLoFlag;
1205 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1206 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1207 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1208 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1209}
1210
1211SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1212 SelectionDAG &DAG) const {
1213 EVT PtrVT = Op.getValueType();
1214 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1215 DebugLoc DL = GSDN->getDebugLoc();
1216 const GlobalValue *GV = GSDN->getGlobal();
1217
Chris Lattner1e61e692010-11-15 02:46:57 +00001218 // 64-bit SVR4 ABI code is always position-independent.
1219 // The actual address of the GlobalValue is stored in the TOC.
1220 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1221 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1222 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1223 DAG.getRegister(PPC::X2, MVT::i64));
1224 }
1225
Chris Lattner6d2ff122010-11-15 03:13:19 +00001226 unsigned MOHiFlag, MOLoFlag;
1227 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001228
Chris Lattner6d2ff122010-11-15 03:13:19 +00001229 SDValue GAHi =
1230 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1231 SDValue GALo =
1232 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001233
Chris Lattner6d2ff122010-11-15 03:13:19 +00001234 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001235
Chris Lattner6d2ff122010-11-15 03:13:19 +00001236 // If the global reference is actually to a non-lazy-pointer, we have to do an
1237 // extra load to get the address of the global.
1238 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1239 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001240 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001241 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001242}
1243
Dan Gohmand858e902010-04-17 15:26:15 +00001244SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001246 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001247
Chris Lattner1a635d62006-04-14 06:01:58 +00001248 // If we're comparing for equality to zero, expose the fact that this is
1249 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1250 // fold the new nodes.
1251 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1252 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001253 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 if (VT.bitsLT(MVT::i32)) {
1256 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001257 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001258 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001259 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001260 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1261 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 DAG.getConstant(Log2b, MVT::i32));
1263 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001265 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001266 // optimized. FIXME: revisit this when we can custom lower all setcc
1267 // optimizations.
1268 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001269 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001271
Chris Lattner1a635d62006-04-14 06:01:58 +00001272 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001273 // by xor'ing the rhs with the lhs, which is faster than setting a
1274 // condition register, reading it back out, and masking the correct bit. The
1275 // normal approach here uses sub to do this instead of xor. Using xor exposes
1276 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001277 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001278 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001280 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001281 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001282 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001283 }
Dan Gohman475871a2008-07-27 21:46:04 +00001284 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001285}
1286
Dan Gohman475871a2008-07-27 21:46:04 +00001287SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001288 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001289 SDNode *Node = Op.getNode();
1290 EVT VT = Node->getValueType(0);
1291 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1292 SDValue InChain = Node->getOperand(0);
1293 SDValue VAListPtr = Node->getOperand(1);
1294 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1295 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001296
Roman Divackybdb226e2011-06-28 15:30:42 +00001297 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1298
1299 // gpr_index
1300 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1301 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1302 false, false, 0);
1303 InChain = GprIndex.getValue(1);
1304
1305 if (VT == MVT::i64) {
1306 // Check if GprIndex is even
1307 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1308 DAG.getConstant(1, MVT::i32));
1309 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1310 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1311 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1312 DAG.getConstant(1, MVT::i32));
1313 // Align GprIndex to be even if it isn't
1314 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1315 GprIndex);
1316 }
1317
1318 // fpr index is 1 byte after gpr
1319 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1320 DAG.getConstant(1, MVT::i32));
1321
1322 // fpr
1323 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1324 FprPtr, MachinePointerInfo(SV), MVT::i8,
1325 false, false, 0);
1326 InChain = FprIndex.getValue(1);
1327
1328 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1329 DAG.getConstant(8, MVT::i32));
1330
1331 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1332 DAG.getConstant(4, MVT::i32));
1333
1334 // areas
1335 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001336 MachinePointerInfo(), false, false,
1337 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001338 InChain = OverflowArea.getValue(1);
1339
1340 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001341 MachinePointerInfo(), false, false,
1342 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001343 InChain = RegSaveArea.getValue(1);
1344
1345 // select overflow_area if index > 8
1346 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1347 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1348
Roman Divackybdb226e2011-06-28 15:30:42 +00001349 // adjustment constant gpr_index * 4/8
1350 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1351 VT.isInteger() ? GprIndex : FprIndex,
1352 DAG.getConstant(VT.isInteger() ? 4 : 8,
1353 MVT::i32));
1354
1355 // OurReg = RegSaveArea + RegConstant
1356 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1357 RegConstant);
1358
1359 // Floating types are 32 bytes into RegSaveArea
1360 if (VT.isFloatingPoint())
1361 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1362 DAG.getConstant(32, MVT::i32));
1363
1364 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1365 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1366 VT.isInteger() ? GprIndex : FprIndex,
1367 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1368 MVT::i32));
1369
1370 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1371 VT.isInteger() ? VAListPtr : FprPtr,
1372 MachinePointerInfo(SV),
1373 MVT::i8, false, false, 0);
1374
1375 // determine if we should load from reg_save_area or overflow_area
1376 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1377
1378 // increase overflow_area by 4/8 if gpr/fpr > 8
1379 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1380 DAG.getConstant(VT.isInteger() ? 4 : 8,
1381 MVT::i32));
1382
1383 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1384 OverflowAreaPlusN);
1385
1386 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1387 OverflowAreaPtr,
1388 MachinePointerInfo(),
1389 MVT::i32, false, false, 0);
1390
Pete Cooperd752e0f2011-11-08 18:42:53 +00001391 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1392 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001393}
1394
Duncan Sands4a544a72011-09-06 13:37:06 +00001395SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1396 SelectionDAG &DAG) const {
1397 return Op.getOperand(0);
1398}
1399
1400SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1401 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001402 SDValue Chain = Op.getOperand(0);
1403 SDValue Trmp = Op.getOperand(1); // trampoline
1404 SDValue FPtr = Op.getOperand(2); // nested function
1405 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001406 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001407
Owen Andersone50ed302009-08-10 22:56:29 +00001408 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001410 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001411 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1412 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001413
Scott Michelfdc40a02009-02-17 22:15:04 +00001414 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001415 TargetLowering::ArgListEntry Entry;
1416
1417 Entry.Ty = IntPtrTy;
1418 Entry.Node = Trmp; Args.push_back(Entry);
1419
1420 // TrampSize == (isPPC64 ? 48 : 40);
1421 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001423 Args.push_back(Entry);
1424
1425 Entry.Node = FPtr; Args.push_back(Entry);
1426 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001427
Bill Wendling77959322008-09-17 00:30:57 +00001428 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1429 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001430 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001431 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001432 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001433 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001434 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001435
Duncan Sands4a544a72011-09-06 13:37:06 +00001436 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001437}
1438
Dan Gohman475871a2008-07-27 21:46:04 +00001439SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001440 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001441 MachineFunction &MF = DAG.getMachineFunction();
1442 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1443
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001444 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001445
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001446 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001447 // vastart just stores the address of the VarArgsFrameIndex slot into the
1448 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001449 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001450 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001451 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001452 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1453 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001454 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001455 }
1456
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001457 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001458 // We suppose the given va_list is already allocated.
1459 //
1460 // typedef struct {
1461 // char gpr; /* index into the array of 8 GPRs
1462 // * stored in the register save area
1463 // * gpr=0 corresponds to r3,
1464 // * gpr=1 to r4, etc.
1465 // */
1466 // char fpr; /* index into the array of 8 FPRs
1467 // * stored in the register save area
1468 // * fpr=0 corresponds to f1,
1469 // * fpr=1 to f2, etc.
1470 // */
1471 // char *overflow_arg_area;
1472 // /* location on stack that holds
1473 // * the next overflow argument
1474 // */
1475 // char *reg_save_area;
1476 // /* where r3:r10 and f1:f8 (if saved)
1477 // * are stored
1478 // */
1479 // } va_list[1];
1480
1481
Dan Gohman1e93df62010-04-17 14:41:14 +00001482 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1483 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Nicolas Geoffray01119992007-04-03 13:59:52 +00001485
Owen Andersone50ed302009-08-10 22:56:29 +00001486 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001487
Dan Gohman1e93df62010-04-17 14:41:14 +00001488 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1489 PtrVT);
1490 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1491 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Duncan Sands83ec4b62008-06-06 12:08:01 +00001493 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001495
Duncan Sands83ec4b62008-06-06 12:08:01 +00001496 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001498
1499 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001500 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001501
Dan Gohman69de1932008-02-06 22:27:42 +00001502 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Nicolas Geoffray01119992007-04-03 13:59:52 +00001504 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001505 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001506 Op.getOperand(1),
1507 MachinePointerInfo(SV),
1508 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001509 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001510 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001511 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001512
Nicolas Geoffray01119992007-04-03 13:59:52 +00001513 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001514 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001515 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1516 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001517 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001518 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001519 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Nicolas Geoffray01119992007-04-03 13:59:52 +00001521 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001522 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001523 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1524 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001525 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001526 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001527 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001528
1529 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001530 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1531 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001532 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001533
Chris Lattner1a635d62006-04-14 06:01:58 +00001534}
1535
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001536#include "PPCGenCallingConv.inc"
1537
Duncan Sands1e96bab2010-11-04 10:49:57 +00001538static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001539 CCValAssign::LocInfo &LocInfo,
1540 ISD::ArgFlagsTy &ArgFlags,
1541 CCState &State) {
1542 return true;
1543}
1544
Duncan Sands1e96bab2010-11-04 10:49:57 +00001545static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001546 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001547 CCValAssign::LocInfo &LocInfo,
1548 ISD::ArgFlagsTy &ArgFlags,
1549 CCState &State) {
1550 static const unsigned ArgRegs[] = {
1551 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1552 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1553 };
1554 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001555
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1557
1558 // Skip one register if the first unallocated register has an even register
1559 // number and there are still argument registers available which have not been
1560 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1561 // need to skip a register if RegNum is odd.
1562 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1563 State.AllocateReg(ArgRegs[RegNum]);
1564 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565
Tilmann Schellerffd02002009-07-03 06:45:56 +00001566 // Always return false here, as this function only makes sure that the first
1567 // unallocated register has an odd register number and does not actually
1568 // allocate a register for the current argument.
1569 return false;
1570}
1571
Duncan Sands1e96bab2010-11-04 10:49:57 +00001572static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001573 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001574 CCValAssign::LocInfo &LocInfo,
1575 ISD::ArgFlagsTy &ArgFlags,
1576 CCState &State) {
1577 static const unsigned ArgRegs[] = {
1578 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1579 PPC::F8
1580 };
1581
1582 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001583
Tilmann Schellerffd02002009-07-03 06:45:56 +00001584 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1585
1586 // If there is only one Floating-point register left we need to put both f64
1587 // values of a split ppc_fp128 value on the stack.
1588 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1589 State.AllocateReg(ArgRegs[RegNum]);
1590 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001591
Tilmann Schellerffd02002009-07-03 06:45:56 +00001592 // Always return false here, as this function only makes sure that the two f64
1593 // values a ppc_fp128 value is split into are both passed in registers or both
1594 // passed on the stack and does not actually allocate a register for the
1595 // current argument.
1596 return false;
1597}
1598
Chris Lattner9f0bc652007-02-25 05:34:32 +00001599/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001600/// on Darwin.
1601static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001602 static const unsigned FPR[] = {
1603 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001604 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001605 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001606
Chris Lattner9f0bc652007-02-25 05:34:32 +00001607 return FPR;
1608}
1609
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001610/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1611/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001612static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001613 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001614 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001615 if (Flags.isByVal())
1616 ArgSize = Flags.getByValSize();
1617 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1618
1619 return ArgSize;
1620}
1621
Dan Gohman475871a2008-07-27 21:46:04 +00001622SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001624 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 const SmallVectorImpl<ISD::InputArg>
1626 &Ins,
1627 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001628 SmallVectorImpl<SDValue> &InVals)
1629 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001630 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1632 dl, DAG, InVals);
1633 } else {
1634 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1635 dl, DAG, InVals);
1636 }
1637}
1638
1639SDValue
1640PPCTargetLowering::LowerFormalArguments_SVR4(
1641 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001642 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001643 const SmallVectorImpl<ISD::InputArg>
1644 &Ins,
1645 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001646 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001648 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001649 // +-----------------------------------+
1650 // +--> | Back chain |
1651 // | +-----------------------------------+
1652 // | | Floating-point register save area |
1653 // | +-----------------------------------+
1654 // | | General register save area |
1655 // | +-----------------------------------+
1656 // | | CR save word |
1657 // | +-----------------------------------+
1658 // | | VRSAVE save word |
1659 // | +-----------------------------------+
1660 // | | Alignment padding |
1661 // | +-----------------------------------+
1662 // | | Vector register save area |
1663 // | +-----------------------------------+
1664 // | | Local variable space |
1665 // | +-----------------------------------+
1666 // | | Parameter list area |
1667 // | +-----------------------------------+
1668 // | | LR save word |
1669 // | +-----------------------------------+
1670 // SP--> +--- | Back chain |
1671 // +-----------------------------------+
1672 //
1673 // Specifications:
1674 // System V Application Binary Interface PowerPC Processor Supplement
1675 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001676
Tilmann Schellerffd02002009-07-03 06:45:56 +00001677 MachineFunction &MF = DAG.getMachineFunction();
1678 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001679 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680
Owen Andersone50ed302009-08-10 22:56:29 +00001681 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001683 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1684 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001685 unsigned PtrByteSize = 4;
1686
1687 // Assign locations to all of the incoming arguments.
1688 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001689 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1690 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691
1692 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001693 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001696
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1698 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001699
Tilmann Schellerffd02002009-07-03 06:45:56 +00001700 // Arguments stored in registers.
1701 if (VA.isRegLoc()) {
1702 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001704
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001709 RC = PPC::GPRCRegisterClass;
1710 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001712 RC = PPC::F4RCRegisterClass;
1713 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001715 RC = PPC::F8RCRegisterClass;
1716 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 case MVT::v16i8:
1718 case MVT::v8i16:
1719 case MVT::v4i32:
1720 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 RC = PPC::VRRCRegisterClass;
1722 break;
1723 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001724
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001726 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730 } else {
1731 // Argument stored in memory.
1732 assert(VA.isMemLoc());
1733
1734 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1735 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001736 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737
1738 // Create load nodes to retrieve arguments from the stack.
1739 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001740 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1741 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001742 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001743 }
1744 }
1745
1746 // Assign locations to all of the incoming aggregate by value arguments.
1747 // Aggregates passed by value are stored in the local variable space of the
1748 // caller's stack frame, right above the parameter list area.
1749 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001750 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1751 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001752
1753 // Reserve stack space for the allocations in CCInfo.
1754 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1755
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757
1758 // Area that is at least reserved in the caller of this function.
1759 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001760
Tilmann Schellerffd02002009-07-03 06:45:56 +00001761 // Set the size that is at least reserved in caller of this function. Tail
1762 // call optimized function's reserved stack space needs to be aligned so that
1763 // taking the difference between two stack areas will result in an aligned
1764 // stack.
1765 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1766
1767 MinReservedArea =
1768 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001769 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001770
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001771 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001772 getStackAlignment();
1773 unsigned AlignMask = TargetAlign-1;
1774 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001775
Tilmann Schellerffd02002009-07-03 06:45:56 +00001776 FI->setMinReservedArea(MinReservedArea);
1777
1778 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001779
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780 // If the function takes variable number of arguments, make a frame index for
1781 // the start of the first vararg value... for expansion of llvm.va_start.
1782 if (isVarArg) {
1783 static const unsigned GPArgRegs[] = {
1784 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1785 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1786 };
1787 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1788
1789 static const unsigned FPArgRegs[] = {
1790 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1791 PPC::F8
1792 };
1793 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1794
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1796 NumGPArgRegs));
1797 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1798 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799
1800 // Make room for NumGPArgRegs and NumFPArgRegs.
1801 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001803
Dan Gohman1e93df62010-04-17 14:41:14 +00001804 FuncInfo->setVarArgsStackOffset(
1805 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001806 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001807
Dan Gohman1e93df62010-04-17 14:41:14 +00001808 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1809 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001811 // The fixed integer arguments of a variadic function are stored to the
1812 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1813 // the result of va_next.
1814 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1815 // Get an existing live-in vreg, or add a new one.
1816 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1817 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001818 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001821 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1822 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 MemOps.push_back(Store);
1824 // Increment the address by four for the next argument to store
1825 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1826 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1827 }
1828
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001829 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1830 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831 // The double arguments are stored to the VarArgsFrameIndex
1832 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001833 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1834 // Get an existing live-in vreg, or add a new one.
1835 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1836 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001837 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001840 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1841 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001842 MemOps.push_back(Store);
1843 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845 PtrVT);
1846 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1847 }
1848 }
1849
1850 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001853
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001855}
1856
1857SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858PPCTargetLowering::LowerFormalArguments_Darwin(
1859 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001860 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 const SmallVectorImpl<ISD::InputArg>
1862 &Ins,
1863 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001864 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001865 // TODO: add description of PPC stack frame format, or at least some docs.
1866 //
1867 MachineFunction &MF = DAG.getMachineFunction();
1868 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001869 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Owen Andersone50ed302009-08-10 22:56:29 +00001871 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001873 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001874 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1875 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001876 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001877
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001878 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001879 // Area that is at least reserved in caller of this function.
1880 unsigned MinReservedArea = ArgOffset;
1881
Chris Lattnerc91a4752006-06-26 22:48:35 +00001882 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001883 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1884 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1885 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001886 static const unsigned GPR_64[] = { // 64-bit registers.
1887 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1888 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1889 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001890
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001891 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001893 static const unsigned VR[] = {
1894 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1895 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1896 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001897
Owen Anderson718cb662007-09-07 04:06:50 +00001898 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001899 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001900 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001901
1902 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001903
Chris Lattnerc91a4752006-06-26 22:48:35 +00001904 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001905
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001906 // In 32-bit non-varargs functions, the stack space for vectors is after the
1907 // stack space for non-vectors. We do not use this space unless we have
1908 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001909 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001910 // that out...for the pathological case, compute VecArgOffset as the
1911 // start of the vector parameter area. Computing VecArgOffset is the
1912 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001913 unsigned VecArgOffset = ArgOffset;
1914 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001916 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001917 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001918 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001920
Duncan Sands276dcbd2008-03-21 09:14:45 +00001921 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001922 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001923 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001924 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001925 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1926 VecArgOffset += ArgSize;
1927 continue;
1928 }
1929
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001931 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 case MVT::i32:
1933 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001934 VecArgOffset += isPPC64 ? 8 : 4;
1935 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 case MVT::i64: // PPC64
1937 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001938 VecArgOffset += 8;
1939 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 case MVT::v4f32:
1941 case MVT::v4i32:
1942 case MVT::v8i16:
1943 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001944 // Nothing to do, we're only looking at Nonvector args here.
1945 break;
1946 }
1947 }
1948 }
1949 // We've found where the vector parameter area in memory is. Skip the
1950 // first 12 parameters; these don't use that memory.
1951 VecArgOffset = ((VecArgOffset+15)/16)*16;
1952 VecArgOffset += 12*16;
1953
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001954 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001955 // entry to a function on PPC, the arguments start after the linkage area,
1956 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001957
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001959 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001961 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001962 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001963 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001964 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001965 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001967
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001968 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001969
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001970 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1972 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001973 if (isVarArg || isPPC64) {
1974 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001976 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001977 PtrByteSize);
1978 } else nAltivecParamsAtEnd++;
1979 } else
1980 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001982 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001983 PtrByteSize);
1984
Dale Johannesen8419dd62008-03-07 20:27:40 +00001985 // FIXME the codegen can be much improved in some cases.
1986 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001987 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001988 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001989 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001990 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001991 // Objects of size 1 and 2 are right justified, everything else is
1992 // left justified. This means the memory address is adjusted forwards.
1993 if (ObjSize==1 || ObjSize==2) {
1994 CurArgOffset = CurArgOffset + (4 - ObjSize);
1995 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001996 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001997 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002000 if (ObjSize==1 || ObjSize==2) {
2001 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002002 unsigned VReg;
2003 if (isPPC64)
2004 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2005 else
2006 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002008 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002009 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002010 ObjSize==1 ? MVT::i8 : MVT::i16,
2011 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002012 MemOps.push_back(Store);
2013 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002014 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002015
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002016 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002017
Dale Johannesen7f96f392008-03-08 01:41:42 +00002018 continue;
2019 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002020 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2021 // Store whatever pieces of the object are in registers
2022 // to memory. ArgVal will be address of the beginning of
2023 // the object.
2024 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002025 unsigned VReg;
2026 if (isPPC64)
2027 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2028 else
2029 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002030 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002033 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2034 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002035 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002036 MemOps.push_back(Store);
2037 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002038 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002039 } else {
2040 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2041 break;
2042 }
2043 }
2044 continue;
2045 }
2046
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002048 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002050 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002051 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002052 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002054 ++GPR_idx;
2055 } else {
2056 needsLoad = true;
2057 ArgSize = PtrByteSize;
2058 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002059 // All int arguments reserve stack space in the Darwin ABI.
2060 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002061 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002062 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002063 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002065 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002066 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002068
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002070 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002072 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002074 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002075 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002077 DAG.getValueType(ObjectVT));
2078
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002080 }
2081
Chris Lattnerc91a4752006-06-26 22:48:35 +00002082 ++GPR_idx;
2083 } else {
2084 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002085 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002086 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002087 // All int arguments reserve stack space in the Darwin ABI.
2088 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002089 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002090
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 case MVT::f32:
2092 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002093 // Every 4 bytes of argument space consumes one of the GPRs available for
2094 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002095 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002096 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002097 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002098 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002099 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002100 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002101 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002102
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002104 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002105 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002106 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002107
Dan Gohman98ca4f22009-08-05 01:29:28 +00002108 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002109 ++FPR_idx;
2110 } else {
2111 needsLoad = true;
2112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002113
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002114 // All FP arguments reserve stack space in the Darwin ABI.
2115 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002116 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 case MVT::v4f32:
2118 case MVT::v4i32:
2119 case MVT::v8i16:
2120 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002121 // Note that vector arguments in registers don't reserve stack space,
2122 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002123 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002124 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002126 if (isVarArg) {
2127 while ((ArgOffset % 16) != 0) {
2128 ArgOffset += PtrByteSize;
2129 if (GPR_idx != Num_GPR_Regs)
2130 GPR_idx++;
2131 }
2132 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002133 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002134 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002135 ++VR_idx;
2136 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002137 if (!isVarArg && !isPPC64) {
2138 // Vectors go after all the nonvectors.
2139 CurArgOffset = VecArgOffset;
2140 VecArgOffset += 16;
2141 } else {
2142 // Vectors are aligned.
2143 ArgOffset = ((ArgOffset+15)/16)*16;
2144 CurArgOffset = ArgOffset;
2145 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002146 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002147 needsLoad = true;
2148 }
2149 break;
2150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002151
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002152 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002153 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002154 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002155 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002156 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002157 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002159 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002160 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002161 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002162
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002164 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002165
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002166 // Set the size that is at least reserved in caller of this function. Tail
2167 // call optimized function's reserved stack space needs to be aligned so that
2168 // taking the difference between two stack areas will result in an aligned
2169 // stack.
2170 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2171 // Add the Altivec parameters at the end, if needed.
2172 if (nAltivecParamsAtEnd) {
2173 MinReservedArea = ((MinReservedArea+15)/16)*16;
2174 MinReservedArea += 16*nAltivecParamsAtEnd;
2175 }
2176 MinReservedArea =
2177 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002178 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2179 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002180 getStackAlignment();
2181 unsigned AlignMask = TargetAlign-1;
2182 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2183 FI->setMinReservedArea(MinReservedArea);
2184
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002185 // If the function takes variable number of arguments, make a frame index for
2186 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002187 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002188 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002189
Dan Gohman1e93df62010-04-17 14:41:14 +00002190 FuncInfo->setVarArgsFrameIndex(
2191 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002192 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002193 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002194
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002195 // If this function is vararg, store any remaining integer argument regs
2196 // to their spots on the stack so that they may be loaded by deferencing the
2197 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002198 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002199 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002200
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002201 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002202 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002203 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002204 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002205
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002207 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2208 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002209 MemOps.push_back(Store);
2210 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002211 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002212 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002213 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002214 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002215
Dale Johannesen8419dd62008-03-07 20:27:40 +00002216 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002221}
2222
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002223/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002224/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002225static unsigned
2226CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2227 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002228 bool isVarArg,
2229 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 const SmallVectorImpl<ISD::OutputArg>
2231 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002232 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002233 unsigned &nAltivecParamsAtEnd) {
2234 // Count how many bytes are to be pushed on the stack, including the linkage
2235 // area, and parameter passing area. We start with 24/48 bytes, which is
2236 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002237 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2240
2241 // Add up all the space actually used.
2242 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2243 // they all go in registers, but we must reserve stack space for them for
2244 // possible use by the caller. In varargs or 64-bit calls, parameters are
2245 // assigned stack space in order, with padding so Altivec parameters are
2246 // 16-byte aligned.
2247 nAltivecParamsAtEnd = 0;
2248 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002250 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002251 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2253 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 if (!isVarArg && !isPPC64) {
2255 // Non-varargs Altivec parameters go after all the non-Altivec
2256 // parameters; handle those later so we know how much padding we need.
2257 nAltivecParamsAtEnd++;
2258 continue;
2259 }
2260 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2261 NumBytes = ((NumBytes+15)/16)*16;
2262 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002263 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 }
2265
2266 // Allow for Altivec parameters at the end, if needed.
2267 if (nAltivecParamsAtEnd) {
2268 NumBytes = ((NumBytes+15)/16)*16;
2269 NumBytes += 16*nAltivecParamsAtEnd;
2270 }
2271
2272 // The prolog code of the callee may store up to 8 GPR argument registers to
2273 // the stack, allowing va_start to index over them in memory if its varargs.
2274 // Because we cannot tell if this is needed on the caller side, we have to
2275 // conservatively assume that it is needed. As such, make sure we have at
2276 // least enough stack space for the caller to store the 8 GPRs.
2277 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002278 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279
2280 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002281 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2282 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2283 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002284 unsigned AlignMask = TargetAlign-1;
2285 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2286 }
2287
2288 return NumBytes;
2289}
2290
2291/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002292/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002293static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 unsigned ParamSize) {
2295
Dale Johannesenb60d5192009-11-24 01:09:07 +00002296 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297
2298 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2299 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2300 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2301 // Remember only if the new adjustement is bigger.
2302 if (SPDiff < FI->getTailCallSPDelta())
2303 FI->setTailCallSPDelta(SPDiff);
2304
2305 return SPDiff;
2306}
2307
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2309/// for tail call optimization. Targets which want to do tail call
2310/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002312PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002313 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002314 bool isVarArg,
2315 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002316 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002317 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002318 return false;
2319
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002320 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002322 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002323
Dan Gohman98ca4f22009-08-05 01:29:28 +00002324 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002325 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002326 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2327 // Functions containing by val parameters are not supported.
2328 for (unsigned i = 0; i != Ins.size(); i++) {
2329 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2330 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002331 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002332
2333 // Non PIC/GOT tail calls are supported.
2334 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2335 return true;
2336
2337 // At the moment we can only do local tail calls (in same module, hidden
2338 // or protected) if we are generating PIC.
2339 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2340 return G->getGlobal()->hasHiddenVisibility()
2341 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002342 }
2343
2344 return false;
2345}
2346
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002347/// isCallCompatibleAddress - Return the immediate to use if the specified
2348/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002349static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002350 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2351 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002352
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002353 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002354 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2355 (Addr << 6 >> 6) != Addr)
2356 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002357
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002358 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002359 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002360}
2361
Dan Gohman844731a2008-05-13 00:00:25 +00002362namespace {
2363
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002364struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SDValue Arg;
2366 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 int FrameIdx;
2368
2369 TailCallArgumentInfo() : FrameIdx(0) {}
2370};
2371
Dan Gohman844731a2008-05-13 00:00:25 +00002372}
2373
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2375static void
2376StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002377 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002379 SmallVector<SDValue, 8> &MemOpChains,
2380 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002381 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SDValue Arg = TailCallArgs[i].Arg;
2383 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 int FI = TailCallArgs[i].FrameIdx;
2385 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002386 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002387 MachinePointerInfo::getFixedStack(FI),
2388 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 }
2390}
2391
2392/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2393/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002394static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002395 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002396 SDValue Chain,
2397 SDValue OldRetAddr,
2398 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002399 int SPDiff,
2400 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002401 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002402 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002403 if (SPDiff) {
2404 // Calculate the new stack slot for the return address.
2405 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002406 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002407 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002408 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002409 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002410 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002412 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002413 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002414 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002415
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002416 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2417 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002418 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002419 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002420 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002421 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002422 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002423 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2424 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002425 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002426 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002427 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002428 }
2429 return Chain;
2430}
2431
2432/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2433/// the position of the argument.
2434static void
2435CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002437 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2438 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002439 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002440 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002442 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002443 TailCallArgumentInfo Info;
2444 Info.Arg = Arg;
2445 Info.FrameIdxOp = FIN;
2446 Info.FrameIdx = FI;
2447 TailCallArguments.push_back(Info);
2448}
2449
2450/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2451/// stack slot. Returns the chain as result and the loaded frame pointers in
2452/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002453SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002454 int SPDiff,
2455 SDValue Chain,
2456 SDValue &LROpOut,
2457 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002458 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002459 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002460 if (SPDiff) {
2461 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002463 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002464 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002465 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002466 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002467
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002468 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2469 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002470 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002471 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002472 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002473 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002474 Chain = SDValue(FPOpOut.getNode(), 1);
2475 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002476 }
2477 return Chain;
2478}
2479
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002480/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002481/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002482/// specified by the specific parameter attribute. The copy will be passed as
2483/// a byval function parameter.
2484/// Sometimes what we are copying is the end of a larger object, the part that
2485/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002486static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002487CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002488 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002489 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002491 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002492 false, false, MachinePointerInfo(0),
2493 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002494}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002495
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002496/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2497/// tail calls.
2498static void
Dan Gohman475871a2008-07-27 21:46:04 +00002499LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2500 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002501 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002502 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002503 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002504 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002505 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002506 if (!isTailCall) {
2507 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002508 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002509 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002511 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002513 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002514 DAG.getConstant(ArgOffset, PtrVT));
2515 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002516 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2517 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002518 // Calculate and remember argument location.
2519 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2520 TailCallArguments);
2521}
2522
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002523static
2524void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2525 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2526 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2527 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2528 MachineFunction &MF = DAG.getMachineFunction();
2529
2530 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2531 // might overwrite each other in case of tail call optimization.
2532 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002533 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002534 InFlag = SDValue();
2535 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2536 MemOpChains2, dl);
2537 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002539 &MemOpChains2[0], MemOpChains2.size());
2540
2541 // Store the return address to the appropriate stack slot.
2542 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2543 isPPC64, isDarwinABI, dl);
2544
2545 // Emit callseq_end just before tailcall node.
2546 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2547 DAG.getIntPtrConstant(0, true), InFlag);
2548 InFlag = Chain.getValue(1);
2549}
2550
2551static
2552unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2553 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2554 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002555 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002556 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002557
Chris Lattnerb9082582010-11-14 23:42:06 +00002558 bool isPPC64 = PPCSubTarget.isPPC64();
2559 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2560
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002563 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002564
2565 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2566
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002567 bool needIndirectCall = true;
2568 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002569 // If this is an absolute destination address, use the munged value.
2570 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002571 needIndirectCall = false;
2572 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002573
Chris Lattnerb9082582010-11-14 23:42:06 +00002574 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2575 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2576 // Use indirect calls for ALL functions calls in JIT mode, since the
2577 // far-call stubs may be outside relocation limits for a BL instruction.
2578 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2579 unsigned OpFlags = 0;
2580 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002581 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002582 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002583 (G->getGlobal()->isDeclaration() ||
2584 G->getGlobal()->isWeakForLinker())) {
2585 // PC-relative references to external symbols should go through $stub,
2586 // unless we're building with the leopard linker or later, which
2587 // automatically synthesizes these stubs.
2588 OpFlags = PPCII::MO_DARWIN_STUB;
2589 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002590
Chris Lattnerb9082582010-11-14 23:42:06 +00002591 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2592 // every direct call is) turn it into a TargetGlobalAddress /
2593 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002594 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002595 Callee.getValueType(),
2596 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002597 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002598 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002599 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002600
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002601 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002602 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002603
Chris Lattnerb9082582010-11-14 23:42:06 +00002604 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002605 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002606 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002607 // PC-relative references to external symbols should go through $stub,
2608 // unless we're building with the leopard linker or later, which
2609 // automatically synthesizes these stubs.
2610 OpFlags = PPCII::MO_DARWIN_STUB;
2611 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002612
Chris Lattnerb9082582010-11-14 23:42:06 +00002613 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2614 OpFlags);
2615 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002616 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002617
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002618 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002619 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2620 // to do the call, we can't use PPCISD::CALL.
2621 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002622
2623 if (isSVR4ABI && isPPC64) {
2624 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2625 // entry point, but to the function descriptor (the function entry point
2626 // address is part of the function descriptor though).
2627 // The function descriptor is a three doubleword structure with the
2628 // following fields: function entry point, TOC base address and
2629 // environment pointer.
2630 // Thus for a call through a function pointer, the following actions need
2631 // to be performed:
2632 // 1. Save the TOC of the caller in the TOC save area of its stack
2633 // frame (this is done in LowerCall_Darwin()).
2634 // 2. Load the address of the function entry point from the function
2635 // descriptor.
2636 // 3. Load the TOC of the callee from the function descriptor into r2.
2637 // 4. Load the environment pointer from the function descriptor into
2638 // r11.
2639 // 5. Branch to the function entry point address.
2640 // 6. On return of the callee, the TOC of the caller needs to be
2641 // restored (this is done in FinishCall()).
2642 //
2643 // All those operations are flagged together to ensure that no other
2644 // operations can be scheduled in between. E.g. without flagging the
2645 // operations together, a TOC access in the caller could be scheduled
2646 // between the load of the callee TOC and the branch to the callee, which
2647 // results in the TOC access going through the TOC of the callee instead
2648 // of going through the TOC of the caller, which leads to incorrect code.
2649
2650 // Load the address of the function entry point from the function
2651 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002652 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002653 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2654 InFlag.getNode() ? 3 : 2);
2655 Chain = LoadFuncPtr.getValue(1);
2656 InFlag = LoadFuncPtr.getValue(2);
2657
2658 // Load environment pointer into r11.
2659 // Offset of the environment pointer within the function descriptor.
2660 SDValue PtrOff = DAG.getIntPtrConstant(16);
2661
2662 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2663 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2664 InFlag);
2665 Chain = LoadEnvPtr.getValue(1);
2666 InFlag = LoadEnvPtr.getValue(2);
2667
2668 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2669 InFlag);
2670 Chain = EnvVal.getValue(0);
2671 InFlag = EnvVal.getValue(1);
2672
2673 // Load TOC of the callee into r2. We are using a target-specific load
2674 // with r2 hard coded, because the result of a target-independent load
2675 // would never go directly into r2, since r2 is a reserved register (which
2676 // prevents the register allocator from allocating it), resulting in an
2677 // additional register being allocated and an unnecessary move instruction
2678 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002679 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002680 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2681 Callee, InFlag);
2682 Chain = LoadTOCPtr.getValue(0);
2683 InFlag = LoadTOCPtr.getValue(1);
2684
2685 MTCTROps[0] = Chain;
2686 MTCTROps[1] = LoadFuncPtr;
2687 MTCTROps[2] = InFlag;
2688 }
2689
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002690 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2691 2 + (InFlag.getNode() != 0));
2692 InFlag = Chain.getValue(1);
2693
2694 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002695 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002696 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002697 Ops.push_back(Chain);
2698 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2699 Callee.setNode(0);
2700 // Add CTR register as callee so a bctr can be emitted later.
2701 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002702 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002703 }
2704
2705 // If this is a direct call, pass the chain and the callee.
2706 if (Callee.getNode()) {
2707 Ops.push_back(Chain);
2708 Ops.push_back(Callee);
2709 }
2710 // If this is a tail call add stack pointer delta.
2711 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002712 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002713
2714 // Add argument registers to the end of the list so that they are known live
2715 // into the call.
2716 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2717 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2718 RegsToPass[i].second.getValueType()));
2719
2720 return CallOpc;
2721}
2722
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723SDValue
2724PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002725 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726 const SmallVectorImpl<ISD::InputArg> &Ins,
2727 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002728 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002730 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002731 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2732 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002733 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002734
2735 // Copy all of the result registers out of their specified physreg.
2736 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2737 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002738 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002739 assert(VA.isRegLoc() && "Can only return in registers!");
2740 Chain = DAG.getCopyFromReg(Chain, dl,
2741 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002743 InFlag = Chain.getValue(2);
2744 }
2745
Dan Gohman98ca4f22009-08-05 01:29:28 +00002746 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002747}
2748
Dan Gohman98ca4f22009-08-05 01:29:28 +00002749SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002750PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2751 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002752 SelectionDAG &DAG,
2753 SmallVector<std::pair<unsigned, SDValue>, 8>
2754 &RegsToPass,
2755 SDValue InFlag, SDValue Chain,
2756 SDValue &Callee,
2757 int SPDiff, unsigned NumBytes,
2758 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002759 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002760 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002761 SmallVector<SDValue, 8> Ops;
2762 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2763 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002764 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002765
2766 // When performing tail call optimization the callee pops its arguments off
2767 // the stack. Account for this here so these bytes can be pushed back on in
2768 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2769 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002770 (CallConv == CallingConv::Fast &&
2771 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002772
2773 if (InFlag.getNode())
2774 Ops.push_back(InFlag);
2775
2776 // Emit tail call.
2777 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778 // If this is the first return lowered for this function, add the regs
2779 // to the liveout set for the function.
2780 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2781 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002782 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2783 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002784 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2785 for (unsigned i = 0; i != RVLocs.size(); ++i)
2786 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2787 }
2788
2789 assert(((Callee.getOpcode() == ISD::Register &&
2790 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2791 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2792 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2793 isa<ConstantSDNode>(Callee)) &&
2794 "Expecting an global address, external symbol, absolute value or register");
2795
Owen Anderson825b72b2009-08-11 20:47:22 +00002796 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002797 }
2798
2799 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2800 InFlag = Chain.getValue(1);
2801
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002802 // Add a NOP immediately after the branch instruction when using the 64-bit
2803 // SVR4 ABI. At link time, if caller and callee are in a different module and
2804 // thus have a different TOC, the call will be replaced with a call to a stub
2805 // function which saves the current TOC, loads the TOC of the callee and
2806 // branches to the callee. The NOP will be replaced with a load instruction
2807 // which restores the TOC of the caller from the TOC save slot of the current
2808 // stack frame. If caller and callee belong to the same module (and have the
2809 // same TOC), the NOP will remain unchanged.
2810 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002811 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002812 if (CallOpc == PPCISD::BCTRL_SVR4) {
2813 // This is a call through a function pointer.
2814 // Restore the caller TOC from the save area into R2.
2815 // See PrepareCall() for more information about calls through function
2816 // pointers in the 64-bit SVR4 ABI.
2817 // We are using a target-specific load with r2 hard coded, because the
2818 // result of a target-independent load would never go directly into r2,
2819 // since r2 is a reserved register (which prevents the register allocator
2820 // from allocating it), resulting in an additional register being
2821 // allocated and an unnecessary move instruction being generated.
2822 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2823 InFlag = Chain.getValue(1);
2824 } else {
2825 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002826 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002827 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002828 }
2829
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002830 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2831 DAG.getIntPtrConstant(BytesCalleePops, true),
2832 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002833 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002834 InFlag = Chain.getValue(1);
2835
Dan Gohman98ca4f22009-08-05 01:29:28 +00002836 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2837 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002838}
2839
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002841PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002842 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002843 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002845 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002846 const SmallVectorImpl<ISD::InputArg> &Ins,
2847 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002848 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002849 if (isTailCall)
2850 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2851 Ins, DAG);
2852
Chris Lattnerb9082582010-11-14 23:42:06 +00002853 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002854 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002855 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002856 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002857
2858 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2859 isTailCall, Outs, OutVals, Ins,
2860 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861}
2862
2863SDValue
2864PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002865 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002866 bool isTailCall,
2867 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002868 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002869 const SmallVectorImpl<ISD::InputArg> &Ins,
2870 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002871 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002872 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002873 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002874
Dan Gohman98ca4f22009-08-05 01:29:28 +00002875 assert((CallConv == CallingConv::C ||
2876 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002877
Tilmann Schellerffd02002009-07-03 06:45:56 +00002878 unsigned PtrByteSize = 4;
2879
2880 MachineFunction &MF = DAG.getMachineFunction();
2881
2882 // Mark this function as potentially containing a function that contains a
2883 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2884 // and restoring the callers stack pointer in this functions epilog. This is
2885 // done because by tail calling the called function might overwrite the value
2886 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002887 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2888 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002889 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002890
Tilmann Schellerffd02002009-07-03 06:45:56 +00002891 // Count how many bytes are to be pushed on the stack, including the linkage
2892 // area, parameter list area and the part of the local variable space which
2893 // contains copies of aggregates which are passed by value.
2894
2895 // Assign locations to all of the outgoing arguments.
2896 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002897 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2898 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002899
2900 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002901 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002902
2903 if (isVarArg) {
2904 // Handle fixed and variable vector arguments differently.
2905 // Fixed vector arguments go into registers as long as registers are
2906 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002907 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002908
Tilmann Schellerffd02002009-07-03 06:45:56 +00002909 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002910 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002911 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002912 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002913
Dan Gohman98ca4f22009-08-05 01:29:28 +00002914 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002915 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2916 CCInfo);
2917 } else {
2918 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2919 ArgFlags, CCInfo);
2920 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002921
Tilmann Schellerffd02002009-07-03 06:45:56 +00002922 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002923#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002924 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002925 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002926#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002927 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002928 }
2929 }
2930 } else {
2931 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002933 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002934
Tilmann Schellerffd02002009-07-03 06:45:56 +00002935 // Assign locations to all of the outgoing aggregate by value arguments.
2936 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002937 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2938 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002939
2940 // Reserve stack space for the allocations in CCInfo.
2941 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2942
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002944
2945 // Size of the linkage area, parameter list area and the part of the local
2946 // space variable where copies of aggregates which are passed by value are
2947 // stored.
2948 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002949
Tilmann Schellerffd02002009-07-03 06:45:56 +00002950 // Calculate by how many bytes the stack has to be adjusted in case of tail
2951 // call optimization.
2952 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2953
2954 // Adjust the stack pointer for the new arguments...
2955 // These operations are automatically eliminated by the prolog/epilog pass
2956 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2957 SDValue CallSeqStart = Chain;
2958
2959 // Load the return address and frame pointer so it can be moved somewhere else
2960 // later.
2961 SDValue LROp, FPOp;
2962 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2963 dl);
2964
2965 // Set up a copy of the stack pointer for use loading and storing any
2966 // arguments that may not fit in the registers available for argument
2967 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002968 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002969
Tilmann Schellerffd02002009-07-03 06:45:56 +00002970 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2971 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2972 SmallVector<SDValue, 8> MemOpChains;
2973
Roman Divacky0aaa9192011-08-30 17:04:16 +00002974 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002975 // Walk the register/memloc assignments, inserting copies/loads.
2976 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2977 i != e;
2978 ++i) {
2979 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002980 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002981 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002982
Tilmann Schellerffd02002009-07-03 06:45:56 +00002983 if (Flags.isByVal()) {
2984 // Argument is an aggregate which is passed by value, thus we need to
2985 // create a copy of it in the local variable space of the current stack
2986 // frame (which is the stack frame of the caller) and pass the address of
2987 // this copy to the callee.
2988 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2989 CCValAssign &ByValVA = ByValArgLocs[j++];
2990 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002991
Tilmann Schellerffd02002009-07-03 06:45:56 +00002992 // Memory reserved in the local variable space of the callers stack frame.
2993 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002994
Tilmann Schellerffd02002009-07-03 06:45:56 +00002995 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2996 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002997
Tilmann Schellerffd02002009-07-03 06:45:56 +00002998 // Create a copy of the argument in the local area of the current
2999 // stack frame.
3000 SDValue MemcpyCall =
3001 CreateCopyOfByValArgument(Arg, PtrOff,
3002 CallSeqStart.getNode()->getOperand(0),
3003 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003004
Tilmann Schellerffd02002009-07-03 06:45:56 +00003005 // This must go outside the CALLSEQ_START..END.
3006 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3007 CallSeqStart.getNode()->getOperand(1));
3008 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3009 NewCallSeqStart.getNode());
3010 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003011
Tilmann Schellerffd02002009-07-03 06:45:56 +00003012 // Pass the address of the aggregate copy on the stack either in a
3013 // physical register or in the parameter list area of the current stack
3014 // frame to the callee.
3015 Arg = PtrOff;
3016 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017
Tilmann Schellerffd02002009-07-03 06:45:56 +00003018 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003019 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003020 // Put argument in a physical register.
3021 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3022 } else {
3023 // Put argument in the parameter list area of the current stack frame.
3024 assert(VA.isMemLoc());
3025 unsigned LocMemOffset = VA.getLocMemOffset();
3026
3027 if (!isTailCall) {
3028 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3029 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3030
3031 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003032 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003033 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003034 } else {
3035 // Calculate and remember argument location.
3036 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3037 TailCallArguments);
3038 }
3039 }
3040 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003041
Tilmann Schellerffd02002009-07-03 06:45:56 +00003042 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003043 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003044 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003045
Roman Divacky0aaa9192011-08-30 17:04:16 +00003046 // Set CR6 to true if this is a vararg call with floating args passed in
3047 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003048 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003049 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3050 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003051 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3052 }
3053
Tilmann Schellerffd02002009-07-03 06:45:56 +00003054 // Build a sequence of copy-to-reg nodes chained together with token chain
3055 // and flag operands which copy the outgoing args into the appropriate regs.
3056 SDValue InFlag;
3057 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3058 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3059 RegsToPass[i].second, InFlag);
3060 InFlag = Chain.getValue(1);
3061 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003062
Chris Lattnerb9082582010-11-14 23:42:06 +00003063 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003064 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3065 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003066
Dan Gohman98ca4f22009-08-05 01:29:28 +00003067 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3068 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3069 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003070}
3071
Dan Gohman98ca4f22009-08-05 01:29:28 +00003072SDValue
3073PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003074 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003075 bool isTailCall,
3076 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003077 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003078 const SmallVectorImpl<ISD::InputArg> &Ins,
3079 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003080 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003081
3082 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003083
Owen Andersone50ed302009-08-10 22:56:29 +00003084 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003085 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003086 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003087
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003088 MachineFunction &MF = DAG.getMachineFunction();
3089
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003090 // Mark this function as potentially containing a function that contains a
3091 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3092 // and restoring the callers stack pointer in this functions epilog. This is
3093 // done because by tail calling the called function might overwrite the value
3094 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003095 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3096 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003097 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3098
3099 unsigned nAltivecParamsAtEnd = 0;
3100
Chris Lattnerabde4602006-05-16 22:56:08 +00003101 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003102 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003103 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003104 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003105 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003106 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003107 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003108
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003109 // Calculate by how many bytes the stack has to be adjusted in case of tail
3110 // call optimization.
3111 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003112
Dan Gohman98ca4f22009-08-05 01:29:28 +00003113 // To protect arguments on the stack from being clobbered in a tail call,
3114 // force all the loads to happen before doing any other lowering.
3115 if (isTailCall)
3116 Chain = DAG.getStackArgumentTokenFactor(Chain);
3117
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003118 // Adjust the stack pointer for the new arguments...
3119 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003120 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003121 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003122
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003123 // Load the return address and frame pointer so it can be move somewhere else
3124 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003125 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003126 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3127 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003128
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003129 // Set up a copy of the stack pointer for use loading and storing any
3130 // arguments that may not fit in the registers available for argument
3131 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003132 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003133 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003135 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003137
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003138 // Figure out which arguments are going to go in registers, and which in
3139 // memory. Also, if this is a vararg function, floating point operations
3140 // must be stored to our stack, and loaded into integer regs as well, if
3141 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003142 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003143 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003144
Chris Lattnerc91a4752006-06-26 22:48:35 +00003145 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003146 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3147 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3148 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003149 static const unsigned GPR_64[] = { // 64-bit registers.
3150 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3151 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3152 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003153 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003154
Chris Lattner9a2a4972006-05-17 06:01:33 +00003155 static const unsigned VR[] = {
3156 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3157 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3158 };
Owen Anderson718cb662007-09-07 04:06:50 +00003159 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003160 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003161 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003162
Chris Lattnerc91a4752006-06-26 22:48:35 +00003163 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3164
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003165 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003166 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3167
Dan Gohman475871a2008-07-27 21:46:04 +00003168 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003169 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003170 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003171 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003172
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003173 // PtrOff will be used to store the current argument to the stack if a
3174 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003175 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003176
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003177 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003178
Dale Johannesen39355f92009-02-04 02:34:38 +00003179 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003180
3181 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003183 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3184 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003186 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003187
Dale Johannesen8419dd62008-03-07 20:27:40 +00003188 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003189 if (Flags.isByVal()) {
3190 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003191 if (Size==1 || Size==2) {
3192 // Very small objects are passed right-justified.
3193 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003195 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003196 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003197 MachinePointerInfo(), VT,
3198 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003199 MemOpChains.push_back(Load.getValue(1));
3200 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003201
3202 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003203 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003204 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003205 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003206 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003207 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003208 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003209 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003210 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003211 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003212 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3213 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003214 Chain = CallSeqStart = NewCallSeqStart;
3215 ArgOffset += PtrByteSize;
3216 }
3217 continue;
3218 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003219 // Copy entire object into memory. There are cases where gcc-generated
3220 // code assumes it is there, even if it could be put entirely into
3221 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003222 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003223 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003224 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003225 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003226 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003227 CallSeqStart.getNode()->getOperand(1));
3228 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003229 Chain = CallSeqStart = NewCallSeqStart;
3230 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003231 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003232 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003233 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003234 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003235 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3236 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003237 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003238 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003239 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003240 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003241 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003242 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003243 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003244 }
3245 }
3246 continue;
3247 }
3248
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003250 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 case MVT::i32:
3252 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003253 if (GPR_idx != NumGPRs) {
3254 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003255 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003256 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3257 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003258 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003259 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003260 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003261 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 case MVT::f32:
3263 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003264 if (FPR_idx != NumFPRs) {
3265 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3266
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003267 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003268 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3269 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003270 MemOpChains.push_back(Store);
3271
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003272 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003273 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003274 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003275 MachinePointerInfo(), false, false,
3276 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003277 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003278 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003279 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003281 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003282 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003283 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3284 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003285 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003286 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003287 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003288 }
3289 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003290 // If we have any FPRs remaining, we may also have GPRs remaining.
3291 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3292 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003293 if (GPR_idx != NumGPRs)
3294 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003296 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3297 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003298 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003299 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003300 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3301 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003302 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003303 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003304 if (isPPC64)
3305 ArgOffset += 8;
3306 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003308 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 case MVT::v4f32:
3310 case MVT::v4i32:
3311 case MVT::v8i16:
3312 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003313 if (isVarArg) {
3314 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003315 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003316 // V registers; in fact gcc does this only for arguments that are
3317 // prototyped, not for those that match the ... We do it for all
3318 // arguments, seems to work.
3319 while (ArgOffset % 16 !=0) {
3320 ArgOffset += PtrByteSize;
3321 if (GPR_idx != NumGPRs)
3322 GPR_idx++;
3323 }
3324 // We could elide this store in the case where the object fits
3325 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003326 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003327 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003328 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3329 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003330 MemOpChains.push_back(Store);
3331 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003332 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003333 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003334 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003335 MemOpChains.push_back(Load.getValue(1));
3336 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3337 }
3338 ArgOffset += 16;
3339 for (unsigned i=0; i<16; i+=PtrByteSize) {
3340 if (GPR_idx == NumGPRs)
3341 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003342 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003343 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003344 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003345 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003346 MemOpChains.push_back(Load.getValue(1));
3347 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3348 }
3349 break;
3350 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003351
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003352 // Non-varargs Altivec params generally go in registers, but have
3353 // stack space allocated at the end.
3354 if (VR_idx != NumVRs) {
3355 // Doesn't have GPR space allocated.
3356 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3357 } else if (nAltivecParamsAtEnd==0) {
3358 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003359 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3360 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003361 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003362 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003363 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003364 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003365 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003366 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003367 // If all Altivec parameters fit in registers, as they usually do,
3368 // they get stack space following the non-Altivec parameters. We
3369 // don't track this here because nobody below needs it.
3370 // If there are more Altivec parameters than fit in registers emit
3371 // the stores here.
3372 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3373 unsigned j = 0;
3374 // Offset is aligned; skip 1st 12 params which go in V registers.
3375 ArgOffset = ((ArgOffset+15)/16)*16;
3376 ArgOffset += 12*16;
3377 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003378 SDValue Arg = OutVals[i];
3379 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3381 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003382 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003383 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003384 // We are emitting Altivec params in order.
3385 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3386 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003387 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003388 ArgOffset += 16;
3389 }
3390 }
3391 }
3392 }
3393
Chris Lattner9a2a4972006-05-17 06:01:33 +00003394 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003396 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003397
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003398 // Check if this is an indirect call (MTCTR/BCTRL).
3399 // See PrepareCall() for more information about calls through function
3400 // pointers in the 64-bit SVR4 ABI.
3401 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3402 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3403 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3404 !isBLACompatibleAddress(Callee, DAG)) {
3405 // Load r2 into a virtual register and store it to the TOC save area.
3406 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3407 // TOC save area offset.
3408 SDValue PtrOff = DAG.getIntPtrConstant(40);
3409 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003410 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003411 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003412 }
3413
Dale Johannesenf7b73042010-03-09 20:15:42 +00003414 // On Darwin, R12 must contain the address of an indirect callee. This does
3415 // not mean the MTCTR instruction must use R12; it's easier to model this as
3416 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003417 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003418 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3419 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3420 !isBLACompatibleAddress(Callee, DAG))
3421 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3422 PPC::R12), Callee));
3423
Chris Lattner9a2a4972006-05-17 06:01:33 +00003424 // Build a sequence of copy-to-reg nodes chained together with token chain
3425 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003426 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003427 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003428 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003429 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003430 InFlag = Chain.getValue(1);
3431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003432
Chris Lattnerb9082582010-11-14 23:42:06 +00003433 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003434 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3435 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003436
Dan Gohman98ca4f22009-08-05 01:29:28 +00003437 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3438 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3439 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003440}
3441
Hal Finkeld712f932011-10-14 19:51:36 +00003442bool
3443PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3444 MachineFunction &MF, bool isVarArg,
3445 const SmallVectorImpl<ISD::OutputArg> &Outs,
3446 LLVMContext &Context) const {
3447 SmallVector<CCValAssign, 16> RVLocs;
3448 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3449 RVLocs, Context);
3450 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3451}
3452
Dan Gohman98ca4f22009-08-05 01:29:28 +00003453SDValue
3454PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003455 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003456 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003457 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003458 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003459
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003460 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003461 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3462 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003463 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003464
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003465 // If this is the first return lowered for this function, add the regs to the
3466 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003467 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003468 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003469 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003470 }
3471
Dan Gohman475871a2008-07-27 21:46:04 +00003472 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003473
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003474 // Copy the result values into the output registers.
3475 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3476 CCValAssign &VA = RVLocs[i];
3477 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003478 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003479 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003480 Flag = Chain.getValue(1);
3481 }
3482
Gabor Greifba36cb52008-08-28 21:40:38 +00003483 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003485 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003487}
3488
Dan Gohman475871a2008-07-27 21:46:04 +00003489SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003490 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003491 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003492 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003493
Jim Laskeyefc7e522006-12-04 22:04:42 +00003494 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003495 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003496
3497 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003498 bool isPPC64 = Subtarget.isPPC64();
3499 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003500 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003501
3502 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003503 SDValue Chain = Op.getOperand(0);
3504 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003505
Jim Laskeyefc7e522006-12-04 22:04:42 +00003506 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003507 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3508 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003509 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003510
Jim Laskeyefc7e522006-12-04 22:04:42 +00003511 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003512 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003513
Jim Laskeyefc7e522006-12-04 22:04:42 +00003514 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003515 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003516 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003517}
3518
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003519
3520
Dan Gohman475871a2008-07-27 21:46:04 +00003521SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003522PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003523 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003524 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003525 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003526 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003527
3528 // Get current frame pointer save index. The users of this index will be
3529 // primarily DYNALLOC instructions.
3530 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3531 int RASI = FI->getReturnAddrSaveIndex();
3532
3533 // If the frame pointer save index hasn't been defined yet.
3534 if (!RASI) {
3535 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003536 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003537 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003538 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003539 // Save the result.
3540 FI->setReturnAddrSaveIndex(RASI);
3541 }
3542 return DAG.getFrameIndex(RASI, PtrVT);
3543}
3544
Dan Gohman475871a2008-07-27 21:46:04 +00003545SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003546PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3547 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003548 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003549 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003550 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003551
3552 // Get current frame pointer save index. The users of this index will be
3553 // primarily DYNALLOC instructions.
3554 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3555 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003556
Jim Laskey2f616bf2006-11-16 22:43:37 +00003557 // If the frame pointer save index hasn't been defined yet.
3558 if (!FPSI) {
3559 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003560 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003561 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003562
Jim Laskey2f616bf2006-11-16 22:43:37 +00003563 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003564 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003565 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003566 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003567 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003568 return DAG.getFrameIndex(FPSI, PtrVT);
3569}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003570
Dan Gohman475871a2008-07-27 21:46:04 +00003571SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003572 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003573 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003574 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003575 SDValue Chain = Op.getOperand(0);
3576 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003577 DebugLoc dl = Op.getDebugLoc();
3578
Jim Laskey2f616bf2006-11-16 22:43:37 +00003579 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003580 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003581 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003582 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003583 DAG.getConstant(0, PtrVT), Size);
3584 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003585 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003586 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003587 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003589 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003590}
3591
Chris Lattner1a635d62006-04-14 06:01:58 +00003592/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3593/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003594SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003595 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003596 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3597 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003598 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003599
Chris Lattner1a635d62006-04-14 06:01:58 +00003600 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003601
Chris Lattner1a635d62006-04-14 06:01:58 +00003602 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003603 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003604
Owen Andersone50ed302009-08-10 22:56:29 +00003605 EVT ResVT = Op.getValueType();
3606 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003607 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3608 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003609 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003610
Chris Lattner1a635d62006-04-14 06:01:58 +00003611 // If the RHS of the comparison is a 0.0, we don't need to do the
3612 // subtraction at all.
3613 if (isFloatingPointZero(RHS))
3614 switch (CC) {
3615 default: break; // SETUO etc aren't handled by fsel.
3616 case ISD::SETULT:
3617 case ISD::SETLT:
3618 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003619 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003620 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3622 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003623 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003624 case ISD::SETUGT:
3625 case ISD::SETGT:
3626 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003627 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003628 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3630 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003631 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003633 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003634
Dan Gohman475871a2008-07-27 21:46:04 +00003635 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003636 switch (CC) {
3637 default: break; // SETUO etc aren't handled by fsel.
3638 case ISD::SETULT:
3639 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003640 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3642 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003643 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003644 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003645 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003646 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3648 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003649 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003650 case ISD::SETUGT:
3651 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003652 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3654 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003655 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003656 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003657 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003658 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3660 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003661 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003662 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003663 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003664}
3665
Chris Lattner1f873002007-11-28 18:44:47 +00003666// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003667SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003668 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003669 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003670 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 if (Src.getValueType() == MVT::f32)
3672 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003673
Dan Gohman475871a2008-07-27 21:46:04 +00003674 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003676 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003678 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003679 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003681 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 case MVT::i64:
3683 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003684 break;
3685 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003686
Chris Lattner1a635d62006-04-14 06:01:58 +00003687 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003689
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003690 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003691 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3692 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003693
3694 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3695 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003697 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003698 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003699 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003700 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003701}
3702
Dan Gohmand858e902010-04-17 15:26:15 +00003703SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3704 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003705 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003706 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003708 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003709
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003711 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3713 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003714 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003716 return FP;
3717 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003718
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003720 "Unhandled SINT_TO_FP type in custom expander!");
3721 // Since we only generate this in 64-bit mode, we can take advantage of
3722 // 64-bit registers. In particular, sign extend the input value into the
3723 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3724 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003725 MachineFunction &MF = DAG.getMachineFunction();
3726 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003727 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003728 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003729 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003730
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003732 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003733
Chris Lattner1a635d62006-04-14 06:01:58 +00003734 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003735 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003736 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003737 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003738 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3739 SDValue Store =
3740 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3741 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003742 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003743 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003744 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003745
Chris Lattner1a635d62006-04-14 06:01:58 +00003746 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3748 if (Op.getValueType() == MVT::f32)
3749 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003750 return FP;
3751}
3752
Dan Gohmand858e902010-04-17 15:26:15 +00003753SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3754 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003755 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003756 /*
3757 The rounding mode is in bits 30:31 of FPSR, and has the following
3758 settings:
3759 00 Round to nearest
3760 01 Round to 0
3761 10 Round to +inf
3762 11 Round to -inf
3763
3764 FLT_ROUNDS, on the other hand, expects the following:
3765 -1 Undefined
3766 0 Round to 0
3767 1 Round to nearest
3768 2 Round to +inf
3769 3 Round to -inf
3770
3771 To perform the conversion, we do:
3772 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3773 */
3774
3775 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003776 EVT VT = Op.getValueType();
3777 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3778 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003779 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003780
3781 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003783 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003784 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003785
3786 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003787 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003788 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003789 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003790 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003791
3792 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003793 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003794 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003795 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003796 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003797
3798 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003799 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 DAG.getNode(ISD::AND, dl, MVT::i32,
3801 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003802 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 DAG.getNode(ISD::SRL, dl, MVT::i32,
3804 DAG.getNode(ISD::AND, dl, MVT::i32,
3805 DAG.getNode(ISD::XOR, dl, MVT::i32,
3806 CWD, DAG.getConstant(3, MVT::i32)),
3807 DAG.getConstant(3, MVT::i32)),
3808 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003809
Dan Gohman475871a2008-07-27 21:46:04 +00003810 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003812
Duncan Sands83ec4b62008-06-06 12:08:01 +00003813 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003814 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003815}
3816
Dan Gohmand858e902010-04-17 15:26:15 +00003817SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003818 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003819 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003820 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003821 assert(Op.getNumOperands() == 3 &&
3822 VT == Op.getOperand(1).getValueType() &&
3823 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003824
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003825 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003826 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003827 SDValue Lo = Op.getOperand(0);
3828 SDValue Hi = Op.getOperand(1);
3829 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003830 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003831
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003832 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003833 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003834 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3835 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3836 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3837 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003838 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003839 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3840 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3841 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003842 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003843 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003844}
3845
Dan Gohmand858e902010-04-17 15:26:15 +00003846SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003847 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003848 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003849 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003850 assert(Op.getNumOperands() == 3 &&
3851 VT == Op.getOperand(1).getValueType() &&
3852 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003853
Dan Gohman9ed06db2008-03-07 20:36:53 +00003854 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003855 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003856 SDValue Lo = Op.getOperand(0);
3857 SDValue Hi = Op.getOperand(1);
3858 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003859 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003860
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003861 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003862 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003863 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3864 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3865 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3866 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003867 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003868 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3869 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3870 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003871 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003872 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003873}
3874
Dan Gohmand858e902010-04-17 15:26:15 +00003875SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003876 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003877 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003878 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003879 assert(Op.getNumOperands() == 3 &&
3880 VT == Op.getOperand(1).getValueType() &&
3881 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003882
Dan Gohman9ed06db2008-03-07 20:36:53 +00003883 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003884 SDValue Lo = Op.getOperand(0);
3885 SDValue Hi = Op.getOperand(1);
3886 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003887 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003888
Dale Johannesenf5d97892009-02-04 01:48:28 +00003889 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003890 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003891 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3892 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3893 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3894 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003895 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003896 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3897 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3898 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003899 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003900 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003901 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003902}
3903
3904//===----------------------------------------------------------------------===//
3905// Vector related lowering.
3906//
3907
Chris Lattner4a998b92006-04-17 06:00:21 +00003908/// BuildSplatI - Build a canonical splati of Val with an element size of
3909/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003910static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003911 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003912 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003913
Owen Andersone50ed302009-08-10 22:56:29 +00003914 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003916 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003917
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003919
Chris Lattner70fa4932006-12-01 01:45:39 +00003920 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3921 if (Val == -1)
3922 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003923
Owen Andersone50ed302009-08-10 22:56:29 +00003924 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003925
Chris Lattner4a998b92006-04-17 06:00:21 +00003926 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003928 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003929 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003930 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3931 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003932 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003933}
3934
Chris Lattnere7c768e2006-04-18 03:24:30 +00003935/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003936/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003937static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003938 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 EVT DestVT = MVT::Other) {
3940 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003941 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003943}
3944
Chris Lattnere7c768e2006-04-18 03:24:30 +00003945/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3946/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003947static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003948 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 DebugLoc dl, EVT DestVT = MVT::Other) {
3950 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003951 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003953}
3954
3955
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003956/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3957/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003958static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003959 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003960 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003961 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3962 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003963
Nate Begeman9008ca62009-04-27 18:41:29 +00003964 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003965 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003968 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003969}
3970
Chris Lattnerf1b47082006-04-14 05:19:18 +00003971// If this is a case we can't handle, return null and let the default
3972// expansion code take care of it. If we CAN select this case, and if it
3973// selects to a single instruction, return Op. Otherwise, if we can codegen
3974// this case more efficiently than a constant pool load, lower it to the
3975// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003976SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3977 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003978 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003979 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3980 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003981
Bob Wilson24e338e2009-03-02 23:24:16 +00003982 // Check if this is a splat of a constant value.
3983 APInt APSplatBits, APSplatUndef;
3984 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003985 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003986 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003987 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003988 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003989
Bob Wilsonf2950b02009-03-03 19:26:27 +00003990 unsigned SplatBits = APSplatBits.getZExtValue();
3991 unsigned SplatUndef = APSplatUndef.getZExtValue();
3992 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003993
Bob Wilsonf2950b02009-03-03 19:26:27 +00003994 // First, handle single instruction cases.
3995
3996 // All zeros?
3997 if (SplatBits == 0) {
3998 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4000 SDValue Z = DAG.getConstant(0, MVT::i32);
4001 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004002 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004003 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004004 return Op;
4005 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004006
Bob Wilsonf2950b02009-03-03 19:26:27 +00004007 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4008 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4009 (32-SplatBitSize));
4010 if (SextVal >= -16 && SextVal <= 15)
4011 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004012
4013
Bob Wilsonf2950b02009-03-03 19:26:27 +00004014 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004015
Bob Wilsonf2950b02009-03-03 19:26:27 +00004016 // If this value is in the range [-32,30] and is even, use:
4017 // tmp = VSPLTI[bhw], result = add tmp, tmp
4018 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004020 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004021 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004022 }
4023
4024 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4025 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4026 // for fneg/fabs.
4027 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4028 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004029 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004030
4031 // Make the VSLW intrinsic, computing 0x8000_0000.
4032 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4033 OnesV, DAG, dl);
4034
4035 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004037 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004038 }
4039
4040 // Check to see if this is a wide variety of vsplti*, binop self cases.
4041 static const signed char SplatCsts[] = {
4042 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4043 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4044 };
4045
4046 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4047 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4048 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4049 int i = SplatCsts[idx];
4050
4051 // Figure out what shift amount will be used by altivec if shifted by i in
4052 // this splat size.
4053 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4054
4055 // vsplti + shl self.
4056 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004058 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4059 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4060 Intrinsic::ppc_altivec_vslw
4061 };
4062 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004063 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004065
Bob Wilsonf2950b02009-03-03 19:26:27 +00004066 // vsplti + srl self.
4067 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004069 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4070 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4071 Intrinsic::ppc_altivec_vsrw
4072 };
4073 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004074 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004075 }
4076
Bob Wilsonf2950b02009-03-03 19:26:27 +00004077 // vsplti + sra self.
4078 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004080 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4081 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4082 Intrinsic::ppc_altivec_vsraw
4083 };
4084 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004085 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Bob Wilsonf2950b02009-03-03 19:26:27 +00004088 // vsplti + rol self.
4089 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4090 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004092 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4093 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4094 Intrinsic::ppc_altivec_vrlw
4095 };
4096 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004097 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004099
Bob Wilsonf2950b02009-03-03 19:26:27 +00004100 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004101 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004103 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004104 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004105 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004106 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004108 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004109 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004110 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004111 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004113 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4114 }
4115 }
4116
4117 // Three instruction sequences.
4118
4119 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4120 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4122 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004123 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004124 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004125 }
4126 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4127 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4129 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004130 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004131 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004133
Dan Gohman475871a2008-07-27 21:46:04 +00004134 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004135}
4136
Chris Lattner59138102006-04-17 05:28:54 +00004137/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4138/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004139static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004140 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004141 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004142 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004143 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004144 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Chris Lattner59138102006-04-17 05:28:54 +00004146 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004147 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004148 OP_VMRGHW,
4149 OP_VMRGLW,
4150 OP_VSPLTISW0,
4151 OP_VSPLTISW1,
4152 OP_VSPLTISW2,
4153 OP_VSPLTISW3,
4154 OP_VSLDOI4,
4155 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004156 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004157 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004158
Chris Lattner59138102006-04-17 05:28:54 +00004159 if (OpNum == OP_COPY) {
4160 if (LHSID == (1*9+2)*9+3) return LHS;
4161 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4162 return RHS;
4163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004164
Dan Gohman475871a2008-07-27 21:46:04 +00004165 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004166 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4167 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004168
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004170 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004171 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004172 case OP_VMRGHW:
4173 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4174 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4175 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4176 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4177 break;
4178 case OP_VMRGLW:
4179 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4180 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4181 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4182 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4183 break;
4184 case OP_VSPLTISW0:
4185 for (unsigned i = 0; i != 16; ++i)
4186 ShufIdxs[i] = (i&3)+0;
4187 break;
4188 case OP_VSPLTISW1:
4189 for (unsigned i = 0; i != 16; ++i)
4190 ShufIdxs[i] = (i&3)+4;
4191 break;
4192 case OP_VSPLTISW2:
4193 for (unsigned i = 0; i != 16; ++i)
4194 ShufIdxs[i] = (i&3)+8;
4195 break;
4196 case OP_VSPLTISW3:
4197 for (unsigned i = 0; i != 16; ++i)
4198 ShufIdxs[i] = (i&3)+12;
4199 break;
4200 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004201 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004202 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004203 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004204 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004205 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004206 }
Owen Andersone50ed302009-08-10 22:56:29 +00004207 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004208 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4209 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004211 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004212}
4213
Chris Lattnerf1b47082006-04-14 05:19:18 +00004214/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4215/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4216/// return the code it can be lowered into. Worst case, it can always be
4217/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004218SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004219 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004220 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004221 SDValue V1 = Op.getOperand(0);
4222 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004224 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004225
Chris Lattnerf1b47082006-04-14 05:19:18 +00004226 // Cases that are handled by instructions that take permute immediates
4227 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4228 // selected by the instruction selector.
4229 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4231 PPC::isSplatShuffleMask(SVOp, 2) ||
4232 PPC::isSplatShuffleMask(SVOp, 4) ||
4233 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4234 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4235 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4236 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4237 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4238 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4239 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4240 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4241 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004242 return Op;
4243 }
4244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Chris Lattnerf1b47082006-04-14 05:19:18 +00004246 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4247 // and produce a fixed permutation. If any of these match, do not lower to
4248 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4250 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4251 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4252 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4253 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4254 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4255 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4256 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4257 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004258 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004259
Chris Lattner59138102006-04-17 05:28:54 +00004260 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4261 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 SmallVector<int, 16> PermMask;
4263 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004264
Chris Lattner59138102006-04-17 05:28:54 +00004265 unsigned PFIndexes[4];
4266 bool isFourElementShuffle = true;
4267 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4268 unsigned EltNo = 8; // Start out undef.
4269 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004271 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004274 if ((ByteSource & 3) != j) {
4275 isFourElementShuffle = false;
4276 break;
4277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004278
Chris Lattner59138102006-04-17 05:28:54 +00004279 if (EltNo == 8) {
4280 EltNo = ByteSource/4;
4281 } else if (EltNo != ByteSource/4) {
4282 isFourElementShuffle = false;
4283 break;
4284 }
4285 }
4286 PFIndexes[i] = EltNo;
4287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004288
4289 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004290 // perfect shuffle vector to determine if it is cost effective to do this as
4291 // discrete instructions, or whether we should use a vperm.
4292 if (isFourElementShuffle) {
4293 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004294 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004295 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004296
Chris Lattner59138102006-04-17 05:28:54 +00004297 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4298 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004299
Chris Lattner59138102006-04-17 05:28:54 +00004300 // Determining when to avoid vperm is tricky. Many things affect the cost
4301 // of vperm, particularly how many times the perm mask needs to be computed.
4302 // For example, if the perm mask can be hoisted out of a loop or is already
4303 // used (perhaps because there are multiple permutes with the same shuffle
4304 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4305 // the loop requires an extra register.
4306 //
4307 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004308 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004309 // available, if this block is within a loop, we should avoid using vperm
4310 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004311 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004312 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Chris Lattnerf1b47082006-04-14 05:19:18 +00004315 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4316 // vector that will get spilled to the constant pool.
4317 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004318
Chris Lattnerf1b47082006-04-14 05:19:18 +00004319 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4320 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004321 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004322 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004323
Dan Gohman475871a2008-07-27 21:46:04 +00004324 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4326 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004327
Chris Lattnerf1b47082006-04-14 05:19:18 +00004328 for (unsigned j = 0; j != BytesPerElement; ++j)
4329 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004330 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004332
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004334 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004335 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004336}
4337
Chris Lattner90564f22006-04-18 17:59:36 +00004338/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4339/// altivec comparison. If it is, return true and fill in Opc/isDot with
4340/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004341static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004342 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004343 unsigned IntrinsicID =
4344 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004345 CompareOpc = -1;
4346 isDot = false;
4347 switch (IntrinsicID) {
4348 default: return false;
4349 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004350 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4351 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4352 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4353 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4354 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4355 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4356 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4357 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4358 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4359 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4360 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4361 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4362 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004363
Chris Lattner1a635d62006-04-14 06:01:58 +00004364 // Normal Comparisons.
4365 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4366 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4367 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4368 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4369 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4370 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4371 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4372 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4373 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4374 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4375 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4376 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4377 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4378 }
Chris Lattner90564f22006-04-18 17:59:36 +00004379 return true;
4380}
4381
4382/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4383/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004384SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004385 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004386 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4387 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004388 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004389 int CompareOpc;
4390 bool isDot;
4391 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004392 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004393
Chris Lattner90564f22006-04-18 17:59:36 +00004394 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004395 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004396 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004397 Op.getOperand(1), Op.getOperand(2),
4398 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004399 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004401
Chris Lattner1a635d62006-04-14 06:01:58 +00004402 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004403 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004404 Op.getOperand(2), // LHS
4405 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004407 };
Owen Andersone50ed302009-08-10 22:56:29 +00004408 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004409 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004410 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004411 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004412
Chris Lattner1a635d62006-04-14 06:01:58 +00004413 // Now that we have the comparison, emit a copy from the CR to a GPR.
4414 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4416 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004417 CompNode.getValue(1));
4418
Chris Lattner1a635d62006-04-14 06:01:58 +00004419 // Unpack the result based on how the target uses it.
4420 unsigned BitNo; // Bit # of CR6.
4421 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004422 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004423 default: // Can't happen, don't crash on invalid number though.
4424 case 0: // Return the value of the EQ bit of CR6.
4425 BitNo = 0; InvertBit = false;
4426 break;
4427 case 1: // Return the inverted value of the EQ bit of CR6.
4428 BitNo = 0; InvertBit = true;
4429 break;
4430 case 2: // Return the value of the LT bit of CR6.
4431 BitNo = 2; InvertBit = false;
4432 break;
4433 case 3: // Return the inverted value of the LT bit of CR6.
4434 BitNo = 2; InvertBit = true;
4435 break;
4436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004437
Chris Lattner1a635d62006-04-14 06:01:58 +00004438 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4440 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004441 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4443 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004444
Chris Lattner1a635d62006-04-14 06:01:58 +00004445 // If we are supposed to, toggle the bit.
4446 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4448 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004449 return Flags;
4450}
4451
Scott Michelfdc40a02009-02-17 22:15:04 +00004452SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004453 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004454 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004455 // Create a stack slot that is 16-byte aligned.
4456 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004457 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004458 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004460
Chris Lattner1a635d62006-04-14 06:01:58 +00004461 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004462 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004463 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004464 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004466 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004467 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004468}
4469
Dan Gohmand858e902010-04-17 15:26:15 +00004470SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004471 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004473 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004474
Owen Anderson825b72b2009-08-11 20:47:22 +00004475 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4476 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004477
Dan Gohman475871a2008-07-27 21:46:04 +00004478 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004479 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004480
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004481 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004482 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4483 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4484 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004485
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004486 // Low parts multiplied together, generating 32-bit results (we ignore the
4487 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004488 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004489 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004490
Dan Gohman475871a2008-07-27 21:46:04 +00004491 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004492 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004493 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004494 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004495 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4497 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004498 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004499
Owen Anderson825b72b2009-08-11 20:47:22 +00004500 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004501
Chris Lattnercea2aa72006-04-18 04:28:57 +00004502 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004503 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004504 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004505 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004506
Chris Lattner19a81522006-04-18 03:57:35 +00004507 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004508 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004510 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004511
Chris Lattner19a81522006-04-18 03:57:35 +00004512 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004513 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004515 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Chris Lattner19a81522006-04-18 03:57:35 +00004517 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004519 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 Ops[i*2 ] = 2*i+1;
4521 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004522 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004524 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004525 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004526 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004527}
4528
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004529/// LowerOperation - Provide custom lowering hooks for some operations.
4530///
Dan Gohmand858e902010-04-17 15:26:15 +00004531SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004532 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004533 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004534 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004535 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004536 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004537 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004538 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004539 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004540 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4541 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004543 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004544
4545 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004546 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004547
Jim Laskeyefc7e522006-12-04 22:04:42 +00004548 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004549 case ISD::DYNAMIC_STACKALLOC:
4550 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004551
Chris Lattner1a635d62006-04-14 06:01:58 +00004552 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004553 case ISD::FP_TO_UINT:
4554 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004555 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004556 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004557 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004558
Chris Lattner1a635d62006-04-14 06:01:58 +00004559 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004560 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4561 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4562 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004563
Chris Lattner1a635d62006-04-14 06:01:58 +00004564 // Vector-related lowering.
4565 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4566 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4567 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4568 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004569 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Chris Lattner3fc027d2007-12-08 06:59:59 +00004571 // Frame & Return address.
4572 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004573 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004574 }
Dan Gohman475871a2008-07-27 21:46:04 +00004575 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004576}
4577
Duncan Sands1607f052008-12-01 11:39:25 +00004578void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4579 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004580 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004581 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004582 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004583 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004584 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004585 assert(false && "Do not know how to custom type legalize this operation!");
4586 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004587 case ISD::VAARG: {
4588 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4589 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4590 return;
4591
4592 EVT VT = N->getValueType(0);
4593
4594 if (VT == MVT::i64) {
4595 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4596
4597 Results.push_back(NewNode);
4598 Results.push_back(NewNode.getValue(1));
4599 }
4600 return;
4601 }
Duncan Sands1607f052008-12-01 11:39:25 +00004602 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004603 assert(N->getValueType(0) == MVT::ppcf128);
4604 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004605 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004607 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004608 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004609 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004610 DAG.getIntPtrConstant(1));
4611
4612 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4613 // of the long double, and puts FPSCR back the way it was. We do not
4614 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004615 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004616 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4617
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004619 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004620 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004621 MFFSreg = Result.getValue(0);
4622 InFlag = Result.getValue(1);
4623
4624 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004625 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004627 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004628 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004629 InFlag = Result.getValue(0);
4630
4631 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004632 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004634 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004635 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004636 InFlag = Result.getValue(0);
4637
4638 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004640 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004641 Ops[0] = Lo;
4642 Ops[1] = Hi;
4643 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004644 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004645 FPreg = Result.getValue(0);
4646 InFlag = Result.getValue(1);
4647
4648 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 NodeTys.push_back(MVT::f64);
4650 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004651 Ops[1] = MFFSreg;
4652 Ops[2] = FPreg;
4653 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004654 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004655 FPreg = Result.getValue(0);
4656
4657 // We know the low half is about to be thrown away, so just use something
4658 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004660 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004661 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004662 }
Duncan Sands1607f052008-12-01 11:39:25 +00004663 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004664 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004665 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004666 }
4667}
4668
4669
Chris Lattner1a635d62006-04-14 06:01:58 +00004670//===----------------------------------------------------------------------===//
4671// Other Lowering Code
4672//===----------------------------------------------------------------------===//
4673
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004674MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004675PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004676 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004677 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004678 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4679
4680 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4681 MachineFunction *F = BB->getParent();
4682 MachineFunction::iterator It = BB;
4683 ++It;
4684
4685 unsigned dest = MI->getOperand(0).getReg();
4686 unsigned ptrA = MI->getOperand(1).getReg();
4687 unsigned ptrB = MI->getOperand(2).getReg();
4688 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004689 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004690
4691 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4692 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4693 F->insert(It, loopMBB);
4694 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004695 exitMBB->splice(exitMBB->begin(), BB,
4696 llvm::next(MachineBasicBlock::iterator(MI)),
4697 BB->end());
4698 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004699
4700 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004701 unsigned TmpReg = (!BinOpcode) ? incr :
4702 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004703 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4704 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004705
4706 // thisMBB:
4707 // ...
4708 // fallthrough --> loopMBB
4709 BB->addSuccessor(loopMBB);
4710
4711 // loopMBB:
4712 // l[wd]arx dest, ptr
4713 // add r0, dest, incr
4714 // st[wd]cx. r0, ptr
4715 // bne- loopMBB
4716 // fallthrough --> exitMBB
4717 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004718 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004719 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004720 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004721 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4722 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004723 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004724 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004725 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004726 BB->addSuccessor(loopMBB);
4727 BB->addSuccessor(exitMBB);
4728
4729 // exitMBB:
4730 // ...
4731 BB = exitMBB;
4732 return BB;
4733}
4734
4735MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004736PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004737 MachineBasicBlock *BB,
4738 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004739 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004740 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004741 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4742 // In 64 bit mode we have to use 64 bits for addresses, even though the
4743 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4744 // registers without caring whether they're 32 or 64, but here we're
4745 // doing actual arithmetic on the addresses.
4746 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004747 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004748
4749 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4750 MachineFunction *F = BB->getParent();
4751 MachineFunction::iterator It = BB;
4752 ++It;
4753
4754 unsigned dest = MI->getOperand(0).getReg();
4755 unsigned ptrA = MI->getOperand(1).getReg();
4756 unsigned ptrB = MI->getOperand(2).getReg();
4757 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004758 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004759
4760 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4761 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4762 F->insert(It, loopMBB);
4763 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004764 exitMBB->splice(exitMBB->begin(), BB,
4765 llvm::next(MachineBasicBlock::iterator(MI)),
4766 BB->end());
4767 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004768
4769 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004770 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004771 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4772 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004773 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4774 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4775 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4776 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4777 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4778 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4779 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4780 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4781 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4782 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004783 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004784 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004785 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004786
4787 // thisMBB:
4788 // ...
4789 // fallthrough --> loopMBB
4790 BB->addSuccessor(loopMBB);
4791
4792 // The 4-byte load must be aligned, while a char or short may be
4793 // anywhere in the word. Hence all this nasty bookkeeping code.
4794 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4795 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004796 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004797 // rlwinm ptr, ptr1, 0, 0, 29
4798 // slw incr2, incr, shift
4799 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4800 // slw mask, mask2, shift
4801 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004802 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004803 // add tmp, tmpDest, incr2
4804 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004805 // and tmp3, tmp, mask
4806 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004807 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004808 // bne- loopMBB
4809 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004810 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004811 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004812 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004813 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004814 .addReg(ptrA).addReg(ptrB);
4815 } else {
4816 Ptr1Reg = ptrB;
4817 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004818 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004819 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004820 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004821 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4822 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004823 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004824 .addReg(Ptr1Reg).addImm(0).addImm(61);
4825 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004826 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004827 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004828 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004829 .addReg(incr).addReg(ShiftReg);
4830 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004831 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004832 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004833 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4834 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004835 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004836 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004837 .addReg(Mask2Reg).addReg(ShiftReg);
4838
4839 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004840 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004841 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004842 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004843 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004844 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004845 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004846 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004847 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004848 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004849 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004850 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004851 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004852 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004853 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004854 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004855 BB->addSuccessor(loopMBB);
4856 BB->addSuccessor(exitMBB);
4857
4858 // exitMBB:
4859 // ...
4860 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004861 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4862 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004863 return BB;
4864}
4865
4866MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004867PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004868 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004869 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004870
4871 // To "insert" these instructions we actually have to insert their
4872 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004873 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004874 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004875 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004876
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004877 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004878
4879 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4880 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4881 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4882 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4883 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4884
4885 // The incoming instruction knows the destination vreg to set, the
4886 // condition code register to branch on, the true/false values to
4887 // select between, and a branch opcode to use.
4888
4889 // thisMBB:
4890 // ...
4891 // TrueVal = ...
4892 // cmpTY ccX, r1, r2
4893 // bCC copy1MBB
4894 // fallthrough --> copy0MBB
4895 MachineBasicBlock *thisMBB = BB;
4896 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4897 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4898 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004899 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004900 F->insert(It, copy0MBB);
4901 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004902
4903 // Transfer the remainder of BB and its successor edges to sinkMBB.
4904 sinkMBB->splice(sinkMBB->begin(), BB,
4905 llvm::next(MachineBasicBlock::iterator(MI)),
4906 BB->end());
4907 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4908
Evan Cheng53301922008-07-12 02:23:19 +00004909 // Next, add the true and fallthrough blocks as its successors.
4910 BB->addSuccessor(copy0MBB);
4911 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004912
Dan Gohman14152b42010-07-06 20:24:04 +00004913 BuildMI(BB, dl, TII->get(PPC::BCC))
4914 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4915
Evan Cheng53301922008-07-12 02:23:19 +00004916 // copy0MBB:
4917 // %FalseValue = ...
4918 // # fallthrough to sinkMBB
4919 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004920
Evan Cheng53301922008-07-12 02:23:19 +00004921 // Update machine-CFG edges
4922 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004923
Evan Cheng53301922008-07-12 02:23:19 +00004924 // sinkMBB:
4925 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4926 // ...
4927 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004928 BuildMI(*BB, BB->begin(), dl,
4929 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004930 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4931 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4932 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004933 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4934 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4935 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4936 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004937 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4938 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4939 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4940 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004941
4942 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4943 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4944 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4945 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004946 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4947 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4948 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4949 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004950
4951 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4952 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4953 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4954 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004955 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4956 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4957 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4958 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004959
4960 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4961 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4963 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004964 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4965 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4967 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004968
4969 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004970 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004971 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004972 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004973 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004974 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004975 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004976 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004977
4978 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4979 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4980 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4981 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004982 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4983 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4984 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4985 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004986
Dale Johannesen0e55f062008-08-29 18:29:46 +00004987 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4988 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4989 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4990 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4991 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4992 BB = EmitAtomicBinary(MI, BB, false, 0);
4993 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4994 BB = EmitAtomicBinary(MI, BB, true, 0);
4995
Evan Cheng53301922008-07-12 02:23:19 +00004996 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4997 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4998 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4999
5000 unsigned dest = MI->getOperand(0).getReg();
5001 unsigned ptrA = MI->getOperand(1).getReg();
5002 unsigned ptrB = MI->getOperand(2).getReg();
5003 unsigned oldval = MI->getOperand(3).getReg();
5004 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005005 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005006
Dale Johannesen65e39732008-08-25 18:53:26 +00005007 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5008 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5009 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005010 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005011 F->insert(It, loop1MBB);
5012 F->insert(It, loop2MBB);
5013 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005014 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005015 exitMBB->splice(exitMBB->begin(), BB,
5016 llvm::next(MachineBasicBlock::iterator(MI)),
5017 BB->end());
5018 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005019
5020 // thisMBB:
5021 // ...
5022 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005023 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005024
Dale Johannesen65e39732008-08-25 18:53:26 +00005025 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005026 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005027 // cmp[wd] dest, oldval
5028 // bne- midMBB
5029 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005030 // st[wd]cx. newval, ptr
5031 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005032 // b exitBB
5033 // midMBB:
5034 // st[wd]cx. dest, ptr
5035 // exitBB:
5036 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005037 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005038 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005039 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005040 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005041 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005042 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5043 BB->addSuccessor(loop2MBB);
5044 BB->addSuccessor(midMBB);
5045
5046 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005047 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005048 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005049 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005050 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005051 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005052 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005053 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005054
Dale Johannesen65e39732008-08-25 18:53:26 +00005055 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005056 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005057 .addReg(dest).addReg(ptrA).addReg(ptrB);
5058 BB->addSuccessor(exitMBB);
5059
Evan Cheng53301922008-07-12 02:23:19 +00005060 // exitMBB:
5061 // ...
5062 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005063 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5064 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5065 // We must use 64-bit registers for addresses when targeting 64-bit,
5066 // since we're actually doing arithmetic on them. Other registers
5067 // can be 32-bit.
5068 bool is64bit = PPCSubTarget.isPPC64();
5069 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5070
5071 unsigned dest = MI->getOperand(0).getReg();
5072 unsigned ptrA = MI->getOperand(1).getReg();
5073 unsigned ptrB = MI->getOperand(2).getReg();
5074 unsigned oldval = MI->getOperand(3).getReg();
5075 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005076 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005077
5078 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5079 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5080 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5081 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5082 F->insert(It, loop1MBB);
5083 F->insert(It, loop2MBB);
5084 F->insert(It, midMBB);
5085 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005086 exitMBB->splice(exitMBB->begin(), BB,
5087 llvm::next(MachineBasicBlock::iterator(MI)),
5088 BB->end());
5089 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005090
5091 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005092 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005093 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5094 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005095 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5096 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5097 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5098 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5099 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5100 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5101 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5102 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5103 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5104 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5105 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5106 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5107 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5108 unsigned Ptr1Reg;
5109 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005110 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005111 // thisMBB:
5112 // ...
5113 // fallthrough --> loopMBB
5114 BB->addSuccessor(loop1MBB);
5115
5116 // The 4-byte load must be aligned, while a char or short may be
5117 // anywhere in the word. Hence all this nasty bookkeeping code.
5118 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5119 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005120 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005121 // rlwinm ptr, ptr1, 0, 0, 29
5122 // slw newval2, newval, shift
5123 // slw oldval2, oldval,shift
5124 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5125 // slw mask, mask2, shift
5126 // and newval3, newval2, mask
5127 // and oldval3, oldval2, mask
5128 // loop1MBB:
5129 // lwarx tmpDest, ptr
5130 // and tmp, tmpDest, mask
5131 // cmpw tmp, oldval3
5132 // bne- midMBB
5133 // loop2MBB:
5134 // andc tmp2, tmpDest, mask
5135 // or tmp4, tmp2, newval3
5136 // stwcx. tmp4, ptr
5137 // bne- loop1MBB
5138 // b exitBB
5139 // midMBB:
5140 // stwcx. tmpDest, ptr
5141 // exitBB:
5142 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005143 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005144 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005145 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005146 .addReg(ptrA).addReg(ptrB);
5147 } else {
5148 Ptr1Reg = ptrB;
5149 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005150 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005151 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005152 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005153 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5154 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005155 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005156 .addReg(Ptr1Reg).addImm(0).addImm(61);
5157 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005158 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005159 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005160 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005161 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005162 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005163 .addReg(oldval).addReg(ShiftReg);
5164 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005165 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005166 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005167 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5168 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5169 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005170 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005171 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005172 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005173 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005174 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005175 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005176 .addReg(OldVal2Reg).addReg(MaskReg);
5177
5178 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005179 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005180 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5182 .addReg(TmpDestReg).addReg(MaskReg);
5183 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005184 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005185 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005186 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5187 BB->addSuccessor(loop2MBB);
5188 BB->addSuccessor(midMBB);
5189
5190 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005191 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5192 .addReg(TmpDestReg).addReg(MaskReg);
5193 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5194 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5195 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005196 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005197 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005198 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005199 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005200 BB->addSuccessor(loop1MBB);
5201 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005203 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005204 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005205 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005206 BB->addSuccessor(exitMBB);
5207
5208 // exitMBB:
5209 // ...
5210 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005211 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5212 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005213 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005214 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005215 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005216
Dan Gohman14152b42010-07-06 20:24:04 +00005217 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005218 return BB;
5219}
5220
Chris Lattner1a635d62006-04-14 06:01:58 +00005221//===----------------------------------------------------------------------===//
5222// Target Optimization Hooks
5223//===----------------------------------------------------------------------===//
5224
Duncan Sands25cf2272008-11-24 14:53:14 +00005225SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5226 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005227 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005228 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005229 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005230 switch (N->getOpcode()) {
5231 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005232 case PPCISD::SHL:
5233 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005234 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005235 return N->getOperand(0);
5236 }
5237 break;
5238 case PPCISD::SRL:
5239 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005240 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005241 return N->getOperand(0);
5242 }
5243 break;
5244 case PPCISD::SRA:
5245 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005246 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005247 C->isAllOnesValue()) // -1 >>s V -> -1.
5248 return N->getOperand(0);
5249 }
5250 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005251
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005252 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005253 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005254 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5255 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5256 // We allow the src/dst to be either f32/f64, but the intermediate
5257 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 if (N->getOperand(0).getValueType() == MVT::i64 &&
5259 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005260 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 if (Val.getValueType() == MVT::f32) {
5262 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005263 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005265
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005267 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005269 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 if (N->getValueType(0) == MVT::f32) {
5271 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005272 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005273 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005274 }
5275 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005277 // If the intermediate type is i32, we can avoid the load/store here
5278 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005279 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005280 }
5281 }
5282 break;
Chris Lattner51269842006-03-01 05:50:56 +00005283 case ISD::STORE:
5284 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5285 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005286 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005287 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005288 N->getOperand(1).getValueType() == MVT::i32 &&
5289 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005290 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 if (Val.getValueType() == MVT::f32) {
5292 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005293 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005294 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005295 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005296 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005297
Owen Anderson825b72b2009-08-11 20:47:22 +00005298 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005299 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005300 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005301 return Val;
5302 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005303
Chris Lattnerd9989382006-07-10 20:56:58 +00005304 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005305 if (cast<StoreSDNode>(N)->isUnindexed() &&
5306 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005307 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005308 (N->getOperand(1).getValueType() == MVT::i32 ||
5309 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005310 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005311 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 if (BSwapOp.getValueType() == MVT::i16)
5313 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005314
Dan Gohmanc76909a2009-09-25 20:36:54 +00005315 SDValue Ops[] = {
5316 N->getOperand(0), BSwapOp, N->getOperand(2),
5317 DAG.getValueType(N->getOperand(1).getValueType())
5318 };
5319 return
5320 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5321 Ops, array_lengthof(Ops),
5322 cast<StoreSDNode>(N)->getMemoryVT(),
5323 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005324 }
5325 break;
5326 case ISD::BSWAP:
5327 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005328 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005329 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005330 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005331 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005332 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005333 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005334 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005335 LD->getChain(), // Chain
5336 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005337 DAG.getValueType(N->getValueType(0)) // VT
5338 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005339 SDValue BSLoad =
5340 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5341 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5342 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005343
Scott Michelfdc40a02009-02-17 22:15:04 +00005344 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005345 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005346 if (N->getValueType(0) == MVT::i16)
5347 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005348
Chris Lattnerd9989382006-07-10 20:56:58 +00005349 // First, combine the bswap away. This makes the value produced by the
5350 // load dead.
5351 DCI.CombineTo(N, ResVal);
5352
5353 // Next, combine the load away, we give it a bogus result value but a real
5354 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005355 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005356
Chris Lattnerd9989382006-07-10 20:56:58 +00005357 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005358 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005360
Chris Lattner51269842006-03-01 05:50:56 +00005361 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005362 case PPCISD::VCMP: {
5363 // If a VCMPo node already exists with exactly the same operands as this
5364 // node, use its result instead of this node (VCMPo computes both a CR6 and
5365 // a normal output).
5366 //
5367 if (!N->getOperand(0).hasOneUse() &&
5368 !N->getOperand(1).hasOneUse() &&
5369 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattner4468c222006-03-31 06:02:07 +00005371 // Scan all of the users of the LHS, looking for VCMPo's that match.
5372 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005373
Gabor Greifba36cb52008-08-28 21:40:38 +00005374 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005375 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5376 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005377 if (UI->getOpcode() == PPCISD::VCMPo &&
5378 UI->getOperand(1) == N->getOperand(1) &&
5379 UI->getOperand(2) == N->getOperand(2) &&
5380 UI->getOperand(0) == N->getOperand(0)) {
5381 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005382 break;
5383 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005384
Chris Lattner00901202006-04-18 18:28:22 +00005385 // If there is no VCMPo node, or if the flag value has a single use, don't
5386 // transform this.
5387 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5388 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005389
5390 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005391 // chain, this transformation is more complex. Note that multiple things
5392 // could use the value result, which we should ignore.
5393 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005394 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005395 FlagUser == 0; ++UI) {
5396 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005397 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005398 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005399 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005400 FlagUser = User;
5401 break;
5402 }
5403 }
5404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Chris Lattner00901202006-04-18 18:28:22 +00005406 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5407 // give up for right now.
5408 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005409 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005410 }
5411 break;
5412 }
Chris Lattner90564f22006-04-18 17:59:36 +00005413 case ISD::BR_CC: {
5414 // If this is a branch on an altivec predicate comparison, lower this so
5415 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5416 // lowering is done pre-legalize, because the legalizer lowers the predicate
5417 // compare down to code that is difficult to reassemble.
5418 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005419 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005420 int CompareOpc;
5421 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattner90564f22006-04-18 17:59:36 +00005423 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5424 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5425 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5426 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005427
Chris Lattner90564f22006-04-18 17:59:36 +00005428 // If this is a comparison against something other than 0/1, then we know
5429 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005430 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005431 if (Val != 0 && Val != 1) {
5432 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5433 return N->getOperand(0);
5434 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005436 N->getOperand(0), N->getOperand(4));
5437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005438
Chris Lattner90564f22006-04-18 17:59:36 +00005439 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Chris Lattner90564f22006-04-18 17:59:36 +00005441 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005442 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005443 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005444 LHS.getOperand(2), // LHS of compare
5445 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005447 };
Chris Lattner90564f22006-04-18 17:59:36 +00005448 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005449 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005450 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005451
Chris Lattner90564f22006-04-18 17:59:36 +00005452 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005453 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005454 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005455 default: // Can't happen, don't crash on invalid number though.
5456 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005457 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005458 break;
5459 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005460 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005461 break;
5462 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005463 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005464 break;
5465 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005466 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005467 break;
5468 }
5469
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5471 DAG.getConstant(CompOpc, MVT::i32),
5472 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005473 N->getOperand(4), CompNode.getValue(1));
5474 }
5475 break;
5476 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005478
Dan Gohman475871a2008-07-27 21:46:04 +00005479 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005480}
5481
Chris Lattner1a635d62006-04-14 06:01:58 +00005482//===----------------------------------------------------------------------===//
5483// Inline Assembly Support
5484//===----------------------------------------------------------------------===//
5485
Dan Gohman475871a2008-07-27 21:46:04 +00005486void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005487 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005488 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005489 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005490 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005491 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005492 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005493 switch (Op.getOpcode()) {
5494 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005495 case PPCISD::LBRX: {
5496 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005497 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005498 KnownZero = 0xFFFF0000;
5499 break;
5500 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005501 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005502 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005503 default: break;
5504 case Intrinsic::ppc_altivec_vcmpbfp_p:
5505 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5506 case Intrinsic::ppc_altivec_vcmpequb_p:
5507 case Intrinsic::ppc_altivec_vcmpequh_p:
5508 case Intrinsic::ppc_altivec_vcmpequw_p:
5509 case Intrinsic::ppc_altivec_vcmpgefp_p:
5510 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5511 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5512 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5513 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5514 case Intrinsic::ppc_altivec_vcmpgtub_p:
5515 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5516 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5517 KnownZero = ~1U; // All bits but the low one are known to be zero.
5518 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005519 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005520 }
5521 }
5522}
5523
5524
Chris Lattner4234f572007-03-25 02:14:49 +00005525/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005526/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005527PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005528PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5529 if (Constraint.size() == 1) {
5530 switch (Constraint[0]) {
5531 default: break;
5532 case 'b':
5533 case 'r':
5534 case 'f':
5535 case 'v':
5536 case 'y':
5537 return C_RegisterClass;
5538 }
5539 }
5540 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005541}
5542
John Thompson44ab89e2010-10-29 17:29:13 +00005543/// Examine constraint type and operand type and determine a weight value.
5544/// This object must already have been set up with the operand type
5545/// and the current alternative constraint selected.
5546TargetLowering::ConstraintWeight
5547PPCTargetLowering::getSingleConstraintMatchWeight(
5548 AsmOperandInfo &info, const char *constraint) const {
5549 ConstraintWeight weight = CW_Invalid;
5550 Value *CallOperandVal = info.CallOperandVal;
5551 // If we don't have a value, we can't do a match,
5552 // but allow it at the lowest weight.
5553 if (CallOperandVal == NULL)
5554 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005555 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005556 // Look at the constraint type.
5557 switch (*constraint) {
5558 default:
5559 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5560 break;
5561 case 'b':
5562 if (type->isIntegerTy())
5563 weight = CW_Register;
5564 break;
5565 case 'f':
5566 if (type->isFloatTy())
5567 weight = CW_Register;
5568 break;
5569 case 'd':
5570 if (type->isDoubleTy())
5571 weight = CW_Register;
5572 break;
5573 case 'v':
5574 if (type->isVectorTy())
5575 weight = CW_Register;
5576 break;
5577 case 'y':
5578 weight = CW_Register;
5579 break;
5580 }
5581 return weight;
5582}
5583
Scott Michelfdc40a02009-02-17 22:15:04 +00005584std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005585PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005586 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005587 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005588 // GCC RS6000 Constraint Letters
5589 switch (Constraint[0]) {
5590 case 'b': // R1-R31
5591 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005593 return std::make_pair(0U, PPC::G8RCRegisterClass);
5594 return std::make_pair(0U, PPC::GPRCRegisterClass);
5595 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005597 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005599 return std::make_pair(0U, PPC::F8RCRegisterClass);
5600 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005601 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005602 return std::make_pair(0U, PPC::VRRCRegisterClass);
5603 case 'y': // crrc
5604 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005605 }
5606 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005607
Chris Lattner331d1bc2006-11-02 01:44:04 +00005608 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005609}
Chris Lattner763317d2006-02-07 00:47:13 +00005610
Chris Lattner331d1bc2006-11-02 01:44:04 +00005611
Chris Lattner48884cd2007-08-25 00:47:38 +00005612/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005613/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005614void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005615 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005616 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005617 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005618 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005619
Eric Christopher100c8332011-06-02 23:16:42 +00005620 // Only support length 1 constraints.
5621 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005622
Eric Christopher100c8332011-06-02 23:16:42 +00005623 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005624 switch (Letter) {
5625 default: break;
5626 case 'I':
5627 case 'J':
5628 case 'K':
5629 case 'L':
5630 case 'M':
5631 case 'N':
5632 case 'O':
5633 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005634 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005635 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005636 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005637 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005638 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005639 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005640 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005641 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005642 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005643 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5644 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005645 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005646 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005647 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005648 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005649 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005650 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005651 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005652 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005653 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005654 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005655 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005656 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005657 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005658 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005659 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005660 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005661 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005662 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005663 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005664 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005665 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005666 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005667 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005668 }
5669 break;
5670 }
5671 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005672
Gabor Greifba36cb52008-08-28 21:40:38 +00005673 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005674 Ops.push_back(Result);
5675 return;
5676 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005677
Chris Lattner763317d2006-02-07 00:47:13 +00005678 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005679 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005680}
Evan Chengc4c62572006-03-13 23:20:37 +00005681
Chris Lattnerc9addb72007-03-30 23:15:24 +00005682// isLegalAddressingMode - Return true if the addressing mode represented
5683// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005684bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005685 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005686 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005687
Chris Lattnerc9addb72007-03-30 23:15:24 +00005688 // PPC allows a sign-extended 16-bit immediate field.
5689 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5690 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005691
Chris Lattnerc9addb72007-03-30 23:15:24 +00005692 // No global is ever allowed as a base.
5693 if (AM.BaseGV)
5694 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005695
5696 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005697 switch (AM.Scale) {
5698 case 0: // "r+i" or just "i", depending on HasBaseReg.
5699 break;
5700 case 1:
5701 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5702 return false;
5703 // Otherwise we have r+r or r+i.
5704 break;
5705 case 2:
5706 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5707 return false;
5708 // Allow 2*r as r+r.
5709 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005710 default:
5711 // No other scales are supported.
5712 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005713 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005714
Chris Lattnerc9addb72007-03-30 23:15:24 +00005715 return true;
5716}
5717
Evan Chengc4c62572006-03-13 23:20:37 +00005718/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005719/// as the offset of the target addressing mode for load / store of the
5720/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005721bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005722 // PPC allows a sign-extended 16-bit immediate field.
5723 return (V > -(1 << 16) && V < (1 << 16)-1);
5724}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005725
5726bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005727 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005728}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005729
Dan Gohmand858e902010-04-17 15:26:15 +00005730SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5731 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005732 MachineFunction &MF = DAG.getMachineFunction();
5733 MachineFrameInfo *MFI = MF.getFrameInfo();
5734 MFI->setReturnAddressIsTaken(true);
5735
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005736 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005737 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005738
Dale Johannesen08673d22010-05-03 22:59:34 +00005739 // Make sure the function does not optimize away the store of the RA to
5740 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005741 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005742 FuncInfo->setLRStoreRequired();
5743 bool isPPC64 = PPCSubTarget.isPPC64();
5744 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5745
5746 if (Depth > 0) {
5747 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5748 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005749
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005750 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005751 isPPC64? MVT::i64 : MVT::i32);
5752 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5753 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5754 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005755 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005756 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005757
Chris Lattner3fc027d2007-12-08 06:59:59 +00005758 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005759 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005760 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005761 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005762}
5763
Dan Gohmand858e902010-04-17 15:26:15 +00005764SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5765 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005766 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005767 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005768
Owen Andersone50ed302009-08-10 22:56:29 +00005769 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005771
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005772 MachineFunction &MF = DAG.getMachineFunction();
5773 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005774 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005775 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5776 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005777 MFI->getStackSize() &&
5778 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5779 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5780 (is31 ? PPC::R31 : PPC::R1);
5781 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5782 PtrVT);
5783 while (Depth--)
5784 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005785 FrameAddr, MachinePointerInfo(), false, false,
5786 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005787 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005788}
Dan Gohman54aeea32008-10-21 03:41:46 +00005789
5790bool
5791PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5792 // The PowerPC target isn't yet aware of offsets.
5793 return false;
5794}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005795
Evan Cheng42642d02010-04-01 20:10:42 +00005796/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005797/// and store operations as a result of memset, memcpy, and memmove
5798/// lowering. If DstAlign is zero that means it's safe to destination
5799/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5800/// means there isn't a need to check it against alignment requirement,
5801/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005802/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005803/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005804/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5805/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005806/// It returns EVT::Other if the type should be determined using generic
5807/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005808EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5809 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005810 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005811 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005812 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005813 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005815 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005817 }
5818}