blob: f90d3756b3793cc1f232c2d49e3ae52772096ed4 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
103 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000104 StringRef CurrentVendor;
105 SmallString<64> Contents;
106
107 public:
108 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
109 Streamer(Streamer_), CurrentVendor("") { }
110
111 void MaybeSwitchVendor(StringRef Vendor) {
112 assert(!Vendor.empty() && "Vendor cannot be empty.");
113
114 if (CurrentVendor.empty())
115 CurrentVendor = Vendor;
116 else if (CurrentVendor == Vendor)
117 return;
118 else
119 Finish();
120
121 CurrentVendor = Vendor;
122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 }
125
126 void EmitAttribute(unsigned Attribute, unsigned Value) {
127 // FIXME: should be ULEB
128 Contents += Attribute;
129 Contents += Value;
130 }
131
Jason W Kimf009a962011-02-07 00:49:53 +0000132 void EmitTextAttribute(unsigned Attribute, StringRef String) {
133 Contents += Attribute;
Jason W Kimc046d642011-02-07 19:07:11 +0000134 Contents += UppercaseString(String);
Jason W Kimf009a962011-02-07 00:49:53 +0000135 Contents += 0;
136 }
137
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000139 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000140
Rafael Espindola33363842010-10-25 22:26:55 +0000141 // Vendor size + Vendor name + '\0'
142 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000143
Rafael Espindola33363842010-10-25 22:26:55 +0000144 // Tag + Tag Size
145 const size_t TagHeaderSize = 1 + 4;
146
147 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
148 Streamer.EmitBytes(CurrentVendor, 0);
149 Streamer.EmitIntValue(0, 1); // '\0'
150
151 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
152 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000153
154 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000155
156 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000157 }
158 };
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160} // end of anonymous namespace
161
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000162MachineLocation ARMAsmPrinter::
163getDebugValueLocation(const MachineInstr *MI) const {
164 MachineLocation Location;
165 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
166 // Frame address. Currently handles register +- offset only.
167 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
168 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
169 else {
170 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
171 }
172 return Location;
173}
174
Devang Patelc26f5442011-04-28 02:22:40 +0000175/// getDwarfRegOpSize - get size required to emit given machine location using
176/// dwarf encoding.
177unsigned ARMAsmPrinter::getDwarfRegOpSize(const MachineLocation &MLoc) const {
178 const TargetRegisterInfo *RI = TM.getRegisterInfo();
179 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
180 return AsmPrinter::getDwarfRegOpSize(MLoc);
181 else {
182 unsigned Reg = MLoc.getReg();
183 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
184 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
185 // S registers are described as bit-pieces of a register
186 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
187 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
188
189 unsigned SReg = Reg - ARM::S0;
190 unsigned Rx = 256 + (SReg >> 1);
Devang Patelc26f5442011-04-28 02:22:40 +0000191 // DW_OP_regx + ULEB + DW_OP_bit_piece + ULEB + ULEB
192 // 1 + ULEB(Rx) + 1 + 1 + 1
193 return 4 + MCAsmInfo::getULEB128Size(Rx);
194 }
195
196 if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
197 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
198 // Q registers Q0-Q15 are described by composing two D registers together.
199 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
200
201 unsigned QReg = Reg - ARM::Q0;
202 unsigned D1 = 256 + 2 * QReg;
203 unsigned D2 = D1 + 1;
204
Devang Patelc26f5442011-04-28 02:22:40 +0000205 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8) +
206 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8);
207 // 6 + ULEB(D1) + ULEB(D2)
208 return 6 + MCAsmInfo::getULEB128Size(D1) + MCAsmInfo::getULEB128Size(D2);
209 }
210 }
211 return 0;
212}
213
Devang Patel27f5acb2011-04-21 22:48:26 +0000214/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000215void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000216 const TargetRegisterInfo *RI = TM.getRegisterInfo();
217 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000218 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000219 else {
220 unsigned Reg = MLoc.getReg();
221 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000222 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000223 // S registers are described as bit-pieces of a register
224 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
225 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
226
227 unsigned SReg = Reg - ARM::S0;
228 bool odd = SReg & 0x1;
229 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000230
231 OutStreamer.AddComment("DW_OP_regx for S register");
232 EmitInt8(dwarf::DW_OP_regx);
233
234 OutStreamer.AddComment(Twine(SReg));
235 EmitULEB128(Rx);
236
237 if (odd) {
238 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
239 EmitInt8(dwarf::DW_OP_bit_piece);
240 EmitULEB128(32);
241 EmitULEB128(32);
242 } else {
243 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
244 EmitInt8(dwarf::DW_OP_bit_piece);
245 EmitULEB128(32);
246 EmitULEB128(0);
247 }
Devang Patel71f3f112011-04-21 23:22:35 +0000248 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000249 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000250 // Q registers Q0-Q15 are described by composing two D registers together.
251 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
252
253 unsigned QReg = Reg - ARM::Q0;
254 unsigned D1 = 256 + 2 * QReg;
255 unsigned D2 = D1 + 1;
256
Devang Patel71f3f112011-04-21 23:22:35 +0000257 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
258 EmitInt8(dwarf::DW_OP_regx);
259 EmitULEB128(D1);
260 OutStreamer.AddComment("DW_OP_piece 8");
261 EmitInt8(dwarf::DW_OP_piece);
262 EmitULEB128(8);
263
264 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
265 EmitInt8(dwarf::DW_OP_regx);
266 EmitULEB128(D2);
267 OutStreamer.AddComment("DW_OP_piece 8");
268 EmitInt8(dwarf::DW_OP_piece);
269 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000270 }
271 }
272}
273
Chris Lattner953ebb72010-01-27 23:58:11 +0000274void ARMAsmPrinter::EmitFunctionEntryLabel() {
275 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000276 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
277 OutStreamer.EmitThumbFunc(Subtarget->isTargetDarwin()? CurrentFnSym : 0);
Chris Lattner953ebb72010-01-27 23:58:11 +0000278 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000279
Chris Lattner953ebb72010-01-27 23:58:11 +0000280 OutStreamer.EmitLabel(CurrentFnSym);
281}
282
Jim Grosbach2317e402010-09-30 01:57:53 +0000283/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000284/// method to print assembly for each instruction.
285///
286bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000287 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000288 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000289
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000290 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000291}
292
Evan Cheng055b0312009-06-29 07:51:04 +0000293void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000294 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000295 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000296 unsigned TF = MO.getTargetFlags();
297
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000298 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000299 default:
300 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000301 case MachineOperand::MO_Register: {
302 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000303 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000304 assert(!MO.getSubReg() && "Subregs should be eliminated!");
305 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000306 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000307 }
Evan Chenga8e29892007-01-19 07:51:42 +0000308 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000309 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000310 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000311 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000312 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000313 O << ":lower16:";
314 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000315 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000316 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000317 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000318 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000319 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000320 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000321 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000322 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000323 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000324 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000325 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
326 (TF & ARMII::MO_LO16))
327 O << ":lower16:";
328 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
329 (TF & ARMII::MO_HI16))
330 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000331 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000332
Chris Lattner0c08d092010-04-03 22:28:33 +0000333 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000334 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000335 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000336 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000337 }
Evan Chenga8e29892007-01-19 07:51:42 +0000338 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000339 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000340 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000341 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000342 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000344 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000345 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000346 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000347 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000348 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000349 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000350 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000351}
352
Evan Cheng055b0312009-06-29 07:51:04 +0000353//===--------------------------------------------------------------------===//
354
Chris Lattner0890cf12010-01-25 19:51:38 +0000355MCSymbol *ARMAsmPrinter::
356GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
357 const MachineBasicBlock *MBB) const {
358 SmallString<60> Name;
359 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000360 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000361 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000362 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000363}
364
365MCSymbol *ARMAsmPrinter::
366GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
367 SmallString<60> Name;
368 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000369 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000370 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000371}
372
Jim Grosbach433a5782010-09-24 20:47:58 +0000373
374MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
375 SmallString<60> Name;
376 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
377 << getFunctionNumber();
378 return OutContext.GetOrCreateSymbol(Name.str());
379}
380
Evan Cheng055b0312009-06-29 07:51:04 +0000381bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000382 unsigned AsmVariant, const char *ExtraCode,
383 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000384 // Does this asm operand have a single letter operand modifier?
385 if (ExtraCode && ExtraCode[0]) {
386 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000387
Evan Chenga8e29892007-01-19 07:51:42 +0000388 switch (ExtraCode[0]) {
389 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000390 case 'a': // Print as a memory address.
391 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000392 O << "["
393 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
394 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000395 return false;
396 }
397 // Fallthrough
398 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000399 if (!MI->getOperand(OpNum).isImm())
400 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000401 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000402 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000403 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000404 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000405 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000406 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000407 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +0000408 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +0000409 case 'H':
Bob Wilson9bb43e12010-12-17 23:06:42 +0000410 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000411 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000412 }
Evan Chenga8e29892007-01-19 07:51:42 +0000413 }
Jim Grosbache9952212009-09-04 01:38:51 +0000414
Chris Lattner35c33bd2010-04-04 04:47:45 +0000415 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000416 return false;
417}
418
Bob Wilson224c2442009-05-19 05:53:42 +0000419bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000420 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000421 const char *ExtraCode,
422 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000423 if (ExtraCode && ExtraCode[0])
424 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000425
426 const MachineOperand &MO = MI->getOperand(OpNum);
427 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000428 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000429 return false;
430}
431
Bob Wilson812209a2009-09-30 22:06:26 +0000432void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000433 if (Subtarget->isTargetDarwin()) {
434 Reloc::Model RelocM = TM.getRelocationModel();
435 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
436 // Declare all the text sections up front (before the DWARF sections
437 // emitted by AsmPrinter::doInitialization) so the assembler will keep
438 // them together at the beginning of the object file. This helps
439 // avoid out-of-range branches that are due a fundamental limitation of
440 // the way symbol offsets are encoded with the current Darwin ARM
441 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000442 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000443 static_cast<const TargetLoweringObjectFileMachO &>(
444 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000445 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
446 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
447 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
448 if (RelocM == Reloc::DynamicNoPIC) {
449 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000450 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
451 MCSectionMachO::S_SYMBOL_STUBS,
452 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000453 OutStreamer.SwitchSection(sect);
454 } else {
455 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000456 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
457 MCSectionMachO::S_SYMBOL_STUBS,
458 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000459 OutStreamer.SwitchSection(sect);
460 }
Bob Wilson63db5942010-07-30 19:55:47 +0000461 const MCSection *StaticInitSect =
462 OutContext.getMachOSection("__TEXT", "__StaticInit",
463 MCSectionMachO::S_REGULAR |
464 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
465 SectionKind::getText());
466 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000467 }
468 }
469
Jim Grosbache5165492009-11-09 00:11:35 +0000470 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000471 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000472
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000473 // Emit ARM Build Attributes
474 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000475
Jason W Kimdef9ac42010-10-06 22:36:46 +0000476 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000477 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000478}
479
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000480
Chris Lattner4a071d62009-10-19 17:59:19 +0000481void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000482 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000483 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000484 const TargetLoweringObjectFileMachO &TLOFMacho =
485 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000486 MachineModuleInfoMachO &MMIMacho =
487 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000488
Evan Chenga8e29892007-01-19 07:51:42 +0000489 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000490 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000491
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000492 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000493 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000494 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000495 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000496 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000497 // L_foo$stub:
498 OutStreamer.EmitLabel(Stubs[i].first);
499 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000500 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
501 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000502
Bill Wendling52a50e52010-03-11 01:18:13 +0000503 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000504 // External to current translation unit.
505 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
506 else
507 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000508 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000509 // When we place the LSDA into the TEXT section, the type info
510 // pointers need to be indirect and pc-rel. We accomplish this by
511 // using NLPs; however, sometimes the types are local to the file.
512 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000513 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
514 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000515 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000516 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000517
518 Stubs.clear();
519 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000520 }
521
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000522 Stubs = MMIMacho.GetHiddenGVStubList();
523 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000524 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000525 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000526 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
527 // L_foo$stub:
528 OutStreamer.EmitLabel(Stubs[i].first);
529 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000530 OutStreamer.EmitValue(MCSymbolRefExpr::
531 Create(Stubs[i].second.getPointer(),
532 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000533 4/*size*/, 0/*addrspace*/);
534 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000535
536 Stubs.clear();
537 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000538 }
539
Evan Chenga8e29892007-01-19 07:51:42 +0000540 // Funny Darwin hack: This flag tells the linker that no global symbols
541 // contain code that falls through to other global symbols (e.g. the obvious
542 // implementation of multiple entry points). If this doesn't occur, the
543 // linker can safely perform dead code stripping. Since LLVM never
544 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000545 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000546 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000547}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000548
Chris Lattner97f06932009-10-19 20:20:46 +0000549//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000550// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
551// FIXME:
552// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000553// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000554// Instead of subclassing the MCELFStreamer, we do the work here.
555
556void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000557
Jason W Kim17b443d2010-10-11 23:01:44 +0000558 emitARMAttributeSection();
559
Renato Golin728ff0d2011-02-28 22:04:27 +0000560 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
561 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000562 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000563 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000564 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000565 emitFPU = true;
566 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000567 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
568 AttrEmitter = new ObjectAttributeEmitter(O);
569 }
570
571 AttrEmitter->MaybeSwitchVendor("aeabi");
572
Jason W Kimdef9ac42010-10-06 22:36:46 +0000573 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000574
575 if (CPUString == "cortex-a8" ||
576 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000577 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000578 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
579 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
580 ARMBuildAttrs::ApplicationProfile);
581 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
582 ARMBuildAttrs::Allowed);
583 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
584 ARMBuildAttrs::AllowThumb32);
585 // Fixme: figure out when this is emitted.
586 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
587 // ARMBuildAttrs::AllowWMMXv1);
588 //
589
590 /// ADD additional Else-cases here!
591 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000592 // FIXME: Why these defaults?
593 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000594 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
595 ARMBuildAttrs::Allowed);
596 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
597 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000598 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000599
Renato Goline89a0532011-03-02 21:20:09 +0000600 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000601 /* NEON is not exactly a VFP architecture, but GAS emit one of
602 * neon/vfpv3/vfpv2 for .fpu parameters */
603 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
604 /* If emitted for NEON, omit from VFP below, since you can have both
605 * NEON and VFP in build attributes but only one .fpu */
606 emitFPU = false;
607 }
608
609 /* VFPv3 + .fpu */
610 if (Subtarget->hasVFP3()) {
611 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
612 ARMBuildAttrs::AllowFPv3A);
613 if (emitFPU)
614 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
615
616 /* VFPv2 + .fpu */
617 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000618 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
619 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000620 if (emitFPU)
621 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
622 }
623
624 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
625 * since NEON can have 1 (allowed) or 2 (fused MAC operations) */
626 if (Subtarget->hasNEON()) {
627 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
628 ARMBuildAttrs::Allowed);
629 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000630
631 // Signal various FP modes.
632 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000633 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
634 ARMBuildAttrs::Allowed);
635 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
636 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000637 }
638
639 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000640 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
641 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000642 else
Jason W Kimf009a962011-02-07 00:49:53 +0000643 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
644 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000645
Jason W Kimf009a962011-02-07 00:49:53 +0000646 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000647 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000648 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
649 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000650
651 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
652 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000653 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
654 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000655 }
656 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000657
Jason W Kimf009a962011-02-07 00:49:53 +0000658 if (Subtarget->hasDivide())
659 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000660
661 AttrEmitter->Finish();
662 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000663}
664
Jason W Kim17b443d2010-10-11 23:01:44 +0000665void ARMAsmPrinter::emitARMAttributeSection() {
666 // <format-version>
667 // [ <section-length> "vendor-name"
668 // [ <file-tag> <size> <attribute>*
669 // | <section-tag> <size> <section-number>* 0 <attribute>*
670 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
671 // ]+
672 // ]*
673
674 if (OutStreamer.hasRawTextSupport())
675 return;
676
677 const ARMElfTargetObjectFile &TLOFELF =
678 static_cast<const ARMElfTargetObjectFile &>
679 (getObjFileLowering());
680
681 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000682
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000683 // Format version
684 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000685}
686
Jason W Kimdef9ac42010-10-06 22:36:46 +0000687//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000688
Jim Grosbach988ce092010-09-18 00:05:05 +0000689static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
690 unsigned LabelId, MCContext &Ctx) {
691
692 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
693 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
694 return Label;
695}
696
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000697static MCSymbolRefExpr::VariantKind
698getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
699 switch (Modifier) {
700 default: llvm_unreachable("Unknown modifier!");
701 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
702 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
703 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
704 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
705 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
706 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
707 }
708 return MCSymbolRefExpr::VK_None;
709}
710
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000711MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
712 bool isIndirect = Subtarget->isTargetDarwin() &&
713 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
714 if (!isIndirect)
715 return Mang->getSymbol(GV);
716
717 // FIXME: Remove this when Darwin transition to @GOT like syntax.
718 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
719 MachineModuleInfoMachO &MMIMachO =
720 MMI->getObjFileInfo<MachineModuleInfoMachO>();
721 MachineModuleInfoImpl::StubValueTy &StubSym =
722 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
723 MMIMachO.getGVStubEntry(MCSym);
724 if (StubSym.getPointer() == 0)
725 StubSym = MachineModuleInfoImpl::
726 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
727 return MCSym;
728}
729
Jim Grosbach5df08d82010-11-09 18:45:04 +0000730void ARMAsmPrinter::
731EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
732 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
733
734 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000735
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000736 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000737 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000738 SmallString<128> Str;
739 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000740 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000741 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000742 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000743 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000744 } else if (ACPV->isGlobalValue()) {
745 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000746 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000747 } else {
748 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000749 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000750 }
751
752 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000753 const MCExpr *Expr =
754 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
755 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000756
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000757 if (ACPV->getPCAdjustment()) {
758 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
759 getFunctionNumber(),
760 ACPV->getLabelId(),
761 OutContext);
762 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
763 PCRelExpr =
764 MCBinaryExpr::CreateAdd(PCRelExpr,
765 MCConstantExpr::Create(ACPV->getPCAdjustment(),
766 OutContext),
767 OutContext);
768 if (ACPV->mustAddCurrentAddress()) {
769 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
770 // label, so just emit a local label end reference that instead.
771 MCSymbol *DotSym = OutContext.CreateTempSymbol();
772 OutStreamer.EmitLabel(DotSym);
773 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
774 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000775 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000776 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000777 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000778 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000779}
780
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000781void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
782 unsigned Opcode = MI->getOpcode();
783 int OpNum = 1;
784 if (Opcode == ARM::BR_JTadd)
785 OpNum = 2;
786 else if (Opcode == ARM::BR_JTm)
787 OpNum = 3;
788
789 const MachineOperand &MO1 = MI->getOperand(OpNum);
790 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
791 unsigned JTI = MO1.getIndex();
792
793 // Emit a label for the jump table.
794 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
795 OutStreamer.EmitLabel(JTISymbol);
796
797 // Emit each entry of the table.
798 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
799 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
800 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
801
802 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
803 MachineBasicBlock *MBB = JTBBs[i];
804 // Construct an MCExpr for the entry. We want a value of the form:
805 // (BasicBlockAddr - TableBeginAddr)
806 //
807 // For example, a table with entries jumping to basic blocks BB0 and BB1
808 // would look like:
809 // LJTI_0_0:
810 // .word (LBB0 - LJTI_0_0)
811 // .word (LBB1 - LJTI_0_0)
812 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
813
814 if (TM.getRelocationModel() == Reloc::PIC_)
815 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
816 OutContext),
817 OutContext);
818 OutStreamer.EmitValue(Expr, 4);
819 }
820}
821
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000822void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
823 unsigned Opcode = MI->getOpcode();
824 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
825 const MachineOperand &MO1 = MI->getOperand(OpNum);
826 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
827 unsigned JTI = MO1.getIndex();
828
829 // Emit a label for the jump table.
830 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
831 OutStreamer.EmitLabel(JTISymbol);
832
833 // Emit each entry of the table.
834 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
835 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
836 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000837 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000838 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000839 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000840 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000841 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000842
843 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
844 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000845 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
846 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000847 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000848 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000849 MCInst BrInst;
850 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000851 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000852 OutStreamer.EmitInstruction(BrInst);
853 continue;
854 }
855 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000856 // MCExpr for the entry. We want a value of the form:
857 // (BasicBlockAddr - TableBeginAddr) / 2
858 //
859 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
860 // would look like:
861 // LJTI_0_0:
862 // .byte (LBB0 - LJTI_0_0) / 2
863 // .byte (LBB1 - LJTI_0_0) / 2
864 const MCExpr *Expr =
865 MCBinaryExpr::CreateSub(MBBSymbolExpr,
866 MCSymbolRefExpr::Create(JTISymbol, OutContext),
867 OutContext);
868 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
869 OutContext);
870 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000871 }
872}
873
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000874void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
875 raw_ostream &OS) {
876 unsigned NOps = MI->getNumOperands();
877 assert(NOps==4);
878 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
879 // cast away const; DIetc do not take const operands for some reason.
880 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
881 OS << V.getName();
882 OS << " <- ";
883 // Frame address. Currently handles register +- offset only.
884 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
885 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
886 OS << ']';
887 OS << "+";
888 printOperand(MI, NOps-2, OS);
889}
890
Jim Grosbach40edf732010-12-14 21:10:47 +0000891static void populateADROperands(MCInst &Inst, unsigned Dest,
892 const MCSymbol *Label,
893 unsigned pred, unsigned ccreg,
894 MCContext &Ctx) {
895 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
896 Inst.addOperand(MCOperand::CreateReg(Dest));
897 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
898 // Add predicate operands.
899 Inst.addOperand(MCOperand::CreateImm(pred));
900 Inst.addOperand(MCOperand::CreateReg(ccreg));
901}
902
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000903void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
904 unsigned Opcode) {
905 MCInst TmpInst;
906
907 // Emit the instruction as usual, just patch the opcode.
908 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
909 TmpInst.setOpcode(Opcode);
910 OutStreamer.EmitInstruction(TmpInst);
911}
912
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000913void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
914 assert(MI->getFlag(MachineInstr::FrameSetup) &&
915 "Only instruction which are involved into frame setup code are allowed");
916
917 const MachineFunction &MF = *MI->getParent()->getParent();
918 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000919 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000920
921 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000922 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000923 unsigned SrcReg, DstReg;
924
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000925 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
926 // Two special cases:
927 // 1) tPUSH does not have src/dst regs.
928 // 2) for Thumb1 code we sometimes materialize the constant via constpool
929 // load. Yes, this is pretty fragile, but for now I don't see better
930 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000931 SrcReg = DstReg = ARM::SP;
932 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000933 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000934 DstReg = MI->getOperand(0).getReg();
935 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000936
937 // Try to figure out the unwinding opcode out of src / dst regs.
938 if (MI->getDesc().mayStore()) {
939 // Register saves.
940 assert(DstReg == ARM::SP &&
941 "Only stack pointer as a destination reg is supported");
942
943 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000944 // Skip src & dst reg, and pred ops.
945 unsigned StartOp = 2 + 2;
946 // Use all the operands.
947 unsigned NumOffset = 0;
948
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000949 switch (Opc) {
950 default:
951 MI->dump();
952 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000953 case ARM::tPUSH:
954 // Special case here: no src & dst reg, but two extra imp ops.
955 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000956 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000957 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000958 case ARM::VSTMDDB_UPD:
959 assert(SrcReg == ARM::SP &&
960 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000961 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
962 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000963 RegList.push_back(MI->getOperand(i).getReg());
964 break;
965 case ARM::STR_PRE:
966 assert(MI->getOperand(2).getReg() == ARM::SP &&
967 "Only stack pointer as a source reg is supported");
968 RegList.push_back(SrcReg);
969 break;
970 }
971 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
972 } else {
973 // Changes of stack / frame pointer.
974 if (SrcReg == ARM::SP) {
975 int64_t Offset = 0;
976 switch (Opc) {
977 default:
978 MI->dump();
979 assert(0 && "Unsupported opcode for unwinding information");
980 case ARM::MOVr:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000981 case ARM::tMOVgpr2gpr:
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000982 case ARM::tMOVgpr2tgpr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000983 Offset = 0;
984 break;
985 case ARM::ADDri:
986 Offset = -MI->getOperand(2).getImm();
987 break;
988 case ARM::SUBri:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000989 case ARM::t2SUBrSPi:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000990 Offset = MI->getOperand(2).getImm();
991 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000992 case ARM::tSUBspi:
993 Offset = MI->getOperand(2).getImm()*4;
994 break;
995 case ARM::tADDspi:
996 case ARM::tADDrSPi:
997 Offset = -MI->getOperand(2).getImm()*4;
998 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000999 case ARM::tLDRpci: {
1000 // Grab the constpool index and check, whether it corresponds to
1001 // original or cloned constpool entry.
1002 unsigned CPI = MI->getOperand(1).getIndex();
1003 const MachineConstantPool *MCP = MF.getConstantPool();
1004 if (CPI >= MCP->getConstants().size())
1005 CPI = AFI.getOriginalCPIdx(CPI);
1006 assert(CPI != -1U && "Invalid constpool index");
1007
1008 // Derive the actual offset.
1009 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1010 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1011 // FIXME: Check for user, it should be "add" instruction!
1012 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001013 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001014 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001015 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001016
1017 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001018 // Set-up of the frame pointer. Positive values correspond to "add"
1019 // instruction.
1020 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001021 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001022 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001023 // instruction.
1024 OutStreamer.EmitPad(Offset);
1025 } else {
1026 MI->dump();
1027 assert(0 && "Unsupported opcode for unwinding information");
1028 }
1029 } else if (DstReg == ARM::SP) {
1030 // FIXME: .movsp goes here
1031 MI->dump();
1032 assert(0 && "Unsupported opcode for unwinding information");
1033 }
1034 else {
1035 MI->dump();
1036 assert(0 && "Unsupported opcode for unwinding information");
1037 }
1038 }
1039}
1040
1041extern cl::opt<bool> EnableARMEHABI;
1042
Jim Grosbachb454cda2010-09-29 15:23:40 +00001043void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001044 unsigned Opc = MI->getOpcode();
1045 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +00001046 default: break;
Jim Grosbach72422d32011-03-11 23:24:15 +00001047 case ARM::B: {
1048 // B is just a Bcc with an 'always' predicate.
1049 MCInst TmpInst;
1050 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1051 TmpInst.setOpcode(ARM::Bcc);
1052 // Add predicate operands.
1053 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1054 TmpInst.addOperand(MCOperand::CreateReg(0));
1055 OutStreamer.EmitInstruction(TmpInst);
1056 return;
1057 }
Jim Grosbachdd119882011-03-11 22:51:41 +00001058 case ARM::LDMIA_RET: {
1059 // LDMIA_RET is just a normal LDMIA_UPD instruction that targets PC and as
1060 // such has additional code-gen properties and scheduling information.
1061 // To emit it, we just construct as normal and set the opcode to LDMIA_UPD.
1062 MCInst TmpInst;
1063 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1064 TmpInst.setOpcode(ARM::LDMIA_UPD);
1065 OutStreamer.EmitInstruction(TmpInst);
1066 return;
1067 }
Jim Grosbach9702e602010-12-09 01:22:19 +00001068 case ARM::t2ADDrSPi:
1069 case ARM::t2ADDrSPi12:
1070 case ARM::t2SUBrSPi:
1071 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +00001072 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
1073 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +00001074 break;
1075
Chris Lattner112f2392010-11-14 20:31:06 +00001076 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001077 case ARM::DBG_VALUE: {
1078 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1079 SmallString<128> TmpStr;
1080 raw_svector_ostream OS(TmpStr);
1081 PrintDebugValueComment(MI, OS);
1082 OutStreamer.EmitRawText(StringRef(OS.str()));
1083 }
1084 return;
1085 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +00001086 case ARM::tBfar: {
1087 MCInst TmpInst;
1088 TmpInst.setOpcode(ARM::tBL);
1089 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
1090 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
1091 OutStreamer.EmitInstruction(TmpInst);
1092 return;
1093 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001094 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001095 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001096 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001097 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001098 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001099 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1100 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1101 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001102 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1103 GetCPISymbol(MI->getOperand(1).getIndex()),
1104 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1105 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001106 OutStreamer.EmitInstruction(TmpInst);
1107 return;
1108 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001109 case ARM::LEApcrelJT:
1110 case ARM::tLEApcrelJT:
1111 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001112 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001113 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1114 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1115 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001116 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1117 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1118 MI->getOperand(2).getImm()),
1119 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1120 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001121 OutStreamer.EmitInstruction(TmpInst);
1122 return;
1123 }
Jim Grosbach2e812e12010-11-30 18:56:36 +00001124 case ARM::MOVPCRX: {
1125 MCInst TmpInst;
1126 TmpInst.setOpcode(ARM::MOVr);
1127 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1128 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1129 // Add predicate operands.
1130 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1131 TmpInst.addOperand(MCOperand::CreateReg(0));
1132 // Add 's' bit operand (always reg0 for this)
1133 TmpInst.addOperand(MCOperand::CreateReg(0));
1134 OutStreamer.EmitInstruction(TmpInst);
1135 return;
1136 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001137 // Darwin call instructions are just normal call instructions with different
1138 // clobber semantics (they clobber R9).
1139 case ARM::BLr9:
1140 case ARM::BLr9_pred:
1141 case ARM::BLXr9:
1142 case ARM::BLXr9_pred: {
1143 unsigned newOpc;
1144 switch (Opc) {
1145 default: assert(0);
1146 case ARM::BLr9: newOpc = ARM::BL; break;
1147 case ARM::BLr9_pred: newOpc = ARM::BL_pred; break;
1148 case ARM::BLXr9: newOpc = ARM::BLX; break;
1149 case ARM::BLXr9_pred: newOpc = ARM::BLX_pred; break;
1150 }
1151 MCInst TmpInst;
1152 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1153 TmpInst.setOpcode(newOpc);
1154 OutStreamer.EmitInstruction(TmpInst);
1155 return;
1156 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001157 case ARM::BXr9_CALL:
1158 case ARM::BX_CALL: {
1159 {
1160 MCInst TmpInst;
1161 TmpInst.setOpcode(ARM::MOVr);
1162 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1163 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1164 // Add predicate operands.
1165 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1166 TmpInst.addOperand(MCOperand::CreateReg(0));
1167 // Add 's' bit operand (always reg0 for this)
1168 TmpInst.addOperand(MCOperand::CreateReg(0));
1169 OutStreamer.EmitInstruction(TmpInst);
1170 }
1171 {
1172 MCInst TmpInst;
1173 TmpInst.setOpcode(ARM::BX);
1174 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1175 OutStreamer.EmitInstruction(TmpInst);
1176 }
1177 return;
1178 }
1179 case ARM::BMOVPCRXr9_CALL:
1180 case ARM::BMOVPCRX_CALL: {
1181 {
1182 MCInst TmpInst;
1183 TmpInst.setOpcode(ARM::MOVr);
1184 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1185 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1186 // Add predicate operands.
1187 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1188 TmpInst.addOperand(MCOperand::CreateReg(0));
1189 // Add 's' bit operand (always reg0 for this)
1190 TmpInst.addOperand(MCOperand::CreateReg(0));
1191 OutStreamer.EmitInstruction(TmpInst);
1192 }
1193 {
1194 MCInst TmpInst;
1195 TmpInst.setOpcode(ARM::MOVr);
1196 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1197 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1198 // Add predicate operands.
1199 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1200 TmpInst.addOperand(MCOperand::CreateReg(0));
1201 // Add 's' bit operand (always reg0 for this)
1202 TmpInst.addOperand(MCOperand::CreateReg(0));
1203 OutStreamer.EmitInstruction(TmpInst);
1204 }
1205 return;
1206 }
Evan Cheng53519f02011-01-21 18:55:51 +00001207 case ARM::MOVi16_ga_pcrel:
1208 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001209 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001210 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001211 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1212
Evan Cheng53519f02011-01-21 18:55:51 +00001213 unsigned TF = MI->getOperand(1).getTargetFlags();
1214 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001215 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1216 MCSymbol *GVSym = GetARMGVSymbol(GV);
1217 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001218 if (isPIC) {
1219 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1220 getFunctionNumber(),
1221 MI->getOperand(2).getImm(), OutContext);
1222 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1223 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1224 const MCExpr *PCRelExpr =
1225 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1226 MCBinaryExpr::CreateAdd(LabelSymExpr,
1227 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001228 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001229 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1230 } else {
1231 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1232 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1233 }
1234
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001235 // Add predicate operands.
1236 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1237 TmpInst.addOperand(MCOperand::CreateReg(0));
1238 // Add 's' bit operand (always reg0 for this)
1239 TmpInst.addOperand(MCOperand::CreateReg(0));
1240 OutStreamer.EmitInstruction(TmpInst);
1241 return;
1242 }
Evan Cheng53519f02011-01-21 18:55:51 +00001243 case ARM::MOVTi16_ga_pcrel:
1244 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001245 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001246 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1247 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001248 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1249 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1250
Evan Cheng53519f02011-01-21 18:55:51 +00001251 unsigned TF = MI->getOperand(2).getTargetFlags();
1252 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001253 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1254 MCSymbol *GVSym = GetARMGVSymbol(GV);
1255 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001256 if (isPIC) {
1257 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1258 getFunctionNumber(),
1259 MI->getOperand(3).getImm(), OutContext);
1260 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1261 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1262 const MCExpr *PCRelExpr =
1263 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1264 MCBinaryExpr::CreateAdd(LabelSymExpr,
1265 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001266 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001267 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1268 } else {
1269 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1270 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1271 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001272 // Add predicate operands.
1273 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1274 TmpInst.addOperand(MCOperand::CreateReg(0));
1275 // Add 's' bit operand (always reg0 for this)
1276 TmpInst.addOperand(MCOperand::CreateReg(0));
1277 OutStreamer.EmitInstruction(TmpInst);
1278 return;
1279 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001280 case ARM::tPICADD: {
1281 // This is a pseudo op for a label + instruction sequence, which looks like:
1282 // LPC0:
1283 // add r0, pc
1284 // This adds the address of LPC0 to r0.
1285
1286 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001287 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1288 getFunctionNumber(), MI->getOperand(2).getImm(),
1289 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001290
1291 // Form and emit the add.
1292 MCInst AddInst;
1293 AddInst.setOpcode(ARM::tADDhirr);
1294 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1295 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1296 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1297 // Add predicate operands.
1298 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1299 AddInst.addOperand(MCOperand::CreateReg(0));
1300 OutStreamer.EmitInstruction(AddInst);
1301 return;
1302 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001303 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001304 // This is a pseudo op for a label + instruction sequence, which looks like:
1305 // LPC0:
1306 // add r0, pc, r0
1307 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001308
Chris Lattner4d152222009-10-19 22:23:04 +00001309 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001310 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1311 getFunctionNumber(), MI->getOperand(2).getImm(),
1312 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001313
Jim Grosbachf3f09522010-09-14 21:05:34 +00001314 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001315 MCInst AddInst;
1316 AddInst.setOpcode(ARM::ADDrr);
1317 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1318 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1319 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001320 // Add predicate operands.
1321 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1322 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1323 // Add 's' bit operand (always reg0 for this)
1324 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001325 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001326 return;
1327 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001328 case ARM::PICSTR:
1329 case ARM::PICSTRB:
1330 case ARM::PICSTRH:
1331 case ARM::PICLDR:
1332 case ARM::PICLDRB:
1333 case ARM::PICLDRH:
1334 case ARM::PICLDRSB:
1335 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001336 // This is a pseudo op for a label + instruction sequence, which looks like:
1337 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001338 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001339 // The LCP0 label is referenced by a constant pool entry in order to get
1340 // a PC-relative address at the ldr instruction.
1341
1342 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001343 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1344 getFunctionNumber(), MI->getOperand(2).getImm(),
1345 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001346
1347 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001348 unsigned Opcode;
1349 switch (MI->getOpcode()) {
1350 default:
1351 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001352 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1353 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001354 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001355 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001356 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001357 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1358 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1359 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1360 }
1361 MCInst LdStInst;
1362 LdStInst.setOpcode(Opcode);
1363 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1364 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1365 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1366 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001367 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001368 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1369 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1370 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001371
1372 return;
1373 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001374 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001375 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1376 /// in the function. The first operand is the ID# for this instruction, the
1377 /// second is the index into the MachineConstantPool that this is, the third
1378 /// is the size in bytes of this constant pool entry.
1379 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1380 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1381
1382 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001383 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001384
1385 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1386 if (MCPE.isMachineConstantPoolEntry())
1387 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1388 else
1389 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001390
Chris Lattnera70e6442009-10-19 22:33:05 +00001391 return;
1392 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001393 case ARM::t2BR_JT: {
1394 // Lower and emit the instruction itself, then the jump table following it.
1395 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001396 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1397 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1398 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1399 // Add predicate operands.
1400 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1401 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001402 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001403 // Output the data for the jump table itself
1404 EmitJump2Table(MI);
1405 return;
1406 }
1407 case ARM::t2TBB_JT: {
1408 // Lower and emit the instruction itself, then the jump table following it.
1409 MCInst TmpInst;
1410
1411 TmpInst.setOpcode(ARM::t2TBB);
1412 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1413 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1414 // Add predicate operands.
1415 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1416 TmpInst.addOperand(MCOperand::CreateReg(0));
1417 OutStreamer.EmitInstruction(TmpInst);
1418 // Output the data for the jump table itself
1419 EmitJump2Table(MI);
1420 // Make sure the next instruction is 2-byte aligned.
1421 EmitAlignment(1);
1422 return;
1423 }
1424 case ARM::t2TBH_JT: {
1425 // Lower and emit the instruction itself, then the jump table following it.
1426 MCInst TmpInst;
1427
1428 TmpInst.setOpcode(ARM::t2TBH);
1429 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1430 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1431 // Add predicate operands.
1432 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1433 TmpInst.addOperand(MCOperand::CreateReg(0));
1434 OutStreamer.EmitInstruction(TmpInst);
1435 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001436 EmitJump2Table(MI);
1437 return;
1438 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001439 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001440 case ARM::BR_JTr: {
1441 // Lower and emit the instruction itself, then the jump table following it.
1442 // mov pc, target
1443 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001444 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1445 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001446 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001447 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1448 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1449 // Add predicate operands.
1450 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1451 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001452 // Add 's' bit operand (always reg0 for this)
1453 if (Opc == ARM::MOVr)
1454 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001455 OutStreamer.EmitInstruction(TmpInst);
1456
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001457 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001458 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001459 EmitAlignment(2);
1460
Jim Grosbach2dc77682010-11-29 18:37:44 +00001461 // Output the data for the jump table itself
1462 EmitJumpTable(MI);
1463 return;
1464 }
1465 case ARM::BR_JTm: {
1466 // Lower and emit the instruction itself, then the jump table following it.
1467 // ldr pc, target
1468 MCInst TmpInst;
1469 if (MI->getOperand(1).getReg() == 0) {
1470 // literal offset
1471 TmpInst.setOpcode(ARM::LDRi12);
1472 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1473 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1474 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1475 } else {
1476 TmpInst.setOpcode(ARM::LDRrs);
1477 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1478 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1479 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1480 TmpInst.addOperand(MCOperand::CreateImm(0));
1481 }
1482 // Add predicate operands.
1483 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1484 TmpInst.addOperand(MCOperand::CreateReg(0));
1485 OutStreamer.EmitInstruction(TmpInst);
1486
1487 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001488 EmitJumpTable(MI);
1489 return;
1490 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001491 case ARM::BR_JTadd: {
1492 // Lower and emit the instruction itself, then the jump table following it.
1493 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001494 MCInst TmpInst;
1495 TmpInst.setOpcode(ARM::ADDrr);
1496 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1497 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1498 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001499 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001500 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1501 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001502 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001503 TmpInst.addOperand(MCOperand::CreateReg(0));
1504 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001505
1506 // Output the data for the jump table itself
1507 EmitJumpTable(MI);
1508 return;
1509 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001510 case ARM::TRAP: {
1511 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1512 // FIXME: Remove this special case when they do.
1513 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001514 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001515 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001516 OutStreamer.AddComment("trap");
1517 OutStreamer.EmitIntValue(Val, 4);
1518 return;
1519 }
1520 break;
1521 }
1522 case ARM::tTRAP: {
1523 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1524 // FIXME: Remove this special case when they do.
1525 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001526 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001527 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001528 OutStreamer.AddComment("trap");
1529 OutStreamer.EmitIntValue(Val, 2);
1530 return;
1531 }
1532 break;
1533 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001534 case ARM::t2Int_eh_sjlj_setjmp:
1535 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001536 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001537 // Two incoming args: GPR:$src, GPR:$val
1538 // mov $val, pc
1539 // adds $val, #7
1540 // str $val, [$src, #4]
1541 // movs r0, #0
1542 // b 1f
1543 // movs r0, #1
1544 // 1:
1545 unsigned SrcReg = MI->getOperand(0).getReg();
1546 unsigned ValReg = MI->getOperand(1).getReg();
1547 MCSymbol *Label = GetARMSJLJEHLabel();
1548 {
1549 MCInst TmpInst;
1550 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1551 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1552 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1553 // 's' bit operand
1554 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1555 OutStreamer.AddComment("eh_setjmp begin");
1556 OutStreamer.EmitInstruction(TmpInst);
1557 }
1558 {
1559 MCInst TmpInst;
1560 TmpInst.setOpcode(ARM::tADDi3);
1561 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1562 // 's' bit operand
1563 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1564 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1565 TmpInst.addOperand(MCOperand::CreateImm(7));
1566 // Predicate.
1567 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1568 TmpInst.addOperand(MCOperand::CreateReg(0));
1569 OutStreamer.EmitInstruction(TmpInst);
1570 }
1571 {
1572 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001573 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001574 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1575 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1576 // The offset immediate is #4. The operand value is scaled by 4 for the
1577 // tSTR instruction.
1578 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001579 // Predicate.
1580 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1581 TmpInst.addOperand(MCOperand::CreateReg(0));
1582 OutStreamer.EmitInstruction(TmpInst);
1583 }
1584 {
1585 MCInst TmpInst;
1586 TmpInst.setOpcode(ARM::tMOVi8);
1587 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1588 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1589 TmpInst.addOperand(MCOperand::CreateImm(0));
1590 // Predicate.
1591 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1592 TmpInst.addOperand(MCOperand::CreateReg(0));
1593 OutStreamer.EmitInstruction(TmpInst);
1594 }
1595 {
1596 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1597 MCInst TmpInst;
1598 TmpInst.setOpcode(ARM::tB);
1599 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1600 OutStreamer.EmitInstruction(TmpInst);
1601 }
1602 {
1603 MCInst TmpInst;
1604 TmpInst.setOpcode(ARM::tMOVi8);
1605 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1606 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1607 TmpInst.addOperand(MCOperand::CreateImm(1));
1608 // Predicate.
1609 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1610 TmpInst.addOperand(MCOperand::CreateReg(0));
1611 OutStreamer.AddComment("eh_setjmp end");
1612 OutStreamer.EmitInstruction(TmpInst);
1613 }
1614 OutStreamer.EmitLabel(Label);
1615 return;
1616 }
1617
Jim Grosbach45390082010-09-23 23:33:56 +00001618 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001619 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001620 // Two incoming args: GPR:$src, GPR:$val
1621 // add $val, pc, #8
1622 // str $val, [$src, #+4]
1623 // mov r0, #0
1624 // add pc, pc, #0
1625 // mov r0, #1
1626 unsigned SrcReg = MI->getOperand(0).getReg();
1627 unsigned ValReg = MI->getOperand(1).getReg();
1628
1629 {
1630 MCInst TmpInst;
1631 TmpInst.setOpcode(ARM::ADDri);
1632 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1633 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1634 TmpInst.addOperand(MCOperand::CreateImm(8));
1635 // Predicate.
1636 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1637 TmpInst.addOperand(MCOperand::CreateReg(0));
1638 // 's' bit operand (always reg0 for this).
1639 TmpInst.addOperand(MCOperand::CreateReg(0));
1640 OutStreamer.AddComment("eh_setjmp begin");
1641 OutStreamer.EmitInstruction(TmpInst);
1642 }
1643 {
1644 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001645 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001646 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1647 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001648 TmpInst.addOperand(MCOperand::CreateImm(4));
1649 // Predicate.
1650 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1651 TmpInst.addOperand(MCOperand::CreateReg(0));
1652 OutStreamer.EmitInstruction(TmpInst);
1653 }
1654 {
1655 MCInst TmpInst;
1656 TmpInst.setOpcode(ARM::MOVi);
1657 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1658 TmpInst.addOperand(MCOperand::CreateImm(0));
1659 // Predicate.
1660 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1661 TmpInst.addOperand(MCOperand::CreateReg(0));
1662 // 's' bit operand (always reg0 for this).
1663 TmpInst.addOperand(MCOperand::CreateReg(0));
1664 OutStreamer.EmitInstruction(TmpInst);
1665 }
1666 {
1667 MCInst TmpInst;
1668 TmpInst.setOpcode(ARM::ADDri);
1669 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1670 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1671 TmpInst.addOperand(MCOperand::CreateImm(0));
1672 // Predicate.
1673 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1674 TmpInst.addOperand(MCOperand::CreateReg(0));
1675 // 's' bit operand (always reg0 for this).
1676 TmpInst.addOperand(MCOperand::CreateReg(0));
1677 OutStreamer.EmitInstruction(TmpInst);
1678 }
1679 {
1680 MCInst TmpInst;
1681 TmpInst.setOpcode(ARM::MOVi);
1682 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1683 TmpInst.addOperand(MCOperand::CreateImm(1));
1684 // Predicate.
1685 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1686 TmpInst.addOperand(MCOperand::CreateReg(0));
1687 // 's' bit operand (always reg0 for this).
1688 TmpInst.addOperand(MCOperand::CreateReg(0));
1689 OutStreamer.AddComment("eh_setjmp end");
1690 OutStreamer.EmitInstruction(TmpInst);
1691 }
1692 return;
1693 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001694 case ARM::Int_eh_sjlj_longjmp: {
1695 // ldr sp, [$src, #8]
1696 // ldr $scratch, [$src, #4]
1697 // ldr r7, [$src]
1698 // bx $scratch
1699 unsigned SrcReg = MI->getOperand(0).getReg();
1700 unsigned ScratchReg = MI->getOperand(1).getReg();
1701 {
1702 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001703 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001704 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1705 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001706 TmpInst.addOperand(MCOperand::CreateImm(8));
1707 // Predicate.
1708 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1709 TmpInst.addOperand(MCOperand::CreateReg(0));
1710 OutStreamer.EmitInstruction(TmpInst);
1711 }
1712 {
1713 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001714 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001715 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1716 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001717 TmpInst.addOperand(MCOperand::CreateImm(4));
1718 // Predicate.
1719 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1720 TmpInst.addOperand(MCOperand::CreateReg(0));
1721 OutStreamer.EmitInstruction(TmpInst);
1722 }
1723 {
1724 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001725 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001726 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1727 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001728 TmpInst.addOperand(MCOperand::CreateImm(0));
1729 // Predicate.
1730 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1731 TmpInst.addOperand(MCOperand::CreateReg(0));
1732 OutStreamer.EmitInstruction(TmpInst);
1733 }
1734 {
1735 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001736 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001737 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1738 // Predicate.
1739 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1740 TmpInst.addOperand(MCOperand::CreateReg(0));
1741 OutStreamer.EmitInstruction(TmpInst);
1742 }
1743 return;
1744 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001745 case ARM::tInt_eh_sjlj_longjmp: {
1746 // ldr $scratch, [$src, #8]
1747 // mov sp, $scratch
1748 // ldr $scratch, [$src, #4]
1749 // ldr r7, [$src]
1750 // bx $scratch
1751 unsigned SrcReg = MI->getOperand(0).getReg();
1752 unsigned ScratchReg = MI->getOperand(1).getReg();
1753 {
1754 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001755 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001756 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1757 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1758 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001759 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001760 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001761 // Predicate.
1762 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1763 TmpInst.addOperand(MCOperand::CreateReg(0));
1764 OutStreamer.EmitInstruction(TmpInst);
1765 }
1766 {
1767 MCInst TmpInst;
1768 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1769 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1770 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1771 // Predicate.
1772 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1773 TmpInst.addOperand(MCOperand::CreateReg(0));
1774 OutStreamer.EmitInstruction(TmpInst);
1775 }
1776 {
1777 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001778 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001779 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1780 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1781 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001782 // Predicate.
1783 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1784 TmpInst.addOperand(MCOperand::CreateReg(0));
1785 OutStreamer.EmitInstruction(TmpInst);
1786 }
1787 {
1788 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001789 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001790 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1791 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001792 TmpInst.addOperand(MCOperand::CreateReg(0));
1793 // Predicate.
1794 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1795 TmpInst.addOperand(MCOperand::CreateReg(0));
1796 OutStreamer.EmitInstruction(TmpInst);
1797 }
1798 {
1799 MCInst TmpInst;
1800 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1801 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1802 // Predicate.
1803 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1804 TmpInst.addOperand(MCOperand::CreateReg(0));
1805 OutStreamer.EmitInstruction(TmpInst);
1806 }
1807 return;
1808 }
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001809 // Tail jump branches are really just branch instructions with additional
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001810 // code-gen attributes. Convert them to the canonical form here.
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001811 case ARM::TAILJMPd:
1812 case ARM::TAILJMPdND: {
1813 MCInst TmpInst, TmpInst2;
1814 // Lower the instruction as-is to get the operands properly converted.
1815 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1816 TmpInst.setOpcode(ARM::Bcc);
1817 TmpInst.addOperand(TmpInst2.getOperand(0));
1818 // Add predicate operands.
1819 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1820 TmpInst.addOperand(MCOperand::CreateReg(0));
1821 OutStreamer.AddComment("TAILCALL");
1822 OutStreamer.EmitInstruction(TmpInst);
1823 return;
1824 }
1825 case ARM::tTAILJMPd:
1826 case ARM::tTAILJMPdND: {
1827 MCInst TmpInst, TmpInst2;
1828 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1829 TmpInst.setOpcode(ARM::tB);
1830 TmpInst.addOperand(TmpInst2.getOperand(0));
1831 OutStreamer.AddComment("TAILCALL");
1832 OutStreamer.EmitInstruction(TmpInst);
1833 return;
1834 }
1835 case ARM::TAILJMPrND:
1836 case ARM::tTAILJMPrND:
1837 case ARM::TAILJMPr:
1838 case ARM::tTAILJMPr: {
1839 unsigned newOpc = (Opc == ARM::TAILJMPr || Opc == ARM::TAILJMPrND)
1840 ? ARM::BX : ARM::tBX;
1841 MCInst TmpInst;
1842 TmpInst.setOpcode(newOpc);
1843 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1844 // Predicate.
1845 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1846 TmpInst.addOperand(MCOperand::CreateReg(0));
1847 OutStreamer.AddComment("TAILCALL");
1848 OutStreamer.EmitInstruction(TmpInst);
1849 return;
1850 }
1851
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001852 // These are the pseudos created to comply with stricter operand restrictions
1853 // on ARMv5. Lower them now to "normal" instructions, since all the
1854 // restrictions are already satisfied.
1855 case ARM::MULv5:
1856 EmitPatchedInstruction(MI, ARM::MUL);
1857 return;
1858 case ARM::MLAv5:
1859 EmitPatchedInstruction(MI, ARM::MLA);
1860 return;
1861 case ARM::SMULLv5:
1862 EmitPatchedInstruction(MI, ARM::SMULL);
1863 return;
1864 case ARM::UMULLv5:
1865 EmitPatchedInstruction(MI, ARM::UMULL);
1866 return;
1867 case ARM::SMLALv5:
1868 EmitPatchedInstruction(MI, ARM::SMLAL);
1869 return;
1870 case ARM::UMLALv5:
1871 EmitPatchedInstruction(MI, ARM::UMLAL);
1872 return;
1873 case ARM::UMAALv5:
1874 EmitPatchedInstruction(MI, ARM::UMAAL);
1875 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001876 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001877
Chris Lattner97f06932009-10-19 20:20:46 +00001878 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001879 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001880
1881 // Emit unwinding stuff for frame-related instructions
1882 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1883 EmitUnwindingInstruction(MI);
1884
Chris Lattner850d2e22010-02-03 01:16:28 +00001885 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001886}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001887
1888//===----------------------------------------------------------------------===//
1889// Target Registry Stuff
1890//===----------------------------------------------------------------------===//
1891
1892static MCInstPrinter *createARMMCInstPrinter(const Target &T,
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001893 TargetMachine &TM,
Daniel Dunbar2685a292009-10-20 05:15:36 +00001894 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001895 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001896 if (SyntaxVariant == 0)
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001897 return new ARMInstPrinter(TM, MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001898 return 0;
1899}
1900
1901// Force static initialization.
1902extern "C" void LLVMInitializeARMAsmPrinter() {
1903 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1904 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1905
1906 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1907 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1908}
1909