blob: 2dfd07f7f23147a0ddfc82a365e2f72ea56d97d7 [file] [log] [blame]
Christopher Lamb10a95ba2007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lamb10a95ba2007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanc93e7072008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lamb10a95ba2007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lamb10a95ba2007-07-26 08:18:32 +000025#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/Debug.h"
Daniel Dunbar005975c2009-07-25 00:23:56 +000028#include "llvm/Support/raw_ostream.h"
Christopher Lamb10a95ba2007-07-26 08:18:32 +000029using namespace llvm;
30
31namespace {
Nick Lewycky492d06e2009-10-25 06:33:48 +000032 struct LowerSubregsInstructionPass : public MachineFunctionPass {
Evan Cheng381f0972009-10-25 07:49:57 +000033 private:
34 const TargetRegisterInfo *TRI;
35 const TargetInstrInfo *TII;
36
37 public:
Christopher Lamb10a95ba2007-07-26 08:18:32 +000038 static char ID; // Pass identification, replacement for typeid
Dan Gohman26f8c272008-09-04 17:05:41 +000039 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lamb10a95ba2007-07-26 08:18:32 +000040
41 const char *getPassName() const {
42 return "Subregister lowering instruction pass";
43 }
44
Evan Cheng465a66e2008-09-22 20:58:04 +000045 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanecb436f2009-07-31 23:37:33 +000046 AU.setPreservesCFG();
Evan Cheng1b42ac12008-09-22 22:21:38 +000047 AU.addPreservedID(MachineLoopInfoID);
48 AU.addPreservedID(MachineDominatorsID);
Evan Cheng465a66e2008-09-22 20:58:04 +000049 MachineFunctionPass::getAnalysisUsage(AU);
50 }
51
Christopher Lamb10a95ba2007-07-26 08:18:32 +000052 /// runOnMachineFunction - pass entry point
53 bool runOnMachineFunction(MachineFunction&);
Evan Cheng381f0972009-10-25 07:49:57 +000054
55 private:
Christopher Lamba5bb7e42007-08-06 16:33:56 +000056 bool LowerExtract(MachineInstr *MI);
57 bool LowerInsert(MachineInstr *MI);
Christopher Lamb76d72da2008-03-16 03:12:01 +000058 bool LowerSubregToReg(MachineInstr *MI);
Dan Gohman048d94a2008-12-18 22:14:08 +000059
60 void TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
Evan Cheng381f0972009-10-25 07:49:57 +000061 const TargetRegisterInfo *TRI);
Dan Gohman048d94a2008-12-18 22:14:08 +000062 void TransferKillFlag(MachineInstr *MI, unsigned SrcReg,
Evan Cheng381f0972009-10-25 07:49:57 +000063 const TargetRegisterInfo *TRI,
Evan Cheng9eb13592009-08-05 02:25:11 +000064 bool AddIfNotFound = false);
Bob Wilson73fe9442010-06-29 18:42:49 +000065 void TransferImplicitDefs(MachineInstr *MI);
Christopher Lamb10a95ba2007-07-26 08:18:32 +000066 };
67
68 char LowerSubregsInstructionPass::ID = 0;
69}
70
71FunctionPass *llvm::createLowerSubregsPass() {
72 return new LowerSubregsInstructionPass();
73}
74
Dan Gohman048d94a2008-12-18 22:14:08 +000075/// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead,
76/// and the lowered replacement instructions immediately precede it.
77/// Mark the replacement instructions with the dead flag.
78void
79LowerSubregsInstructionPass::TransferDeadFlag(MachineInstr *MI,
80 unsigned DstReg,
Evan Cheng381f0972009-10-25 07:49:57 +000081 const TargetRegisterInfo *TRI) {
Dan Gohman048d94a2008-12-18 22:14:08 +000082 for (MachineBasicBlock::iterator MII =
83 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Cheng381f0972009-10-25 07:49:57 +000084 if (MII->addRegisterDead(DstReg, TRI))
Dan Gohman048d94a2008-12-18 22:14:08 +000085 break;
86 assert(MII != MI->getParent()->begin() &&
87 "copyRegToReg output doesn't reference destination register!");
88 }
89}
90
91/// TransferKillFlag - MI is a pseudo-instruction with SrcReg killed,
92/// and the lowered replacement instructions immediately precede it.
93/// Mark the replacement instructions with the kill flag.
94void
95LowerSubregsInstructionPass::TransferKillFlag(MachineInstr *MI,
96 unsigned SrcReg,
Evan Cheng381f0972009-10-25 07:49:57 +000097 const TargetRegisterInfo *TRI,
Evan Cheng9eb13592009-08-05 02:25:11 +000098 bool AddIfNotFound) {
Dan Gohman048d94a2008-12-18 22:14:08 +000099 for (MachineBasicBlock::iterator MII =
100 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Cheng381f0972009-10-25 07:49:57 +0000101 if (MII->addRegisterKilled(SrcReg, TRI, AddIfNotFound))
Dan Gohman048d94a2008-12-18 22:14:08 +0000102 break;
103 assert(MII != MI->getParent()->begin() &&
104 "copyRegToReg output doesn't reference source register!");
105 }
106}
107
Bob Wilson73fe9442010-06-29 18:42:49 +0000108/// TransferImplicitDefs - MI is a pseudo-instruction, and the lowered
109/// replacement instructions immediately precede it. Copy any implicit-def
110/// operands from MI to the replacement instruction.
111void
112LowerSubregsInstructionPass::TransferImplicitDefs(MachineInstr *MI) {
113 MachineBasicBlock::iterator CopyMI = MI;
114 --CopyMI;
115
116 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
117 MachineOperand &MO = MI->getOperand(i);
118 if (!MO.isReg() || !MO.isImplicit() || MO.isUse())
119 continue;
120 CopyMI->addOperand(MachineOperand::CreateReg(MO.getReg(), true, true));
121 }
122}
123
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000124bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
Dan Gohman43164f32008-12-18 22:06:01 +0000125 MachineBasicBlock *MBB = MI->getParent();
Jakob Stoklund Olesen9d01eb32009-08-04 20:01:11 +0000126
Dan Gohman43164f32008-12-18 22:06:01 +0000127 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
128 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
129 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000130
Dan Gohman43164f32008-12-18 22:06:01 +0000131 unsigned DstReg = MI->getOperand(0).getReg();
132 unsigned SuperReg = MI->getOperand(1).getReg();
133 unsigned SubIdx = MI->getOperand(2).getImm();
Evan Cheng381f0972009-10-25 07:49:57 +0000134 unsigned SrcReg = TRI->getSubReg(SuperReg, SubIdx);
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000135
Dan Gohman43164f32008-12-18 22:06:01 +0000136 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
137 "Extract supperg source must be a physical register");
138 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Dan Gohmand7f99d02008-12-18 22:07:25 +0000139 "Extract destination must be in a physical register");
Evan Cheng3cb21eb2009-08-05 03:53:14 +0000140 assert(SrcReg && "invalid subregister index for register");
Jakob Stoklund Olesen9d01eb32009-08-04 20:01:11 +0000141
David Greene33e8afe2010-01-04 23:06:47 +0000142 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000143
Dan Gohman02e09ab2008-12-18 22:11:34 +0000144 if (SrcReg == DstReg) {
Jakob Stoklund Olesen9d01eb32009-08-04 20:01:11 +0000145 // No need to insert an identity copy instruction.
146 if (MI->getOperand(1).isKill()) {
Jakob Stoklund Olesen1b178702009-09-28 20:32:46 +0000147 // We must make sure the super-register gets killed. Replace the
148 // instruction with KILL.
Chris Lattner4052b292010-02-09 19:54:29 +0000149 MI->setDesc(TII->get(TargetOpcode::KILL));
Jakob Stoklund Olesen9d01eb32009-08-04 20:01:11 +0000150 MI->RemoveOperand(2); // SubIdx
David Greene33e8afe2010-01-04 23:06:47 +0000151 DEBUG(dbgs() << "subreg: replace by: " << *MI);
Jakob Stoklund Olesen9d01eb32009-08-04 20:01:11 +0000152 return true;
153 }
Bill Wendling22491a62009-08-22 20:23:49 +0000154
David Greene33e8afe2010-01-04 23:06:47 +0000155 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohman02e09ab2008-12-18 22:11:34 +0000156 } else {
157 // Insert copy
Evan Cheng381f0972009-10-25 07:49:57 +0000158 const TargetRegisterClass *TRCS = TRI->getPhysicalRegisterRegClass(DstReg);
159 const TargetRegisterClass *TRCD = TRI->getPhysicalRegisterRegClass(SrcReg);
Dan Gohman75a44ec2010-05-06 20:33:48 +0000160 bool Emitted = TII->copyRegToReg(*MBB, MI, DstReg, SrcReg, TRCD, TRCS,
161 MI->getDebugLoc());
Anton Korobeynikov4484c982009-07-16 13:55:26 +0000162 (void)Emitted;
163 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohman048d94a2008-12-18 22:14:08 +0000164 // Transfer the kill/dead flags, if needed.
165 if (MI->getOperand(0).isDead())
166 TransferDeadFlag(MI, DstReg, TRI);
167 if (MI->getOperand(1).isKill())
Evan Cheng9eb13592009-08-05 02:25:11 +0000168 TransferKillFlag(MI, SuperReg, TRI, true);
Bob Wilson73fe9442010-06-29 18:42:49 +0000169 TransferImplicitDefs(MI);
Bill Wendling22491a62009-08-22 20:23:49 +0000170 DEBUG({
171 MachineBasicBlock::iterator dMI = MI;
David Greene33e8afe2010-01-04 23:06:47 +0000172 dbgs() << "subreg: " << *(--dMI);
Bill Wendling22491a62009-08-22 20:23:49 +0000173 });
Dan Gohman43164f32008-12-18 22:06:01 +0000174 }
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000175
David Greene33e8afe2010-01-04 23:06:47 +0000176 DEBUG(dbgs() << '\n');
Dan Gohman43164f32008-12-18 22:06:01 +0000177 MBB->erase(MI);
178 return true;
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000179}
180
Christopher Lamb76d72da2008-03-16 03:12:01 +0000181bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
182 MachineBasicBlock *MBB = MI->getParent();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000183 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
184 MI->getOperand(1).isImm() &&
185 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
186 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Jakob Stoklund Olesena5b260b2010-06-22 22:11:07 +0000187
Christopher Lamb76d72da2008-03-16 03:12:01 +0000188 unsigned DstReg = MI->getOperand(0).getReg();
189 unsigned InsReg = MI->getOperand(2).getReg();
Jakob Stoklund Olesena5b260b2010-06-22 22:11:07 +0000190 assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
Evan Chenge8746322009-03-23 07:19:58 +0000191 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb76d72da2008-03-16 03:12:01 +0000192
193 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Cheng381f0972009-10-25 07:49:57 +0000194 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Evan Chenge8746322009-03-23 07:19:58 +0000195
Christopher Lamb76d72da2008-03-16 03:12:01 +0000196 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
197 "Insert destination must be in a physical register");
198 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
199 "Inserted value must be in a physical register");
200
David Greene33e8afe2010-01-04 23:06:47 +0000201 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lamb76d72da2008-03-16 03:12:01 +0000202
Jakob Stoklund Olesena5b260b2010-06-22 22:11:07 +0000203 if (DstSubReg == InsReg) {
Dan Gohman47a419d2008-08-07 02:54:50 +0000204 // No need to insert an identify copy instruction.
Evan Chenge8746322009-03-23 07:19:58 +0000205 // Watch out for case like this:
Jakob Stoklund Olesena5b260b2010-06-22 22:11:07 +0000206 // %RAX<def> = SUBREG_TO_REG 0, %EAX<kill>, 3
207 // We must leave %RAX live.
208 if (DstReg != InsReg) {
209 MI->setDesc(TII->get(TargetOpcode::KILL));
210 MI->RemoveOperand(3); // SubIdx
211 MI->RemoveOperand(1); // Imm
212 DEBUG(dbgs() << "subreg: replace by: " << *MI);
213 return true;
214 }
David Greene33e8afe2010-01-04 23:06:47 +0000215 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohman47a419d2008-08-07 02:54:50 +0000216 } else {
217 // Insert sub-register copy
Evan Cheng381f0972009-10-25 07:49:57 +0000218 const TargetRegisterClass *TRC0= TRI->getPhysicalRegisterRegClass(DstSubReg);
219 const TargetRegisterClass *TRC1= TRI->getPhysicalRegisterRegClass(InsReg);
Dan Gohman75a44ec2010-05-06 20:33:48 +0000220 bool Emitted = TII->copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1,
221 MI->getDebugLoc());
Anton Korobeynikov8e4c4272009-10-24 00:27:00 +0000222 (void)Emitted;
223 assert(Emitted && "Subreg and Dst must be of compatible register class");
Dan Gohman048d94a2008-12-18 22:14:08 +0000224 // Transfer the kill/dead flags, if needed.
225 if (MI->getOperand(0).isDead())
226 TransferDeadFlag(MI, DstSubReg, TRI);
227 if (MI->getOperand(2).isKill())
228 TransferKillFlag(MI, InsReg, TRI);
Bill Wendling22491a62009-08-22 20:23:49 +0000229 DEBUG({
230 MachineBasicBlock::iterator dMI = MI;
David Greene33e8afe2010-01-04 23:06:47 +0000231 dbgs() << "subreg: " << *(--dMI);
Bill Wendling22491a62009-08-22 20:23:49 +0000232 });
Dan Gohman47a419d2008-08-07 02:54:50 +0000233 }
Christopher Lamb76d72da2008-03-16 03:12:01 +0000234
David Greene33e8afe2010-01-04 23:06:47 +0000235 DEBUG(dbgs() << '\n');
Dan Gohman8b3b5172008-07-17 23:49:46 +0000236 MBB->erase(MI);
Anton Korobeynikov8e4c4272009-10-24 00:27:00 +0000237 return true;
Christopher Lamb76d72da2008-03-16 03:12:01 +0000238}
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000239
240bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
241 MachineBasicBlock *MBB = MI->getParent();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000242 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
243 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
244 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
245 MI->getOperand(3).isImm() && "Invalid insert_subreg");
Christopher Lambd0c8eaa2008-03-11 10:09:17 +0000246
247 unsigned DstReg = MI->getOperand(0).getReg();
Devang Patel4354f5c2008-11-21 20:00:59 +0000248#ifndef NDEBUG
Christopher Lamb76d72da2008-03-16 03:12:01 +0000249 unsigned SrcReg = MI->getOperand(1).getReg();
Devang Patel4354f5c2008-11-21 20:00:59 +0000250#endif
Christopher Lambd0c8eaa2008-03-11 10:09:17 +0000251 unsigned InsReg = MI->getOperand(2).getReg();
252 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000253
Christopher Lamb76d72da2008-03-16 03:12:01 +0000254 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
255 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Cheng381f0972009-10-25 07:49:57 +0000256 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000257 assert(DstSubReg && "invalid subregister index for register");
Dan Gohman1e57df32008-02-10 18:45:23 +0000258 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000259 "Insert superreg source must be in a physical register");
Dan Gohman1e57df32008-02-10 18:45:23 +0000260 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000261 "Inserted value must be in a physical register");
262
David Greene33e8afe2010-01-04 23:06:47 +0000263 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lamb76d72da2008-03-16 03:12:01 +0000264
Evan Chengb3141012008-06-16 22:52:53 +0000265 if (DstSubReg == InsReg) {
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000266 // No need to insert an identity copy instruction. If the SrcReg was
Jakob Stoklund Olesen1b178702009-09-28 20:32:46 +0000267 // <undef>, we need to make sure it is alive by inserting a KILL
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000268 if (MI->getOperand(1).isUndef() && !MI->getOperand(0).isDead()) {
Evan Cheng95374eb2009-08-05 01:57:22 +0000269 MachineInstrBuilder MIB = BuildMI(*MBB, MI, MI->getDebugLoc(),
Chris Lattner4052b292010-02-09 19:54:29 +0000270 TII->get(TargetOpcode::KILL), DstReg);
Evan Cheng95374eb2009-08-05 01:57:22 +0000271 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen1b178702009-09-28 20:32:46 +0000272 MIB.addReg(InsReg, RegState::Undef);
Evan Cheng95374eb2009-08-05 01:57:22 +0000273 else
Jakob Stoklund Olesen1b178702009-09-28 20:32:46 +0000274 MIB.addReg(InsReg, RegState::Kill);
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000275 } else {
David Greene33e8afe2010-01-04 23:06:47 +0000276 DEBUG(dbgs() << "subreg: eliminated!\n");
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000277 MBB->erase(MI);
278 return true;
279 }
Evan Chengb3141012008-06-16 22:52:53 +0000280 } else {
281 // Insert sub-register copy
Evan Cheng381f0972009-10-25 07:49:57 +0000282 const TargetRegisterClass *TRC0= TRI->getPhysicalRegisterRegClass(DstSubReg);
283 const TargetRegisterClass *TRC1= TRI->getPhysicalRegisterRegClass(InsReg);
Evan Cheng32e5ec22009-08-05 01:29:24 +0000284 if (MI->getOperand(2).isUndef())
Jakob Stoklund Olesen1b178702009-09-28 20:32:46 +0000285 // If the source register being inserted is undef, then this becomes a
286 // KILL.
Evan Cheng32e5ec22009-08-05 01:29:24 +0000287 BuildMI(*MBB, MI, MI->getDebugLoc(),
Chris Lattner4052b292010-02-09 19:54:29 +0000288 TII->get(TargetOpcode::KILL), DstSubReg);
Anton Korobeynikov8e4c4272009-10-24 00:27:00 +0000289 else {
Dan Gohman75a44ec2010-05-06 20:33:48 +0000290 bool Emitted = TII->copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1,
291 MI->getDebugLoc());
Anton Korobeynikov8e4c4272009-10-24 00:27:00 +0000292 (void)Emitted;
293 assert(Emitted && "Subreg and Dst must be of compatible register class");
294 }
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000295 MachineBasicBlock::iterator CopyMI = MI;
296 --CopyMI;
297
Jakob Stoklund Olesen463b9d22009-08-08 13:19:10 +0000298 // INSERT_SUBREG is a two-address instruction so it implicitly kills SrcReg.
299 if (!MI->getOperand(1).isUndef())
300 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, false, true, true));
301
Dan Gohman048d94a2008-12-18 22:14:08 +0000302 // Transfer the kill/dead flags, if needed.
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000303 if (MI->getOperand(0).isDead()) {
Dan Gohman048d94a2008-12-18 22:14:08 +0000304 TransferDeadFlag(MI, DstSubReg, TRI);
Jakob Stoklund Olesen463b9d22009-08-08 13:19:10 +0000305 } else {
306 // Make sure the full DstReg is live after this replacement.
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000307 CopyMI->addOperand(MachineOperand::CreateReg(DstReg, true, true));
308 }
309
310 // Make sure the inserted register gets killed
Evan Cheng32e5ec22009-08-05 01:29:24 +0000311 if (MI->getOperand(2).isKill() && !MI->getOperand(2).isUndef())
Dan Gohman048d94a2008-12-18 22:14:08 +0000312 TransferKillFlag(MI, InsReg, TRI);
Jakob Stoklund Olesenc1b906f2009-08-03 20:08:18 +0000313 }
Dan Gohman02e09ab2008-12-18 22:11:34 +0000314
Bill Wendling22491a62009-08-22 20:23:49 +0000315 DEBUG({
316 MachineBasicBlock::iterator dMI = MI;
David Greene33e8afe2010-01-04 23:06:47 +0000317 dbgs() << "subreg: " << *(--dMI) << "\n";
Bill Wendling22491a62009-08-22 20:23:49 +0000318 });
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000319
Dan Gohman8b3b5172008-07-17 23:49:46 +0000320 MBB->erase(MI);
Jakob Stoklund Olesen463b9d22009-08-08 13:19:10 +0000321 return true;
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000322}
Christopher Lamb10a95ba2007-07-26 08:18:32 +0000323
324/// runOnMachineFunction - Reduce subregister inserts and extracts to register
325/// copies.
326///
327bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
David Greene33e8afe2010-01-04 23:06:47 +0000328 DEBUG(dbgs() << "Machine Function\n"
Bill Wendling22491a62009-08-22 20:23:49 +0000329 << "********** LOWERING SUBREG INSTRS **********\n"
330 << "********** Function: "
331 << MF.getFunction()->getName() << '\n');
Evan Cheng381f0972009-10-25 07:49:57 +0000332 TRI = MF.getTarget().getRegisterInfo();
333 TII = MF.getTarget().getInstrInfo();
Christopher Lamb10a95ba2007-07-26 08:18:32 +0000334
Bill Wendling22491a62009-08-22 20:23:49 +0000335 bool MadeChange = false;
Christopher Lamb10a95ba2007-07-26 08:18:32 +0000336
337 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
338 mbbi != mbbe; ++mbbi) {
339 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000340 mi != me;) {
Chris Lattnerb44b4292009-12-03 00:50:42 +0000341 MachineBasicBlock::iterator nmi = llvm::next(mi);
Evan Cheng381f0972009-10-25 07:49:57 +0000342 MachineInstr *MI = mi;
Chris Lattner4052b292010-02-09 19:54:29 +0000343 if (MI->isExtractSubreg()) {
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000344 MadeChange |= LowerExtract(MI);
Chris Lattner4052b292010-02-09 19:54:29 +0000345 } else if (MI->isInsertSubreg()) {
Christopher Lamba5bb7e42007-08-06 16:33:56 +0000346 MadeChange |= LowerInsert(MI);
Chris Lattner4052b292010-02-09 19:54:29 +0000347 } else if (MI->isSubregToReg()) {
Christopher Lamb76d72da2008-03-16 03:12:01 +0000348 MadeChange |= LowerSubregToReg(MI);
Christopher Lamb10a95ba2007-07-26 08:18:32 +0000349 }
Evan Cheng381f0972009-10-25 07:49:57 +0000350 mi = nmi;
Christopher Lamb10a95ba2007-07-26 08:18:32 +0000351 }
352 }
353
354 return MadeChange;
355}