blob: 84eb8b876f1364e5a5537ac4889741ecdfa1a396 [file] [log] [blame]
Chris Lattneraa4c91f2003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos7237ece2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Andrew Trickd5422652012-02-04 02:56:48 +000016#include "llvm/Analysis/Passes.h"
17#include "llvm/Analysis/Verifier.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/Assembly/PrintModulePass.h"
Andrew Trickd5422652012-02-04 02:56:48 +000019#include "llvm/CodeGen/GCStrategy.h"
Andrew Trickd5422652012-02-04 02:56:48 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickd5422652012-02-04 02:56:48 +000021#include "llvm/CodeGen/RegAllocRegistry.h"
Bob Wilson564fbf62012-07-02 19:48:31 +000022#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/PassManager.h"
Andrew Trickd5422652012-02-04 02:56:48 +000024#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Debug.h"
Andrew Trick74613342012-02-04 02:56:45 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000027#include "llvm/Target/TargetLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Target/TargetSubtargetInfo.h"
29#include "llvm/Transforms/Scalar.h"
Jim Laskey13ec7022006-08-01 14:21:23 +000030
Chris Lattneraa4c91f2003-12-28 07:59:53 +000031using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000032
Andrew Trickd5422652012-02-04 02:56:48 +000033static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
34 cl::desc("Disable Post Regalloc"));
35static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
36 cl::desc("Disable branch folding"));
37static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
38 cl::desc("Disable tail duplication"));
39static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
40 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth9e67db42012-04-16 13:49:17 +000041static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer74a45332013-03-29 17:14:24 +000042 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickd5422652012-02-04 02:56:48 +000043static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
44 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickd5422652012-02-04 02:56:48 +000045static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
46 cl::desc("Disable Stack Slot Coloring"));
47static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
48 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0d141f82012-10-03 00:51:32 +000049static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
50 cl::desc("Disable Early If-conversion"));
Andrew Trickd5422652012-02-04 02:56:48 +000051static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
52 cl::desc("Disable Machine LICM"));
53static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
54 cl::desc("Disable Machine Common Subexpression Elimination"));
Andrew Trick8dd26252012-02-10 04:10:36 +000055static cl::opt<cl::boolOrDefault>
56OptimizeRegAlloc("optimize-regalloc", cl::Hidden,
57 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trick746f24b2012-02-11 07:11:32 +000058static cl::opt<cl::boolOrDefault>
59EnableMachineSched("enable-misched", cl::Hidden,
Andrew Trick8dd26252012-02-10 04:10:36 +000060 cl::desc("Enable the machine instruction scheduling pass."));
61static cl::opt<bool> EnableStrongPHIElim("strong-phi-elim", cl::Hidden,
62 cl::desc("Use strong PHI elimination."));
Andrew Trickd5422652012-02-04 02:56:48 +000063static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
64 cl::Hidden,
65 cl::desc("Disable Machine LICM"));
66static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
67 cl::desc("Disable Machine Sinking"));
68static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
69 cl::desc("Disable Loop Strength Reduction Pass"));
70static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
71 cl::desc("Disable Codegen Prepare"));
72static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng01b623c2012-02-20 23:28:17 +000073 cl::desc("Disable Copy Propagation pass"));
Andrew Trickd5422652012-02-04 02:56:48 +000074static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
75 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
76static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
77 cl::desc("Print LLVM IR input to isel pass"));
78static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
79 cl::desc("Dump garbage collector data"));
80static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
81 cl::desc("Verify generated machine code"),
82 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Bob Wilson6e1b8122012-05-30 00:17:12 +000083static cl::opt<std::string>
84PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
85 cl::desc("Print machine instrs"),
86 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickd5422652012-02-04 02:56:48 +000087
Cameron Zwarichd7c7a682013-02-10 06:42:34 +000088// Experimental option to run live interval analysis early.
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +000089static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
90 cl::desc("Run live interval analysis earlier in the pipeline"));
91
Andrew Trick79bf2882012-02-15 03:21:51 +000092/// Allow standard passes to be disabled by command line options. This supports
93/// simple binary flags that either suppress the pass or do nothing.
94/// i.e. -disable-mypass=false has no effect.
95/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Trick5ed02832013-04-10 01:06:56 +000096static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
97 bool Override) {
Andrew Trick79bf2882012-02-15 03:21:51 +000098 if (Override)
Andrew Trick5ed02832013-04-10 01:06:56 +000099 return IdentifyingPassPtr();
Bob Wilson3fb99a72012-07-02 19:48:37 +0000100 return PassID;
Andrew Trick79bf2882012-02-15 03:21:51 +0000101}
102
103/// Allow Pass selection to be overriden by command line options. This supports
104/// flags with ternary conditions. TargetID is passed through by default. The
105/// pass is suppressed when the option is false. When the option is true, the
106/// StandardID is selected if the target provides no default.
Andrew Trick5ed02832013-04-10 01:06:56 +0000107static IdentifyingPassPtr applyOverride(IdentifyingPassPtr TargetID,
108 cl::boolOrDefault Override,
109 AnalysisID StandardID) {
Andrew Trick746f24b2012-02-11 07:11:32 +0000110 switch (Override) {
111 case cl::BOU_UNSET:
Andrew Trick79bf2882012-02-15 03:21:51 +0000112 return TargetID;
Andrew Trick746f24b2012-02-11 07:11:32 +0000113 case cl::BOU_TRUE:
Andrew Trick5ed02832013-04-10 01:06:56 +0000114 if (TargetID.isValid())
Andrew Trick79bf2882012-02-15 03:21:51 +0000115 return TargetID;
Bob Wilson3fb99a72012-07-02 19:48:37 +0000116 if (StandardID == 0)
Andrew Trick746f24b2012-02-11 07:11:32 +0000117 report_fatal_error("Target cannot enable pass");
Andrew Trick79bf2882012-02-15 03:21:51 +0000118 return StandardID;
Andrew Trick746f24b2012-02-11 07:11:32 +0000119 case cl::BOU_FALSE:
Andrew Trick5ed02832013-04-10 01:06:56 +0000120 return IdentifyingPassPtr();
Andrew Trick746f24b2012-02-11 07:11:32 +0000121 }
122 llvm_unreachable("Invalid command line option state");
123}
124
Andrew Trick79bf2882012-02-15 03:21:51 +0000125/// Allow standard passes to be disabled by the command line, regardless of who
126/// is adding the pass.
127///
128/// StandardID is the pass identified in the standard pass pipeline and provided
129/// to addPass(). It may be a target-specific ID in the case that the target
130/// directly adds its own pass, but in that case we harmlessly fall through.
131///
132/// TargetID is the pass that the target has configured to override StandardID.
133///
134/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
135/// pass to run. This allows multiple options to control a single pass depending
136/// on where in the pipeline that pass is added.
Andrew Trick5ed02832013-04-10 01:06:56 +0000137static IdentifyingPassPtr overridePass(AnalysisID StandardID,
138 IdentifyingPassPtr TargetID) {
Andrew Trick79bf2882012-02-15 03:21:51 +0000139 if (StandardID == &PostRASchedulerID)
140 return applyDisable(TargetID, DisablePostRA);
141
142 if (StandardID == &BranchFolderPassID)
143 return applyDisable(TargetID, DisableBranchFold);
144
145 if (StandardID == &TailDuplicateID)
146 return applyDisable(TargetID, DisableTailDuplicate);
147
148 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
149 return applyDisable(TargetID, DisableEarlyTailDup);
150
151 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer74a45332013-03-29 17:14:24 +0000152 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Trick79bf2882012-02-15 03:21:51 +0000153
154 if (StandardID == &StackSlotColoringID)
155 return applyDisable(TargetID, DisableSSC);
156
157 if (StandardID == &DeadMachineInstructionElimID)
158 return applyDisable(TargetID, DisableMachineDCE);
159
Jakob Stoklund Olesen33242fd2012-07-04 00:09:54 +0000160 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0d141f82012-10-03 00:51:32 +0000161 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesen33242fd2012-07-04 00:09:54 +0000162
Andrew Trick79bf2882012-02-15 03:21:51 +0000163 if (StandardID == &MachineLICMID)
164 return applyDisable(TargetID, DisableMachineLICM);
165
166 if (StandardID == &MachineCSEID)
167 return applyDisable(TargetID, DisableMachineCSE);
168
169 if (StandardID == &MachineSchedulerID)
170 return applyOverride(TargetID, EnableMachineSched, StandardID);
171
172 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
173 return applyDisable(TargetID, DisablePostRAMachineLICM);
174
175 if (StandardID == &MachineSinkingID)
176 return applyDisable(TargetID, DisableMachineSink);
177
178 if (StandardID == &MachineCopyPropagationID)
179 return applyDisable(TargetID, DisableCopyProp);
180
181 return TargetID;
182}
183
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000184//===---------------------------------------------------------------------===//
Andrew Trick74613342012-02-04 02:56:45 +0000185/// TargetPassConfig
186//===---------------------------------------------------------------------===//
187
188INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
189 "Target Pass Configuration", false, false)
190char TargetPassConfig::ID = 0;
191
Andrew Trick79bf2882012-02-15 03:21:51 +0000192// Pseudo Pass IDs.
193char TargetPassConfig::EarlyTailDuplicateID = 0;
194char TargetPassConfig::PostRAMachineLICMID = 0;
195
Andrew Trick5e108ee2012-02-15 03:21:47 +0000196namespace llvm {
197class PassConfigImpl {
198public:
199 // List of passes explicitly substituted by this target. Normally this is
200 // empty, but it is a convenient way to suppress or replace specific passes
201 // that are part of a standard pass pipeline without overridding the entire
202 // pipeline. This mechanism allows target options to inherit a standard pass's
203 // user interface. For example, a target may disable a standard pass by
Bob Wilson3fb99a72012-07-02 19:48:37 +0000204 // default by substituting a pass ID of zero, and the user may still enable
205 // that standard pass with an explicit command line option.
Andrew Trick5ed02832013-04-10 01:06:56 +0000206 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson6e1b8122012-05-30 00:17:12 +0000207
208 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
209 /// is inserted after each instance of the first one.
Andrew Trick5ed02832013-04-10 01:06:56 +0000210 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trick5e108ee2012-02-15 03:21:47 +0000211};
212} // namespace llvm
213
Andrew Trick74613342012-02-04 02:56:45 +0000214// Out of line virtual method.
Andrew Trick5e108ee2012-02-15 03:21:47 +0000215TargetPassConfig::~TargetPassConfig() {
216 delete Impl;
217}
Andrew Trick74613342012-02-04 02:56:45 +0000218
Andrew Trick61f1e3d2012-02-08 21:22:48 +0000219// Out of line constructor provides default values for pass options and
220// registers all common codegen passes.
Andrew Trick061efcf2012-02-04 02:56:59 +0000221TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Bob Wilson30a507a2012-07-02 19:48:45 +0000222 : ImmutablePass(ID), PM(&pm), StartAfter(0), StopAfter(0),
223 Started(true), Stopped(false), TM(tm), Impl(0), Initialized(false),
Andrew Trickffea03f2012-02-08 21:22:39 +0000224 DisableVerify(false),
225 EnableTailMerge(true) {
226
Andrew Trick5e108ee2012-02-15 03:21:47 +0000227 Impl = new PassConfigImpl();
228
Andrew Trick74613342012-02-04 02:56:45 +0000229 // Register all target independent codegen passes to activate their PassIDs,
230 // including this pass itself.
231 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Trick79bf2882012-02-15 03:21:51 +0000232
233 // Substitute Pseudo Pass IDs for real ones.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000234 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
235 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Trick79bf2882012-02-15 03:21:51 +0000236
237 // Temporarily disable experimental passes.
Andrew Trickad1cc1d2012-11-13 08:47:29 +0000238 const TargetSubtargetInfo &ST = TM->getSubtarget<TargetSubtargetInfo>();
Andrew Trickb6ac11c2013-09-26 05:53:35 +0000239 if (!ST.useMachineScheduler())
Andrew Trickad1cc1d2012-11-13 08:47:29 +0000240 disablePass(&MachineSchedulerID);
Andrew Trick74613342012-02-04 02:56:45 +0000241}
242
Bob Wilson6e1b8122012-05-30 00:17:12 +0000243/// Insert InsertedPassID pass after TargetPassID.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000244void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Trick5ed02832013-04-10 01:06:56 +0000245 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramerfdca2212013-04-11 11:57:01 +0000246 assert(((!InsertedPassID.isInstance() &&
247 TargetPassID != InsertedPassID.getID()) ||
248 (InsertedPassID.isInstance() &&
249 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Trick5ed02832013-04-10 01:06:56 +0000250 "Insert a pass after itself!");
251 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000252 Impl->InsertedPasses.push_back(P);
253}
254
Andrew Trick74613342012-02-04 02:56:45 +0000255/// createPassConfig - Create a pass configuration object to be used by
256/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
257///
258/// Targets may override this to extend TargetPassConfig.
Andrew Trick061efcf2012-02-04 02:56:59 +0000259TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
260 return new TargetPassConfig(this, PM);
Andrew Trick74613342012-02-04 02:56:45 +0000261}
262
263TargetPassConfig::TargetPassConfig()
Bill Wendling7c4ce302012-05-01 08:27:43 +0000264 : ImmutablePass(ID), PM(0) {
Andrew Trick74613342012-02-04 02:56:45 +0000265 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
266}
267
Andrew Trickffea03f2012-02-08 21:22:39 +0000268// Helper to verify the analysis is really immutable.
269void TargetPassConfig::setOpt(bool &Opt, bool Val) {
270 assert(!Initialized && "PassConfig is immutable");
271 Opt = Val;
272}
273
Bob Wilson3fb99a72012-07-02 19:48:37 +0000274void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Trick5ed02832013-04-10 01:06:56 +0000275 IdentifyingPassPtr TargetID) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000276 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trick5e108ee2012-02-15 03:21:47 +0000277}
Andrew Trick746f24b2012-02-11 07:11:32 +0000278
Andrew Trick5ed02832013-04-10 01:06:56 +0000279IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
280 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trick5e108ee2012-02-15 03:21:47 +0000281 I = Impl->TargetPasses.find(ID);
282 if (I == Impl->TargetPasses.end())
283 return ID;
284 return I->second;
285}
286
Bob Wilson30a507a2012-07-02 19:48:45 +0000287/// Add a pass to the PassManager if that pass is supposed to be run. If the
288/// Started/Stopped flags indicate either that the compilation should start at
289/// a later pass or that it should stop after an earlier pass, then do not add
290/// the pass. Finally, compare the current pass against the StartAfter
291/// and StopAfter options and change the Started/Stopped flags accordingly.
Bob Wilson564fbf62012-07-02 19:48:31 +0000292void TargetPassConfig::addPass(Pass *P) {
Bob Wilson6b2bb152012-07-02 19:48:39 +0000293 assert(!Initialized && "PassConfig is immutable");
294
Chandler Carruth6068c482012-07-02 22:56:41 +0000295 // Cache the Pass ID here in case the pass manager finds this pass is
296 // redundant with ones already scheduled / available, and deletes it.
297 // Fundamentally, once we add the pass to the manager, we no longer own it
298 // and shouldn't reference it.
299 AnalysisID PassID = P->getPassID();
300
Bob Wilson30a507a2012-07-02 19:48:45 +0000301 if (Started && !Stopped)
302 PM->add(P);
Benjamin Kramerf8e16c62013-08-05 11:11:11 +0000303 else
304 delete P;
Chandler Carruth6068c482012-07-02 22:56:41 +0000305 if (StopAfter == PassID)
Bob Wilson30a507a2012-07-02 19:48:45 +0000306 Stopped = true;
Chandler Carruth6068c482012-07-02 22:56:41 +0000307 if (StartAfter == PassID)
Bob Wilson30a507a2012-07-02 19:48:45 +0000308 Started = true;
309 if (Stopped && !Started)
310 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilson564fbf62012-07-02 19:48:31 +0000311}
312
Andrew Trick5e108ee2012-02-15 03:21:47 +0000313/// Add a CodeGen pass at this point in the pipeline after checking for target
314/// and command line overrides.
Andrew Trick5ed02832013-04-10 01:06:56 +0000315///
316/// addPass cannot return a pointer to the pass instance because is internal the
317/// PassManager and the instance we create here may already be freed.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000318AnalysisID TargetPassConfig::addPass(AnalysisID PassID) {
Andrew Trick5ed02832013-04-10 01:06:56 +0000319 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
320 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
321 if (!FinalPtr.isValid())
322 return 0;
Andrew Trick5e108ee2012-02-15 03:21:47 +0000323
Andrew Trick5ed02832013-04-10 01:06:56 +0000324 Pass *P;
325 if (FinalPtr.isInstance())
326 P = FinalPtr.getInstance();
327 else {
328 P = Pass::createPass(FinalPtr.getID());
329 if (!P)
330 llvm_unreachable("Pass ID not registered");
331 }
332 AnalysisID FinalID = P->getPassID();
333 addPass(P); // Ends the lifetime of P.
334
Bob Wilson6e1b8122012-05-30 00:17:12 +0000335 // Add the passes after the pass P if there is any.
Craig Topperf22fd3f2013-07-03 05:11:49 +0000336 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
Bob Wilson6e1b8122012-05-30 00:17:12 +0000337 I = Impl->InsertedPasses.begin(), E = Impl->InsertedPasses.end();
338 I != E; ++I) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000339 if ((*I).first == PassID) {
Andrew Trick5ed02832013-04-10 01:06:56 +0000340 assert((*I).second.isValid() && "Illegal Pass ID!");
341 Pass *NP;
342 if ((*I).second.isInstance())
343 NP = (*I).second.getInstance();
344 else {
345 NP = Pass::createPass((*I).second.getID());
346 assert(NP && "Pass ID not registered");
347 }
Bob Wilson564fbf62012-07-02 19:48:31 +0000348 addPass(NP);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000349 }
350 }
Andrew Trick5e108ee2012-02-15 03:21:47 +0000351 return FinalID;
Andrew Trick061efcf2012-02-04 02:56:59 +0000352}
Andrew Trickd5422652012-02-04 02:56:48 +0000353
Bob Wilson564fbf62012-07-02 19:48:31 +0000354void TargetPassConfig::printAndVerify(const char *Banner) {
Andrew Trickd5422652012-02-04 02:56:48 +0000355 if (TM->shouldPrintMachineCode())
Bob Wilson564fbf62012-07-02 19:48:31 +0000356 addPass(createMachineFunctionPrinterPass(dbgs(), Banner));
Andrew Trickd5422652012-02-04 02:56:48 +0000357
358 if (VerifyMachineCode)
Bob Wilson564fbf62012-07-02 19:48:31 +0000359 addPass(createMachineVerifierPass(Banner));
Andrew Trickd5422652012-02-04 02:56:48 +0000360}
361
Andrew Trick061efcf2012-02-04 02:56:59 +0000362/// Add common target configurable passes that perform LLVM IR to IR transforms
363/// following machine independent optimization.
364void TargetPassConfig::addIRPasses() {
Andrew Trickd5422652012-02-04 02:56:48 +0000365 // Basic AliasAnalysis support.
366 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
367 // BasicAliasAnalysis wins if they disagree. This is intended to help
368 // support "obvious" type-punning idioms.
Bob Wilson564fbf62012-07-02 19:48:31 +0000369 addPass(createTypeBasedAliasAnalysisPass());
370 addPass(createBasicAliasAnalysisPass());
Andrew Trickd5422652012-02-04 02:56:48 +0000371
372 // Before running any passes, run the verifier to determine if the input
373 // coming from the front-end and/or optimizer is valid.
374 if (!DisableVerify)
Bob Wilson564fbf62012-07-02 19:48:31 +0000375 addPass(createVerifierPass());
Andrew Trickd5422652012-02-04 02:56:48 +0000376
377 // Run loop strength reduction before anything else.
378 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruthe4ba75f2013-01-07 14:41:08 +0000379 addPass(createLoopStrengthReducePass());
Andrew Trickd5422652012-02-04 02:56:48 +0000380 if (PrintLSR)
Bob Wilson564fbf62012-07-02 19:48:31 +0000381 addPass(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &dbgs()));
Andrew Trickd5422652012-02-04 02:56:48 +0000382 }
383
Bob Wilson564fbf62012-07-02 19:48:31 +0000384 addPass(createGCLoweringPass());
Andrew Trickd5422652012-02-04 02:56:48 +0000385
386 // Make sure that no unreachable blocks are instruction selected.
Bob Wilson564fbf62012-07-02 19:48:31 +0000387 addPass(createUnreachableBlockEliminationPass());
388}
389
390/// Turn exception handling constructs into something the code generators can
391/// handle.
392void TargetPassConfig::addPassesToHandleExceptions() {
393 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
394 case ExceptionHandling::SjLj:
395 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
396 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
397 // catch info can get misplaced when a selector ends up more than one block
398 // removed from the parent invoke(s). This could happen when a landing
399 // pad is shared by multiple invokes and is also a target of a normal
400 // edge from elsewhere.
Bill Wendlingea442812013-06-19 20:51:24 +0000401 addPass(createSjLjEHPreparePass(TM));
Bob Wilson564fbf62012-07-02 19:48:31 +0000402 // FALLTHROUGH
403 case ExceptionHandling::DwarfCFI:
404 case ExceptionHandling::ARM:
405 case ExceptionHandling::Win64:
Bill Wendlingea442812013-06-19 20:51:24 +0000406 addPass(createDwarfEHPass(TM));
Bob Wilson564fbf62012-07-02 19:48:31 +0000407 break;
408 case ExceptionHandling::None:
Bill Wendlingf9fd58a2013-06-19 21:07:11 +0000409 addPass(createLowerInvokePass(TM));
Bob Wilson564fbf62012-07-02 19:48:31 +0000410
411 // The lower invoke pass may create unreachable code. Remove it.
412 addPass(createUnreachableBlockEliminationPass());
413 break;
414 }
Andrew Trick061efcf2012-02-04 02:56:59 +0000415}
Andrew Trickd5422652012-02-04 02:56:48 +0000416
Bill Wendling08510b12012-11-30 22:08:55 +0000417/// Add pass to prepare the LLVM IR for code generation. This should be done
418/// before exception handling preparation passes.
419void TargetPassConfig::addCodeGenPrepare() {
420 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendlingf9fd58a2013-06-19 21:07:11 +0000421 addPass(createCodeGenPreparePass(TM));
Bill Wendling08510b12012-11-30 22:08:55 +0000422}
423
Andrew Trick061efcf2012-02-04 02:56:59 +0000424/// Add common passes that perform LLVM IR to IR transforms in preparation for
425/// instruction selection.
426void TargetPassConfig::addISelPrepare() {
Bill Wendlingea442812013-06-19 20:51:24 +0000427 addPass(createStackProtectorPass(TM));
Andrew Trickd5422652012-02-04 02:56:48 +0000428
429 addPreISel();
430
431 if (PrintISelInput)
Bob Wilson564fbf62012-07-02 19:48:31 +0000432 addPass(createPrintFunctionPass("\n\n"
Bill Wendling7c4ce302012-05-01 08:27:43 +0000433 "*** Final LLVM Code input to ISel ***\n",
434 &dbgs()));
Andrew Trickd5422652012-02-04 02:56:48 +0000435
436 // All passes which modify the LLVM IR are now complete; run the verifier
437 // to ensure that the IR is valid.
438 if (!DisableVerify)
Bob Wilson564fbf62012-07-02 19:48:31 +0000439 addPass(createVerifierPass());
Andrew Trick061efcf2012-02-04 02:56:59 +0000440}
Andrew Trickd5422652012-02-04 02:56:48 +0000441
Andrew Trickf7b96312012-02-09 00:40:55 +0000442/// Add the complete set of target-independent postISel code generator passes.
443///
444/// This can be read as the standard order of major LLVM CodeGen stages. Stages
445/// with nontrivial configuration or multiple passes are broken out below in
446/// add%Stage routines.
447///
448/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
449/// addPre/Post methods with empty header implementations allow injecting
450/// target-specific fixups just before or after major stages. Additionally,
451/// targets have the flexibility to change pass order within a stage by
452/// overriding default implementation of add%Stage routines below. Each
453/// technique has maintainability tradeoffs because alternate pass orders are
454/// not well supported. addPre/Post works better if the target pass is easily
455/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick06efdd22012-02-10 07:08:25 +0000456/// the target should override the stage instead.
Andrew Trickf7b96312012-02-09 00:40:55 +0000457///
458/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
459/// before/after any target-independent pass. But it's currently overkill.
Andrew Trick061efcf2012-02-04 02:56:59 +0000460void TargetPassConfig::addMachinePasses() {
Bob Wilson6e1b8122012-05-30 00:17:12 +0000461 // Insert a machine instr printer pass after the specified pass.
462 // If -print-machineinstrs specified, print machineinstrs after all passes.
463 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
464 TM->Options.PrintMachineCode = true;
465 else if (!StringRef(PrintMachineInstrs.getValue())
466 .equals("option-unspecified")) {
467 const PassRegistry *PR = PassRegistry::getPassRegistry();
468 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
469 const PassInfo *IPI = PR->getPassInfo(StringRef("print-machineinstrs"));
470 assert (TPI && IPI && "Pass ID not registered!");
Roman Divacky59324292012-09-05 22:26:57 +0000471 const char *TID = (const char *)(TPI->getTypeInfo());
472 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilson3fb99a72012-07-02 19:48:37 +0000473 insertPass(TID, IID);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000474 }
475
Jakob Stoklund Olesenf86c00f2012-07-04 19:28:27 +0000476 // Print the instruction selected machine code...
477 printAndVerify("After Instruction Selection");
478
Andrew Trickd5422652012-02-04 02:56:48 +0000479 // Expand pseudo-instructions emitted by ISel.
Jakob Stoklund Olesen228e3f52012-08-20 20:52:08 +0000480 if (addPass(&ExpandISelPseudosID))
481 printAndVerify("After ExpandISelPseudos");
Andrew Trickd5422652012-02-04 02:56:48 +0000482
Andrew Trickf7b96312012-02-09 00:40:55 +0000483 // Add passes that optimize machine instructions in SSA form.
Andrew Trickd5422652012-02-04 02:56:48 +0000484 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf7b96312012-02-09 00:40:55 +0000485 addMachineSSAOptimization();
Craig Topper8f54a532012-11-19 00:11:50 +0000486 } else {
Andrew Trickf7b96312012-02-09 00:40:55 +0000487 // If the target requests it, assign local variables to stack slots relative
488 // to one another and simplify frame index references where possible.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000489 addPass(&LocalStackSlotAllocationID);
Andrew Trickd5422652012-02-04 02:56:48 +0000490 }
491
492 // Run pre-ra passes.
493 if (addPreRegAlloc())
494 printAndVerify("After PreRegAlloc passes");
495
Andrew Trickf7b96312012-02-09 00:40:55 +0000496 // Run register allocation and passes that are tightly coupled with it,
497 // including phi elimination and scheduling.
Andrew Trick8dd26252012-02-10 04:10:36 +0000498 if (getOptimizeRegAlloc())
499 addOptimizedRegAlloc(createRegAllocPass(true));
500 else
501 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickd5422652012-02-04 02:56:48 +0000502
503 // Run post-ra passes.
504 if (addPostRegAlloc())
505 printAndVerify("After PostRegAlloc passes");
506
507 // Insert prolog/epilog code. Eliminate abstract frame index references...
Bob Wilson3fb99a72012-07-02 19:48:37 +0000508 addPass(&PrologEpilogCodeInserterID);
Andrew Trickd5422652012-02-04 02:56:48 +0000509 printAndVerify("After PrologEpilogCodeInserter");
510
Andrew Trickf7b96312012-02-09 00:40:55 +0000511 /// Add passes that optimize machine instructions after register allocation.
512 if (getOptLevel() != CodeGenOpt::None)
513 addMachineLateOptimization();
Andrew Trickd5422652012-02-04 02:56:48 +0000514
515 // Expand pseudo instructions before second scheduling pass.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000516 addPass(&ExpandPostRAPseudosID);
Jakob Stoklund Olesen2ef5bf62012-03-28 20:49:30 +0000517 printAndVerify("After ExpandPostRAPseudos");
Andrew Trickd5422652012-02-04 02:56:48 +0000518
519 // Run pre-sched2 passes.
520 if (addPreSched2())
Jakob Stoklund Olesen78811662012-03-28 23:31:15 +0000521 printAndVerify("After PreSched2 passes");
Andrew Trickd5422652012-02-04 02:56:48 +0000522
523 // Second pass scheduler.
Andrew Trick79bf2882012-02-15 03:21:51 +0000524 if (getOptLevel() != CodeGenOpt::None) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000525 addPass(&PostRASchedulerID);
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000526 printAndVerify("After PostRAScheduler");
Andrew Trickd5422652012-02-04 02:56:48 +0000527 }
528
Andrew Trickf7b96312012-02-09 00:40:55 +0000529 // GC
Evan Chengab37b2c2012-12-21 02:57:04 +0000530 if (addGCPasses()) {
531 if (PrintGCInfo)
532 addPass(createGCInfoPrinter(dbgs()));
533 }
Andrew Trickd5422652012-02-04 02:56:48 +0000534
Andrew Trickf7b96312012-02-09 00:40:55 +0000535 // Basic block placement.
Andrew Trick79bf2882012-02-15 03:21:51 +0000536 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf7b96312012-02-09 00:40:55 +0000537 addBlockPlacement();
Andrew Trickd5422652012-02-04 02:56:48 +0000538
539 if (addPreEmitPass())
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000540 printAndVerify("After PreEmit passes");
Andrew Trickd5422652012-02-04 02:56:48 +0000541}
542
Andrew Trickf7b96312012-02-09 00:40:55 +0000543/// Add passes that optimize machine instructions in SSA form.
544void TargetPassConfig::addMachineSSAOptimization() {
545 // Pre-ra tail duplication.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000546 if (addPass(&EarlyTailDuplicateID))
Andrew Trickf7b96312012-02-09 00:40:55 +0000547 printAndVerify("After Pre-RegAlloc TailDuplicate");
Andrew Trickf7b96312012-02-09 00:40:55 +0000548
549 // Optimize PHIs before DCE: removing dead PHI cycles may make more
550 // instructions dead.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000551 addPass(&OptimizePHIsID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000552
Nadav Rotemc05d3062012-09-06 09:17:37 +0000553 // This pass merges large allocas. StackSlotColoring is a different pass
554 // which merges spill slots.
555 addPass(&StackColoringID);
556
Andrew Trickf7b96312012-02-09 00:40:55 +0000557 // If the target requests it, assign local variables to stack slots relative
558 // to one another and simplify frame index references where possible.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000559 addPass(&LocalStackSlotAllocationID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000560
561 // With optimization, dead code should already be eliminated. However
562 // there is one known exception: lowered code for arguments that are only
563 // used by tail calls, where the tail calls reuse the incoming stack
564 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilson3fb99a72012-07-02 19:48:37 +0000565 addPass(&DeadMachineInstructionElimID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000566 printAndVerify("After codegen DCE pass");
567
Jakob Stoklund Olesen02c63252013-01-17 00:58:38 +0000568 // Allow targets to insert passes that improve instruction level parallelism,
569 // like if-conversion. Such passes will typically need dominator trees and
570 // loop info, just like LICM and CSE below.
571 if (addILPOpts())
572 printAndVerify("After ILP optimizations");
573
Bob Wilson3fb99a72012-07-02 19:48:37 +0000574 addPass(&MachineLICMID);
575 addPass(&MachineCSEID);
576 addPass(&MachineSinkingID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000577 printAndVerify("After Machine LICM, CSE and Sinking passes");
578
Bob Wilson3fb99a72012-07-02 19:48:37 +0000579 addPass(&PeepholeOptimizerID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000580 printAndVerify("After codegen peephole optimization pass");
581}
582
Andrew Trick74613342012-02-04 02:56:45 +0000583//===---------------------------------------------------------------------===//
Andrew Trickf7b96312012-02-09 00:40:55 +0000584/// Register Allocation Pass Configuration
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000585//===---------------------------------------------------------------------===//
Andrew Trickf7b96312012-02-09 00:40:55 +0000586
Andrew Trick8dd26252012-02-10 04:10:36 +0000587bool TargetPassConfig::getOptimizeRegAlloc() const {
588 switch (OptimizeRegAlloc) {
589 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
590 case cl::BOU_TRUE: return true;
591 case cl::BOU_FALSE: return false;
592 }
593 llvm_unreachable("Invalid optimize-regalloc state");
594}
595
Andrew Trickf7b96312012-02-09 00:40:55 +0000596/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000597MachinePassRegistry RegisterRegAlloc::Registry;
598
Andrew Trickf7b96312012-02-09 00:40:55 +0000599/// A dummy default pass factory indicates whether the register allocator is
600/// overridden on the command line.
Andrew Trick8dd26252012-02-10 04:10:36 +0000601static FunctionPass *useDefaultRegisterAllocator() { return 0; }
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000602static RegisterRegAlloc
603defaultRegAlloc("default",
604 "pick register allocator based on -O option",
Andrew Trick8dd26252012-02-10 04:10:36 +0000605 useDefaultRegisterAllocator);
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000606
Andrew Trickf7b96312012-02-09 00:40:55 +0000607/// -regalloc=... command line option.
Dan Gohman844731a2008-05-13 00:00:25 +0000608static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
609 RegisterPassParser<RegisterRegAlloc> >
610RegAlloc("regalloc",
Andrew Trick8dd26252012-02-10 04:10:36 +0000611 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000612 cl::desc("Register allocator to use"));
Alkis Evlogimenos7237ece2003-10-02 16:57:49 +0000613
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000614
Andrew Trick8dd26252012-02-10 04:10:36 +0000615/// Instantiate the default register allocator pass for this target for either
616/// the optimized or unoptimized allocation path. This will be added to the pass
617/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
618/// in the optimized case.
619///
620/// A target that uses the standard regalloc pass order for fast or optimized
621/// allocation may still override this for per-target regalloc
622/// selection. But -regalloc=... always takes precedence.
623FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
624 if (Optimized)
625 return createGreedyRegisterAllocator();
626 else
627 return createFastRegisterAllocator();
628}
629
630/// Find and instantiate the register allocation pass requested by this target
631/// at the current optimization level. Different register allocators are
632/// defined as separate passes because they may require different analysis.
633///
634/// This helper ensures that the regalloc= option is always available,
635/// even for targets that override the default allocator.
636///
637/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
638/// this can be folded into addPass.
639FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey9ff542f2006-08-01 18:29:48 +0000640 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000641
Andrew Trick8dd26252012-02-10 04:10:36 +0000642 // Initialize the global default.
Jim Laskey13ec7022006-08-01 14:21:23 +0000643 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000644 Ctor = RegAlloc;
645 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey13ec7022006-08-01 14:21:23 +0000646 }
Andrew Trick8dd26252012-02-10 04:10:36 +0000647 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000648 return Ctor();
649
Andrew Trick8dd26252012-02-10 04:10:36 +0000650 // With no -regalloc= override, ask the target for a regalloc pass.
651 return createTargetRegisterAllocator(Optimized);
652}
653
654/// Add the minimum set of target-independent passes that are required for
655/// register allocation. No coalescing or scheduling.
656void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000657 addPass(&PHIEliminationID);
658 addPass(&TwoAddressInstructionPassID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000659
Bob Wilson564fbf62012-07-02 19:48:31 +0000660 addPass(RegAllocPass);
Andrew Trick8dd26252012-02-10 04:10:36 +0000661 printAndVerify("After Register Allocation");
Jim Laskey33a0a6d2006-07-27 20:05:00 +0000662}
Andrew Trickf7b96312012-02-09 00:40:55 +0000663
664/// Add standard target-independent passes that are tightly coupled with
Andrew Trick8dd26252012-02-10 04:10:36 +0000665/// optimized register allocation, including coalescing, machine instruction
666/// scheduling, and register allocation itself.
667void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000668 addPass(&ProcessImplicitDefsID);
Jakob Stoklund Olesen5984d2b2012-06-25 18:12:18 +0000669
Andrew Trick8dd26252012-02-10 04:10:36 +0000670 // LiveVariables currently requires pure SSA form.
671 //
672 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
673 // LiveVariables can be removed completely, and LiveIntervals can be directly
674 // computed. (We still either need to regenerate kill flags after regalloc, or
675 // preferably fix the scavenger to not depend on them).
Bob Wilson3fb99a72012-07-02 19:48:37 +0000676 addPass(&LiveVariablesID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000677
678 // Add passes that move from transformed SSA into conventional SSA. This is a
679 // "copy coalescing" problem.
680 //
681 if (!EnableStrongPHIElim) {
682 // Edge splitting is smarter with machine loop info.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000683 addPass(&MachineLoopInfoID);
684 addPass(&PHIEliminationID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000685 }
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +0000686
687 // Eventually, we want to run LiveIntervals before PHI elimination.
688 if (EarlyLiveIntervals)
689 addPass(&LiveIntervalsID);
690
Bob Wilson3fb99a72012-07-02 19:48:37 +0000691 addPass(&TwoAddressInstructionPassID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000692
Andrew Trick8dd26252012-02-10 04:10:36 +0000693 if (EnableStrongPHIElim)
Bob Wilson3fb99a72012-07-02 19:48:37 +0000694 addPass(&StrongPHIEliminationID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000695
Bob Wilson3fb99a72012-07-02 19:48:37 +0000696 addPass(&RegisterCoalescerID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000697
698 // PreRA instruction scheduling.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000699 if (addPass(&MachineSchedulerID))
Andrew Trick17d35e52012-03-14 04:00:41 +0000700 printAndVerify("After Machine Scheduling");
Andrew Trick8dd26252012-02-10 04:10:36 +0000701
702 // Add the selected register allocation pass.
Bob Wilson564fbf62012-07-02 19:48:31 +0000703 addPass(RegAllocPass);
Jakob Stoklund Olesen34f5a2b2012-06-26 17:09:29 +0000704 printAndVerify("After Register Allocation, before rewriter");
705
706 // Allow targets to change the register assignments before rewriting.
707 if (addPreRewrite())
708 printAndVerify("After pre-rewrite passes");
Andrew Trickf7b96312012-02-09 00:40:55 +0000709
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000710 // Finally rewrite virtual registers.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000711 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000712 printAndVerify("After Virtual Register Rewriter");
713
Andrew Trickf7b96312012-02-09 00:40:55 +0000714 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trick8dd26252012-02-10 04:10:36 +0000715 //
716 // FIXME: Re-enable coloring with register when it's capable of adding
717 // kill markers.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000718 addPass(&StackSlotColoringID);
Andrew Trick900d7b72012-02-15 07:57:03 +0000719
720 // Run post-ra machine LICM to hoist reloads / remats.
721 //
722 // FIXME: can this move into MachineLateOptimization?
Bob Wilson3fb99a72012-07-02 19:48:37 +0000723 addPass(&PostRAMachineLICMID);
Andrew Trick900d7b72012-02-15 07:57:03 +0000724
725 printAndVerify("After StackSlotColoring and postra Machine LICM");
Andrew Trickf7b96312012-02-09 00:40:55 +0000726}
727
728//===---------------------------------------------------------------------===//
729/// Post RegAlloc Pass Configuration
730//===---------------------------------------------------------------------===//
731
732/// Add passes that optimize machine instructions after register allocation.
733void TargetPassConfig::addMachineLateOptimization() {
734 // Branch folding must be run after regalloc and prolog/epilog insertion.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000735 if (addPass(&BranchFolderPassID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000736 printAndVerify("After BranchFolding");
Andrew Trickf7b96312012-02-09 00:40:55 +0000737
738 // Tail duplication.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000739 if (addPass(&TailDuplicateID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000740 printAndVerify("After TailDuplicate");
Andrew Trickf7b96312012-02-09 00:40:55 +0000741
742 // Copy propagation.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000743 if (addPass(&MachineCopyPropagationID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000744 printAndVerify("After copy propagation pass");
Andrew Trickf7b96312012-02-09 00:40:55 +0000745}
746
Evan Chengab37b2c2012-12-21 02:57:04 +0000747/// Add standard GC passes.
748bool TargetPassConfig::addGCPasses() {
749 addPass(&GCMachineCodeAnalysisID);
750 return true;
751}
752
Andrew Trickf7b96312012-02-09 00:40:55 +0000753/// Add standard basic block placement passes.
754void TargetPassConfig::addBlockPlacement() {
Benjamin Kramer74a45332013-03-29 17:14:24 +0000755 if (addPass(&MachineBlockPlacementID)) {
Andrew Trick79bf2882012-02-15 03:21:51 +0000756 // Run a separate pass to collect block placement statistics.
757 if (EnableBlockPlacementStats)
Bob Wilson3fb99a72012-07-02 19:48:37 +0000758 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000759
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000760 printAndVerify("After machine block placement.");
Andrew Trickf7b96312012-02-09 00:40:55 +0000761 }
762}