blob: 13feaec7d8de4c883c120caa8cfe6d63cb70639f [file] [log] [blame]
Dale Johannesen72f15962007-07-13 17:31:29 +00001//===----- SchedulePostRAList.cpp - list scheduler ------------------------===//
Dale Johannesene7e7d0d2007-07-13 17:13:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dale Johannesene7e7d0d2007-07-13 17:13:54 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements a top-down list scheduler, using standard algorithms.
11// The basic approach uses a priority queue of available nodes to schedule.
12// One at a time, nodes are taken from the priority queue (thus in priority
13// order), checked for legality to schedule, and emitted if legal.
14//
15// Nodes may not be legal to schedule either due to structural hazards (e.g.
16// pipeline or resource constraints) or because an input to the instruction has
17// not completed execution.
18//
19//===----------------------------------------------------------------------===//
20
21#define DEBUG_TYPE "post-RA-sched"
David Goodwin82c72482009-10-28 18:29:54 +000022#include "AntiDepBreaker.h"
David Goodwin34877712009-10-26 19:32:42 +000023#include "AggressiveAntiDepBreaker.h"
David Goodwin2e7be612009-10-26 16:59:04 +000024#include "CriticalAntiDepBreaker.h"
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +000025#include "RegisterClassInfo.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000027#include "llvm/CodeGen/LatencyPriorityQueue.h"
28#include "llvm/CodeGen/SchedulerRegistry.h"
Dan Gohman3f237442008-12-16 03:25:46 +000029#include "llvm/CodeGen/MachineDominators.h"
David Goodwinc7951f82009-10-01 19:45:32 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohman3f237442008-12-16 03:25:46 +000032#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman21d90032008-11-25 00:52:40 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Tricked395c82012-03-07 23:01:06 +000034#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Dan Gohman2836c282009-01-16 01:33:36 +000035#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000036#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanbed353d2009-02-10 23:29:38 +000037#include "llvm/Target/TargetLowering.h"
Dan Gohman79ce2762009-01-15 19:20:50 +000038#include "llvm/Target/TargetMachine.h"
Dan Gohman21d90032008-11-25 00:52:40 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000041#include "llvm/Target/TargetSubtargetInfo.h"
David Goodwine10deca2009-10-26 22:31:16 +000042#include "llvm/Support/CommandLine.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000043#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000044#include "llvm/Support/ErrorHandling.h"
David Goodwin3a5f0d42009-08-11 01:44:26 +000045#include "llvm/Support/raw_ostream.h"
David Goodwin2e7be612009-10-26 16:59:04 +000046#include "llvm/ADT/BitVector.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000047#include "llvm/ADT/Statistic.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000048using namespace llvm;
49
Dan Gohman2836c282009-01-16 01:33:36 +000050STATISTIC(NumNoops, "Number of noops inserted");
Dan Gohman343f0c02008-11-19 23:18:57 +000051STATISTIC(NumStalls, "Number of pipeline stalls");
David Goodwin2e7be612009-10-26 16:59:04 +000052STATISTIC(NumFixedAnti, "Number of fixed anti-dependencies");
Dan Gohman343f0c02008-11-19 23:18:57 +000053
David Goodwin471850a2009-10-01 21:46:35 +000054// Post-RA scheduling is enabled with
Evan Cheng5b1b44892011-07-01 21:01:15 +000055// TargetSubtargetInfo.enablePostRAScheduler(). This flag can be used to
David Goodwin471850a2009-10-01 21:46:35 +000056// override the target.
57static cl::opt<bool>
58EnablePostRAScheduler("post-RA-scheduler",
59 cl::desc("Enable scheduling after register allocation"),
David Goodwin9843a932009-10-01 22:19:57 +000060 cl::init(false), cl::Hidden);
David Goodwin2e7be612009-10-26 16:59:04 +000061static cl::opt<std::string>
Dan Gohman21d90032008-11-25 00:52:40 +000062EnableAntiDepBreaking("break-anti-dependencies",
David Goodwin2e7be612009-10-26 16:59:04 +000063 cl::desc("Break post-RA scheduling anti-dependencies: "
64 "\"critical\", \"all\", or \"none\""),
65 cl::init("none"), cl::Hidden);
Dan Gohman2836c282009-01-16 01:33:36 +000066
David Goodwin1f152282009-09-01 18:34:03 +000067// If DebugDiv > 0 then only schedule MBB with (ID % DebugDiv) == DebugMod
68static cl::opt<int>
69DebugDiv("postra-sched-debugdiv",
70 cl::desc("Debug control MBBs that are scheduled"),
71 cl::init(0), cl::Hidden);
72static cl::opt<int>
73DebugMod("postra-sched-debugmod",
74 cl::desc("Debug control MBBs that are scheduled"),
75 cl::init(0), cl::Hidden);
76
David Goodwinada0ef82009-10-26 19:41:00 +000077AntiDepBreaker::~AntiDepBreaker() { }
78
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000079namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000080 class PostRAScheduler : public MachineFunctionPass {
Dan Gohmana70dca12009-10-09 23:27:56 +000081 AliasAnalysis *AA;
Evan Cheng86050dc2010-06-18 23:09:54 +000082 const TargetInstrInfo *TII;
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +000083 RegisterClassInfo RegClassInfo;
Dan Gohmana70dca12009-10-09 23:27:56 +000084
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000085 public:
86 static char ID;
Andrew Trickc7d081b2012-02-08 21:22:53 +000087 PostRAScheduler() : MachineFunctionPass(ID) {}
Dan Gohman21d90032008-11-25 00:52:40 +000088
Dan Gohman3f237442008-12-16 03:25:46 +000089 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000090 AU.setPreservesCFG();
Dan Gohmana70dca12009-10-09 23:27:56 +000091 AU.addRequired<AliasAnalysis>();
Andrew Trickc7d081b2012-02-08 21:22:53 +000092 AU.addRequired<TargetPassConfig>();
Dan Gohman3f237442008-12-16 03:25:46 +000093 AU.addRequired<MachineDominatorTree>();
94 AU.addPreserved<MachineDominatorTree>();
95 AU.addRequired<MachineLoopInfo>();
96 AU.addPreserved<MachineLoopInfo>();
97 MachineFunctionPass::getAnalysisUsage(AU);
98 }
99
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000100 bool runOnMachineFunction(MachineFunction &Fn);
101 };
Dan Gohman343f0c02008-11-19 23:18:57 +0000102 char PostRAScheduler::ID = 0;
103
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000104 class SchedulePostRATDList : public ScheduleDAGInstrs {
Dan Gohman343f0c02008-11-19 23:18:57 +0000105 /// AvailableQueue - The priority queue to use for the available SUnits.
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000106 ///
Dan Gohman343f0c02008-11-19 23:18:57 +0000107 LatencyPriorityQueue AvailableQueue;
Jim Grosbach90013032010-05-14 21:19:48 +0000108
Dan Gohman343f0c02008-11-19 23:18:57 +0000109 /// PendingQueue - This contains all of the instructions whose operands have
110 /// been issued, but their results are not ready yet (due to the latency of
111 /// the operation). Once the operands becomes available, the instruction is
112 /// added to the AvailableQueue.
113 std::vector<SUnit*> PendingQueue;
114
Dan Gohman21d90032008-11-25 00:52:40 +0000115 /// Topo - A topological ordering for SUnits.
116 ScheduleDAGTopologicalSort Topo;
Dan Gohman343f0c02008-11-19 23:18:57 +0000117
Dan Gohman2836c282009-01-16 01:33:36 +0000118 /// HazardRec - The hazard recognizer to use.
119 ScheduleHazardRecognizer *HazardRec;
120
David Goodwin2e7be612009-10-26 16:59:04 +0000121 /// AntiDepBreak - Anti-dependence breaking object, or NULL if none
122 AntiDepBreaker *AntiDepBreak;
123
Dan Gohmana70dca12009-10-09 23:27:56 +0000124 /// AA - AliasAnalysis for making memory reference queries.
125 AliasAnalysis *AA;
126
Benjamin Kramer46252d82012-02-23 19:15:40 +0000127 /// LiveRegs - true if the register is live.
128 BitVector LiveRegs;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000129
Andrew Trick47c14452012-03-07 05:21:52 +0000130 /// The schedule. Null SUnit*'s represent noop instructions.
131 std::vector<SUnit*> Sequence;
132
Dan Gohman21d90032008-11-25 00:52:40 +0000133 public:
Andrew Trick2da8bc82010-12-24 05:03:26 +0000134 SchedulePostRATDList(
135 MachineFunction &MF, MachineLoopInfo &MLI, MachineDominatorTree &MDT,
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000136 AliasAnalysis *AA, const RegisterClassInfo&,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000137 TargetSubtargetInfo::AntiDepBreakMode AntiDepMode,
Craig Topper44d23822012-02-22 05:59:10 +0000138 SmallVectorImpl<const TargetRegisterClass*> &CriticalPathRCs);
Dan Gohman2836c282009-01-16 01:33:36 +0000139
Andrew Trick2da8bc82010-12-24 05:03:26 +0000140 ~SchedulePostRATDList();
Dan Gohman343f0c02008-11-19 23:18:57 +0000141
Andrew Trick953be892012-03-07 23:00:49 +0000142 /// startBlock - Initialize register live-range state for scheduling in
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000143 /// this block.
144 ///
Andrew Trick953be892012-03-07 23:00:49 +0000145 void startBlock(MachineBasicBlock *BB);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000146
Andrew Trick47c14452012-03-07 05:21:52 +0000147 /// Initialize the scheduler state for the next scheduling region.
148 virtual void enterRegion(MachineBasicBlock *bb,
149 MachineBasicBlock::iterator begin,
150 MachineBasicBlock::iterator end,
151 unsigned endcount);
152
153 /// Notify that the scheduler has finished scheduling the current region.
154 virtual void exitRegion();
155
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000156 /// Schedule - Schedule the instruction range using list scheduling.
157 ///
Andrew Trick953be892012-03-07 23:00:49 +0000158 void schedule();
Jim Grosbach90013032010-05-14 21:19:48 +0000159
Andrew Trick84b454d2012-03-07 05:21:44 +0000160 void EmitSchedule();
161
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000162 /// Observe - Update liveness information to account for the current
163 /// instruction, which will not be scheduled.
164 ///
165 void Observe(MachineInstr *MI, unsigned Count);
166
Andrew Trick953be892012-03-07 23:00:49 +0000167 /// finishBlock - Clean up register live-range state.
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000168 ///
Andrew Trick953be892012-03-07 23:00:49 +0000169 void finishBlock();
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000170
David Goodwin2e7be612009-10-26 16:59:04 +0000171 /// FixupKills - Fix register kill flags that have been made
172 /// invalid due to scheduling
173 ///
174 void FixupKills(MachineBasicBlock *MBB);
175
Dan Gohman343f0c02008-11-19 23:18:57 +0000176 private:
David Goodwin557bbe62009-11-20 19:32:48 +0000177 void ReleaseSucc(SUnit *SU, SDep *SuccEdge);
178 void ReleaseSuccessors(SUnit *SU);
179 void ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle);
180 void ListScheduleTopDown();
David Goodwin5e411782009-09-03 22:15:25 +0000181 void StartBlockForKills(MachineBasicBlock *BB);
Jim Grosbach90013032010-05-14 21:19:48 +0000182
David Goodwin8f909342009-09-23 16:35:25 +0000183 // ToggleKillFlag - Toggle a register operand kill flag. Other
184 // adjustments may be made to the instruction if necessary. Return
185 // true if the operand has been deleted, false if not.
186 bool ToggleKillFlag(MachineInstr *MI, MachineOperand &MO);
Andrew Trick73ba69b2012-03-07 05:21:40 +0000187
188 void dumpSchedule() const;
Dan Gohman343f0c02008-11-19 23:18:57 +0000189 };
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000190}
191
Andrew Trick1dd8c852012-02-08 21:23:13 +0000192char &llvm::PostRASchedulerID = PostRAScheduler::ID;
193
194INITIALIZE_PASS(PostRAScheduler, "post-RA-sched",
195 "Post RA top-down list latency scheduler", false, false)
196
Andrew Trick2da8bc82010-12-24 05:03:26 +0000197SchedulePostRATDList::SchedulePostRATDList(
198 MachineFunction &MF, MachineLoopInfo &MLI, MachineDominatorTree &MDT,
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000199 AliasAnalysis *AA, const RegisterClassInfo &RCI,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000200 TargetSubtargetInfo::AntiDepBreakMode AntiDepMode,
Craig Topper44d23822012-02-22 05:59:10 +0000201 SmallVectorImpl<const TargetRegisterClass*> &CriticalPathRCs)
Andrew Trick5e920d72012-01-14 02:17:12 +0000202 : ScheduleDAGInstrs(MF, MLI, MDT, /*IsPostRA=*/true), Topo(SUnits), AA(AA),
Benjamin Kramer46252d82012-02-23 19:15:40 +0000203 LiveRegs(TRI->getNumRegs())
Andrew Trick2da8bc82010-12-24 05:03:26 +0000204{
205 const TargetMachine &TM = MF.getTarget();
206 const InstrItineraryData *InstrItins = TM.getInstrItineraryData();
207 HazardRec =
208 TM.getInstrInfo()->CreateTargetPostRAHazardRecognizer(InstrItins, this);
Preston Gurd6a8c7bf2012-04-23 21:39:35 +0000209
210 assert((AntiDepMode == TargetSubtargetInfo::ANTIDEP_NONE ||
211 MRI.tracksLiveness()) &&
212 "Live-ins must be accurate for anti-dependency breaking");
Andrew Trick2da8bc82010-12-24 05:03:26 +0000213 AntiDepBreak =
Evan Cheng5b1b44892011-07-01 21:01:15 +0000214 ((AntiDepMode == TargetSubtargetInfo::ANTIDEP_ALL) ?
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000215 (AntiDepBreaker *)new AggressiveAntiDepBreaker(MF, RCI, CriticalPathRCs) :
Evan Cheng5b1b44892011-07-01 21:01:15 +0000216 ((AntiDepMode == TargetSubtargetInfo::ANTIDEP_CRITICAL) ?
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000217 (AntiDepBreaker *)new CriticalAntiDepBreaker(MF, RCI) : NULL));
Andrew Trick2da8bc82010-12-24 05:03:26 +0000218}
219
220SchedulePostRATDList::~SchedulePostRATDList() {
221 delete HazardRec;
222 delete AntiDepBreak;
223}
224
Andrew Trick47c14452012-03-07 05:21:52 +0000225/// Initialize state associated with the next scheduling region.
226void SchedulePostRATDList::enterRegion(MachineBasicBlock *bb,
227 MachineBasicBlock::iterator begin,
228 MachineBasicBlock::iterator end,
229 unsigned endcount) {
230 ScheduleDAGInstrs::enterRegion(bb, begin, end, endcount);
231 Sequence.clear();
232}
233
234/// Print the schedule before exiting the region.
235void SchedulePostRATDList::exitRegion() {
236 DEBUG({
237 dbgs() << "*** Final schedule ***\n";
238 dumpSchedule();
239 dbgs() << '\n';
240 });
241 ScheduleDAGInstrs::exitRegion();
242}
243
Andrew Trick73ba69b2012-03-07 05:21:40 +0000244/// dumpSchedule - dump the scheduled Sequence.
245void SchedulePostRATDList::dumpSchedule() const {
246 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
247 if (SUnit *SU = Sequence[i])
248 SU->dump(this);
249 else
250 dbgs() << "**** NOOP ****\n";
251 }
252}
253
Dan Gohman343f0c02008-11-19 23:18:57 +0000254bool PostRAScheduler::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng86050dc2010-06-18 23:09:54 +0000255 TII = Fn.getTarget().getInstrInfo();
Andrew Trick2da8bc82010-12-24 05:03:26 +0000256 MachineLoopInfo &MLI = getAnalysis<MachineLoopInfo>();
257 MachineDominatorTree &MDT = getAnalysis<MachineDominatorTree>();
258 AliasAnalysis *AA = &getAnalysis<AliasAnalysis>();
Andrew Trickc7d081b2012-02-08 21:22:53 +0000259 TargetPassConfig *PassConfig = &getAnalysis<TargetPassConfig>();
260
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000261 RegClassInfo.runOnMachineFunction(Fn);
Dan Gohman5bf7c2a2009-10-10 00:15:38 +0000262
David Goodwin471850a2009-10-01 21:46:35 +0000263 // Check for explicit enable/disable of post-ra scheduling.
Evan Chengddfd1372011-12-14 02:11:42 +0000264 TargetSubtargetInfo::AntiDepBreakMode AntiDepMode =
265 TargetSubtargetInfo::ANTIDEP_NONE;
Craig Topper44d23822012-02-22 05:59:10 +0000266 SmallVector<const TargetRegisterClass*, 4> CriticalPathRCs;
David Goodwin471850a2009-10-01 21:46:35 +0000267 if (EnablePostRAScheduler.getPosition() > 0) {
268 if (!EnablePostRAScheduler)
Evan Chengc83da2f92009-10-16 06:10:34 +0000269 return false;
David Goodwin471850a2009-10-01 21:46:35 +0000270 } else {
Evan Chengc83da2f92009-10-16 06:10:34 +0000271 // Check that post-RA scheduling is enabled for this target.
Andrew Trick2da8bc82010-12-24 05:03:26 +0000272 // This may upgrade the AntiDepMode.
Evan Cheng5b1b44892011-07-01 21:01:15 +0000273 const TargetSubtargetInfo &ST = Fn.getTarget().getSubtarget<TargetSubtargetInfo>();
Andrew Trickc7d081b2012-02-08 21:22:53 +0000274 if (!ST.enablePostRAScheduler(PassConfig->getOptLevel(), AntiDepMode,
275 CriticalPathRCs))
Evan Chengc83da2f92009-10-16 06:10:34 +0000276 return false;
David Goodwin471850a2009-10-01 21:46:35 +0000277 }
David Goodwin0dad89f2009-09-30 00:10:16 +0000278
David Goodwin4c3715c2009-10-22 23:19:17 +0000279 // Check for antidep breaking override...
280 if (EnableAntiDepBreaking.getPosition() > 0) {
Evan Cheng5b1b44892011-07-01 21:01:15 +0000281 AntiDepMode = (EnableAntiDepBreaking == "all")
282 ? TargetSubtargetInfo::ANTIDEP_ALL
283 : ((EnableAntiDepBreaking == "critical")
284 ? TargetSubtargetInfo::ANTIDEP_CRITICAL
285 : TargetSubtargetInfo::ANTIDEP_NONE);
David Goodwin4c3715c2009-10-22 23:19:17 +0000286 }
287
David Greenee1b21292010-01-05 01:26:01 +0000288 DEBUG(dbgs() << "PostRAScheduler\n");
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000289
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000290 SchedulePostRATDList Scheduler(Fn, MLI, MDT, AA, RegClassInfo, AntiDepMode,
Andrew Trick2da8bc82010-12-24 05:03:26 +0000291 CriticalPathRCs);
Dan Gohman79ce2762009-01-15 19:20:50 +0000292
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000293 // Loop over all of the basic blocks
294 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
Dan Gohman343f0c02008-11-19 23:18:57 +0000295 MBB != MBBe; ++MBB) {
David Goodwin1f152282009-09-01 18:34:03 +0000296#ifndef NDEBUG
297 // If DebugDiv > 0 then only schedule MBB with (ID % DebugDiv) == DebugMod
298 if (DebugDiv > 0) {
299 static int bbcnt = 0;
300 if (bbcnt++ % DebugDiv != DebugMod)
301 continue;
Benjamin Kramera7b0cb72011-11-15 16:27:03 +0000302 dbgs() << "*** DEBUG scheduling " << Fn.getFunction()->getName()
303 << ":BB#" << MBB->getNumber() << " ***\n";
David Goodwin1f152282009-09-01 18:34:03 +0000304 }
305#endif
306
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000307 // Initialize register live-range state for scheduling in this block.
Andrew Trick953be892012-03-07 23:00:49 +0000308 Scheduler.startBlock(MBB);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000309
Dan Gohmanf7119392009-01-16 22:10:20 +0000310 // Schedule each sequence of instructions not interrupted by a label
311 // or anything else that effectively needs to shut down scheduling.
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000312 MachineBasicBlock::iterator Current = MBB->end();
Dan Gohman47ac0f02009-02-11 04:27:20 +0000313 unsigned Count = MBB->size(), CurrentCount = Count;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000314 for (MachineBasicBlock::iterator I = Current; I != MBB->begin(); ) {
Evan Cheng86050dc2010-06-18 23:09:54 +0000315 MachineInstr *MI = llvm::prior(I);
Jakob Stoklund Olesen976647d2012-02-23 17:54:21 +0000316 // Calls are not scheduling boundaries before register allocation, but
317 // post-ra we don't gain anything by scheduling across calls since we
318 // don't need to worry about register pressure.
319 if (MI->isCall() || TII->isSchedulingBoundary(MI, MBB, Fn)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000320 Scheduler.enterRegion(MBB, I, Current, CurrentCount);
Andrew Trick953be892012-03-07 23:00:49 +0000321 Scheduler.schedule();
Andrew Trick47c14452012-03-07 05:21:52 +0000322 Scheduler.exitRegion();
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000323 Scheduler.EmitSchedule();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000324 Current = MI;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000325 CurrentCount = Count - 1;
Dan Gohman1274ced2009-03-10 18:10:43 +0000326 Scheduler.Observe(MI, CurrentCount);
Dan Gohmanf7119392009-01-16 22:10:20 +0000327 }
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000328 I = MI;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000329 --Count;
Evan Chengddfd1372011-12-14 02:11:42 +0000330 if (MI->isBundle())
331 Count -= MI->getBundleSize();
Dan Gohman43f07fb2009-02-03 18:57:45 +0000332 }
Dan Gohman47ac0f02009-02-11 04:27:20 +0000333 assert(Count == 0 && "Instruction count mismatch!");
Duncan Sands9e8bd0b2009-03-11 09:04:34 +0000334 assert((MBB->begin() == Current || CurrentCount != 0) &&
Dan Gohman1274ced2009-03-10 18:10:43 +0000335 "Instruction count mismatch!");
Andrew Trick47c14452012-03-07 05:21:52 +0000336 Scheduler.enterRegion(MBB, MBB->begin(), Current, CurrentCount);
Andrew Trick953be892012-03-07 23:00:49 +0000337 Scheduler.schedule();
Andrew Trick47c14452012-03-07 05:21:52 +0000338 Scheduler.exitRegion();
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000339 Scheduler.EmitSchedule();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000340
341 // Clean up register live-range state.
Andrew Trick953be892012-03-07 23:00:49 +0000342 Scheduler.finishBlock();
David Goodwin88a589c2009-08-25 17:03:05 +0000343
David Goodwin5e411782009-09-03 22:15:25 +0000344 // Update register kills
David Goodwin88a589c2009-08-25 17:03:05 +0000345 Scheduler.FixupKills(MBB);
Dan Gohman343f0c02008-11-19 23:18:57 +0000346 }
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000347
348 return true;
349}
Jim Grosbach90013032010-05-14 21:19:48 +0000350
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000351/// StartBlock - Initialize register live-range state for scheduling in
352/// this block.
Dan Gohman21d90032008-11-25 00:52:40 +0000353///
Andrew Trick953be892012-03-07 23:00:49 +0000354void SchedulePostRATDList::startBlock(MachineBasicBlock *BB) {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000355 // Call the superclass.
Andrew Trick953be892012-03-07 23:00:49 +0000356 ScheduleDAGInstrs::startBlock(BB);
Dan Gohman21d90032008-11-25 00:52:40 +0000357
David Goodwin2e7be612009-10-26 16:59:04 +0000358 // Reset the hazard recognizer and anti-dep breaker.
David Goodwind94a4e52009-08-10 15:55:25 +0000359 HazardRec->Reset();
David Goodwin2e7be612009-10-26 16:59:04 +0000360 if (AntiDepBreak != NULL)
361 AntiDepBreak->StartBlock(BB);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000362}
363
364/// Schedule - Schedule the instruction range using list scheduling.
365///
Andrew Trick953be892012-03-07 23:00:49 +0000366void SchedulePostRATDList::schedule() {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000367 // Build the scheduling graph.
Andrew Trick953be892012-03-07 23:00:49 +0000368 buildSchedGraph(AA);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000369
David Goodwin2e7be612009-10-26 16:59:04 +0000370 if (AntiDepBreak != NULL) {
Jim Grosbach90013032010-05-14 21:19:48 +0000371 unsigned Broken =
Andrew Trick68675c62012-03-09 04:29:02 +0000372 AntiDepBreak->BreakAntiDependencies(SUnits, RegionBegin, RegionEnd,
373 EndIndex, DbgValues);
Jim Grosbach90013032010-05-14 21:19:48 +0000374
David Goodwin557bbe62009-11-20 19:32:48 +0000375 if (Broken != 0) {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000376 // We made changes. Update the dependency graph.
377 // Theoretically we could update the graph in place:
378 // When a live range is changed to use a different register, remove
379 // the def's anti-dependence *and* output-dependence edges due to
380 // that register, and add new anti-dependence and output-dependence
381 // edges based on the next live range of the register.
Andrew Trick47c14452012-03-07 05:21:52 +0000382 ScheduleDAG::clearDAG();
Andrew Trick953be892012-03-07 23:00:49 +0000383 buildSchedGraph(AA);
Jim Grosbach90013032010-05-14 21:19:48 +0000384
David Goodwin2e7be612009-10-26 16:59:04 +0000385 NumFixedAnti += Broken;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000386 }
387 }
388
David Greenee1b21292010-01-05 01:26:01 +0000389 DEBUG(dbgs() << "********** List Scheduling **********\n");
David Goodwind94a4e52009-08-10 15:55:25 +0000390 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
391 SUnits[su].dumpAll(this));
392
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000393 AvailableQueue.initNodes(SUnits);
David Goodwin557bbe62009-11-20 19:32:48 +0000394 ListScheduleTopDown();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000395 AvailableQueue.releaseState();
396}
397
398/// Observe - Update liveness information to account for the current
399/// instruction, which will not be scheduled.
400///
Dan Gohman47ac0f02009-02-11 04:27:20 +0000401void SchedulePostRATDList::Observe(MachineInstr *MI, unsigned Count) {
David Goodwin2e7be612009-10-26 16:59:04 +0000402 if (AntiDepBreak != NULL)
Andrew Trickcf46b5a2012-03-07 23:00:52 +0000403 AntiDepBreak->Observe(MI, Count, EndIndex);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000404}
405
406/// FinishBlock - Clean up register live-range state.
407///
Andrew Trick953be892012-03-07 23:00:49 +0000408void SchedulePostRATDList::finishBlock() {
David Goodwin2e7be612009-10-26 16:59:04 +0000409 if (AntiDepBreak != NULL)
410 AntiDepBreak->FinishBlock();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000411
412 // Call the superclass.
Andrew Trick953be892012-03-07 23:00:49 +0000413 ScheduleDAGInstrs::finishBlock();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000414}
415
David Goodwin5e411782009-09-03 22:15:25 +0000416/// StartBlockForKills - Initialize register live-range state for updating kills
417///
418void SchedulePostRATDList::StartBlockForKills(MachineBasicBlock *BB) {
Benjamin Kramer46252d82012-02-23 19:15:40 +0000419 // Start with no live registers.
420 LiveRegs.reset();
David Goodwin5e411782009-09-03 22:15:25 +0000421
422 // Determine the live-out physregs for this block.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000423 if (!BB->empty() && BB->back().isReturn()) {
David Goodwin5e411782009-09-03 22:15:25 +0000424 // In a return block, examine the function live-out regs.
425 for (MachineRegisterInfo::liveout_iterator I = MRI.liveout_begin(),
426 E = MRI.liveout_end(); I != E; ++I) {
427 unsigned Reg = *I;
Benjamin Kramer46252d82012-02-23 19:15:40 +0000428 LiveRegs.set(Reg);
David Goodwin5e411782009-09-03 22:15:25 +0000429 // Repeat, for all subregs.
Craig Topper9ebfbf82012-03-05 05:37:41 +0000430 for (const uint16_t *Subreg = TRI->getSubRegisters(Reg);
Benjamin Kramer46252d82012-02-23 19:15:40 +0000431 *Subreg; ++Subreg)
432 LiveRegs.set(*Subreg);
David Goodwin5e411782009-09-03 22:15:25 +0000433 }
434 }
435 else {
436 // In a non-return block, examine the live-in regs of all successors.
437 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
438 SE = BB->succ_end(); SI != SE; ++SI) {
439 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
440 E = (*SI)->livein_end(); I != E; ++I) {
441 unsigned Reg = *I;
Benjamin Kramer46252d82012-02-23 19:15:40 +0000442 LiveRegs.set(Reg);
David Goodwin5e411782009-09-03 22:15:25 +0000443 // Repeat, for all subregs.
Craig Topper9ebfbf82012-03-05 05:37:41 +0000444 for (const uint16_t *Subreg = TRI->getSubRegisters(Reg);
Benjamin Kramer46252d82012-02-23 19:15:40 +0000445 *Subreg; ++Subreg)
446 LiveRegs.set(*Subreg);
David Goodwin5e411782009-09-03 22:15:25 +0000447 }
448 }
449 }
450}
451
David Goodwin8f909342009-09-23 16:35:25 +0000452bool SchedulePostRATDList::ToggleKillFlag(MachineInstr *MI,
453 MachineOperand &MO) {
454 // Setting kill flag...
455 if (!MO.isKill()) {
456 MO.setIsKill(true);
457 return false;
458 }
Jim Grosbach90013032010-05-14 21:19:48 +0000459
David Goodwin8f909342009-09-23 16:35:25 +0000460 // If MO itself is live, clear the kill flag...
Benjamin Kramer46252d82012-02-23 19:15:40 +0000461 if (LiveRegs.test(MO.getReg())) {
David Goodwin8f909342009-09-23 16:35:25 +0000462 MO.setIsKill(false);
463 return false;
464 }
465
466 // If any subreg of MO is live, then create an imp-def for that
467 // subreg and keep MO marked as killed.
Benjamin Kramer8bff4af2009-10-02 15:59:52 +0000468 MO.setIsKill(false);
David Goodwin8f909342009-09-23 16:35:25 +0000469 bool AllDead = true;
470 const unsigned SuperReg = MO.getReg();
Craig Topper9ebfbf82012-03-05 05:37:41 +0000471 for (const uint16_t *Subreg = TRI->getSubRegisters(SuperReg);
David Goodwin8f909342009-09-23 16:35:25 +0000472 *Subreg; ++Subreg) {
Benjamin Kramer46252d82012-02-23 19:15:40 +0000473 if (LiveRegs.test(*Subreg)) {
David Goodwin8f909342009-09-23 16:35:25 +0000474 MI->addOperand(MachineOperand::CreateReg(*Subreg,
475 true /*IsDef*/,
476 true /*IsImp*/,
477 false /*IsKill*/,
478 false /*IsDead*/));
479 AllDead = false;
480 }
481 }
482
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000483 if(AllDead)
Benjamin Kramer8bff4af2009-10-02 15:59:52 +0000484 MO.setIsKill(true);
David Goodwin8f909342009-09-23 16:35:25 +0000485 return false;
486}
487
David Goodwin88a589c2009-08-25 17:03:05 +0000488/// FixupKills - Fix the register kill flags, they may have been made
489/// incorrect by instruction reordering.
490///
491void SchedulePostRATDList::FixupKills(MachineBasicBlock *MBB) {
David Greenee1b21292010-01-05 01:26:01 +0000492 DEBUG(dbgs() << "Fixup kills for BB#" << MBB->getNumber() << '\n');
David Goodwin88a589c2009-08-25 17:03:05 +0000493
Benjamin Kramer49b726c2012-02-23 18:28:32 +0000494 BitVector killedRegs(TRI->getNumRegs());
David Goodwin88a589c2009-08-25 17:03:05 +0000495 BitVector ReservedRegs = TRI->getReservedRegs(MF);
David Goodwin5e411782009-09-03 22:15:25 +0000496
497 StartBlockForKills(MBB);
Jim Grosbach90013032010-05-14 21:19:48 +0000498
David Goodwin7886cd82009-08-29 00:11:13 +0000499 // Examine block from end to start...
David Goodwin88a589c2009-08-25 17:03:05 +0000500 unsigned Count = MBB->size();
501 for (MachineBasicBlock::iterator I = MBB->end(), E = MBB->begin();
502 I != E; --Count) {
503 MachineInstr *MI = --I;
Dale Johannesenb0812f12010-03-05 00:02:59 +0000504 if (MI->isDebugValue())
505 continue;
David Goodwin88a589c2009-08-25 17:03:05 +0000506
David Goodwin7886cd82009-08-29 00:11:13 +0000507 // Update liveness. Registers that are defed but not used in this
508 // instruction are now dead. Mark register and all subregs as they
509 // are completely defined.
510 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
511 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenf19a5922012-02-23 01:22:15 +0000512 if (MO.isRegMask())
Benjamin Kramerb6bd8cc2012-02-23 19:29:25 +0000513 LiveRegs.clearBitsNotInMask(MO.getRegMask());
David Goodwin7886cd82009-08-29 00:11:13 +0000514 if (!MO.isReg()) continue;
515 unsigned Reg = MO.getReg();
516 if (Reg == 0) continue;
517 if (!MO.isDef()) continue;
518 // Ignore two-addr defs.
519 if (MI->isRegTiedToUseOperand(i)) continue;
Jim Grosbach90013032010-05-14 21:19:48 +0000520
Benjamin Kramer46252d82012-02-23 19:15:40 +0000521 LiveRegs.reset(Reg);
Jim Grosbach90013032010-05-14 21:19:48 +0000522
David Goodwin7886cd82009-08-29 00:11:13 +0000523 // Repeat for all subregs.
Craig Topper9ebfbf82012-03-05 05:37:41 +0000524 for (const uint16_t *Subreg = TRI->getSubRegisters(Reg);
Benjamin Kramer46252d82012-02-23 19:15:40 +0000525 *Subreg; ++Subreg)
526 LiveRegs.reset(*Subreg);
David Goodwin7886cd82009-08-29 00:11:13 +0000527 }
David Goodwin88a589c2009-08-25 17:03:05 +0000528
David Goodwin8f909342009-09-23 16:35:25 +0000529 // Examine all used registers and set/clear kill flag. When a
530 // register is used multiple times we only set the kill flag on
531 // the first use.
Benjamin Kramer49b726c2012-02-23 18:28:32 +0000532 killedRegs.reset();
David Goodwin88a589c2009-08-25 17:03:05 +0000533 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
534 MachineOperand &MO = MI->getOperand(i);
535 if (!MO.isReg() || !MO.isUse()) continue;
536 unsigned Reg = MO.getReg();
537 if ((Reg == 0) || ReservedRegs.test(Reg)) continue;
538
David Goodwin7886cd82009-08-29 00:11:13 +0000539 bool kill = false;
Benjamin Kramer49b726c2012-02-23 18:28:32 +0000540 if (!killedRegs.test(Reg)) {
David Goodwin7886cd82009-08-29 00:11:13 +0000541 kill = true;
542 // A register is not killed if any subregs are live...
Craig Topper9ebfbf82012-03-05 05:37:41 +0000543 for (const uint16_t *Subreg = TRI->getSubRegisters(Reg);
David Goodwin7886cd82009-08-29 00:11:13 +0000544 *Subreg; ++Subreg) {
Benjamin Kramer46252d82012-02-23 19:15:40 +0000545 if (LiveRegs.test(*Subreg)) {
David Goodwin7886cd82009-08-29 00:11:13 +0000546 kill = false;
547 break;
548 }
549 }
550
551 // If subreg is not live, then register is killed if it became
552 // live in this instruction
553 if (kill)
Benjamin Kramer46252d82012-02-23 19:15:40 +0000554 kill = !LiveRegs.test(Reg);
David Goodwin7886cd82009-08-29 00:11:13 +0000555 }
Jim Grosbach90013032010-05-14 21:19:48 +0000556
David Goodwin88a589c2009-08-25 17:03:05 +0000557 if (MO.isKill() != kill) {
David Greenee1b21292010-01-05 01:26:01 +0000558 DEBUG(dbgs() << "Fixing " << MO << " in ");
Jakob Stoklund Olesen15d75d92009-12-03 01:49:56 +0000559 // Warning: ToggleKillFlag may invalidate MO.
560 ToggleKillFlag(MI, MO);
David Goodwin88a589c2009-08-25 17:03:05 +0000561 DEBUG(MI->dump());
562 }
Jim Grosbach90013032010-05-14 21:19:48 +0000563
Benjamin Kramer49b726c2012-02-23 18:28:32 +0000564 killedRegs.set(Reg);
David Goodwin88a589c2009-08-25 17:03:05 +0000565 }
Jim Grosbach90013032010-05-14 21:19:48 +0000566
David Goodwina3251db2009-08-31 20:47:02 +0000567 // Mark any used register (that is not using undef) and subregs as
568 // now live...
David Goodwin7886cd82009-08-29 00:11:13 +0000569 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
570 MachineOperand &MO = MI->getOperand(i);
David Goodwina3251db2009-08-31 20:47:02 +0000571 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue;
David Goodwin7886cd82009-08-29 00:11:13 +0000572 unsigned Reg = MO.getReg();
573 if ((Reg == 0) || ReservedRegs.test(Reg)) continue;
574
Benjamin Kramer46252d82012-02-23 19:15:40 +0000575 LiveRegs.set(Reg);
Jim Grosbach90013032010-05-14 21:19:48 +0000576
Craig Topper9ebfbf82012-03-05 05:37:41 +0000577 for (const uint16_t *Subreg = TRI->getSubRegisters(Reg);
Benjamin Kramer46252d82012-02-23 19:15:40 +0000578 *Subreg; ++Subreg)
579 LiveRegs.set(*Subreg);
David Goodwin7886cd82009-08-29 00:11:13 +0000580 }
David Goodwin88a589c2009-08-25 17:03:05 +0000581 }
582}
583
Dan Gohman343f0c02008-11-19 23:18:57 +0000584//===----------------------------------------------------------------------===//
585// Top-Down Scheduling
586//===----------------------------------------------------------------------===//
587
588/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. Add it to
589/// the PendingQueue if the count reaches zero. Also update its cycle bound.
David Goodwin557bbe62009-11-20 19:32:48 +0000590void SchedulePostRATDList::ReleaseSucc(SUnit *SU, SDep *SuccEdge) {
Dan Gohman54e4c362008-12-09 22:54:47 +0000591 SUnit *SuccSU = SuccEdge->getSUnit();
Reid Klecknerc277ab02009-09-30 20:15:38 +0000592
Dan Gohman343f0c02008-11-19 23:18:57 +0000593#ifndef NDEBUG
Reid Klecknerc277ab02009-09-30 20:15:38 +0000594 if (SuccSU->NumPredsLeft == 0) {
David Greenee1b21292010-01-05 01:26:01 +0000595 dbgs() << "*** Scheduling failed! ***\n";
Dan Gohman343f0c02008-11-19 23:18:57 +0000596 SuccSU->dump(this);
David Greenee1b21292010-01-05 01:26:01 +0000597 dbgs() << " has been released too many times!\n";
Torok Edwinc23197a2009-07-14 16:55:14 +0000598 llvm_unreachable(0);
Dan Gohman343f0c02008-11-19 23:18:57 +0000599 }
600#endif
Reid Klecknerc277ab02009-09-30 20:15:38 +0000601 --SuccSU->NumPredsLeft;
602
Andrew Trick89fd4372011-05-06 18:14:32 +0000603 // Standard scheduler algorithms will recompute the depth of the successor
Andrew Trick15ab3592011-05-06 17:09:08 +0000604 // here as such:
605 // SuccSU->setDepthToAtLeast(SU->getDepth() + SuccEdge->getLatency());
606 //
607 // However, we lazily compute node depth instead. Note that
608 // ScheduleNodeTopDown has already updated the depth of this node which causes
609 // all descendents to be marked dirty. Setting the successor depth explicitly
610 // here would cause depth to be recomputed for all its ancestors. If the
611 // successor is not yet ready (because of a transitively redundant edge) then
612 // this causes depth computation to be quadratic in the size of the DAG.
Jim Grosbach90013032010-05-14 21:19:48 +0000613
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000614 // If all the node's predecessors are scheduled, this node is ready
615 // to be scheduled. Ignore the special ExitSU node.
616 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Dan Gohman343f0c02008-11-19 23:18:57 +0000617 PendingQueue.push_back(SuccSU);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000618}
619
620/// ReleaseSuccessors - Call ReleaseSucc on each of SU's successors.
David Goodwin557bbe62009-11-20 19:32:48 +0000621void SchedulePostRATDList::ReleaseSuccessors(SUnit *SU) {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000622 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
David Goodwin4de099d2009-11-03 20:57:50 +0000623 I != E; ++I) {
David Goodwin557bbe62009-11-20 19:32:48 +0000624 ReleaseSucc(SU, &*I);
David Goodwin4de099d2009-11-03 20:57:50 +0000625 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000626}
627
628/// ScheduleNodeTopDown - Add the node to the schedule. Decrement the pending
629/// count of its successors. If a successor pending count is zero, add it to
630/// the Available queue.
David Goodwin557bbe62009-11-20 19:32:48 +0000631void SchedulePostRATDList::ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle) {
David Greenee1b21292010-01-05 01:26:01 +0000632 DEBUG(dbgs() << "*** Scheduling [" << CurCycle << "]: ");
Dan Gohman343f0c02008-11-19 23:18:57 +0000633 DEBUG(SU->dump(this));
Jim Grosbach90013032010-05-14 21:19:48 +0000634
Dan Gohman343f0c02008-11-19 23:18:57 +0000635 Sequence.push_back(SU);
Jim Grosbach90013032010-05-14 21:19:48 +0000636 assert(CurCycle >= SU->getDepth() &&
David Goodwin4de099d2009-11-03 20:57:50 +0000637 "Node scheduled above its depth!");
David Goodwin557bbe62009-11-20 19:32:48 +0000638 SU->setDepthToAtLeast(CurCycle);
Dan Gohman343f0c02008-11-19 23:18:57 +0000639
David Goodwin557bbe62009-11-20 19:32:48 +0000640 ReleaseSuccessors(SU);
Dan Gohman343f0c02008-11-19 23:18:57 +0000641 SU->isScheduled = true;
Andrew Trick953be892012-03-07 23:00:49 +0000642 AvailableQueue.scheduledNode(SU);
Dan Gohman343f0c02008-11-19 23:18:57 +0000643}
644
645/// ListScheduleTopDown - The main loop of list scheduling for top-down
646/// schedulers.
David Goodwin557bbe62009-11-20 19:32:48 +0000647void SchedulePostRATDList::ListScheduleTopDown() {
Dan Gohman343f0c02008-11-19 23:18:57 +0000648 unsigned CurCycle = 0;
Jim Grosbach90013032010-05-14 21:19:48 +0000649
David Goodwin4de099d2009-11-03 20:57:50 +0000650 // We're scheduling top-down but we're visiting the regions in
651 // bottom-up order, so we don't know the hazards at the start of a
652 // region. So assume no hazards (this should usually be ok as most
653 // blocks are a single region).
654 HazardRec->Reset();
655
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000656 // Release any successors of the special Entry node.
David Goodwin557bbe62009-11-20 19:32:48 +0000657 ReleaseSuccessors(&EntrySU);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000658
David Goodwin557bbe62009-11-20 19:32:48 +0000659 // Add all leaves to Available queue.
Dan Gohman343f0c02008-11-19 23:18:57 +0000660 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
661 // It is available if it has no predecessors.
David Goodwin4de099d2009-11-03 20:57:50 +0000662 bool available = SUnits[i].Preds.empty();
David Goodwin4de099d2009-11-03 20:57:50 +0000663 if (available) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000664 AvailableQueue.push(&SUnits[i]);
665 SUnits[i].isAvailable = true;
666 }
667 }
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000668
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000669 // In any cycle where we can't schedule any instructions, we must
670 // stall or emit a noop, depending on the target.
Benjamin Kramerbe441c02009-09-06 12:10:17 +0000671 bool CycleHasInsts = false;
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000672
Dan Gohman343f0c02008-11-19 23:18:57 +0000673 // While Available queue is not empty, grab the node with the highest
674 // priority. If it is not ready put it back. Schedule the node.
Dan Gohman2836c282009-01-16 01:33:36 +0000675 std::vector<SUnit*> NotReady;
Dan Gohman343f0c02008-11-19 23:18:57 +0000676 Sequence.reserve(SUnits.size());
677 while (!AvailableQueue.empty() || !PendingQueue.empty()) {
678 // Check to see if any of the pending instructions are ready to issue. If
679 // so, add them to the available queue.
Dan Gohman3f237442008-12-16 03:25:46 +0000680 unsigned MinDepth = ~0u;
Dan Gohman343f0c02008-11-19 23:18:57 +0000681 for (unsigned i = 0, e = PendingQueue.size(); i != e; ++i) {
David Goodwin557bbe62009-11-20 19:32:48 +0000682 if (PendingQueue[i]->getDepth() <= CurCycle) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000683 AvailableQueue.push(PendingQueue[i]);
684 PendingQueue[i]->isAvailable = true;
685 PendingQueue[i] = PendingQueue.back();
686 PendingQueue.pop_back();
687 --i; --e;
David Goodwin557bbe62009-11-20 19:32:48 +0000688 } else if (PendingQueue[i]->getDepth() < MinDepth)
689 MinDepth = PendingQueue[i]->getDepth();
Dan Gohman343f0c02008-11-19 23:18:57 +0000690 }
David Goodwinc93d8372009-08-11 17:35:23 +0000691
Andrew Trick2da8bc82010-12-24 05:03:26 +0000692 DEBUG(dbgs() << "\n*** Examining Available\n"; AvailableQueue.dump(this));
David Goodwinc93d8372009-08-11 17:35:23 +0000693
Dan Gohman2836c282009-01-16 01:33:36 +0000694 SUnit *FoundSUnit = 0;
Dan Gohman2836c282009-01-16 01:33:36 +0000695 bool HasNoopHazards = false;
696 while (!AvailableQueue.empty()) {
697 SUnit *CurSUnit = AvailableQueue.pop();
698
699 ScheduleHazardRecognizer::HazardType HT =
Andrew Trick2da8bc82010-12-24 05:03:26 +0000700 HazardRec->getHazardType(CurSUnit, 0/*no stalls*/);
Dan Gohman2836c282009-01-16 01:33:36 +0000701 if (HT == ScheduleHazardRecognizer::NoHazard) {
702 FoundSUnit = CurSUnit;
703 break;
704 }
705
706 // Remember if this is a noop hazard.
707 HasNoopHazards |= HT == ScheduleHazardRecognizer::NoopHazard;
708
709 NotReady.push_back(CurSUnit);
710 }
711
712 // Add the nodes that aren't ready back onto the available list.
713 if (!NotReady.empty()) {
714 AvailableQueue.push_all(NotReady);
715 NotReady.clear();
716 }
717
David Goodwin4de099d2009-11-03 20:57:50 +0000718 // If we found a node to schedule...
Dan Gohman343f0c02008-11-19 23:18:57 +0000719 if (FoundSUnit) {
David Goodwin4de099d2009-11-03 20:57:50 +0000720 // ... schedule the node...
David Goodwin557bbe62009-11-20 19:32:48 +0000721 ScheduleNodeTopDown(FoundSUnit, CurCycle);
Dan Gohman2836c282009-01-16 01:33:36 +0000722 HazardRec->EmitInstruction(FoundSUnit);
Benjamin Kramerbe441c02009-09-06 12:10:17 +0000723 CycleHasInsts = true;
Andrew Trickcf9aa282011-06-01 03:27:56 +0000724 if (HazardRec->atIssueLimit()) {
725 DEBUG(dbgs() << "*** Max instructions per cycle " << CurCycle << '\n');
726 HazardRec->AdvanceCycle();
727 ++CurCycle;
728 CycleHasInsts = false;
729 }
Dan Gohman2836c282009-01-16 01:33:36 +0000730 } else {
Benjamin Kramerbe441c02009-09-06 12:10:17 +0000731 if (CycleHasInsts) {
David Greenee1b21292010-01-05 01:26:01 +0000732 DEBUG(dbgs() << "*** Finished cycle " << CurCycle << '\n');
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000733 HazardRec->AdvanceCycle();
734 } else if (!HasNoopHazards) {
735 // Otherwise, we have a pipeline stall, but no other problem,
736 // just advance the current cycle and try again.
David Greenee1b21292010-01-05 01:26:01 +0000737 DEBUG(dbgs() << "*** Stall in cycle " << CurCycle << '\n');
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000738 HazardRec->AdvanceCycle();
David Goodwin557bbe62009-11-20 19:32:48 +0000739 ++NumStalls;
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000740 } else {
741 // Otherwise, we have no instructions to issue and we have instructions
742 // that will fault if we don't do this right. This is the case for
743 // processors without pipeline interlocks and other cases.
David Greenee1b21292010-01-05 01:26:01 +0000744 DEBUG(dbgs() << "*** Emitting noop in cycle " << CurCycle << '\n');
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000745 HazardRec->EmitNoop();
746 Sequence.push_back(0); // NULL here means noop
David Goodwin557bbe62009-11-20 19:32:48 +0000747 ++NumNoops;
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000748 }
749
Dan Gohman2836c282009-01-16 01:33:36 +0000750 ++CurCycle;
Benjamin Kramerbe441c02009-09-06 12:10:17 +0000751 CycleHasInsts = false;
Dan Gohman343f0c02008-11-19 23:18:57 +0000752 }
753 }
754
755#ifndef NDEBUG
Andrew Trick4c727202012-03-07 05:21:36 +0000756 unsigned ScheduledNodes = VerifyScheduledDAG(/*isBottomUp=*/false);
757 unsigned Noops = 0;
758 for (unsigned i = 0, e = Sequence.size(); i != e; ++i)
759 if (!Sequence[i])
760 ++Noops;
761 assert(Sequence.size() - Noops == ScheduledNodes &&
762 "The number of nodes scheduled doesn't match the expected number!");
763#endif // NDEBUG
Dan Gohman343f0c02008-11-19 23:18:57 +0000764}
Andrew Trick84b454d2012-03-07 05:21:44 +0000765
766// EmitSchedule - Emit the machine code in scheduled order.
767void SchedulePostRATDList::EmitSchedule() {
Andrew Trick68675c62012-03-09 04:29:02 +0000768 RegionBegin = RegionEnd;
Andrew Trick84b454d2012-03-07 05:21:44 +0000769
770 // If first instruction was a DBG_VALUE then put it back.
771 if (FirstDbgValue)
Andrew Trick68675c62012-03-09 04:29:02 +0000772 BB->splice(RegionEnd, BB, FirstDbgValue);
Andrew Trick84b454d2012-03-07 05:21:44 +0000773
774 // Then re-insert them according to the given schedule.
775 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
776 if (SUnit *SU = Sequence[i])
Andrew Trick68675c62012-03-09 04:29:02 +0000777 BB->splice(RegionEnd, BB, SU->getInstr());
Andrew Trick84b454d2012-03-07 05:21:44 +0000778 else
779 // Null SUnit* is a noop.
Andrew Trick68675c62012-03-09 04:29:02 +0000780 TII->insertNoop(*BB, RegionEnd);
Andrew Trick84b454d2012-03-07 05:21:44 +0000781
782 // Update the Begin iterator, as the first instruction in the block
783 // may have been scheduled later.
784 if (i == 0)
Andrew Trick68675c62012-03-09 04:29:02 +0000785 RegionBegin = prior(RegionEnd);
Andrew Trick84b454d2012-03-07 05:21:44 +0000786 }
787
788 // Reinsert any remaining debug_values.
789 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
790 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
791 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
792 MachineInstr *DbgValue = P.first;
793 MachineBasicBlock::iterator OrigPrivMI = P.second;
794 BB->splice(++OrigPrivMI, BB, DbgValue);
795 }
796 DbgValues.clear();
797 FirstDbgValue = NULL;
798}