blob: b71b37ac6f5a89c931484b20d2c6bdd6d0f02c89 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000016#include "llvm/DebugInfo.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000017#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000018#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000019#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000020#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000022#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000024#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000031#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000033#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000034#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000035#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000052
Chris Lattner62ed6b92008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner62ed6b92008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110/// ChangeToImmediate - Replace this operand with a new immediate operand of
111/// the specified value. If an operand is known to be an immediate already,
112/// the setImm method should be used.
113void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000114 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115 // If this operand is currently a register operand, and if this is in a
116 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000117 if (isReg() && isOnRegUseList())
118 if (MachineInstr *MI = getParent())
119 if (MachineBasicBlock *MBB = MI->getParent())
120 if (MachineFunction *MF = MBB->getParent())
121 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000122
Chris Lattner62ed6b92008-01-01 01:12:31 +0000123 OpKind = MO_Immediate;
124 Contents.ImmVal = ImmVal;
125}
126
127/// ChangeToRegister - Replace this operand with a new register operand of
128/// the specified value. If an operand is known to be an register already,
129/// the setReg method should be used.
130void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000131 bool isKill, bool isDead, bool isUndef,
132 bool isDebug) {
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000133 MachineRegisterInfo *RegInfo = 0;
134 if (MachineInstr *MI = getParent())
135 if (MachineBasicBlock *MBB = MI->getParent())
136 if (MachineFunction *MF = MBB->getParent())
137 RegInfo = &MF->getRegInfo();
138 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000140 bool WasReg = isReg();
141 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000142 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000143
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000144 // Change this to a register and set the reg#.
145 OpKind = MO_Register;
146 SmallContents.RegNo = Reg;
147 SubReg = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 IsDef = isDef;
149 IsImp = isImp;
150 IsKill = isKill;
151 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000152 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000153 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000154 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000155 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000156 // Ensure isOnRegUseList() returns false.
157 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000158 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000159 if (!WasReg)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000160 TiedTo = 0;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000161
162 // If this operand is embedded in a function, add the operand to the
163 // register's use/def list.
164 if (RegInfo)
165 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000166}
167
Chris Lattnerf7382302007-12-30 21:56:09 +0000168/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000169/// operand. Note that this should stay in sync with the hash_value overload
170/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000171bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000172 if (getType() != Other.getType() ||
173 getTargetFlags() != Other.getTargetFlags())
174 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000175
Chris Lattnerf7382302007-12-30 21:56:09 +0000176 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000177 case MachineOperand::MO_Register:
178 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
179 getSubReg() == Other.getSubReg();
180 case MachineOperand::MO_Immediate:
181 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000182 case MachineOperand::MO_CImmediate:
183 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000184 case MachineOperand::MO_FPImmediate:
185 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000186 case MachineOperand::MO_MachineBasicBlock:
187 return getMBB() == Other.getMBB();
188 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000189 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000190 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000191 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000194 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_GlobalAddress:
196 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
197 case MachineOperand::MO_ExternalSymbol:
198 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
199 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000200 case MachineOperand::MO_BlockAddress:
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000201 return getBlockAddress() == Other.getBlockAddress() &&
202 getOffset() == Other.getOffset();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000203 case MO_RegisterMask:
204 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000205 case MachineOperand::MO_MCSymbol:
206 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000207 case MachineOperand::MO_Metadata:
208 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000210 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000211}
212
Chandler Carruthd862d692012-07-05 11:06:22 +0000213// Note: this must stay exactly in sync with isIdenticalTo above.
214hash_code llvm::hash_value(const MachineOperand &MO) {
215 switch (MO.getType()) {
216 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000217 // Register operands don't have target flags.
218 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000219 case MachineOperand::MO_Immediate:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
221 case MachineOperand::MO_CImmediate:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
223 case MachineOperand::MO_FPImmediate:
224 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
225 case MachineOperand::MO_MachineBasicBlock:
226 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
227 case MachineOperand::MO_FrameIndex:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
229 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000230 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000231 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
232 MO.getOffset());
233 case MachineOperand::MO_JumpTableIndex:
234 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
235 case MachineOperand::MO_ExternalSymbol:
236 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
237 MO.getSymbolName());
238 case MachineOperand::MO_GlobalAddress:
239 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
240 MO.getOffset());
241 case MachineOperand::MO_BlockAddress:
242 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000243 MO.getBlockAddress(), MO.getOffset());
Chandler Carruthd862d692012-07-05 11:06:22 +0000244 case MachineOperand::MO_RegisterMask:
245 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
246 case MachineOperand::MO_Metadata:
247 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
248 case MachineOperand::MO_MCSymbol:
249 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
250 }
251 llvm_unreachable("Invalid machine operand type");
252}
253
Chris Lattnerf7382302007-12-30 21:56:09 +0000254/// print - Print the specified machine operand.
255///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000256void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000257 // If the instruction is embedded into a basic block, we can find the
258 // target info for the instruction.
259 if (!TM)
260 if (const MachineInstr *MI = getParent())
261 if (const MachineBasicBlock *MBB = MI->getParent())
262 if (const MachineFunction *MF = MBB->getParent())
263 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000264 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000265
Chris Lattnerf7382302007-12-30 21:56:09 +0000266 switch (getType()) {
267 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000268 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000269
Evan Cheng4784f1f2009-06-30 08:49:04 +0000270 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000271 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000272 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000273 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000274 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000275 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000276 if (isEarlyClobber())
277 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000278 if (isImplicit())
279 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000280 OS << "def";
281 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000282 // <def,read-undef> only makes sense when getSubReg() is set.
283 // Don't clutter the output otherwise.
284 if (isUndef() && getSubReg())
285 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000286 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000287 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000288 NeedComma = true;
289 }
Evan Cheng07897072009-10-14 23:37:31 +0000290
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000291 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000292 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000293 OS << "kill";
294 NeedComma = true;
295 }
296 if (isDead()) {
297 if (NeedComma) OS << ',';
298 OS << "dead";
299 NeedComma = true;
300 }
301 if (isUndef() && isUse()) {
302 if (NeedComma) OS << ',';
303 OS << "undef";
304 NeedComma = true;
305 }
306 if (isInternalRead()) {
307 if (NeedComma) OS << ',';
308 OS << "internal";
309 NeedComma = true;
310 }
311 if (isTied()) {
312 if (NeedComma) OS << ',';
313 OS << "tied";
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000314 if (TiedTo != 15)
315 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000316 NeedComma = true;
Chris Lattnerf7382302007-12-30 21:56:09 +0000317 }
Chris Lattner31530612009-06-24 17:54:48 +0000318 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000319 }
320 break;
321 case MachineOperand::MO_Immediate:
322 OS << getImm();
323 break;
Devang Patel8594d422011-06-24 20:46:11 +0000324 case MachineOperand::MO_CImmediate:
325 getCImm()->getValue().print(OS, false);
326 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000327 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000328 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000329 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000330 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000331 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000332 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000333 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000334 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000335 break;
336 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000337 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000338 break;
339 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000340 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000341 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000342 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000343 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000344 case MachineOperand::MO_TargetIndex:
345 OS << "<ti#" << getIndex();
346 if (getOffset()) OS << "+" << getOffset();
347 OS << '>';
348 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000349 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000350 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000351 break;
352 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000353 OS << "<ga:";
354 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000355 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000356 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000357 break;
358 case MachineOperand::MO_ExternalSymbol:
359 OS << "<es:" << getSymbolName();
360 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000361 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000362 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000363 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000364 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000365 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000366 if (getOffset()) OS << "+" << getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000367 OS << '>';
368 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000369 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000370 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000371 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000372 case MachineOperand::MO_Metadata:
373 OS << '<';
374 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
375 OS << '>';
376 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000377 case MachineOperand::MO_MCSymbol:
378 OS << "<MCSym=" << *getMCSymbol() << '>';
379 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000380 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000381
Chris Lattner31530612009-06-24 17:54:48 +0000382 if (unsigned TF = getTargetFlags())
383 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000384}
385
386//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000387// MachineMemOperand Implementation
388//===----------------------------------------------------------------------===//
389
Chris Lattner40a858f2010-09-21 05:39:30 +0000390/// getAddrSpace - Return the LLVM IR address space number that this pointer
391/// points into.
392unsigned MachinePointerInfo::getAddrSpace() const {
393 if (V == 0) return 0;
394 return cast<PointerType>(V->getType())->getAddressSpace();
395}
396
Chris Lattnere8639032010-09-21 06:22:23 +0000397/// getConstantPool - Return a MachinePointerInfo record that refers to the
398/// constant pool.
399MachinePointerInfo MachinePointerInfo::getConstantPool() {
400 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
401}
402
403/// getFixedStack - Return a MachinePointerInfo record that refers to the
404/// the specified FrameIndex.
405MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
406 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
407}
408
Chris Lattner1daa6f42010-09-21 06:43:24 +0000409MachinePointerInfo MachinePointerInfo::getJumpTable() {
410 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
411}
412
413MachinePointerInfo MachinePointerInfo::getGOT() {
414 return MachinePointerInfo(PseudoSourceValue::getGOT());
415}
Chris Lattner40a858f2010-09-21 05:39:30 +0000416
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000417MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
418 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
419}
420
Chris Lattnerda39c392010-09-21 04:32:08 +0000421MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000422 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000423 const MDNode *TBAAInfo,
424 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000425 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000426 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000427 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000428 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
429 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000430 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000431 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000432}
433
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000434/// Profile - Gather unique data for the object.
435///
436void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000437 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000438 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000439 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000440 ID.AddInteger(Flags);
441}
442
Dan Gohmanc76909a2009-09-25 20:36:54 +0000443void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
444 // The Value and Offset may differ due to CSE. But the flags and size
445 // should be the same.
446 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
447 assert(MMO->getSize() == getSize() && "Size mismatch!");
448
449 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
450 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000451 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
452 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000453 // Also update the base and offset, because the new alignment may
454 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000455 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000456 }
457}
458
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000459/// getAlignment - Return the minimum known alignment in bytes of the
460/// actual memory reference.
461uint64_t MachineMemOperand::getAlignment() const {
462 return MinAlign(getBaseAlignment(), getOffset());
463}
464
Dan Gohmanc76909a2009-09-25 20:36:54 +0000465raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
466 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000467 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000468
Dan Gohmanc76909a2009-09-25 20:36:54 +0000469 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000470 OS << "Volatile ";
471
Dan Gohmanc76909a2009-09-25 20:36:54 +0000472 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000473 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000474 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000475 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000476 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000477
Dan Gohmancd26ec52009-09-23 01:33:16 +0000478 // Print the address information.
479 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000480 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000481 OS << "<unknown>";
482 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000483 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000484
485 // If the alignment of the memory reference itself differs from the alignment
486 // of the base pointer, print the base alignment explicitly, next to the base
487 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000488 if (MMO.getBaseAlignment() != MMO.getAlignment())
489 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000490
Dan Gohmanc76909a2009-09-25 20:36:54 +0000491 if (MMO.getOffset() != 0)
492 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000493 OS << "]";
494
495 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000496 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
497 MMO.getBaseAlignment() != MMO.getSize())
498 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000499
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000500 // Print TBAA info.
501 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
502 OS << "(tbaa=";
503 if (TBAAInfo->getNumOperands() > 0)
504 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
505 else
506 OS << "<unknown>";
507 OS << ")";
508 }
509
Bill Wendlingd65ba722011-04-29 23:45:22 +0000510 // Print nontemporal info.
511 if (MMO.isNonTemporal())
512 OS << "(nontemporal)";
513
Dan Gohmancd26ec52009-09-23 01:33:16 +0000514 return OS;
515}
516
Dan Gohmance42e402008-07-07 20:32:02 +0000517//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000518// MachineInstr Implementation
519//===----------------------------------------------------------------------===//
520
Evan Chengc0f64ff2006-11-27 23:37:22 +0000521/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000522/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000523MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000524 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000525 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000526 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000527 // Make sure that we get added to a machine basicblock
528 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000529}
530
Evan Cheng67f660c2006-11-30 07:08:44 +0000531void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000532 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000533 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000534 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000535 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000536 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000537 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000538}
539
Bob Wilson0855cad2010-04-09 04:34:03 +0000540/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
541/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000542/// the MCInstrDesc.
543MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000544 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000545 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000546 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000547 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000548 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
549 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000550 if (!NoImp)
551 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000552 // Make sure that we get added to a machine basicblock
553 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000554}
555
Dale Johannesen06efc022009-01-27 23:20:29 +0000556/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000557MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000558 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000559 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000560 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000561 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000562 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000563 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
564 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000565 if (!NoImp)
566 addImplicitDefUseOperands();
567 // Make sure that we get added to a machine basicblock
568 LeakDetector::addGarbageObject(this);
569}
570
571/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000572/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000573/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000574MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000575 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000576 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000577 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000578 unsigned NumImplicitOps =
579 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000580 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000581 addImplicitDefUseOperands();
582 // Make sure that we get added to a machine basicblock
583 LeakDetector::addGarbageObject(this);
584 MBB->push_back(this); // Add instruction to end of basic block!
585}
586
587/// MachineInstr ctor - As above, but with a DebugLoc.
588///
589MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000590 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000591 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000592 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000593 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000594 unsigned NumImplicitOps =
595 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000596 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000597 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000598 // Make sure that we get added to a machine basicblock
599 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000600 MBB->push_back(this); // Add instruction to end of basic block!
601}
602
Misha Brukmance22e762004-07-09 14:45:17 +0000603/// MachineInstr ctor - Copies MachineInstr arg exactly
604///
Evan Cheng1ed99222008-07-19 00:37:25 +0000605MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000606 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000607 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000608 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000609 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000610
Misha Brukmance22e762004-07-09 14:45:17 +0000611 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000612 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
613 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000614
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000615 // Copy all the flags.
616 Flags = MI.Flags;
617
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000618 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000619 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000620
621 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000622}
623
Misha Brukmance22e762004-07-09 14:45:17 +0000624MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000625 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000626#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000627 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000628 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000629 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000630 "Reg operand def/use list corrupted");
631 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000632#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000633}
634
Chris Lattner62ed6b92008-01-01 01:12:31 +0000635/// getRegInfo - If this instruction is embedded into a MachineFunction,
636/// return the MachineRegisterInfo object for the current function, otherwise
637/// return null.
638MachineRegisterInfo *MachineInstr::getRegInfo() {
639 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000640 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000641 return 0;
642}
643
644/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
645/// this instruction from their respective use lists. This requires that the
646/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000647void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
648 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000649 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000650 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000651}
652
653/// AddRegOperandsToUseLists - Add all of the register operands in
654/// this instruction from their respective use lists. This requires that the
655/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000656void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
657 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000658 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000659 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000660}
661
Chris Lattner62ed6b92008-01-01 01:12:31 +0000662/// addOperand - Add the specified operand to the instruction. If it is an
663/// implicit operand, it is added to the end of the operand list. If it is
664/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000665/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000666void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000667 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000668 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000669 MachineRegisterInfo *RegInfo = getRegInfo();
670
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000671 // If the Operands backing store is reallocated, all register operands must
672 // be removed and re-added to RegInfo. It is storing pointers to operands.
673 bool Reallocate = RegInfo &&
674 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000675
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000676 // Find the insert location for the new operand. Implicit registers go at
677 // the end, everything goes before the implicit regs.
678 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000679
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000680 // Remove all the implicit operands from RegInfo if they need to be shifted.
681 // FIXME: Allow mixed explicit and implicit operands on inline asm.
682 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
683 // implicit-defs, but they must not be moved around. See the FIXME in
684 // InstrEmitter.cpp.
685 if (!isImpReg && !isInlineAsm()) {
686 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
687 --OpNo;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000688 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000689 if (RegInfo)
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000690 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000691 }
692 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000693
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000694 // OpNo now points as the desired insertion point. Unless this is a variadic
695 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000696 // RegMask operands go between the explicit and implicit operands.
697 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
698 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000699 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000700
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000701 // All operands from OpNo have been removed from RegInfo. If the Operands
702 // backing store needs to be reallocated, we also need to remove any other
703 // register operands.
704 if (Reallocate)
705 for (unsigned i = 0; i != OpNo; ++i)
706 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000707 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000708
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000709 // Insert the new operand at OpNo.
710 Operands.insert(Operands.begin() + OpNo, Op);
711 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000712
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000713 // The Operands backing store has now been reallocated, so we can re-add the
714 // operands before OpNo.
715 if (Reallocate)
716 for (unsigned i = 0; i != OpNo; ++i)
717 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000718 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachee61d672011-08-24 16:44:17 +0000719
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000720 // When adding a register operand, tell RegInfo about it.
721 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000722 // Ensure isOnRegUseList() returns false, regardless of Op's status.
723 Operands[OpNo].Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000724 // Ignore existing ties. This is not a property that can be copied.
725 Operands[OpNo].TiedTo = 0;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000726 // Add the new operand to RegInfo.
727 if (RegInfo)
728 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000729 // The MCID operand information isn't accurate until we start adding
730 // explicit operands. The implicit operands are added first, then the
731 // explicits are inserted before them.
732 if (!isImpReg) {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000733 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000734 if (Operands[OpNo].isUse()) {
735 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000736 if (DefIdx != -1)
737 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000738 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000739 // If the register operand is flagged as early, mark the operand as such.
740 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
741 Operands[OpNo].setIsEarlyClobber(true);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000742 }
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000743 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000744
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000745 // Re-add all the implicit ops.
746 if (RegInfo) {
747 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000748 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000749 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000750 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000751 }
752}
753
754/// RemoveOperand - Erase an operand from an instruction, leaving it with one
755/// fewer operand than it started with.
756///
757void MachineInstr::RemoveOperand(unsigned OpNo) {
758 assert(OpNo < Operands.size() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000759 untieRegOperand(OpNo);
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000760 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000761
Chris Lattner62ed6b92008-01-01 01:12:31 +0000762 // Special case removing the last one.
763 if (OpNo == Operands.size()-1) {
764 // If needed, remove from the reg def/use list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000765 if (RegInfo && Operands.back().isReg() && Operands.back().isOnRegUseList())
766 RegInfo->removeRegOperandFromUseList(&Operands.back());
Jim Grosbachee61d672011-08-24 16:44:17 +0000767
Chris Lattner62ed6b92008-01-01 01:12:31 +0000768 Operands.pop_back();
769 return;
770 }
771
772 // Otherwise, we are removing an interior operand. If we have reginfo to
773 // update, remove all operands that will be shifted down from their reg lists,
774 // move everything down, then re-add them.
Chris Lattner62ed6b92008-01-01 01:12:31 +0000775 if (RegInfo) {
776 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000777 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000778 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000779 }
780 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000781
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000782#ifndef NDEBUG
783 // Moving tied operands would break the ties.
784 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i)
785 if (Operands[i].isReg())
786 assert(!Operands[i].isTied() && "Cannot move tied operands");
787#endif
788
Chris Lattner62ed6b92008-01-01 01:12:31 +0000789 Operands.erase(Operands.begin()+OpNo);
790
791 if (RegInfo) {
792 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000793 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000794 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000795 }
796 }
797}
798
Dan Gohmanc76909a2009-09-25 20:36:54 +0000799/// addMemOperand - Add a MachineMemOperand to the machine instruction.
800/// This function should be used only occasionally. The setMemRefs function
801/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000802void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000803 MachineMemOperand *MO) {
804 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000805 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000806
Benjamin Kramer861ea232012-03-16 16:39:27 +0000807 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000808 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000809
Benjamin Kramer861ea232012-03-16 16:39:27 +0000810 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000811 NewMemRefs[NewNum - 1] = MO;
812
813 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000814 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000815}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000816
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000817bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000818 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000819 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000820 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000821 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000822 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000823 return true;
824 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000825 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000826 return false;
827 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000828 ++MII;
829 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000830
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000831 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000832}
833
Evan Cheng506049f2010-03-03 01:44:33 +0000834bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
835 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000836 // If opcodes or number of operands are not the same then the two
837 // instructions are obviously not identical.
838 if (Other->getOpcode() != getOpcode() ||
839 Other->getNumOperands() != getNumOperands())
840 return false;
841
Evan Chengddfd1372011-12-14 02:11:42 +0000842 if (isBundle()) {
843 // Both instructions are bundles, compare MIs inside the bundle.
844 MachineBasicBlock::const_instr_iterator I1 = *this;
845 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
846 MachineBasicBlock::const_instr_iterator I2 = *Other;
847 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
848 while (++I1 != E1 && I1->isInsideBundle()) {
849 ++I2;
850 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
851 return false;
852 }
853 }
854
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000855 // Check operands to make sure they match.
856 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
857 const MachineOperand &MO = getOperand(i);
858 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000859 if (!MO.isReg()) {
860 if (!MO.isIdenticalTo(OMO))
861 return false;
862 continue;
863 }
864
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000865 // Clients may or may not want to ignore defs when testing for equality.
866 // For example, machine CSE pass only cares about finding common
867 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000868 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000869 if (Check == IgnoreDefs)
870 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000871 else if (Check == IgnoreVRegDefs) {
872 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
873 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
874 if (MO.getReg() != OMO.getReg())
875 return false;
876 } else {
877 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000878 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000879 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
880 return false;
881 }
882 } else {
883 if (!MO.isIdenticalTo(OMO))
884 return false;
885 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
886 return false;
887 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000888 }
Devang Patel9194c672011-07-07 17:45:33 +0000889 // If DebugLoc does not match then two dbg.values are not identical.
890 if (isDebugValue())
891 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
892 && getDebugLoc() != Other->getDebugLoc())
893 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000894 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000895}
896
Chris Lattner48d7c062006-04-17 21:35:41 +0000897/// removeFromParent - This method unlinks 'this' from the containing basic
898/// block, and returns it, but does not delete it.
899MachineInstr *MachineInstr::removeFromParent() {
900 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000901
902 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000903 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000904 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000905 MachineBasicBlock::instr_iterator MII = *this; ++MII;
906 MachineBasicBlock::instr_iterator E = MBB->instr_end();
907 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000908 MachineInstr *MI = &*MII;
909 ++MII;
910 MBB->remove(MI);
911 }
912 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000913 getParent()->remove(this);
914 return this;
915}
916
917
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000918/// eraseFromParent - This method unlinks 'this' from the containing basic
919/// block, and deletes it.
920void MachineInstr::eraseFromParent() {
921 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000922 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000923 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000924 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000925 MachineBasicBlock::instr_iterator MII = *this; ++MII;
926 MachineBasicBlock::instr_iterator E = MBB->instr_end();
927 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000928 MachineInstr *MI = &*MII;
929 ++MII;
930 MBB->erase(MI);
931 }
932 }
Andrew Trickd88d2782012-06-05 21:44:23 +0000933 // Erase the individual instruction, which may itself be inside a bundle.
934 getParent()->erase_instr(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000935}
936
937
Evan Cheng19e3f312007-05-15 01:26:09 +0000938/// getNumExplicitOperands - Returns the number of non-implicit operands.
939///
940unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000941 unsigned NumOperands = MCID->getNumOperands();
942 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000943 return NumOperands;
944
Dan Gohman9407cd42009-04-15 17:59:11 +0000945 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
946 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000947 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000948 NumOperands++;
949 }
950 return NumOperands;
951}
952
Andrew Trick99a7a132012-02-08 02:17:25 +0000953/// isBundled - Return true if this instruction part of a bundle. This is true
954/// if either itself or its following instruction is marked "InsideBundle".
955bool MachineInstr::isBundled() const {
956 if (isInsideBundle())
957 return true;
958 MachineBasicBlock::const_instr_iterator nextMI = this;
959 ++nextMI;
960 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
961}
962
Evan Chengc36b7062011-01-07 23:50:32 +0000963bool MachineInstr::isStackAligningInlineAsm() const {
964 if (isInlineAsm()) {
965 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
966 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
967 return true;
968 }
969 return false;
970}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000971
Chad Rosier576cd112012-09-05 21:00:58 +0000972InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
973 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
974 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosier2f1d8152012-09-05 22:40:13 +0000975 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier576cd112012-09-05 21:00:58 +0000976}
977
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000978int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
979 unsigned *GroupNo) const {
980 assert(isInlineAsm() && "Expected an inline asm instruction");
981 assert(OpIdx < getNumOperands() && "OpIdx out of range");
982
983 // Ignore queries about the initial operands.
984 if (OpIdx < InlineAsm::MIOp_FirstOperand)
985 return -1;
986
987 unsigned Group = 0;
988 unsigned NumOps;
989 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
990 i += NumOps) {
991 const MachineOperand &FlagMO = getOperand(i);
992 // If we reach the implicit register operands, stop looking.
993 if (!FlagMO.isImm())
994 return -1;
995 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
996 if (i + NumOps > OpIdx) {
997 if (GroupNo)
998 *GroupNo = Group;
999 return i;
1000 }
1001 ++Group;
1002 }
1003 return -1;
1004}
1005
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001006const TargetRegisterClass*
1007MachineInstr::getRegClassConstraint(unsigned OpIdx,
1008 const TargetInstrInfo *TII,
1009 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001010 assert(getParent() && "Can't have an MBB reference here!");
1011 assert(getParent()->getParent() && "Can't have an MF reference here!");
1012 const MachineFunction &MF = *getParent()->getParent();
1013
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001014 // Most opcodes have fixed constraints in their MCInstrDesc.
1015 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001016 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001017
1018 if (!getOperand(OpIdx).isReg())
1019 return NULL;
1020
1021 // For tied uses on inline asm, get the constraint from the def.
1022 unsigned DefIdx;
1023 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1024 OpIdx = DefIdx;
1025
1026 // Inline asm stores register class constraints in the flag word.
1027 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1028 if (FlagIdx < 0)
1029 return NULL;
1030
1031 unsigned Flag = getOperand(FlagIdx).getImm();
1032 unsigned RCID;
1033 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1034 return TRI->getRegClass(RCID);
1035
1036 // Assume that all registers in a memory operand are pointers.
1037 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001038 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001039
1040 return NULL;
1041}
1042
Evan Chengddfd1372011-12-14 02:11:42 +00001043/// getBundleSize - Return the number of instructions inside the MI bundle.
1044unsigned MachineInstr::getBundleSize() const {
1045 assert(isBundle() && "Expecting a bundle");
1046
1047 MachineBasicBlock::const_instr_iterator I = *this;
1048 unsigned Size = 0;
1049 while ((++I)->isInsideBundle()) {
1050 ++Size;
1051 }
1052 assert(Size > 1 && "Malformed bundle");
1053
1054 return Size;
1055}
1056
Evan Chengfaa51072007-04-26 19:00:32 +00001057/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001058/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001059/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001060int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1061 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001062 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001063 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001064 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001065 continue;
1066 unsigned MOReg = MO.getReg();
1067 if (!MOReg)
1068 continue;
1069 if (MOReg == Reg ||
1070 (TRI &&
1071 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1072 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1073 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001074 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001075 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001076 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001077 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001078}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001079
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001080/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1081/// indicating if this instruction reads or writes Reg. This also considers
1082/// partial defines.
1083std::pair<bool,bool>
1084MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1085 SmallVectorImpl<unsigned> *Ops) const {
1086 bool PartDef = false; // Partial redefine.
1087 bool FullDef = false; // Full define.
1088 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001089
1090 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1091 const MachineOperand &MO = getOperand(i);
1092 if (!MO.isReg() || MO.getReg() != Reg)
1093 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001094 if (Ops)
1095 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001096 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001097 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001098 else if (MO.getSubReg() && !MO.isUndef())
1099 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001100 PartDef = true;
1101 else
1102 FullDef = true;
1103 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001104 // A partial redefine uses Reg unless there is also a full define.
1105 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001106}
1107
Evan Cheng6130f662008-03-05 00:59:57 +00001108/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001109/// the specified register or -1 if it is not found. If isDead is true, defs
1110/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1111/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001112int
1113MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1114 const TargetRegisterInfo *TRI) const {
1115 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001116 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001117 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001118 // Accept regmask operands when Overlap is set.
1119 // Ignore them when looking for a specific def operand (Overlap == false).
1120 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1121 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001122 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001123 continue;
1124 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001125 bool Found = (MOReg == Reg);
1126 if (!Found && TRI && isPhys &&
1127 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1128 if (Overlap)
1129 Found = TRI->regsOverlap(MOReg, Reg);
1130 else
1131 Found = TRI->isSubRegister(MOReg, Reg);
1132 }
1133 if (Found && (!isDead || MO.isDead()))
1134 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001135 }
Evan Cheng6130f662008-03-05 00:59:57 +00001136 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001137}
Evan Cheng19e3f312007-05-15 01:26:09 +00001138
Evan Chengf277ee42007-05-29 18:35:22 +00001139/// findFirstPredOperandIdx() - Find the index of the first operand in the
1140/// operand list that is used to represent the predicate. It returns -1 if
1141/// none is found.
1142int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001143 // Don't call MCID.findFirstPredOperandIdx() because this variant
1144 // is sometimes called on an instruction that's not yet complete, and
1145 // so the number of operands is less than the MCID indicates. In
1146 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001147 const MCInstrDesc &MCID = getDesc();
1148 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001149 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001150 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001151 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001152 }
1153
Evan Chengf277ee42007-05-29 18:35:22 +00001154 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001155}
Jim Grosbachee61d672011-08-24 16:44:17 +00001156
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001157// MachineOperand::TiedTo is 4 bits wide.
1158const unsigned TiedMax = 15;
1159
1160/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1161///
1162/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1163/// field. TiedTo can have these values:
1164///
1165/// 0: Operand is not tied to anything.
1166/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1167/// TiedMax: Tied to an operand >= TiedMax-1.
1168///
1169/// The tied def must be one of the first TiedMax operands on a normal
1170/// instruction. INLINEASM instructions allow more tied defs.
1171///
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001172void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001173 MachineOperand &DefMO = getOperand(DefIdx);
1174 MachineOperand &UseMO = getOperand(UseIdx);
1175 assert(DefMO.isDef() && "DefIdx must be a def operand");
1176 assert(UseMO.isUse() && "UseIdx must be a use operand");
1177 assert(!DefMO.isTied() && "Def is already tied to another use");
1178 assert(!UseMO.isTied() && "Use is already tied to another def");
1179
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001180 if (DefIdx < TiedMax)
1181 UseMO.TiedTo = DefIdx + 1;
1182 else {
1183 // Inline asm can use the group descriptors to find tied operands, but on
1184 // normal instruction, the tied def must be within the first TiedMax
1185 // operands.
1186 assert(isInlineAsm() && "DefIdx out of range");
1187 UseMO.TiedTo = TiedMax;
1188 }
1189
1190 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1191 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001192}
1193
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001194/// Given the index of a tied register operand, find the operand it is tied to.
1195/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1196/// which must exist.
1197unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001198 const MachineOperand &MO = getOperand(OpIdx);
1199 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001200
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001201 // Normally TiedTo is in range.
1202 if (MO.TiedTo < TiedMax)
1203 return MO.TiedTo - 1;
1204
1205 // Uses on normal instructions can be out of range.
1206 if (!isInlineAsm()) {
1207 // Normal tied defs must be in the 0..TiedMax-1 range.
1208 if (MO.isUse())
1209 return TiedMax - 1;
1210 // MO is a def. Search for the tied use.
1211 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1212 const MachineOperand &UseMO = getOperand(i);
1213 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1214 return i;
1215 }
1216 llvm_unreachable("Can't find tied use");
1217 }
1218
1219 // Now deal with inline asm by parsing the operand group descriptor flags.
1220 // Find the beginning of each operand group.
1221 SmallVector<unsigned, 8> GroupIdx;
1222 unsigned OpIdxGroup = ~0u;
1223 unsigned NumOps;
1224 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1225 i += NumOps) {
1226 const MachineOperand &FlagMO = getOperand(i);
1227 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1228 unsigned CurGroup = GroupIdx.size();
1229 GroupIdx.push_back(i);
1230 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1231 // OpIdx belongs to this operand group.
1232 if (OpIdx > i && OpIdx < i + NumOps)
1233 OpIdxGroup = CurGroup;
1234 unsigned TiedGroup;
1235 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1236 continue;
1237 // Operands in this group are tied to operands in TiedGroup which must be
1238 // earlier. Find the number of operands between the two groups.
1239 unsigned Delta = i - GroupIdx[TiedGroup];
1240
1241 // OpIdx is a use tied to TiedGroup.
1242 if (OpIdxGroup == CurGroup)
1243 return OpIdx - Delta;
1244
1245 // OpIdx is a def tied to this use group.
1246 if (OpIdxGroup == TiedGroup)
1247 return OpIdx + Delta;
1248 }
1249 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001250}
1251
Dan Gohmane6cd7572010-05-13 20:34:42 +00001252/// clearKillInfo - Clears kill flags on all operands.
1253///
1254void MachineInstr::clearKillInfo() {
1255 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1256 MachineOperand &MO = getOperand(i);
1257 if (MO.isReg() && MO.isUse())
1258 MO.setIsKill(false);
1259 }
1260}
1261
Evan Cheng576d1232006-12-06 08:27:42 +00001262/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1263///
1264void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1265 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1266 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001267 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001268 continue;
1269 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1270 MachineOperand &MOp = getOperand(j);
1271 if (!MOp.isIdenticalTo(MO))
1272 continue;
1273 if (MO.isKill())
1274 MOp.setIsKill();
1275 else
1276 MOp.setIsDead();
1277 break;
1278 }
1279 }
1280}
1281
Evan Cheng19e3f312007-05-15 01:26:09 +00001282/// copyPredicates - Copies predicate operand(s) from MI.
1283void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001284 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001285
Evan Chenge837dea2011-06-28 19:10:37 +00001286 const MCInstrDesc &MCID = MI->getDesc();
1287 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001288 return;
1289 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001290 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001291 // Predicated operands must be last operands.
1292 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001293 }
1294 }
1295}
1296
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001297void MachineInstr::substituteRegister(unsigned FromReg,
1298 unsigned ToReg,
1299 unsigned SubIdx,
1300 const TargetRegisterInfo &RegInfo) {
1301 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1302 if (SubIdx)
1303 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1304 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1305 MachineOperand &MO = getOperand(i);
1306 if (!MO.isReg() || MO.getReg() != FromReg)
1307 continue;
1308 MO.substPhysReg(ToReg, RegInfo);
1309 }
1310 } else {
1311 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1312 MachineOperand &MO = getOperand(i);
1313 if (!MO.isReg() || MO.getReg() != FromReg)
1314 continue;
1315 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1316 }
1317 }
1318}
1319
Evan Cheng9f1c8312008-07-03 09:09:37 +00001320/// isSafeToMove - Return true if it is safe to move this instruction. If
1321/// SawStore is set to true, it means that there is a store (or call) between
1322/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001323bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001324 AliasAnalysis *AA,
1325 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001326 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001327 //
1328 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesen4f1a56c2012-09-04 18:44:43 +00001329 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001330 // a load across an atomic load with Ordering > Monotonic.
1331 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001332 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001333 SawStore = true;
1334 return false;
1335 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001336
1337 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001338 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001339 return false;
1340
1341 // See if this instruction does a load. If so, we have to guarantee that the
1342 // loaded value doesn't change between the load and the its intended
1343 // destination. The check for isInvariantLoad gives the targe the chance to
1344 // classify the load as always returning a constant, e.g. a constant pool
1345 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001346 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001347 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001348 // end of block, we can't move it.
1349 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001350
Evan Chengb27087f2008-03-13 00:44:09 +00001351 return true;
1352}
1353
Evan Chengdf3b9932008-08-27 20:33:50 +00001354/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1355/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001356bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001357 AliasAnalysis *AA,
1358 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001359 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001360 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001361 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001362 return false;
1363 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001364 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001365 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001366 continue;
1367 // FIXME: For now, do not remat any instruction with register operands.
1368 // Later on, we can loosen the restriction is the register operands have
1369 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001370 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001371 // partially).
1372 if (MO.isUse())
1373 return false;
1374 else if (!MO.isDead() && MO.getReg() != DstReg)
1375 return false;
1376 }
1377 return true;
1378}
1379
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001380/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1381/// or volatile memory reference, or if the information describing the memory
1382/// reference is not available. Return false if it is known to have no ordered
1383/// memory references.
1384bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001385 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001386 if (!mayStore() &&
1387 !mayLoad() &&
1388 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001389 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001390 return false;
1391
1392 // Otherwise, if the instruction has no memory reference information,
1393 // conservatively assume it wasn't preserved.
1394 if (memoperands_empty())
1395 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001396
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001397 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001398 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001399 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001400 return true;
1401
1402 return false;
1403}
1404
Dan Gohmane33f44c2009-10-07 17:38:06 +00001405/// isInvariantLoad - Return true if this instruction is loading from a
1406/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001407/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001408/// of a function if it does not change. This should only return true of
1409/// *all* loads the instruction does are invariant (if it does multiple loads).
1410bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1411 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001412 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001413 return false;
1414
1415 // If the instruction has lost its memoperands, conservatively assume that
1416 // it may not be an invariant load.
1417 if (memoperands_empty())
1418 return false;
1419
1420 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1421
1422 for (mmo_iterator I = memoperands_begin(),
1423 E = memoperands_end(); I != E; ++I) {
1424 if ((*I)->isVolatile()) return false;
1425 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001426 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001427
1428 if (const Value *V = (*I)->getValue()) {
1429 // A load from a constant PseudoSourceValue is invariant.
1430 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1431 if (PSV->isConstant(MFI))
1432 continue;
1433 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001434 if (AA && AA->pointsToConstantMemory(
1435 AliasAnalysis::Location(V, (*I)->getSize(),
1436 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001437 continue;
1438 }
1439
1440 // Otherwise assume conservatively.
1441 return false;
1442 }
1443
1444 // Everything checks out.
1445 return true;
1446}
1447
Evan Cheng229694f2009-12-03 02:31:43 +00001448/// isConstantValuePHI - If the specified instruction is a PHI that always
1449/// merges together the same virtual register, return the register, otherwise
1450/// return 0.
1451unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001452 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001453 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001454 assert(getNumOperands() >= 3 &&
1455 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001456
1457 unsigned Reg = getOperand(1).getReg();
1458 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1459 if (getOperand(i).getReg() != Reg)
1460 return 0;
1461 return Reg;
1462}
1463
Evan Chengc36b7062011-01-07 23:50:32 +00001464bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001465 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001466 return true;
1467 if (isInlineAsm()) {
1468 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1469 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1470 return true;
1471 }
1472
1473 return false;
1474}
1475
Evan Chenga57fabe2010-04-08 20:02:37 +00001476/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1477///
1478bool MachineInstr::allDefsAreDead() const {
1479 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1480 const MachineOperand &MO = getOperand(i);
1481 if (!MO.isReg() || MO.isUse())
1482 continue;
1483 if (!MO.isDead())
1484 return false;
1485 }
1486 return true;
1487}
1488
Evan Chengc8f46c42010-10-22 21:49:09 +00001489/// copyImplicitOps - Copy implicit register operands from specified
1490/// instruction to this instruction.
1491void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1492 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1493 i != e; ++i) {
1494 const MachineOperand &MO = MI->getOperand(i);
1495 if (MO.isReg() && MO.isImplicit())
1496 addOperand(MO);
1497 }
1498}
1499
Brian Gaeke21326fc2004-02-13 04:39:32 +00001500void MachineInstr::dump() const {
Manman Renb720be62012-09-11 22:23:19 +00001501#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene3b325332010-01-04 23:48:20 +00001502 dbgs() << " " << *this;
Manman Ren77e300e2012-09-06 19:06:06 +00001503#endif
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001504}
1505
Jim Grosbachee61d672011-08-24 16:44:17 +00001506static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001507 raw_ostream &CommentOS) {
1508 const LLVMContext &Ctx = MF->getFunction()->getContext();
1509 if (!DL.isUnknown()) { // Print source line info.
1510 DIScope Scope(DL.getScope(Ctx));
1511 // Omit the directory, because it's likely to be long and uninteresting.
1512 if (Scope.Verify())
1513 CommentOS << Scope.getFilename();
1514 else
1515 CommentOS << "<unknown>";
1516 CommentOS << ':' << DL.getLine();
1517 if (DL.getCol() != 0)
1518 CommentOS << ':' << DL.getCol();
1519 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1520 if (!InlinedAtDL.isUnknown()) {
1521 CommentOS << " @[ ";
1522 printDebugLoc(InlinedAtDL, MF, CommentOS);
1523 CommentOS << " ]";
1524 }
1525 }
1526}
1527
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001528void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001529 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1530 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001531 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001532 if (const MachineBasicBlock *MBB = getParent()) {
1533 MF = MBB->getParent();
1534 if (!TM && MF)
1535 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001536 if (MF)
1537 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001538 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001539
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001540 // Save a list of virtual registers.
1541 SmallVector<unsigned, 8> VirtRegs;
1542
Dan Gohman0ba90f32009-10-31 20:19:03 +00001543 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001544 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001545 for (; StartOp < e && getOperand(StartOp).isReg() &&
1546 getOperand(StartOp).isDef() &&
1547 !getOperand(StartOp).isImplicit();
1548 ++StartOp) {
1549 if (StartOp != 0) OS << ", ";
1550 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001551 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001552 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001553 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001554 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001555
Dan Gohman0ba90f32009-10-31 20:19:03 +00001556 if (StartOp != 0)
1557 OS << " = ";
1558
1559 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001560 if (TM && TM->getInstrInfo())
1561 OS << TM->getInstrInfo()->getName(getOpcode());
1562 else
1563 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001564
Dan Gohman0ba90f32009-10-31 20:19:03 +00001565 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001566 bool OmittedAnyCallClobbers = false;
1567 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001568 unsigned AsmDescOp = ~0u;
1569 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001570
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001571 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001572 // Print asm string.
1573 OS << " ";
1574 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1575
1576 // Print HasSideEffects, IsAlignStack
1577 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1578 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1579 OS << " [sideeffect]";
1580 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1581 OS << " [alignstack]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001582 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier576cd112012-09-05 21:00:58 +00001583 OS << " [attdialect]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001584 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier576cd112012-09-05 21:00:58 +00001585 OS << " [inteldialect]";
Evan Chengc36b7062011-01-07 23:50:32 +00001586
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001587 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001588 FirstOp = false;
1589 }
1590
1591
Chris Lattner6a592272002-10-30 01:55:38 +00001592 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001593 const MachineOperand &MO = getOperand(i);
1594
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001595 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001596 VirtRegs.push_back(MO.getReg());
1597
Dan Gohman80f6c582009-11-09 19:38:45 +00001598 // Omit call-clobbered registers which aren't used anywhere. This makes
1599 // call instructions much less noisy on targets where calls clobber lots
1600 // of registers. Don't rely on MO.isDead() because we may be called before
1601 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001602 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001603 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1604 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001605 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001606 const MachineRegisterInfo &MRI = MF->getRegInfo();
1607 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1608 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001609 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1610 AI.isValid(); ++AI) {
1611 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001612 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1613 HasAliasLive = true;
1614 break;
1615 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001616 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001617 if (!HasAliasLive) {
1618 OmittedAnyCallClobbers = true;
1619 continue;
1620 }
1621 }
1622 }
1623 }
1624
1625 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001626 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001627 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001628 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1629 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001630 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001631 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001632 OS << "opt:";
1633 }
Evan Cheng59b36552010-04-28 20:03:13 +00001634 if (isDebugValue() && MO.isMetadata()) {
1635 // Pretty print DBG_VALUE instructions.
1636 const MDNode *MD = MO.getMetadata();
1637 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1638 OS << "!\"" << MDS->getString() << '\"';
1639 else
1640 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001641 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1642 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001643 } else if (i == AsmDescOp && MO.isImm()) {
1644 // Pretty print the inline asm operand descriptor.
1645 OS << '$' << AsmOpCount++;
1646 unsigned Flag = MO.getImm();
1647 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001648 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1649 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1650 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1651 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1652 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1653 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1654 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001655 }
1656
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001657 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001658 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001659 if (TM)
1660 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1661 else
1662 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001663 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001664
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001665 unsigned TiedTo = 0;
1666 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001667 OS << " tiedto:$" << TiedTo;
1668
1669 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001670
1671 // Compute the index of the next operand descriptor.
1672 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001673 } else
1674 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001675 }
1676
1677 // Briefly indicate whether any call clobbers were omitted.
1678 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001679 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001680 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001681 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001682
Dan Gohman0ba90f32009-10-31 20:19:03 +00001683 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001684 if (Flags) {
1685 if (!HaveSemi) OS << ";"; HaveSemi = true;
1686 OS << " flags: ";
1687
1688 if (Flags & FrameSetup)
1689 OS << "FrameSetup";
1690 }
1691
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001692 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001693 if (!HaveSemi) OS << ";"; HaveSemi = true;
1694
1695 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001696 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1697 i != e; ++i) {
1698 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001699 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001700 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001701 }
1702 }
1703
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001704 // Print the regclass of any virtual registers encountered.
1705 if (MRI && !VirtRegs.empty()) {
1706 if (!HaveSemi) OS << ";"; HaveSemi = true;
1707 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1708 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001709 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001710 for (unsigned j = i+1; j != VirtRegs.size();) {
1711 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1712 ++j;
1713 continue;
1714 }
1715 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001716 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001717 VirtRegs.erase(VirtRegs.begin()+j);
1718 }
1719 }
1720 }
1721
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001722 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001723 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1724 if (!HaveSemi) OS << ";"; HaveSemi = true;
1725 DIVariable DV(getOperand(e - 1).getMetadata());
1726 OS << " line no:" << DV.getLineNumber();
1727 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1728 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1729 if (!InlinedAtDL.isUnknown()) {
1730 OS << " inlined @[ ";
1731 printDebugLoc(InlinedAtDL, MF, OS);
1732 OS << " ]";
1733 }
1734 }
1735 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001736 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001737 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001738 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001739 }
1740
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001741 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001742}
1743
Owen Andersonb487e722008-01-24 01:10:07 +00001744bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001745 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001746 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001747 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001748 bool hasAliases = isPhysReg &&
1749 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001750 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001751 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001752 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1753 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001754 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001755 continue;
1756 unsigned Reg = MO.getReg();
1757 if (!Reg)
1758 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001759
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001760 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001761 if (!Found) {
1762 if (MO.isKill())
1763 // The register is already marked kill.
1764 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001765 if (isPhysReg && isRegTiedToDefOperand(i))
1766 // Two-address uses of physregs must not be marked kill.
1767 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001768 MO.setIsKill();
1769 Found = true;
1770 }
1771 } else if (hasAliases && MO.isKill() &&
1772 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001773 // A super-register kill already exists.
1774 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001775 return true;
1776 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001777 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001778 }
1779 }
1780
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001781 // Trim unneeded kill operands.
1782 while (!DeadOps.empty()) {
1783 unsigned OpIdx = DeadOps.back();
1784 if (getOperand(OpIdx).isImplicit())
1785 RemoveOperand(OpIdx);
1786 else
1787 getOperand(OpIdx).setIsKill(false);
1788 DeadOps.pop_back();
1789 }
1790
Bill Wendling4a23d722008-03-03 22:14:33 +00001791 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001792 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001793 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001794 addOperand(MachineOperand::CreateReg(IncomingReg,
1795 false /*IsDef*/,
1796 true /*IsImp*/,
1797 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001798 return true;
1799 }
Dan Gohman3f629402008-09-03 15:56:16 +00001800 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001801}
1802
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001803void MachineInstr::clearRegisterKills(unsigned Reg,
1804 const TargetRegisterInfo *RegInfo) {
1805 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1806 RegInfo = 0;
1807 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1808 MachineOperand &MO = getOperand(i);
1809 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1810 continue;
1811 unsigned OpReg = MO.getReg();
1812 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1813 MO.setIsKill(false);
1814 }
1815}
1816
Owen Andersonb487e722008-01-24 01:10:07 +00001817bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001818 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001819 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001820 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001821 bool hasAliases = isPhysReg &&
1822 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001823 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001824 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001825 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1826 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001827 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001828 continue;
1829 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001830 if (!Reg)
1831 continue;
1832
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001833 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001834 MO.setIsDead();
1835 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001836 } else if (hasAliases && MO.isDead() &&
1837 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001838 // There exists a super-register that's marked dead.
1839 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001840 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001841 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001842 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001843 }
1844 }
1845
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001846 // Trim unneeded dead operands.
1847 while (!DeadOps.empty()) {
1848 unsigned OpIdx = DeadOps.back();
1849 if (getOperand(OpIdx).isImplicit())
1850 RemoveOperand(OpIdx);
1851 else
1852 getOperand(OpIdx).setIsDead(false);
1853 DeadOps.pop_back();
1854 }
1855
Dan Gohman3f629402008-09-03 15:56:16 +00001856 // If not found, this means an alias of one of the operands is dead. Add a
1857 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001858 if (Found || !AddIfNotFound)
1859 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001860
Chris Lattner31530612009-06-24 17:54:48 +00001861 addOperand(MachineOperand::CreateReg(IncomingReg,
1862 true /*IsDef*/,
1863 true /*IsImp*/,
1864 false /*IsKill*/,
1865 true /*IsDead*/));
1866 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001867}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001868
1869void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1870 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001871 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1872 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1873 if (MO)
1874 return;
1875 } else {
1876 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1877 const MachineOperand &MO = getOperand(i);
1878 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1879 MO.getSubReg() == 0)
1880 return;
1881 }
1882 }
1883 addOperand(MachineOperand::CreateReg(IncomingReg,
1884 true /*IsDef*/,
1885 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001886}
Evan Cheng67eaa082010-03-03 23:37:30 +00001887
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001888void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001889 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001890 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001891 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1892 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001893 if (MO.isRegMask()) {
1894 HasRegMask = true;
1895 continue;
1896 }
Dan Gohmandb497122010-06-18 23:28:01 +00001897 if (!MO.isReg() || !MO.isDef()) continue;
1898 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001899 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001900 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001901 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1902 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001903 if (TRI.regsOverlap(*I, Reg)) {
1904 Dead = false;
1905 break;
1906 }
1907 // If there are no uses, including partial uses, the def is dead.
1908 if (Dead) MO.setIsDead();
1909 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001910
1911 // This is a call with a register mask operand.
1912 // Mask clobbers are always dead, so add defs for the non-dead defines.
1913 if (HasRegMask)
1914 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1915 I != E; ++I)
1916 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001917}
1918
Evan Cheng67eaa082010-03-03 23:37:30 +00001919unsigned
1920MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001921 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001922 SmallVector<size_t, 8> HashComponents;
1923 HashComponents.reserve(MI->getNumOperands() + 1);
1924 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001925 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1926 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001927 if (MO.isReg() && MO.isDef() &&
1928 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1929 continue; // Skip virtual register defs.
1930
1931 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001932 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001933 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001934}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001935
1936void MachineInstr::emitError(StringRef Msg) const {
1937 // Find the source location cookie.
1938 unsigned LocCookie = 0;
1939 const MDNode *LocMD = 0;
1940 for (unsigned i = getNumOperands(); i != 0; --i) {
1941 if (getOperand(i-1).isMetadata() &&
1942 (LocMD = getOperand(i-1).getMetadata()) &&
1943 LocMD->getNumOperands() != 0) {
1944 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1945 LocCookie = CI->getZExtValue();
1946 break;
1947 }
1948 }
1949 }
1950
1951 if (const MachineBasicBlock *MBB = getParent())
1952 if (const MachineFunction *MF = MBB->getParent())
1953 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1954 report_fatal_error(Msg);
1955}