blob: 3221de064e3f5583bf5690b55a0d0075fd7b14e3 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Cheng381cb072008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000017#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000018#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000019#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000023#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000024#include "llvm/Instructions.h"
25#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000026#include "llvm/IntrinsicInst.h"
Dan Gohman78eca172008-08-19 22:33:34 +000027#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000028#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000029#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000036#include "llvm/CodeGen/ScheduleDAGSDNodes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000037#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000038#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000039#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000040#include "llvm/Target/TargetData.h"
41#include "llvm/Target/TargetFrameInfo.h"
42#include "llvm/Target/TargetInstrInfo.h"
43#include "llvm/Target/TargetLowering.h"
44#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000045#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000046#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/MathExtras.h"
49#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000050#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000051using namespace llvm;
52
Chris Lattneread0d882008-06-17 06:09:18 +000053static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000054EnableValueProp("enable-value-prop", cl::Hidden);
55static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000056DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman727809a2008-10-28 19:08:46 +000057#ifndef NDEBUG
Dan Gohman78eca172008-08-19 22:33:34 +000058static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000059EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000060 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000061 "instruction selector"));
62static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000063EnableFastISelAbort("fast-isel-abort", cl::Hidden,
64 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman22751052008-10-28 20:35:31 +000065#else
66static const bool EnableFastISelVerbose = false,
67 EnableFastISelAbort = false;
Dan Gohman727809a2008-10-28 19:08:46 +000068#endif
Dan Gohman8a110532008-09-05 22:59:21 +000069static cl::opt<bool>
70SchedLiveInCopies("schedule-livein-copies",
71 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000073
Chris Lattnerda8abb02005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000090ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
91 cl::desc("Pop up a window to show dags before the post legalize types"
92 " dag combine pass"));
93static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000094ViewISelDAGs("view-isel-dags", cl::Hidden,
95 cl::desc("Pop up a window to show isel dags as they are selected"));
96static cl::opt<bool>
97ViewSchedDAGs("view-sched-dags", cl::Hidden,
98 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000099static cl::opt<bool>
100ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +0000101 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000102#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000103static const bool ViewDAGCombine1 = false,
104 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
105 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000106 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000107 ViewISelDAGs = false, ViewSchedDAGs = false,
108 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000109#endif
110
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000111//===---------------------------------------------------------------------===//
112///
113/// RegisterScheduler class - Track the registration of instruction schedulers.
114///
115//===---------------------------------------------------------------------===//
116MachinePassRegistry RegisterScheduler::Registry;
117
118//===---------------------------------------------------------------------===//
119///
120/// ISHeuristic command line option for instruction schedulers.
121///
122//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000123static cl::opt<RegisterScheduler::FunctionPassCtor, false,
124 RegisterPassParser<RegisterScheduler> >
125ISHeuristic("pre-RA-sched",
126 cl::init(&createDefaultScheduler),
127 cl::desc("Instruction schedulers available (before register"
128 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000129
Dan Gohman844731a2008-05-13 00:00:25 +0000130static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000131defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000132 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000133
Chris Lattner1c08c712005-01-07 07:47:53 +0000134namespace llvm {
135 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000136 /// createDefaultScheduler - This creates an instruction scheduler appropriate
137 /// for the target.
138 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
139 SelectionDAG *DAG,
Dan Gohman9b75b372008-11-11 17:50:47 +0000140 const TargetMachine *TM,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000141 MachineBasicBlock *BB,
142 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000143 TargetLowering &TLI = IS->getTargetLowering();
144
Dan Gohman9e76fea2008-11-20 03:11:19 +0000145 if (Fast)
146 return createFastDAGScheduler(IS, DAG, TM, BB, Fast);
147 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Dan Gohman9b75b372008-11-11 17:50:47 +0000148 return createTDListDAGScheduler(IS, DAG, TM, BB, Fast);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000149 assert(TLI.getSchedulingPreference() ==
150 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
151 return createBURRListDAGScheduler(IS, DAG, TM, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000152 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000153}
154
Evan Chengff9b3732008-01-30 18:18:23 +0000155// EmitInstrWithCustomInserter - This method should be implemented by targets
156// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000157// instructions are special in various ways, which require special support to
158// insert. The specified MachineInstr is created but not inserted into any
159// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000160MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +0000161 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +0000162 cerr << "If a target marks an instruction with "
163 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +0000164 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +0000165 abort();
166 return 0;
167}
168
Dan Gohman8a110532008-09-05 22:59:21 +0000169/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
170/// physical register has only a single copy use, then coalesced the copy
171/// if possible.
172static void EmitLiveInCopy(MachineBasicBlock *MBB,
173 MachineBasicBlock::iterator &InsertPos,
174 unsigned VirtReg, unsigned PhysReg,
175 const TargetRegisterClass *RC,
176 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
177 const MachineRegisterInfo &MRI,
178 const TargetRegisterInfo &TRI,
179 const TargetInstrInfo &TII) {
180 unsigned NumUses = 0;
181 MachineInstr *UseMI = NULL;
182 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
183 UE = MRI.use_end(); UI != UE; ++UI) {
184 UseMI = &*UI;
185 if (++NumUses > 1)
186 break;
187 }
188
189 // If the number of uses is not one, or the use is not a move instruction,
190 // don't coalesce. Also, only coalesce away a virtual register to virtual
191 // register copy.
192 bool Coalesced = false;
193 unsigned SrcReg, DstReg;
194 if (NumUses == 1 &&
195 TII.isMoveInstr(*UseMI, SrcReg, DstReg) &&
196 TargetRegisterInfo::isVirtualRegister(DstReg)) {
197 VirtReg = DstReg;
198 Coalesced = true;
199 }
200
201 // Now find an ideal location to insert the copy.
202 MachineBasicBlock::iterator Pos = InsertPos;
203 while (Pos != MBB->begin()) {
204 MachineInstr *PrevMI = prior(Pos);
205 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
206 // copyRegToReg might emit multiple instructions to do a copy.
207 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
208 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
209 // This is what the BB looks like right now:
210 // r1024 = mov r0
211 // ...
212 // r1 = mov r1024
213 //
214 // We want to insert "r1025 = mov r1". Inserting this copy below the
215 // move to r1024 makes it impossible for that move to be coalesced.
216 //
217 // r1025 = mov r1
218 // r1024 = mov r0
219 // ...
220 // r1 = mov 1024
221 // r2 = mov 1025
222 break; // Woot! Found a good location.
223 --Pos;
224 }
225
226 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
227 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
228 if (Coalesced) {
229 if (&*InsertPos == UseMI) ++InsertPos;
230 MBB->erase(UseMI);
231 }
232}
233
234/// EmitLiveInCopies - If this is the first basic block in the function,
235/// and if it has live ins that need to be copied into vregs, emit the
236/// copies into the block.
237static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
238 const MachineRegisterInfo &MRI,
239 const TargetRegisterInfo &TRI,
240 const TargetInstrInfo &TII) {
241 if (SchedLiveInCopies) {
242 // Emit the copies at a heuristically-determined location in the block.
243 DenseMap<MachineInstr*, unsigned> CopyRegMap;
244 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
245 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
246 E = MRI.livein_end(); LI != E; ++LI)
247 if (LI->second) {
248 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
249 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
250 RC, CopyRegMap, MRI, TRI, TII);
251 }
252 } else {
253 // Emit the copies into the top of the block.
254 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
255 E = MRI.livein_end(); LI != E; ++LI)
256 if (LI->second) {
257 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
258 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
259 LI->second, LI->first, RC, RC);
260 }
261 }
262}
263
Chris Lattner7041ee32005-01-11 05:56:49 +0000264//===----------------------------------------------------------------------===//
265// SelectionDAGISel code
266//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000267
Dan Gohman7c3234c2008-08-27 23:52:12 +0000268SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
Dan Gohmanae73dc12008-09-04 17:05:41 +0000269 FunctionPass(&ID), TLI(tli),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000270 FuncInfo(new FunctionLoweringInfo(TLI)),
271 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
272 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
273 GFI(),
274 Fast(fast),
275 DAGSize(0)
276{}
277
278SelectionDAGISel::~SelectionDAGISel() {
279 delete SDL;
280 delete CurDAG;
281 delete FuncInfo;
282}
283
Duncan Sands83ec4b62008-06-06 12:08:01 +0000284unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000285 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000286}
287
Chris Lattner495a0b52005-08-17 06:37:43 +0000288void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000289 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000290 AU.addRequired<GCModuleInfo>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000291 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000292}
Chris Lattner1c08c712005-01-07 07:47:53 +0000293
Chris Lattner1c08c712005-01-07 07:47:53 +0000294bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000295 // Do some sanity-checking on the command-line options.
296 assert((!EnableFastISelVerbose || EnableFastISel) &&
297 "-fast-isel-verbose requires -fast-isel");
298 assert((!EnableFastISelAbort || EnableFastISel) &&
299 "-fast-isel-abort requires -fast-isel");
300
Dan Gohman5f43f922007-08-27 16:26:13 +0000301 // Get alias analysis for load/store combining.
302 AA = &getAnalysis<AliasAnalysis>();
303
Dan Gohman8a110532008-09-05 22:59:21 +0000304 TargetMachine &TM = TLI.getTargetMachine();
305 MachineFunction &MF = MachineFunction::construct(&Fn, TM);
306 const MachineRegisterInfo &MRI = MF.getRegInfo();
307 const TargetInstrInfo &TII = *TM.getInstrInfo();
308 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
309
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000310 if (MF.getFunction()->hasGC())
311 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000312 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000313 GFI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000314 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +0000315 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000317 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000318 MachineModuleInfo *MMI = getAnalysisToUpdate<MachineModuleInfo>();
319 CurDAG->init(MF, MMI);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000320 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000321
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000322 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
323 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
324 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000325 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000326
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000327 SelectAllBasicBlocks(Fn, MF, MMI, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000328
Dan Gohman8a110532008-09-05 22:59:21 +0000329 // If the first basic block in the function has live ins that need to be
330 // copied into vregs, emit the copies into the top of the block before
331 // emitting the code for the block.
332 EmitLiveInCopies(MF.begin(), MRI, TRI, TII);
333
Evan Chengad2070c2007-02-10 02:43:39 +0000334 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000335 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
336 E = RegInfo->livein_end(); I != E; ++I)
337 MF.begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000338
Duncan Sandsf4070822007-06-15 19:04:19 +0000339#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000340 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000341 "Not all catch info was assigned to a landing pad!");
342#endif
343
Dan Gohman7c3234c2008-08-27 23:52:12 +0000344 FuncInfo->clear();
345
Chris Lattner1c08c712005-01-07 07:47:53 +0000346 return true;
347}
348
Duncan Sandsf4070822007-06-15 19:04:19 +0000349static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
350 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000351 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000352 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000353 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000354 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000355#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000356 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000357 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000358#endif
359 }
360}
361
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000362/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
363/// whether object offset >= 0.
364static bool
Dan Gohman475871a2008-07-27 21:46:04 +0000365IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000366 if (!isa<FrameIndexSDNode>(Op)) return false;
367
368 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
369 int FrameIdx = FrameIdxNode->getIndex();
370 return MFI->isFixedObjectIndex(FrameIdx) &&
371 MFI->getObjectOffset(FrameIdx) >= 0;
372}
373
374/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
375/// possibly be overwritten when lowering the outgoing arguments in a tail
376/// call. Currently the implementation of this call is very conservative and
377/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
378/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000379static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000380 MachineFrameInfo * MFI) {
381 RegisterSDNode * OpReg = NULL;
382 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
383 (Op.getOpcode()== ISD::CopyFromReg &&
384 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
385 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
386 (Op.getOpcode() == ISD::LOAD &&
387 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
388 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000389 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
390 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000391 getOperand(1))))
392 return true;
393 return false;
394}
395
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000396/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000397/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000398static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
399 TargetLowering& TLI) {
400 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000401 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000402
403 // Find RET node.
404 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000405 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000406 }
407
408 // Fix tail call attribute of CALL nodes.
409 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000410 BI = DAG.allnodes_end(); BI != BE; ) {
411 --BI;
Dan Gohman095cc292008-09-13 01:54:27 +0000412 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000413 SDValue OpRet(Ret, 0);
414 SDValue OpCall(BI, 0);
Dan Gohman095cc292008-09-13 01:54:27 +0000415 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000416 // If CALL node has tail call attribute set to true and the call is not
417 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000418 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000419 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000420 if (!isMarkedTailCall) continue;
421 if (Ret==NULL ||
Dan Gohman095cc292008-09-13 01:54:27 +0000422 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
423 // Not eligible. Mark CALL node as non tail call. Note that we
424 // can modify the call node in place since calls are not CSE'd.
425 TheCall->setNotTailCall();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000426 } else {
427 // Look for tail call clobbered arguments. Emit a series of
428 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000429 SmallVector<SDValue, 32> Ops;
Dan Gohman095cc292008-09-13 01:54:27 +0000430 SDValue Chain = TheCall->getChain(), InFlag;
431 Ops.push_back(Chain);
432 Ops.push_back(TheCall->getCallee());
433 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
434 SDValue Arg = TheCall->getArg(i);
435 bool isByVal = TheCall->getArgFlags(i).isByVal();
436 MachineFunction &MF = DAG.getMachineFunction();
437 MachineFrameInfo *MFI = MF.getFrameInfo();
438 if (!isByVal &&
439 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
440 MVT VT = Arg.getValueType();
441 unsigned VReg = MF.getRegInfo().
442 createVirtualRegister(TLI.getRegClassFor(VT));
443 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
444 InFlag = Chain.getValue(1);
445 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
446 Chain = Arg.getValue(1);
447 InFlag = Arg.getValue(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000448 }
449 Ops.push_back(Arg);
Dan Gohman095cc292008-09-13 01:54:27 +0000450 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000451 }
452 // Link in chain of CopyTo/CopyFromReg.
453 Ops[0] = Chain;
454 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000455 }
456 }
457 }
458}
459
Dan Gohmanf350b272008-08-23 02:25:05 +0000460void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
461 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000462 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000463 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000464
Dan Gohmanf350b272008-08-23 02:25:05 +0000465 // Lower all of the non-terminator instructions.
466 for (BasicBlock::iterator I = Begin; I != End; ++I)
467 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000468 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000469
470 // Ensure that all instructions which are used outside of their defining
471 // blocks are available as virtual registers. Invoke is handled elsewhere.
472 for (BasicBlock::iterator I = Begin; I != End; ++I)
473 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000474 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
475 if (VMI != FuncInfo->ValueMap.end())
476 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf350b272008-08-23 02:25:05 +0000477 }
478
479 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000480 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000481 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000482
483 // Lower the terminator after the copies are emitted.
484 SDL->visit(*LLVMBB->getTerminator());
485 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000486
Chris Lattnera651cf62005-01-17 19:43:36 +0000487 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000488 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000489
490 // Check whether calls in this block are real tail calls. Fix up CALL nodes
491 // with correct tailcall attribute so that the target can rely on the tailcall
492 // attribute indicating whether the call is really eligible for tail call
493 // optimization.
Dan Gohman1937e2f2008-09-16 01:42:28 +0000494 if (PerformTailCallOpt)
495 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
Dan Gohmanf350b272008-08-23 02:25:05 +0000496
497 // Final step, emit the lowered DAG as machine code.
498 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000499 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000500}
501
Dan Gohmanf350b272008-08-23 02:25:05 +0000502void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000503 SmallPtrSet<SDNode*, 128> VisitedNodes;
504 SmallVector<SDNode*, 128> Worklist;
505
Gabor Greifba36cb52008-08-28 21:40:38 +0000506 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000507
508 APInt Mask;
509 APInt KnownZero;
510 APInt KnownOne;
511
512 while (!Worklist.empty()) {
513 SDNode *N = Worklist.back();
514 Worklist.pop_back();
515
516 // If we've already seen this node, ignore it.
517 if (!VisitedNodes.insert(N))
518 continue;
519
520 // Otherwise, add all chain operands to the worklist.
521 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
522 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000523 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000524
525 // If this is a CopyToReg with a vreg dest, process it.
526 if (N->getOpcode() != ISD::CopyToReg)
527 continue;
528
529 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
530 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
531 continue;
532
533 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000534 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000535 MVT SrcVT = Src.getValueType();
536 if (!SrcVT.isInteger() || SrcVT.isVector())
537 continue;
538
Dan Gohmanf350b272008-08-23 02:25:05 +0000539 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000540 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000541 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000542
543 // Only install this information if it tells us something.
544 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
545 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000546 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000547 if (DestReg >= FLI.LiveOutRegInfo.size())
548 FLI.LiveOutRegInfo.resize(DestReg+1);
549 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
550 LOI.NumSignBits = NumSignBits;
551 LOI.KnownOne = NumSignBits;
552 LOI.KnownZero = NumSignBits;
553 }
554 }
555}
556
Dan Gohmanf350b272008-08-23 02:25:05 +0000557void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000558 std::string GroupName;
559 if (TimePassesIsEnabled)
560 GroupName = "Instruction Selection and Scheduling";
561 std::string BlockName;
562 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000563 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
564 ViewSUnitDAGs)
Dan Gohmanf350b272008-08-23 02:25:05 +0000565 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohman462dc7f2008-07-21 20:00:07 +0000566 BB->getBasicBlock()->getName();
567
568 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000569 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000570
Dan Gohmanf350b272008-08-23 02:25:05 +0000571 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000572
Chris Lattneraf21d552005-10-10 16:47:10 +0000573 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000574 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000575 NamedRegionTimer T("DAG Combining 1", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000576 CurDAG->Combine(Unrestricted, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000577 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000578 CurDAG->Combine(Unrestricted, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000579 }
Nate Begeman2300f552005-09-07 00:15:36 +0000580
Dan Gohman417e11b2007-10-08 15:12:17 +0000581 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000582 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000583
Chris Lattner1c08c712005-01-07 07:47:53 +0000584 // Second step, hack on the DAG until it only uses operations and types that
585 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000586 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000587 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
588 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000589
Duncan Sands25cf2272008-11-24 14:53:14 +0000590 bool Changed;
Dan Gohman462dc7f2008-07-21 20:00:07 +0000591 if (TimePassesIsEnabled) {
592 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000593 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000594 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000595 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000596 }
597
598 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000599 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000600
Duncan Sands25cf2272008-11-24 14:53:14 +0000601 if (Changed) {
602 if (ViewDAGCombineLT)
603 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
604
605 // Run the DAG combiner in post-type-legalize mode.
606 if (TimePassesIsEnabled) {
607 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
608 CurDAG->Combine(NoIllegalTypes, *AA, Fast);
609 } else {
610 CurDAG->Combine(NoIllegalTypes, *AA, Fast);
611 }
612
613 DOUT << "Optimized type-legalized selection DAG:\n";
614 DEBUG(CurDAG->dump());
615 }
Chris Lattner70587ea2008-07-10 23:37:50 +0000616 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000617
Dan Gohmanf350b272008-08-23 02:25:05 +0000618 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000619
Evan Chengebffb662008-07-01 17:59:20 +0000620 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000621 NamedRegionTimer T("DAG Legalization", GroupName);
Duncan Sandsb6862bb2008-12-14 09:43:15 +0000622 CurDAG->Legalize(DisableLegalizeTypes);
Evan Chengebffb662008-07-01 17:59:20 +0000623 } else {
Duncan Sandsb6862bb2008-12-14 09:43:15 +0000624 CurDAG->Legalize(DisableLegalizeTypes);
Evan Chengebffb662008-07-01 17:59:20 +0000625 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000626
Bill Wendling832171c2006-12-07 20:04:42 +0000627 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000628 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000629
Dan Gohmanf350b272008-08-23 02:25:05 +0000630 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000631
Chris Lattneraf21d552005-10-10 16:47:10 +0000632 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000633 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000634 NamedRegionTimer T("DAG Combining 2", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000635 CurDAG->Combine(NoIllegalOperations, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000636 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000637 CurDAG->Combine(NoIllegalOperations, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000638 }
Nate Begeman2300f552005-09-07 00:15:36 +0000639
Dan Gohman417e11b2007-10-08 15:12:17 +0000640 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000641 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000642
Dan Gohmanf350b272008-08-23 02:25:05 +0000643 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000644
Dan Gohman925a7e82008-08-13 19:47:40 +0000645 if (!Fast && EnableValueProp)
Dan Gohmanf350b272008-08-23 02:25:05 +0000646 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000647
Chris Lattnera33ef482005-03-30 01:10:47 +0000648 // Third, instruction select all of the operations to machine code, adding the
649 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000650 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000651 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000652 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000653 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000654 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000655 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000656
Dan Gohman462dc7f2008-07-21 20:00:07 +0000657 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000658 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000659
Dan Gohmanf350b272008-08-23 02:25:05 +0000660 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000661
Dan Gohman5e843682008-07-14 18:19:29 +0000662 // Schedule machine code.
663 ScheduleDAG *Scheduler;
664 if (TimePassesIsEnabled) {
665 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000666 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000667 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000668 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000669 }
670
Dan Gohman462dc7f2008-07-21 20:00:07 +0000671 if (ViewSUnitDAGs) Scheduler->viewGraph();
672
Evan Chengdb8d56b2008-06-30 20:45:06 +0000673 // Emit machine code to BB. This can change 'BB' to the last block being
674 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000675 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000676 NamedRegionTimer T("Instruction Creation", GroupName);
677 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000678 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000679 BB = Scheduler->EmitSchedule();
680 }
681
682 // Free the scheduler state.
683 if (TimePassesIsEnabled) {
684 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
685 delete Scheduler;
686 } else {
687 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000688 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000689
Bill Wendling832171c2006-12-07 20:04:42 +0000690 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000691 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000692}
Chris Lattner1c08c712005-01-07 07:47:53 +0000693
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000694void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000695 MachineModuleInfo *MMI,
696 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000697 // Initialize the Fast-ISel state, if needed.
698 FastISel *FastIS = 0;
699 if (EnableFastISel)
700 FastIS = TLI.createFastISel(*FuncInfo->MF, MMI,
701 FuncInfo->ValueMap,
702 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000703 FuncInfo->StaticAllocaMap
704#ifndef NDEBUG
705 , FuncInfo->CatchInfoLost
706#endif
707 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000708
709 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000710 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
711 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000712 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000713
Dan Gohman3df24e62008-09-03 23:12:08 +0000714 BasicBlock::iterator const Begin = LLVMBB->begin();
715 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000716 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000717
718 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000719 bool SuppressFastISel = false;
720 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000721 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000722
Dan Gohman33134c42008-09-25 17:05:24 +0000723 // If any of the arguments has the byval attribute, forgo
724 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000725 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000726 unsigned j = 1;
727 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
728 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000729 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000730 if (EnableFastISelVerbose || EnableFastISelAbort)
731 cerr << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000732 SuppressFastISel = true;
733 break;
734 }
735 }
736 }
737
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000738 if (MMI && BB->isLandingPad()) {
739 // Add a label to mark the beginning of the landing pad. Deletion of the
740 // landing pad can thus be detected via the MachineModuleInfo.
741 unsigned LabelID = MMI->addLandingPad(BB);
742
743 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
744 BuildMI(BB, II).addImm(LabelID);
745
746 // Mark exception register as live in.
747 unsigned Reg = TLI.getExceptionAddressRegister();
748 if (Reg) BB->addLiveIn(Reg);
749
750 // Mark exception selector register as live in.
751 Reg = TLI.getExceptionSelectorRegister();
752 if (Reg) BB->addLiveIn(Reg);
753
754 // FIXME: Hack around an exception handling flaw (PR1508): the personality
755 // function and list of typeids logically belong to the invoke (or, if you
756 // like, the basic block containing the invoke), and need to be associated
757 // with it in the dwarf exception handling tables. Currently however the
758 // information is provided by an intrinsic (eh.selector) that can be moved
759 // to unexpected places by the optimizers: if the unwind edge is critical,
760 // then breaking it can result in the intrinsics being in the successor of
761 // the landing pad, not the landing pad itself. This results in exceptions
762 // not being caught because no typeids are associated with the invoke.
763 // This may not be the only way things can go wrong, but it is the only way
764 // we try to work around for the moment.
765 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
766
767 if (Br && Br->isUnconditional()) { // Critical edge?
768 BasicBlock::iterator I, E;
769 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
770 if (isa<EHSelectorInst>(I))
771 break;
772
773 if (I == E)
774 // No catch info found - try to extract some from the successor.
775 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
776 }
777 }
778
Dan Gohmanf350b272008-08-23 02:25:05 +0000779 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000780 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000781 // Emit code for any incoming arguments. This must happen before
782 // beginning FastISel on the entry block.
783 if (LLVMBB == &Fn.getEntryBlock()) {
784 CurDAG->setRoot(SDL->getControlRoot());
785 CodeGenAndEmitDAG();
786 SDL->clear();
787 }
Dan Gohman241f4642008-10-04 00:56:36 +0000788 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000789 // Do FastISel on as many instructions as possible.
790 for (; BI != End; ++BI) {
791 // Just before the terminator instruction, insert instructions to
792 // feed PHI nodes in successor blocks.
793 if (isa<TerminatorInst>(BI))
794 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000795 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000796 cerr << "FastISel miss: ";
797 BI->dump();
798 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000799 if (EnableFastISelAbort)
Dan Gohmana43abd12008-09-29 21:55:50 +0000800 assert(0 && "FastISel didn't handle a PHI in a successor");
801 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000802 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000803
804 // First try normal tablegen-generated "fast" selection.
805 if (FastIS->SelectInstruction(BI))
806 continue;
807
808 // Next, try calling the target to attempt to handle the instruction.
809 if (FastIS->TargetSelectInstruction(BI))
810 continue;
811
812 // Then handle certain instructions as single-LLVM-Instruction blocks.
813 if (isa<CallInst>(BI)) {
814 if (EnableFastISelVerbose || EnableFastISelAbort) {
815 cerr << "FastISel missed call: ";
816 BI->dump();
817 }
818
819 if (BI->getType() != Type::VoidTy) {
820 unsigned &R = FuncInfo->ValueMap[BI];
821 if (!R)
822 R = FuncInfo->CreateRegForValue(BI);
823 }
824
825 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000826 // If the instruction was codegen'd with multiple blocks,
827 // inform the FastISel object where to resume inserting.
828 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000829 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000830 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000831
832 // Otherwise, give up on FastISel for the rest of the block.
833 // For now, be a little lenient about non-branch terminators.
834 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
835 if (EnableFastISelVerbose || EnableFastISelAbort) {
836 cerr << "FastISel miss: ";
837 BI->dump();
838 }
839 if (EnableFastISelAbort)
840 // The "fast" selector couldn't handle something and bailed.
841 // For the purpose of debugging, just abort.
842 assert(0 && "FastISel didn't select the entire block");
843 }
844 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000845 }
846 }
847
Dan Gohmand2ff6472008-09-02 20:17:56 +0000848 // Run SelectionDAG instruction selection on the remainder of the block
849 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000850 // block.
Evan Cheng9f118502008-09-08 16:01:27 +0000851 if (BI != End)
852 SelectBasicBlock(LLVMBB, BI, End);
Dan Gohmanf350b272008-08-23 02:25:05 +0000853
Dan Gohman7c3234c2008-08-27 23:52:12 +0000854 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000855 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000856
857 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000858}
859
Dan Gohmanfed90b62008-07-28 21:51:04 +0000860void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000861SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000862
Dan Gohmanf350b272008-08-23 02:25:05 +0000863 DOUT << "Target-post-processed machine code:\n";
864 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000865
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000866 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000867 << SDL->PHINodesToUpdate.size() << "\n";
868 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
869 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
870 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000871
Chris Lattnera33ef482005-03-30 01:10:47 +0000872 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000873 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000874 if (SDL->SwitchCases.empty() &&
875 SDL->JTCases.empty() &&
876 SDL->BitTestCases.empty()) {
877 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
878 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000879 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
880 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000881 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000882 false));
883 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000884 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000885 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000886 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000887 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000888
Dan Gohman7c3234c2008-08-27 23:52:12 +0000889 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000890 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000891 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000892 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000893 BB = SDL->BitTestCases[i].Parent;
894 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000895 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000896 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
897 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000898 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000899 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000900 }
901
Dan Gohman7c3234c2008-08-27 23:52:12 +0000902 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000903 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000904 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
905 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000906 // Emit the code
907 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000908 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
909 SDL->BitTestCases[i].Reg,
910 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000911 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000912 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
913 SDL->BitTestCases[i].Reg,
914 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000915
916
Dan Gohman7c3234c2008-08-27 23:52:12 +0000917 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000918 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000919 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000920 }
921
922 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000923 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
924 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000925 MachineBasicBlock *PHIBB = PHI->getParent();
926 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
927 "This is not a machine PHI node that we are updating!");
928 // This is "default" BB. We have two jumps to it. From "header" BB and
929 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000930 if (PHIBB == SDL->BitTestCases[i].Default) {
931 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000932 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000933 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
934 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000935 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000936 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000937 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000938 }
939 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000940 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
941 j != ej; ++j) {
942 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000943 if (cBB->succ_end() !=
944 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000945 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000946 false));
947 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000948 }
949 }
950 }
951 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000952 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000953
Nate Begeman9453eea2006-04-23 06:26:20 +0000954 // If the JumpTable record is filled in, then we need to emit a jump table.
955 // Updating the PHI nodes is tricky in this case, since we need to determine
956 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000957 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000958 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000959 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000960 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000961 BB = SDL->JTCases[i].first.HeaderBB;
962 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000963 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000964 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
965 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000966 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000967 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000968 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000969
Nate Begeman37efe672006-04-22 18:53:45 +0000970 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000971 BB = SDL->JTCases[i].second.MBB;
972 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000973 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000974 SDL->visitJumpTable(SDL->JTCases[i].second);
975 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000976 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000977 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000978
Nate Begeman37efe672006-04-22 18:53:45 +0000979 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000980 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
981 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000982 MachineBasicBlock *PHIBB = PHI->getParent();
983 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
984 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000985 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000986 if (PHIBB == SDL->JTCases[i].second.Default) {
987 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000988 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000989 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000990 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000991 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000992 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000993 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000994 false));
995 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000996 }
997 }
Nate Begeman37efe672006-04-22 18:53:45 +0000998 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000999 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +00001000
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001001 // If the switch block involved a branch to one of the actual successors, we
1002 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001003 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
1004 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001005 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1006 "This is not a machine PHI node that we are updating!");
1007 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001008 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001009 false));
1010 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001011 }
1012 }
1013
Nate Begemanf15485a2006-03-27 01:32:24 +00001014 // If we generated any switch lowering information, build and codegen any
1015 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001016 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001017 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001018 BB = SDL->SwitchCases[i].ThisBB;
1019 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001020
Nate Begemanf15485a2006-03-27 01:32:24 +00001021 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001022 SDL->visitSwitchCase(SDL->SwitchCases[i]);
1023 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001024 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001025 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001026
1027 // Handle any PHI nodes in successors of this chunk, as if we were coming
1028 // from the original BB before switch expansion. Note that PHI nodes can
1029 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1030 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001031 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001032 for (MachineBasicBlock::iterator Phi = BB->begin();
1033 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1034 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1035 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001036 assert(pn != SDL->PHINodesToUpdate.size() &&
1037 "Didn't find PHI entry!");
1038 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1039 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001040 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +00001041 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001042 break;
1043 }
1044 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001045 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001046
1047 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001048 if (BB == SDL->SwitchCases[i].FalseBB)
1049 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001050
1051 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001052 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1053 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001054 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001055 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001056 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001057 SDL->SwitchCases.clear();
1058
1059 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001060}
Evan Chenga9c20912006-01-21 02:32:06 +00001061
Jim Laskey13ec7022006-08-01 14:21:23 +00001062
Dan Gohman5e843682008-07-14 18:19:29 +00001063/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00001064/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00001065///
Dan Gohmanf350b272008-08-23 02:25:05 +00001066ScheduleDAG *SelectionDAGISel::Schedule() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001067 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001068
1069 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001070 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001071 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001072 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001073
Dan Gohman9b75b372008-11-11 17:50:47 +00001074 TargetMachine &TM = getTargetLowering().getTargetMachine();
1075 ScheduleDAG *Scheduler = Ctor(this, CurDAG, &TM, BB, Fast);
Dan Gohman5e843682008-07-14 18:19:29 +00001076 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00001077
Dan Gohman5e843682008-07-14 18:19:29 +00001078 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00001079}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001080
Chris Lattner03fc53c2006-03-06 00:22:00 +00001081
Jim Laskey9ff542f2006-08-01 18:29:48 +00001082HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1083 return new HazardRecognizer();
1084}
1085
Chris Lattner75548062006-10-11 03:58:02 +00001086//===----------------------------------------------------------------------===//
1087// Helper functions used by the generated instruction selector.
1088//===----------------------------------------------------------------------===//
1089// Calls to these methods are generated by tblgen.
1090
1091/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1092/// the dag combiner simplified the 255, we still want to match. RHS is the
1093/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1094/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001095bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001096 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001097 const APInt &ActualMask = RHS->getAPIntValue();
1098 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001099
1100 // If the actual mask exactly matches, success!
1101 if (ActualMask == DesiredMask)
1102 return true;
1103
1104 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001105 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001106 return false;
1107
1108 // Otherwise, the DAG Combiner may have proven that the value coming in is
1109 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001110 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001111 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001112 return true;
1113
1114 // TODO: check to see if missing bits are just not demanded.
1115
1116 // Otherwise, this pattern doesn't match.
1117 return false;
1118}
1119
1120/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1121/// the dag combiner simplified the 255, we still want to match. RHS is the
1122/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1123/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001124bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001125 int64_t DesiredMaskS) const {
1126 const APInt &ActualMask = RHS->getAPIntValue();
1127 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001128
1129 // If the actual mask exactly matches, success!
1130 if (ActualMask == DesiredMask)
1131 return true;
1132
1133 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001134 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001135 return false;
1136
1137 // Otherwise, the DAG Combiner may have proven that the value coming in is
1138 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001139 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001140
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001141 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001142 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001143
1144 // If all the missing bits in the or are already known to be set, match!
1145 if ((NeededMask & KnownOne) == NeededMask)
1146 return true;
1147
1148 // TODO: check to see if missing bits are just not demanded.
1149
1150 // Otherwise, this pattern doesn't match.
1151 return false;
1152}
1153
Jim Laskey9ff542f2006-08-01 18:29:48 +00001154
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001155/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1156/// by tblgen. Others should not call it.
1157void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001158SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001159 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001160 std::swap(InOps, Ops);
1161
1162 Ops.push_back(InOps[0]); // input chain.
1163 Ops.push_back(InOps[1]); // input asm string.
1164
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001165 unsigned i = 2, e = InOps.size();
1166 if (InOps[e-1].getValueType() == MVT::Flag)
1167 --e; // Don't process a flag operand if it is here.
1168
1169 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001170 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001171 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001172 // Just skip over this operand, copying the operands verbatim.
1173 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1174 i += (Flags >> 3) + 1;
1175 } else {
1176 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1177 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001178 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001179 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Bill Wendling832171c2006-12-07 20:04:42 +00001180 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001181 exit(1);
1182 }
1183
1184 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001185 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001186 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001187 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001188 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1189 i += 2;
1190 }
1191 }
1192
1193 // Add the flag input back if present.
1194 if (e != InOps.size())
1195 Ops.push_back(InOps.back());
1196}
Devang Patel794fd752007-05-01 21:15:47 +00001197
Devang Patel19974732007-05-03 01:11:54 +00001198char SelectionDAGISel::ID = 0;