blob: d06350b80585ad68a8f7936968ceab3e7a834297 [file] [log] [blame]
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Daniel Dunbar0b0441e2009-07-18 23:03:22 +000010#include "X86.h"
Daniel Dunbar78929e52009-07-20 20:01:54 +000011#include "llvm/ADT/SmallVector.h"
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000012#include "llvm/ADT/Twine.h"
Daniel Dunbard80432a2009-07-28 20:47:52 +000013#include "llvm/MC/MCAsmLexer.h"
Daniel Dunbar4b0f4ef2009-07-20 18:55:04 +000014#include "llvm/MC/MCAsmParser.h"
Daniel Dunbar6e966212009-08-31 08:08:38 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbara54716c2009-07-31 02:32:59 +000016#include "llvm/MC/MCInst.h"
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000017#include "llvm/Support/SourceMgr.h"
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +000018#include "llvm/Target/TargetRegistry.h"
19#include "llvm/Target/TargetAsmParser.h"
20using namespace llvm;
21
22namespace {
Benjamin Kramer264834b2009-07-31 11:35:26 +000023struct X86Operand;
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000024
25class X86ATTAsmParser : public TargetAsmParser {
26 MCAsmParser &Parser;
27
28private:
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000029 MCAsmParser &getParser() const { return Parser; }
30
31 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
32
33 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
34
35 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
36
37 bool ParseRegister(X86Operand &Op);
38
39 bool ParseOperand(X86Operand &Op);
40
41 bool ParseMemOperand(X86Operand &Op);
Daniel Dunbar85f1b392009-07-29 00:02:19 +000042
43 /// @name Auto-generated Match Functions
44 /// {
45
Daniel Dunbarfe6759e2009-08-07 08:26:05 +000046 bool MatchInstruction(SmallVectorImpl<X86Operand> &Operands,
47 MCInst &Inst);
48
Daniel Dunbarb0e6abe2009-08-08 21:22:41 +000049 /// MatchRegisterName - Match the given string to a register name, or 0 if
50 /// there is no match.
51 unsigned MatchRegisterName(const StringRef &Name);
Daniel Dunbar85f1b392009-07-29 00:02:19 +000052
53 /// }
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000054
55public:
56 X86ATTAsmParser(const Target &T, MCAsmParser &_Parser)
57 : TargetAsmParser(T), Parser(_Parser) {}
58
59 virtual bool ParseInstruction(const StringRef &Name, MCInst &Inst);
60};
Chris Lattnere54532b2009-07-29 06:33:53 +000061
62} // end anonymous namespace
63
64
65namespace {
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000066
67/// X86Operand - Instances of this class represent a parsed X86 machine
68/// instruction.
69struct X86Operand {
70 enum {
Daniel Dunbarfe6759e2009-08-07 08:26:05 +000071 Token,
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000072 Register,
73 Immediate,
74 Memory
75 } Kind;
76
77 union {
78 struct {
Daniel Dunbarfe6759e2009-08-07 08:26:05 +000079 const char *Data;
80 unsigned Length;
81 } Tok;
82
83 struct {
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000084 unsigned RegNo;
85 } Reg;
86
87 struct {
Daniel Dunbar6e966212009-08-31 08:08:38 +000088 const MCExpr *Val;
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000089 } Imm;
90
91 struct {
92 unsigned SegReg;
Daniel Dunbar6e966212009-08-31 08:08:38 +000093 const MCExpr *Disp;
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000094 unsigned BaseReg;
95 unsigned IndexReg;
96 unsigned Scale;
97 } Mem;
Daniel Dunbar78929e52009-07-20 20:01:54 +000098 };
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +000099
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000100 StringRef getToken() const {
101 assert(Kind == Token && "Invalid access!");
102 return StringRef(Tok.Data, Tok.Length);
103 }
104
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000105 unsigned getReg() const {
106 assert(Kind == Register && "Invalid access!");
107 return Reg.RegNo;
108 }
Daniel Dunbard80432a2009-07-28 20:47:52 +0000109
Daniel Dunbar6e966212009-08-31 08:08:38 +0000110 const MCExpr *getImm() const {
Daniel Dunbarb7ddef12009-07-31 20:53:16 +0000111 assert(Kind == Immediate && "Invalid access!");
112 return Imm.Val;
113 }
114
Daniel Dunbar6e966212009-08-31 08:08:38 +0000115 const MCExpr *getMemDisp() const {
Daniel Dunbarb7ddef12009-07-31 20:53:16 +0000116 assert(Kind == Memory && "Invalid access!");
117 return Mem.Disp;
118 }
119 unsigned getMemSegReg() const {
120 assert(Kind == Memory && "Invalid access!");
121 return Mem.SegReg;
122 }
123 unsigned getMemBaseReg() const {
124 assert(Kind == Memory && "Invalid access!");
125 return Mem.BaseReg;
126 }
127 unsigned getMemIndexReg() const {
128 assert(Kind == Memory && "Invalid access!");
129 return Mem.IndexReg;
130 }
131 unsigned getMemScale() const {
132 assert(Kind == Memory && "Invalid access!");
133 return Mem.Scale;
134 }
135
Daniel Dunbar378bee92009-08-08 07:50:56 +0000136 bool isToken() const {return Kind == Token; }
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000137
138 bool isImm() const { return Kind == Immediate; }
139
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000140 bool isImmSExt8() const {
141 // Accept immediates which fit in 8 bits when sign extended, and
142 // non-absolute immediates.
143 if (!isImm())
144 return false;
145
Daniel Dunbar6e966212009-08-31 08:08:38 +0000146 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
147 int64_t Value = CE->getValue();
148 return Value == (int64_t) (int8_t) Value;
149 }
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000150
Daniel Dunbar6e966212009-08-31 08:08:38 +0000151 return true;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000152 }
153
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000154 bool isMem() const { return Kind == Memory; }
155
156 bool isReg() const { return Kind == Register; }
157
Daniel Dunbarb3413d82009-08-10 21:00:45 +0000158 void addRegOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000159 assert(N == 1 && "Invalid number of operands!");
160 Inst.addOperand(MCOperand::CreateReg(getReg()));
161 }
162
Daniel Dunbarb3413d82009-08-10 21:00:45 +0000163 void addImmOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000164 assert(N == 1 && "Invalid number of operands!");
Daniel Dunbar6e966212009-08-31 08:08:38 +0000165 Inst.addOperand(MCOperand::CreateExpr(getImm()));
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000166 }
167
Daniel Dunbarb3413d82009-08-10 21:00:45 +0000168 void addImmSExt8Operands(MCInst &Inst, unsigned N) const {
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000169 // FIXME: Support user customization of the render method.
170 assert(N == 1 && "Invalid number of operands!");
Daniel Dunbar6e966212009-08-31 08:08:38 +0000171 Inst.addOperand(MCOperand::CreateExpr(getImm()));
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000172 }
173
Daniel Dunbarb3413d82009-08-10 21:00:45 +0000174 void addMemOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000175 assert((N == 4 || N == 5) && "Invalid number of operands!");
176
177 Inst.addOperand(MCOperand::CreateReg(getMemBaseReg()));
178 Inst.addOperand(MCOperand::CreateImm(getMemScale()));
179 Inst.addOperand(MCOperand::CreateReg(getMemIndexReg()));
Daniel Dunbar6e966212009-08-31 08:08:38 +0000180 Inst.addOperand(MCOperand::CreateExpr(getMemDisp()));
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000181
182 // FIXME: What a hack.
183 if (N == 5)
184 Inst.addOperand(MCOperand::CreateReg(getMemSegReg()));
185 }
186
187 static X86Operand CreateToken(StringRef Str) {
188 X86Operand Res;
189 Res.Kind = Token;
190 Res.Tok.Data = Str.data();
191 Res.Tok.Length = Str.size();
192 return Res;
193 }
194
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000195 static X86Operand CreateReg(unsigned RegNo) {
196 X86Operand Res;
197 Res.Kind = Register;
198 Res.Reg.RegNo = RegNo;
199 return Res;
200 }
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000201
Daniel Dunbar6e966212009-08-31 08:08:38 +0000202 static X86Operand CreateImm(const MCExpr *Val) {
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000203 X86Operand Res;
204 Res.Kind = Immediate;
205 Res.Imm.Val = Val;
206 return Res;
207 }
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000208
Daniel Dunbar6e966212009-08-31 08:08:38 +0000209 static X86Operand CreateMem(unsigned SegReg, const MCExpr *Disp,
210 unsigned BaseReg, unsigned IndexReg,
211 unsigned Scale) {
Daniel Dunbar24091712009-07-31 22:22:54 +0000212 // We should never just have a displacement, that would be an immediate.
213 assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!");
214
Daniel Dunbarb7ddef12009-07-31 20:53:16 +0000215 // The scale should always be one of {1,2,4,8}.
216 assert(((Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8)) &&
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000217 "Invalid scale!");
218 X86Operand Res;
219 Res.Kind = Memory;
220 Res.Mem.SegReg = SegReg;
221 Res.Mem.Disp = Disp;
222 Res.Mem.BaseReg = BaseReg;
223 Res.Mem.IndexReg = IndexReg;
224 Res.Mem.Scale = Scale;
225 return Res;
226 }
227};
Daniel Dunbar4b0f4ef2009-07-20 18:55:04 +0000228
Chris Lattnere54532b2009-07-29 06:33:53 +0000229} // end anonymous namespace.
Daniel Dunbard80432a2009-07-28 20:47:52 +0000230
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000231
232bool X86ATTAsmParser::ParseRegister(X86Operand &Op) {
Chris Lattnere54532b2009-07-29 06:33:53 +0000233 const AsmToken &Tok = getLexer().getTok();
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000234 assert(Tok.is(AsmToken::Register) && "Invalid token kind!");
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000235
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000236 // FIXME: Validate register for the current architecture; we have to do
237 // validation later, so maybe there is no need for this here.
238 unsigned RegNo;
239 assert(Tok.getString().startswith("%") && "Invalid register name!");
Daniel Dunbarb0e6abe2009-08-08 21:22:41 +0000240
241 RegNo = MatchRegisterName(Tok.getString().substr(1));
242 if (RegNo == 0)
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000243 return Error(Tok.getLoc(), "invalid register name");
244
245 Op = X86Operand::CreateReg(RegNo);
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000246 getLexer().Lex(); // Eat register token.
247
248 return false;
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +0000249}
250
Daniel Dunbar78929e52009-07-20 20:01:54 +0000251bool X86ATTAsmParser::ParseOperand(X86Operand &Op) {
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000252 switch (getLexer().getKind()) {
253 default:
254 return ParseMemOperand(Op);
255 case AsmToken::Register:
256 // FIXME: if a segment register, this could either be just the seg reg, or
257 // the start of a memory operand.
258 return ParseRegister(Op);
259 case AsmToken::Dollar: {
260 // $42 -> immediate.
261 getLexer().Lex();
Daniel Dunbar6e966212009-08-31 08:08:38 +0000262 const MCExpr *Val;
263 if (getParser().ParseExpression(Val))
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000264 return true;
265 Op = X86Operand::CreateImm(Val);
266 return false;
267 }
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000268 }
Daniel Dunbar78929e52009-07-20 20:01:54 +0000269}
270
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000271/// ParseMemOperand: segment: disp(basereg, indexreg, scale)
272bool X86ATTAsmParser::ParseMemOperand(X86Operand &Op) {
273 // FIXME: If SegReg ':' (e.g. %gs:), eat and remember.
274 unsigned SegReg = 0;
275
276 // We have to disambiguate a parenthesized expression "(4+5)" from the start
277 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
278 // only way to do this without lookahead is to eat the ( and see what is after
279 // it.
Daniel Dunbar6e966212009-08-31 08:08:38 +0000280 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000281 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbar6e966212009-08-31 08:08:38 +0000282 if (getParser().ParseExpression(Disp)) return true;
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000283
284 // After parsing the base expression we could either have a parenthesized
285 // memory address or not. If not, return now. If so, eat the (.
286 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbar24091712009-07-31 22:22:54 +0000287 // Unless we have a segment register, treat this as an immediate.
288 if (SegReg)
289 Op = X86Operand::CreateMem(SegReg, Disp, 0, 0, 1);
290 else
291 Op = X86Operand::CreateImm(Disp);
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000292 return false;
293 }
294
295 // Eat the '('.
296 getLexer().Lex();
297 } else {
298 // Okay, we have a '('. We don't know if this is an expression or not, but
299 // so we have to eat the ( to see beyond it.
300 getLexer().Lex(); // Eat the '('.
301
302 if (getLexer().is(AsmToken::Register) || getLexer().is(AsmToken::Comma)) {
303 // Nothing to do here, fall into the code below with the '(' part of the
304 // memory operand consumed.
305 } else {
306 // It must be an parenthesized expression, parse it now.
Daniel Dunbar6e966212009-08-31 08:08:38 +0000307 if (getParser().ParseParenExpression(Disp))
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000308 return true;
309
310 // After parsing the base expression we could either have a parenthesized
311 // memory address or not. If not, return now. If so, eat the (.
312 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbar24091712009-07-31 22:22:54 +0000313 // Unless we have a segment register, treat this as an immediate.
314 if (SegReg)
315 Op = X86Operand::CreateMem(SegReg, Disp, 0, 0, 1);
316 else
317 Op = X86Operand::CreateImm(Disp);
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000318 return false;
319 }
320
321 // Eat the '('.
322 getLexer().Lex();
323 }
324 }
325
326 // If we reached here, then we just ate the ( of the memory operand. Process
327 // the rest of the memory operand.
Daniel Dunbarb7ddef12009-07-31 20:53:16 +0000328 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000329
330 if (getLexer().is(AsmToken::Register)) {
331 if (ParseRegister(Op))
332 return true;
333 BaseReg = Op.getReg();
334 }
335
336 if (getLexer().is(AsmToken::Comma)) {
337 getLexer().Lex(); // Eat the comma.
338
339 // Following the comma we should have either an index register, or a scale
340 // value. We don't support the later form, but we want to parse it
341 // correctly.
342 //
343 // Not that even though it would be completely consistent to support syntax
344 // like "1(%eax,,1)", the assembler doesn't.
345 if (getLexer().is(AsmToken::Register)) {
346 if (ParseRegister(Op))
347 return true;
348 IndexReg = Op.getReg();
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000349
350 if (getLexer().isNot(AsmToken::RParen)) {
351 // Parse the scale amount:
352 // ::= ',' [scale-expression]
353 if (getLexer().isNot(AsmToken::Comma))
354 return true;
355 getLexer().Lex(); // Eat the comma.
356
357 if (getLexer().isNot(AsmToken::RParen)) {
358 SMLoc Loc = getLexer().getTok().getLoc();
359
360 int64_t ScaleVal;
361 if (getParser().ParseAbsoluteExpression(ScaleVal))
362 return true;
363
364 // Validate the scale amount.
365 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8)
366 return Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
367 Scale = (unsigned)ScaleVal;
368 }
369 }
370 } else if (getLexer().isNot(AsmToken::RParen)) {
371 // Otherwise we have the unsupported form of a scale amount without an
372 // index.
373 SMLoc Loc = getLexer().getTok().getLoc();
374
375 int64_t Value;
376 if (getParser().ParseAbsoluteExpression(Value))
377 return true;
378
379 return Error(Loc, "cannot have scale factor without index register");
380 }
381 }
382
383 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
384 if (getLexer().isNot(AsmToken::RParen))
385 return Error(getLexer().getTok().getLoc(),
386 "unexpected token in memory operand");
387 getLexer().Lex(); // Eat the ')'.
388
389 Op = X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale);
390 return false;
391}
392
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000393bool X86ATTAsmParser::ParseInstruction(const StringRef &Name, MCInst &Inst) {
Daniel Dunbar62beebc2009-08-07 20:33:39 +0000394 SmallVector<X86Operand, 8> Operands;
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000395
396 Operands.push_back(X86Operand::CreateToken(Name));
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000397
Daniel Dunbara54716c2009-07-31 02:32:59 +0000398 SMLoc Loc = getLexer().getTok().getLoc();
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000399 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Daniel Dunbar76953672009-08-11 05:00:25 +0000400
401 // Parse '*' modifier.
402 if (getLexer().is(AsmToken::Star)) {
403 getLexer().Lex(); // Eat the star.
404 Operands.push_back(X86Operand::CreateToken("*"));
405 }
406
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000407 // Read the first operand.
408 Operands.push_back(X86Operand());
409 if (ParseOperand(Operands.back()))
410 return true;
411
412 while (getLexer().is(AsmToken::Comma)) {
413 getLexer().Lex(); // Eat the comma.
414
415 // Parse and remember the operand.
416 Operands.push_back(X86Operand());
417 if (ParseOperand(Operands.back()))
418 return true;
419 }
420 }
421
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000422 if (!MatchInstruction(Operands, Inst))
Daniel Dunbara54716c2009-07-31 02:32:59 +0000423 return false;
424
425 // FIXME: We should give nicer diagnostics about the exact failure.
426
Daniel Dunbar575db962009-08-14 03:48:55 +0000427 Error(Loc, "unrecognized instruction");
428 return true;
Daniel Dunbar4b0f4ef2009-07-20 18:55:04 +0000429}
430
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +0000431// Force static initialization.
432extern "C" void LLVMInitializeX86AsmParser() {
Daniel Dunbarc680b012009-07-25 06:49:55 +0000433 RegisterAsmParser<X86ATTAsmParser> X(TheX86_32Target);
434 RegisterAsmParser<X86ATTAsmParser> Y(TheX86_64Target);
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +0000435}
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000436
437#include "X86GenAsmMatcher.inc"