blob: f5fb98ece4af78b1e935f1a3dbf7b70b8f649255 [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
Jim Grosbachff12a8b2011-01-18 19:59:19 +000087// FIXME: Once the JIT is MC-ized, these can go away.
Evan Cheng055b0312009-06-29 07:51:04 +000088// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000089class AddrMode<bits<5> val> {
90 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000091}
Bill Wendlingda2ae632010-08-31 07:50:46 +000092def AddrModeNone : AddrMode<0>;
93def AddrMode1 : AddrMode<1>;
94def AddrMode2 : AddrMode<2>;
95def AddrMode3 : AddrMode<3>;
96def AddrMode4 : AddrMode<4>;
97def AddrMode5 : AddrMode<5>;
98def AddrMode6 : AddrMode<6>;
99def AddrModeT1_1 : AddrMode<7>;
100def AddrModeT1_2 : AddrMode<8>;
101def AddrModeT1_4 : AddrMode<9>;
102def AddrModeT1_s : AddrMode<10>;
103def AddrModeT2_i12 : AddrMode<11>;
104def AddrModeT2_i8 : AddrMode<12>;
105def AddrModeT2_so : AddrMode<13>;
106def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000107def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000108def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000109
110// Instruction size.
111class SizeFlagVal<bits<3> val> {
112 bits<3> Value = val;
113}
114def SizeInvalid : SizeFlagVal<0>; // Unset.
115def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
116def Size8Bytes : SizeFlagVal<2>;
117def Size4Bytes : SizeFlagVal<3>;
118def Size2Bytes : SizeFlagVal<4>;
119
120// Load / store index mode.
121class IndexMode<bits<2> val> {
122 bits<2> Value = val;
123}
124def IndexModeNone : IndexMode<0>;
125def IndexModePre : IndexMode<1>;
126def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000127def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000128
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000129// Instruction execution domain.
Evan Cheng6557bce2011-02-22 19:53:14 +0000130class Domain<bits<3> val> {
131 bits<3> Value = val;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000132}
133def GenericDomain : Domain<0>;
134def VFPDomain : Domain<1>; // Instructions in VFP domain only
135def NeonDomain : Domain<2>; // Instructions in Neon domain only
136def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
Evan Cheng2b943562011-02-23 02:35:33 +0000137def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000138
Evan Cheng055b0312009-06-29 07:51:04 +0000139//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000140// ARM special operands.
141//
142
Daniel Dunbar8462b302010-08-11 06:36:53 +0000143def CondCodeOperand : AsmOperandClass {
144 let Name = "CondCode";
145 let SuperClasses = [];
146}
147
Jim Grosbachd67641b2010-12-06 18:21:12 +0000148def CCOutOperand : AsmOperandClass {
149 let Name = "CCOut";
150 let SuperClasses = [];
151}
152
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000153def MemBarrierOptOperand : AsmOperandClass {
154 let Name = "MemBarrierOpt";
155 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000156 let ParserMethod = "tryParseMemBarrierOptOperand";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000157}
158
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000159def ProcIFlagsOperand : AsmOperandClass {
160 let Name = "ProcIFlags";
161 let SuperClasses = [];
162 let ParserMethod = "tryParseProcIFlagsOperand";
163}
164
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000165def MSRMaskOperand : AsmOperandClass {
166 let Name = "MSRMask";
167 let SuperClasses = [];
168 let ParserMethod = "tryParseMSRMaskOperand";
169}
170
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000171// ARM imod and iflag operands, used only by the CPS instruction.
172def imod_op : Operand<i32> {
173 let PrintMethod = "printCPSIMod";
174}
175
176def iflags_op : Operand<i32> {
177 let PrintMethod = "printCPSIFlag";
178 let ParserMatchClass = ProcIFlagsOperand;
179}
180
Evan Cheng446c4282009-07-11 06:43:01 +0000181// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
182// register whose default is 0 (no register).
183def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
184 (ops (i32 14), (i32 zero_reg))> {
185 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000186 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000187}
188
189// Conditional code result for instructions whose 's' bit is set, e.g. subs.
190def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000191 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000192 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000193 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000194}
195
196// Same as cc_out except it defaults to setting CPSR.
197def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000198 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000199 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000200 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000201}
202
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000203// ARM special operands for disassembly only.
204//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000205def setend_op : Operand<i32> {
206 let PrintMethod = "printSetendOperand";
207}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000208
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000209def msr_mask : Operand<i32> {
210 let PrintMethod = "printMSRMaskOperand";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000211 let ParserMatchClass = MSRMaskOperand;
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000212}
213
Bill Wendling3116dce2011-03-07 23:38:41 +0000214// Shift Right Immediate - A shift right immediate is encoded differently from
215// other shift immediates. The imm6 field is encoded like so:
Bill Wendlinga656b632011-03-01 01:00:59 +0000216//
Bill Wendling3116dce2011-03-07 23:38:41 +0000217// Offset Encoding
218// 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0>
219// 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0>
220// 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0>
221// 64 64 - <imm> is encoded in imm6<5:0>
222def shr_imm8 : Operand<i32> {
223 let EncoderMethod = "getShiftRight8Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000224}
Bill Wendling3116dce2011-03-07 23:38:41 +0000225def shr_imm16 : Operand<i32> {
226 let EncoderMethod = "getShiftRight16Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000227}
Bill Wendling3116dce2011-03-07 23:38:41 +0000228def shr_imm32 : Operand<i32> {
229 let EncoderMethod = "getShiftRight32Imm";
230}
231def shr_imm64 : Operand<i32> {
232 let EncoderMethod = "getShiftRight64Imm";
Bill Wendlinga656b632011-03-01 01:00:59 +0000233}
234
Evan Cheng446c4282009-07-11 06:43:01 +0000235//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000236// ARM Instruction templates.
237//
238
Johnny Chend68e1192009-12-15 17:24:14 +0000239class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
240 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 : Instruction {
242 let Namespace = "ARM";
243
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000246 IndexMode IM = im;
247 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000248 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000249 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000250 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000251 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000252 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000253
Chris Lattner150d20e2010-10-31 19:22:57 +0000254 // If this is a pseudo instruction, mark it isCodeGenOnly.
255 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000256
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000257 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000258 let TSFlags{4-0} = AM.Value;
259 let TSFlags{7-5} = SZ.Value;
260 let TSFlags{9-8} = IndexModeBits;
261 let TSFlags{15-10} = Form;
262 let TSFlags{16} = isUnaryDataProc;
263 let TSFlags{17} = canXformTo16Bit;
Evan Cheng6557bce2011-02-22 19:53:14 +0000264 let TSFlags{20-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000267 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000268}
269
Johnny Chend68e1192009-12-15 17:24:14 +0000270class Encoding {
271 field bits<32> Inst;
272}
273
274class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
275 Format f, Domain d, string cstr, InstrItinClass itin>
276 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
277
278// This Encoding-less class is used by Thumb1 to specify the encoding bits later
279// on by adding flavors to specific instructions.
280class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
281 Format f, Domain d, string cstr, InstrItinClass itin>
282 : InstTemplate<am, sz, im, f, d, cstr, itin>;
283
Jim Grosbach99594eb2010-11-18 01:38:26 +0000284class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000285 // FIXME: This really should derive from InstTemplate instead, as pseudos
286 // don't need encoding information. TableGen doesn't like that
287 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000288 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000289 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000290 let OutOperandList = oops;
291 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
Jim Grosbacha768c3d2011-03-10 19:06:39 +0000293 let isCodeGenOnly = 1;
Evan Cheng37f25d92008-08-28 23:39:26 +0000294}
295
Jim Grosbach53694262010-11-18 01:15:56 +0000296// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000297class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000298 list<dag> pattern>
299 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000300 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000301 list<Predicate> Predicates = [IsARM];
302}
303
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000304// PseudoInst that's Thumb-mode only.
305class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
306 list<dag> pattern>
307 : PseudoInst<oops, iops, itin, pattern> {
308 let SZ = sz;
309 list<Predicate> Predicates = [IsThumb];
310}
Jim Grosbach53694262010-11-18 01:15:56 +0000311
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000312// PseudoInst that's Thumb2-mode only.
313class t2PseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
314 list<dag> pattern>
315 : PseudoInst<oops, iops, itin, pattern> {
316 let SZ = sz;
317 list<Predicate> Predicates = [IsThumb2];
318}
Evan Cheng37f25d92008-08-28 23:39:26 +0000319// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000320class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000321 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000322 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000323 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000324 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000325 bits<4> p;
326 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000327 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000328 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000329 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000330 let Pattern = pattern;
331 list<Predicate> Predicates = [IsARM];
332}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000333
Jim Grosbachf6b28622009-12-14 18:31:20 +0000334// A few are not predicable
335class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000336 IndexMode im, Format f, InstrItinClass itin,
337 string opc, string asm, string cstr,
338 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000339 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
340 let OutOperandList = oops;
341 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000342 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000343 let Pattern = pattern;
344 let isPredicable = 0;
345 list<Predicate> Predicates = [IsARM];
346}
Evan Cheng37f25d92008-08-28 23:39:26 +0000347
Bill Wendling4822bce2010-08-30 01:47:35 +0000348// Same as I except it can optionally modify CPSR. Note it's modeled as an input
349// operand since by default it's a zero register. It will become an implicit def
350// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000351class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000352 IndexMode im, Format f, InstrItinClass itin,
353 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000354 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000355 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000356 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000357 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000358 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000359 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000360
Evan Cheng37f25d92008-08-28 23:39:26 +0000361 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000362 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000363 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000364 let Pattern = pattern;
365 list<Predicate> Predicates = [IsARM];
366}
367
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000368// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000369class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000370 IndexMode im, Format f, InstrItinClass itin,
371 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000372 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000373 let OutOperandList = oops;
374 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000375 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000376 let Pattern = pattern;
377 list<Predicate> Predicates = [IsARM];
378}
379
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000380class AI<dag oops, dag iops, Format f, InstrItinClass itin,
381 string opc, string asm, list<dag> pattern>
382 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
383 opc, asm, "", pattern>;
384class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
385 string opc, string asm, list<dag> pattern>
386 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
387 opc, asm, "", pattern>;
388class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000389 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000390 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000391 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000392class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000393 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000394 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000395 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000396
397// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000398class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
399 string opc, string asm, list<dag> pattern>
400 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
401 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000402 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000403}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000404class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
405 string asm, list<dag> pattern>
406 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
407 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000408 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000409}
Evan Cheng3aac7882008-09-01 08:25:56 +0000410
411// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000412class JTI<dag oops, dag iops, InstrItinClass itin,
413 string asm, list<dag> pattern>
414 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000415 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000416
Jim Grosbach5278eb82009-12-11 01:42:04 +0000417// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000418class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
419 string opc, string asm, list<dag> pattern>
420 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
421 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000422 bits<4> Rt;
423 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000424 let Inst{27-23} = 0b00011;
425 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000426 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000427 let Inst{19-16} = Rn;
428 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000429 let Inst{11-0} = 0b111110011111;
430}
431class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
432 string opc, string asm, list<dag> pattern>
433 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
434 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000435 bits<4> Rd;
436 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000437 bits<4> addr;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000438 let Inst{27-23} = 0b00011;
439 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000440 let Inst{20} = 0;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000441 let Inst{19-16} = addr;
Jim Grosbach86875a22010-10-29 19:58:57 +0000442 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000443 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000444 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000445}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000446class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
447 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
448 bits<4> Rt;
449 bits<4> Rt2;
450 bits<4> Rn;
451 let Inst{27-23} = 0b00010;
452 let Inst{22} = b;
453 let Inst{21-20} = 0b00;
454 let Inst{19-16} = Rn;
455 let Inst{15-12} = Rt;
456 let Inst{11-4} = 0b00001001;
457 let Inst{3-0} = Rt2;
458}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000459
Evan Cheng0d14fc82008-09-01 01:51:14 +0000460// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000461class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
462 string opc, string asm, list<dag> pattern>
463 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
464 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000465 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000466 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000467}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000468class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
469 string opc, string asm, list<dag> pattern>
470 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
471 opc, asm, "", pattern> {
472 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000473 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000474}
475class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000476 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000477 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000478 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000479 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000481}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000482
Evan Cheng93912732008-09-01 01:27:33 +0000483// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000484
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000485// LDR/LDRB/STR/STRB/...
486class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000487 Format f, InstrItinClass itin, string opc, string asm,
488 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000489 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
490 "", pattern> {
491 let Inst{27-25} = op;
492 let Inst{24} = 1; // 24 == P
493 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000494 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000495 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000496 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000497}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000498// Indexed load/stores
499class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000500 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000501 string asm, string cstr, list<dag> pattern>
502 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
503 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000504 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000505 let Inst{27-26} = 0b01;
506 let Inst{24} = isPre; // P bit
507 let Inst{22} = isByte; // B bit
508 let Inst{21} = isPre; // W bit
509 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000510 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000511}
Jim Grosbach953557f42010-11-19 21:35:06 +0000512class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
513 IndexMode im, Format f, InstrItinClass itin, string opc,
514 string asm, string cstr, list<dag> pattern>
515 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
516 pattern> {
517 // AM2 store w/ two operands: (GPR, am2offset)
518 // {13} 1 == Rm, 0 == imm12
519 // {12} isAdd
520 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +0000521 bits<14> offset;
522 bits<4> Rn;
523 let Inst{25} = offset{13};
524 let Inst{23} = offset{12};
525 let Inst{19-16} = Rn;
526 let Inst{11-0} = offset{11-0};
Jim Grosbach953557f42010-11-19 21:35:06 +0000527}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000528// FIXME: Merge with the above class when addrmode2 gets used for STR, STRB
529// but for now use this class for STRT and STRBT.
530class AI2stridxT<bit isByte, bit isPre, dag oops, dag iops,
531 IndexMode im, Format f, InstrItinClass itin, string opc,
532 string asm, string cstr, list<dag> pattern>
533 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
534 pattern> {
535 // AM2 store w/ two operands: (GPR, am2offset)
536 // {17-14} Rn
537 // {13} 1 == Rm, 0 == imm12
538 // {12} isAdd
539 // {11-0} imm12/Rm
540 bits<18> addr;
541 let Inst{25} = addr{13};
542 let Inst{23} = addr{12};
543 let Inst{19-16} = addr{17-14};
544 let Inst{11-0} = addr{11-0};
545}
Jim Grosbach3e556122010-10-26 22:37:02 +0000546
Evan Cheng0d14fc82008-09-01 01:51:14 +0000547// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000548class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
549 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000550 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
551 opc, asm, "", pattern> {
552 bits<14> addr;
553 bits<4> Rt;
554 let Inst{27-25} = 0b000;
555 let Inst{24} = 1; // P bit
556 let Inst{23} = addr{8}; // U bit
557 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
558 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000559 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000560 let Inst{19-16} = addr{12-9}; // Rn
561 let Inst{15-12} = Rt; // Rt
562 let Inst{11-8} = addr{7-4}; // imm7_4/zero
563 let Inst{7-4} = op;
564 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
565}
Evan Cheng840917b2008-09-01 07:00:14 +0000566
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000567class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
568 IndexMode im, Format f, InstrItinClass itin, string opc,
569 string asm, string cstr, list<dag> pattern>
570 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
571 opc, asm, cstr, pattern> {
572 bits<4> Rt;
573 let Inst{27-25} = 0b000;
574 let Inst{24} = isPre; // P bit
575 let Inst{21} = isPre; // W bit
576 let Inst{20} = op20; // L bit
577 let Inst{15-12} = Rt; // Rt
578 let Inst{7-4} = op;
579}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000580
581// FIXME: Merge with the above class when addrmode2 gets used for LDR, LDRB
582// but for now use this class for LDRSBT, LDRHT, LDSHT.
583class AI3ldstidxT<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
584 IndexMode im, Format f, InstrItinClass itin, string opc,
585 string asm, string cstr, list<dag> pattern>
586 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
587 opc, asm, cstr, pattern> {
588 // {13} 1 == imm8, 0 == Rm
589 // {12-9} Rn
590 // {8} isAdd
591 // {7-4} imm7_4/zero
592 // {3-0} imm3_0/Rm
593 bits<14> addr;
594 bits<4> Rt;
595 let Inst{27-25} = 0b000;
596 let Inst{24} = isPre; // P bit
597 let Inst{23} = addr{8}; // U bit
598 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
599 let Inst{20} = op20; // L bit
600 let Inst{19-16} = addr{12-9}; // Rn
601 let Inst{15-12} = Rt; // Rt
602 let Inst{11-8} = addr{7-4}; // imm7_4/zero
603 let Inst{7-4} = op;
604 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
605 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode3";
606}
607
Jim Grosbach2dc77682010-11-29 18:37:44 +0000608class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
609 IndexMode im, Format f, InstrItinClass itin, string opc,
610 string asm, string cstr, list<dag> pattern>
611 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
612 pattern> {
613 // AM3 store w/ two operands: (GPR, am3offset)
614 bits<14> offset;
615 bits<4> Rt;
616 bits<4> Rn;
617 let Inst{27-25} = 0b000;
618 let Inst{23} = offset{8};
619 let Inst{22} = offset{9};
620 let Inst{19-16} = Rn;
621 let Inst{15-12} = Rt; // Rt
622 let Inst{11-8} = offset{7-4}; // imm7_4/zero
623 let Inst{7-4} = op;
624 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
625}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000626
Evan Cheng840917b2008-09-01 07:00:14 +0000627// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000628class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000629 string opc, string asm, list<dag> pattern>
630 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
631 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000632 bits<14> addr;
633 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000634 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000635 let Inst{24} = 1; // P bit
636 let Inst{23} = addr{8}; // U bit
637 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
638 let Inst{21} = 0; // W bit
639 let Inst{20} = 0; // L bit
640 let Inst{19-16} = addr{12-9}; // Rn
641 let Inst{15-12} = Rt; // Rt
642 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000643 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000644 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000645}
Evan Cheng840917b2008-09-01 07:00:14 +0000646
Evan Cheng840917b2008-09-01 07:00:14 +0000647// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000648class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
649 string opc, string asm, string cstr, list<dag> pattern>
650 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
651 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000652 let Inst{4} = 1;
653 let Inst{5} = 1; // H bit
654 let Inst{6} = 0; // S bit
655 let Inst{7} = 1;
656 let Inst{20} = 0; // L bit
657 let Inst{21} = 1; // W bit
658 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000659 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000660}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000661class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
662 string opc, string asm, string cstr, list<dag> pattern>
663 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
664 opc, asm, cstr, pattern> {
665 let Inst{4} = 1;
666 let Inst{5} = 1; // H bit
667 let Inst{6} = 1; // S bit
668 let Inst{7} = 1;
669 let Inst{20} = 0; // L bit
670 let Inst{21} = 1; // W bit
671 let Inst{24} = 1; // P bit
672 let Inst{27-25} = 0b000;
673}
Evan Cheng840917b2008-09-01 07:00:14 +0000674
Evan Cheng840917b2008-09-01 07:00:14 +0000675// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000676class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
677 string opc, string asm, string cstr, list<dag> pattern>
678 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
679 opc, asm, cstr,pattern> {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000680 // {13} 1 == imm8, 0 == Rm
681 // {12-9} Rn
682 // {8} isAdd
683 // {7-4} imm7_4/zero
684 // {3-0} imm3_0/Rm
685 bits<14> addr;
686 bits<4> Rt;
687 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000688 let Inst{4} = 1;
689 let Inst{5} = 1; // H bit
690 let Inst{6} = 0; // S bit
691 let Inst{7} = 1;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000692 let Inst{11-8} = addr{7-4}; // imm7_4/zero
693 let Inst{15-12} = Rt; // Rt
694 let Inst{19-16} = addr{12-9}; // Rn
Evan Cheng840917b2008-09-01 07:00:14 +0000695 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000696 let Inst{21} = 0; // W bit
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000697 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
698 let Inst{23} = addr{8}; // U bit
Evan Cheng840917b2008-09-01 07:00:14 +0000699 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000700 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000701}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000702class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
703 string opc, string asm, string cstr, list<dag> pattern>
704 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
705 opc, asm, cstr, pattern> {
706 let Inst{4} = 1;
707 let Inst{5} = 1; // H bit
708 let Inst{6} = 1; // S bit
709 let Inst{7} = 1;
710 let Inst{20} = 0; // L bit
711 let Inst{21} = 0; // W bit
712 let Inst{24} = 0; // P bit
713 let Inst{27-25} = 0b000;
714}
Evan Cheng840917b2008-09-01 07:00:14 +0000715
Evan Cheng0d14fc82008-09-01 01:51:14 +0000716// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000717class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
718 string asm, string cstr, list<dag> pattern>
719 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
720 bits<4> p;
721 bits<16> regs;
722 bits<4> Rn;
723 let Inst{31-28} = p;
724 let Inst{27-25} = 0b100;
725 let Inst{22} = 0; // S bit
726 let Inst{19-16} = Rn;
727 let Inst{15-0} = regs;
728}
Evan Cheng37f25d92008-08-28 23:39:26 +0000729
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000730// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000731class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
732 string opc, string asm, list<dag> pattern>
733 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
734 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000735 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000736 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000737 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000738}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000739class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
740 string opc, string asm, list<dag> pattern>
741 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
742 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000743 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000744 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000745}
746
747// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000748class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
749 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000750 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
751 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000752 bits<4> Rd;
753 bits<4> Rn;
754 bits<4> Rm;
755 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000756 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000757 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000758 let Inst{19-16} = Rd;
759 let Inst{11-8} = Rm;
760 let Inst{3-0} = Rn;
761}
762// MSW multiple w/ Ra operand
763class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
764 InstrItinClass itin, string opc, string asm, list<dag> pattern>
765 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
766 bits<4> Ra;
767 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000768}
Evan Cheng37f25d92008-08-28 23:39:26 +0000769
Evan Chengeb4f52e2008-11-06 03:35:07 +0000770// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000771class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000772 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000773 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
774 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000775 bits<4> Rn;
776 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000777 let Inst{4} = 0;
778 let Inst{7} = 1;
779 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000780 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000781 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000782 let Inst{11-8} = Rm;
783 let Inst{3-0} = Rn;
784}
785class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
786 InstrItinClass itin, string opc, string asm, list<dag> pattern>
787 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
788 bits<4> Rd;
789 let Inst{19-16} = Rd;
790}
791
792// AMulxyI with Ra operand
793class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
794 InstrItinClass itin, string opc, string asm, list<dag> pattern>
795 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
796 bits<4> Ra;
797 let Inst{15-12} = Ra;
798}
799// SMLAL*
800class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
801 InstrItinClass itin, string opc, string asm, list<dag> pattern>
802 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
803 bits<4> RdLo;
804 bits<4> RdHi;
805 let Inst{19-16} = RdHi;
806 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000807}
808
Evan Cheng97f48c32008-11-06 22:15:19 +0000809// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000810class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
811 string opc, string asm, list<dag> pattern>
812 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
813 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000814 // All AExtI instructions have Rd and Rm register operands.
815 bits<4> Rd;
816 bits<4> Rm;
817 let Inst{15-12} = Rd;
818 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000819 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000820 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000821 let Inst{27-20} = opcod;
822}
823
Evan Cheng8b59db32008-11-07 01:41:35 +0000824// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000825class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
826 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000827 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
828 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000829 bits<4> Rd;
830 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000831 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000832 let Inst{19-16} = 0b1111;
833 let Inst{15-12} = Rd;
834 let Inst{11-8} = 0b1111;
835 let Inst{7-4} = opc7_4;
836 let Inst{3-0} = Rm;
837}
838
839// PKH instructions
840class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
841 string opc, string asm, list<dag> pattern>
842 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
843 opc, asm, "", pattern> {
844 bits<4> Rd;
845 bits<4> Rn;
846 bits<4> Rm;
847 bits<8> sh;
848 let Inst{27-20} = opcod;
849 let Inst{19-16} = Rn;
850 let Inst{15-12} = Rd;
851 let Inst{11-7} = sh{7-3};
852 let Inst{6} = tb;
853 let Inst{5-4} = 0b01;
854 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000855}
856
Evan Cheng37f25d92008-08-28 23:39:26 +0000857//===----------------------------------------------------------------------===//
858
859// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
860class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
861 list<Predicate> Predicates = [IsARM];
862}
863class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
864 list<Predicate> Predicates = [IsARM, HasV5TE];
865}
866class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
867 list<Predicate> Predicates = [IsARM, HasV6];
868}
Evan Cheng13096642008-08-29 06:41:12 +0000869
870//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000871// Thumb Instruction Format Definitions.
872//
873
Evan Cheng446c4282009-07-11 06:43:01 +0000874class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000875 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000876 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000877 let OutOperandList = oops;
878 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000879 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000880 let Pattern = pattern;
881 list<Predicate> Predicates = [IsThumb];
882}
883
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000884// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000885class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
886 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000887
Evan Cheng35d6c412009-08-04 23:47:55 +0000888// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000889class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
890 list<dag> pattern>
891 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
892 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000893
Johnny Chend68e1192009-12-15 17:24:14 +0000894// tBL, tBX 32-bit instructions
895class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000896 dag oops, dag iops, InstrItinClass itin, string asm,
897 list<dag> pattern>
898 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
899 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000900 let Inst{31-27} = opcod1;
901 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000902 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000903}
Evan Cheng13096642008-08-29 06:41:12 +0000904
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +0000905// Move to/from coprocessor instructions
906class T1Cop<dag oops, dag iops, string asm, list<dag> pattern>
907 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, NoItinerary, asm, "", pattern>,
908 Encoding, Requires<[IsThumb, HasV6]> {
909 let Inst{31-28} = 0b1110;
910}
911
Evan Cheng13096642008-08-29 06:41:12 +0000912// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000913class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
914 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000915 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000916
Evan Cheng09c39fc2009-06-23 19:38:13 +0000917// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000918class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000919 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000920 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000921 let OutOperandList = oops;
922 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000923 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000924 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000925 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000926}
927
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000928class T1I<dag oops, dag iops, InstrItinClass itin,
929 string asm, list<dag> pattern>
930 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
931class T1Ix2<dag oops, dag iops, InstrItinClass itin,
932 string asm, list<dag> pattern>
933 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000934
935// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000936class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000937 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000938 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000939 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000940
941// Thumb1 instruction that can either be predicated or set CPSR.
942class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000943 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000944 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000945 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000946 let OutOperandList = !con(oops, (outs s_cc_out:$s));
947 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000948 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000949 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000950 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000951}
952
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000953class T1sI<dag oops, dag iops, InstrItinClass itin,
954 string opc, string asm, list<dag> pattern>
955 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000956
957// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000958class T1sIt<dag oops, dag iops, InstrItinClass itin,
959 string opc, string asm, list<dag> pattern>
960 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000961 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000962
963// Thumb1 instruction that can be predicated.
964class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000965 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000966 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000967 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000968 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000969 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000970 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000971 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000972 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000973}
974
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000975class T1pI<dag oops, dag iops, InstrItinClass itin,
976 string opc, string asm, list<dag> pattern>
977 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000978
979// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000980class T1pIt<dag oops, dag iops, InstrItinClass itin,
981 string opc, string asm, list<dag> pattern>
982 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000983 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000984
Bob Wilson01135592010-03-23 17:23:59 +0000985class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000986 InstrItinClass itin, string opc, string asm, list<dag> pattern>
987 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000988
Johnny Chenbbc71b22009-12-16 02:32:54 +0000989class Encoding16 : Encoding {
990 let Inst{31-16} = 0x0000;
991}
992
Johnny Chend68e1192009-12-15 17:24:14 +0000993// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000994class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000995 let Inst{15-10} = opcode;
996}
997
998// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000999class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001000 let Inst{15-14} = 0b00;
1001 let Inst{13-9} = opcode;
1002}
1003
1004// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001005class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001006 let Inst{15-10} = 0b010000;
1007 let Inst{9-6} = opcode;
1008}
1009
1010// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001011class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001012 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001013 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001014}
1015
1016// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001017class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001018 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001019 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001020}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001021class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001022
Bill Wendling1fd374e2010-11-30 22:57:21 +00001023// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +00001024// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001025//
Bill Wendling1fd374e2010-11-30 22:57:21 +00001026// 0b0110 => Immediate, 4 bytes
1027// 0b1000 => Immediate, 2 bytes
1028// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +00001029class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
1030 InstrItinClass itin, string opc, string asm,
1031 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +00001032 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +00001033 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +00001034 bits<3> Rt;
1035 bits<8> addr;
1036 let Inst{8-6} = addr{5-3}; // Rm
1037 let Inst{5-3} = addr{2-0}; // Rn
1038 let Inst{2-0} = Rt;
1039}
Bill Wendling40062fb2010-12-01 01:38:08 +00001040class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
1041 InstrItinClass itin, string opc, string asm,
1042 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +00001043 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +00001044 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +00001045 bits<3> Rt;
1046 bits<8> addr;
1047 let Inst{10-6} = addr{7-3}; // imm5
1048 let Inst{5-3} = addr{2-0}; // Rn
1049 let Inst{2-0} = Rt;
1050}
1051
Johnny Chend68e1192009-12-15 17:24:14 +00001052// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001053class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001054 let Inst{15-12} = 0b1011;
1055 let Inst{11-5} = opcode;
1056}
1057
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001058// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1059class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001060 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001061 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001062 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001063 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001064 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001065 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001066 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001067 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001068}
1069
Bill Wendlingda2ae632010-08-31 07:50:46 +00001070// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1071// input operand since by default it's a zero register. It will become an
1072// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001073//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001074// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1075// more consistent.
1076class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001077 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001078 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001079 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +00001080 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
1081 let Inst{20} = s;
1082
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001083 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001084 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001085 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001086 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001087 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001088}
1089
1090// Special cases
1091class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001092 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001093 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001094 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001095 let OutOperandList = oops;
1096 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001097 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001098 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001099 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001100}
1101
Jim Grosbachd1228742009-12-01 18:10:36 +00001102class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001103 InstrItinClass itin,
1104 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001105 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1106 let OutOperandList = oops;
1107 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001108 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001109 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001110 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001111}
1112
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001113class T2I<dag oops, dag iops, InstrItinClass itin,
1114 string opc, string asm, list<dag> pattern>
1115 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1116class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1117 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001118 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001119class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1120 string opc, string asm, list<dag> pattern>
1121 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1122class T2Iso<dag oops, dag iops, InstrItinClass itin,
1123 string opc, string asm, list<dag> pattern>
1124 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1125class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1126 string opc, string asm, list<dag> pattern>
1127 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001128class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001129 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001130 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1131 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001132 bits<4> Rt;
1133 bits<4> Rt2;
1134 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001135 let Inst{31-25} = 0b1110100;
1136 let Inst{24} = P;
1137 let Inst{23} = addr{8};
1138 let Inst{22} = 1;
1139 let Inst{21} = W;
1140 let Inst{20} = isLoad;
1141 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001142 let Inst{15-12} = Rt{3-0};
1143 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001144 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001145}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001146
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001147class T2sI<dag oops, dag iops, InstrItinClass itin,
1148 string opc, string asm, list<dag> pattern>
1149 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001150
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001151class T2XI<dag oops, dag iops, InstrItinClass itin,
1152 string asm, list<dag> pattern>
1153 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1154class T2JTI<dag oops, dag iops, InstrItinClass itin,
1155 string asm, list<dag> pattern>
1156 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001157
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00001158// Move to/from coprocessor instructions
1159class T2Cop<dag oops, dag iops, string asm, list<dag> pattern>
1160 : T2XI<oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2, HasV6]> {
1161 let Inst{31-28} = 0b1111;
1162}
1163
Bob Wilson815baeb2010-03-13 01:08:20 +00001164// Two-address instructions
1165class T2XIt<dag oops, dag iops, InstrItinClass itin,
1166 string asm, string cstr, list<dag> pattern>
1167 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001168
Evan Chenge88d5ce2009-07-02 07:28:31 +00001169// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001170class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1171 dag oops, dag iops,
1172 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001173 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001174 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001175 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001176 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001177 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001178 let Pattern = pattern;
1179 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001180 let Inst{31-27} = 0b11111;
1181 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001182 let Inst{24} = signed;
1183 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001184 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001185 let Inst{20} = load;
1186 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001187 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001188 let Inst{10} = pre; // The P bit.
1189 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001190
Owen Anderson6af50f72010-11-30 00:14:31 +00001191 bits<9> addr;
1192 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001193 let Inst{9} = addr{8}; // Sign bit
1194
Owen Anderson6af50f72010-11-30 00:14:31 +00001195 bits<4> Rt;
1196 bits<4> Rn;
1197 let Inst{15-12} = Rt{3-0};
1198 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001199}
1200
David Goodwinc9d138f2009-07-27 19:59:26 +00001201// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1202class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001203 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001204}
1205
1206// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1207class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001208 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001209}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001210
Evan Cheng9cb9e672009-06-27 02:26:13 +00001211// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1212class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001213 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001214}
1215
Evan Cheng13096642008-08-29 06:41:12 +00001216//===----------------------------------------------------------------------===//
1217
Evan Cheng96581d32008-11-11 02:11:05 +00001218//===----------------------------------------------------------------------===//
1219// ARM VFP Instruction templates.
1220//
1221
David Goodwin3ca524e2009-07-10 17:03:29 +00001222// Almost all VFP instructions are predicable.
1223class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001224 IndexMode im, Format f, InstrItinClass itin,
1225 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001226 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001227 bits<4> p;
1228 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001229 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001230 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001231 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001232 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001233 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001234 list<Predicate> Predicates = [HasVFP2];
1235}
1236
1237// Special cases
1238class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001239 IndexMode im, Format f, InstrItinClass itin,
1240 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001241 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001242 bits<4> p;
1243 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001244 let OutOperandList = oops;
1245 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001246 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001247 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001248 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001249 list<Predicate> Predicates = [HasVFP2];
1250}
1251
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001252class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1253 string opc, string asm, list<dag> pattern>
1254 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001255 opc, asm, "", pattern> {
1256 let PostEncoderMethod = "VFPThumb2PostEncoder";
1257}
David Goodwin3ca524e2009-07-10 17:03:29 +00001258
Evan Chengcd8e66a2008-11-11 21:48:44 +00001259// ARM VFP addrmode5 loads and stores
1260class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001261 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001262 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001263 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001264 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001265 // Instruction operands.
1266 bits<5> Dd;
1267 bits<13> addr;
1268
1269 // Encode instruction operands.
1270 let Inst{23} = addr{8}; // U (add = (U == '1'))
1271 let Inst{22} = Dd{4};
1272 let Inst{19-16} = addr{12-9}; // Rn
1273 let Inst{15-12} = Dd{3-0};
1274 let Inst{7-0} = addr{7-0}; // imm8
1275
Evan Cheng96581d32008-11-11 02:11:05 +00001276 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001277 let Inst{27-24} = opcod1;
1278 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001279 let Inst{11-9} = 0b101;
1280 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001281
Evan Cheng5eda2822011-02-16 00:35:02 +00001282 // Loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001283 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001284}
1285
Evan Chengcd8e66a2008-11-11 21:48:44 +00001286class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001287 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001288 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001289 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001290 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001291 // Instruction operands.
1292 bits<5> Sd;
1293 bits<13> addr;
1294
1295 // Encode instruction operands.
1296 let Inst{23} = addr{8}; // U (add = (U == '1'))
1297 let Inst{22} = Sd{0};
1298 let Inst{19-16} = addr{12-9}; // Rn
1299 let Inst{15-12} = Sd{4-1};
1300 let Inst{7-0} = addr{7-0}; // imm8
1301
Evan Cheng96581d32008-11-11 02:11:05 +00001302 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001303 let Inst{27-24} = opcod1;
1304 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001305 let Inst{11-9} = 0b101;
1306 let Inst{8} = 0; // Single precision
Evan Cheng5eda2822011-02-16 00:35:02 +00001307
1308 // Loads & stores operate on both NEON and VFP pipelines.
1309 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001310}
1311
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001312// VFP Load / store multiple pseudo instructions.
1313class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1314 list<dag> pattern>
1315 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1316 cstr, itin> {
1317 let OutOperandList = oops;
1318 let InOperandList = !con(iops, (ins pred:$p));
1319 let Pattern = pattern;
1320 list<Predicate> Predicates = [HasVFP2];
1321}
1322
Evan Chengcd8e66a2008-11-11 21:48:44 +00001323// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001324class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001325 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001326 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001327 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001328 // Instruction operands.
1329 bits<4> Rn;
1330 bits<13> regs;
1331
1332 // Encode instruction operands.
1333 let Inst{19-16} = Rn;
1334 let Inst{22} = regs{12};
1335 let Inst{15-12} = regs{11-8};
1336 let Inst{7-0} = regs{7-0};
1337
Evan Chengcd8e66a2008-11-11 21:48:44 +00001338 // TODO: Mark the instructions with the appropriate subtarget info.
1339 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001340 let Inst{11-9} = 0b101;
1341 let Inst{8} = 1; // Double precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001342}
1343
Jim Grosbach72db1822010-09-08 00:25:50 +00001344class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001345 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001346 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001347 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001348 // Instruction operands.
1349 bits<4> Rn;
1350 bits<13> regs;
1351
1352 // Encode instruction operands.
1353 let Inst{19-16} = Rn;
1354 let Inst{22} = regs{8};
1355 let Inst{15-12} = regs{12-9};
1356 let Inst{7-0} = regs{7-0};
1357
Evan Chengcd8e66a2008-11-11 21:48:44 +00001358 // TODO: Mark the instructions with the appropriate subtarget info.
1359 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001360 let Inst{11-9} = 0b101;
1361 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001362}
1363
Evan Cheng96581d32008-11-11 02:11:05 +00001364// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001365class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1366 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1367 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001368 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001369 // Instruction operands.
1370 bits<5> Dd;
1371 bits<5> Dm;
1372
1373 // Encode instruction operands.
1374 let Inst{3-0} = Dm{3-0};
1375 let Inst{5} = Dm{4};
1376 let Inst{15-12} = Dd{3-0};
1377 let Inst{22} = Dd{4};
1378
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001379 let Inst{27-23} = opcod1;
1380 let Inst{21-20} = opcod2;
1381 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001382 let Inst{11-9} = 0b101;
1383 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001384 let Inst{7-6} = opcod4;
1385 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001386}
1387
1388// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001389class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001390 dag iops, InstrItinClass itin, string opc, string asm,
1391 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001392 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001393 // Instruction operands.
1394 bits<5> Dd;
1395 bits<5> Dn;
1396 bits<5> Dm;
1397
1398 // Encode instruction operands.
1399 let Inst{3-0} = Dm{3-0};
1400 let Inst{5} = Dm{4};
1401 let Inst{19-16} = Dn{3-0};
1402 let Inst{7} = Dn{4};
1403 let Inst{15-12} = Dd{3-0};
1404 let Inst{22} = Dd{4};
1405
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001406 let Inst{27-23} = opcod1;
1407 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001408 let Inst{11-9} = 0b101;
1409 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001410 let Inst{6} = op6;
1411 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001412}
1413
1414// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001415class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1416 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1417 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001418 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001419 // Instruction operands.
1420 bits<5> Sd;
1421 bits<5> Sm;
1422
1423 // Encode instruction operands.
1424 let Inst{3-0} = Sm{4-1};
1425 let Inst{5} = Sm{0};
1426 let Inst{15-12} = Sd{4-1};
1427 let Inst{22} = Sd{0};
1428
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001429 let Inst{27-23} = opcod1;
1430 let Inst{21-20} = opcod2;
1431 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001432 let Inst{11-9} = 0b101;
1433 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001434 let Inst{7-6} = opcod4;
1435 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001436}
1437
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001438// Single precision unary, if no NEON. Same as ASuI except not available if
1439// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001440class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1441 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1442 string asm, list<dag> pattern>
1443 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1444 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001445 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1446}
1447
Evan Cheng96581d32008-11-11 02:11:05 +00001448// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001449class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1450 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001451 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001452 // Instruction operands.
1453 bits<5> Sd;
1454 bits<5> Sn;
1455 bits<5> Sm;
1456
1457 // Encode instruction operands.
1458 let Inst{3-0} = Sm{4-1};
1459 let Inst{5} = Sm{0};
1460 let Inst{19-16} = Sn{4-1};
1461 let Inst{7} = Sn{0};
1462 let Inst{15-12} = Sd{4-1};
1463 let Inst{22} = Sd{0};
1464
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001465 let Inst{27-23} = opcod1;
1466 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001467 let Inst{11-9} = 0b101;
1468 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001469 let Inst{6} = op6;
1470 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001471}
1472
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001473// Single precision binary, if no NEON. Same as ASbI except not available if
1474// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001475class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001476 dag iops, InstrItinClass itin, string opc, string asm,
1477 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001478 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001479 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001480
1481 // Instruction operands.
1482 bits<5> Sd;
1483 bits<5> Sn;
1484 bits<5> Sm;
1485
1486 // Encode instruction operands.
1487 let Inst{3-0} = Sm{4-1};
1488 let Inst{5} = Sm{0};
1489 let Inst{19-16} = Sn{4-1};
1490 let Inst{7} = Sn{0};
1491 let Inst{15-12} = Sd{4-1};
1492 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001493}
1494
Evan Cheng80a11982008-11-12 06:41:41 +00001495// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001496class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1497 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1498 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001499 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001500 let Inst{27-23} = opcod1;
1501 let Inst{21-20} = opcod2;
1502 let Inst{19-16} = opcod3;
1503 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001504 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001505 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001506}
1507
Johnny Chen811663f2010-02-11 18:47:03 +00001508// VFP conversion between floating-point and fixed-point
1509class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001510 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1511 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001512 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1513 // size (fixed-point number): sx == 0 ? 16 : 32
1514 let Inst{7} = op5; // sx
1515}
1516
David Goodwin338268c2009-08-10 22:17:39 +00001517// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001518class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001519 dag oops, dag iops, InstrItinClass itin,
1520 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001521 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1522 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001523 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1524}
1525
Evan Cheng80a11982008-11-12 06:41:41 +00001526class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001527 InstrItinClass itin,
1528 string opc, string asm, list<dag> pattern>
1529 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001530 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001531 let Inst{11-8} = opcod2;
1532 let Inst{4} = 1;
1533}
1534
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001535class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1536 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1537 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001538
Bob Wilson01135592010-03-23 17:23:59 +00001539class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001540 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1541 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001542
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001543class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1544 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1545 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001546
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001547class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1548 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1549 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001550
Evan Cheng96581d32008-11-11 02:11:05 +00001551//===----------------------------------------------------------------------===//
1552
Bob Wilson5bafff32009-06-22 23:27:02 +00001553//===----------------------------------------------------------------------===//
1554// ARM NEON Instruction templates.
1555//
Evan Cheng13096642008-08-29 06:41:12 +00001556
Johnny Chencaa608e2010-03-20 00:17:00 +00001557class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1558 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1559 list<dag> pattern>
1560 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001561 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001562 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001563 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001564 let Pattern = pattern;
1565 list<Predicate> Predicates = [HasNEON];
1566}
1567
1568// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001569class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1570 InstrItinClass itin, string opc, string asm, string cstr,
1571 list<dag> pattern>
1572 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001573 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001574 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001575 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 let Pattern = pattern;
1577 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001578}
1579
Bob Wilsonb07c1712009-10-07 21:53:04 +00001580class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1581 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001582 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001583 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1584 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001585 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001586 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001587 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001588 let Inst{11-8} = op11_8;
1589 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001590
Chris Lattner2ac19022010-11-15 05:19:05 +00001591 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001592
Owen Andersond9aa7d32010-11-02 00:05:05 +00001593 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001594 bits<6> Rn;
1595 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001596
Owen Andersond9aa7d32010-11-02 00:05:05 +00001597 let Inst{22} = Vd{4};
1598 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001599 let Inst{19-16} = Rn{3-0};
1600 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001601}
1602
Owen Andersond138d702010-11-02 20:47:39 +00001603class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1604 dag oops, dag iops, InstrItinClass itin,
1605 string opc, string dt, string asm, string cstr, list<dag> pattern>
1606 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1607 dt, asm, cstr, pattern> {
1608 bits<3> lane;
1609}
1610
Bob Wilson709d5922010-08-25 23:27:42 +00001611class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1612 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1613 itin> {
1614 let OutOperandList = oops;
1615 let InOperandList = !con(iops, (ins pred:$p));
1616 list<Predicate> Predicates = [HasNEON];
1617}
1618
Jim Grosbach7cd27292010-10-06 20:36:55 +00001619class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1620 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001621 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1622 itin> {
1623 let OutOperandList = oops;
1624 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001625 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001626 list<Predicate> Predicates = [HasNEON];
1627}
1628
Johnny Chen785516a2010-03-23 16:43:47 +00001629class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001631 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1632 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001633 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001634 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001635}
1636
Johnny Chen927b88f2010-03-23 20:40:44 +00001637class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001638 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001639 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001640 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001641 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001642 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001643}
1644
1645// NEON "one register and a modified immediate" format.
1646class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1647 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001648 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001649 string opc, string dt, string asm, string cstr,
1650 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001651 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001652 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001654 let Inst{11-8} = op11_8;
1655 let Inst{7} = op7;
1656 let Inst{6} = op6;
1657 let Inst{5} = op5;
1658 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001659
Owen Andersona88ea032010-10-26 17:40:54 +00001660 // Instruction operands.
1661 bits<5> Vd;
1662 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001663
Owen Andersona88ea032010-10-26 17:40:54 +00001664 let Inst{15-12} = Vd{3-0};
1665 let Inst{22} = Vd{4};
1666 let Inst{24} = SIMM{7};
1667 let Inst{18-16} = SIMM{6-4};
1668 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001669}
1670
1671// NEON 2 vector register format.
1672class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1673 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001674 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001676 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001677 let Inst{24-23} = op24_23;
1678 let Inst{21-20} = op21_20;
1679 let Inst{19-18} = op19_18;
1680 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001681 let Inst{11-7} = op11_7;
1682 let Inst{6} = op6;
1683 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001684
Owen Anderson162875a2010-10-25 18:43:52 +00001685 // Instruction operands.
1686 bits<5> Vd;
1687 bits<5> Vm;
1688
1689 let Inst{15-12} = Vd{3-0};
1690 let Inst{22} = Vd{4};
1691 let Inst{3-0} = Vm{3-0};
1692 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001693}
1694
1695// Same as N2V except it doesn't have a datatype suffix.
1696class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001697 bits<5> op11_7, bit op6, bit op4,
1698 dag oops, dag iops, InstrItinClass itin,
1699 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001700 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001701 let Inst{24-23} = op24_23;
1702 let Inst{21-20} = op21_20;
1703 let Inst{19-18} = op19_18;
1704 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001705 let Inst{11-7} = op11_7;
1706 let Inst{6} = op6;
1707 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001708
Owen Anderson162875a2010-10-25 18:43:52 +00001709 // Instruction operands.
1710 bits<5> Vd;
1711 bits<5> Vm;
1712
1713 let Inst{15-12} = Vd{3-0};
1714 let Inst{22} = Vd{4};
1715 let Inst{3-0} = Vm{3-0};
1716 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001717}
1718
1719// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001720class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001721 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001722 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001723 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001724 let Inst{24} = op24;
1725 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001726 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001727 let Inst{7} = op7;
1728 let Inst{6} = op6;
1729 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001730
Owen Anderson3557d002010-10-26 20:56:57 +00001731 // Instruction operands.
1732 bits<5> Vd;
1733 bits<5> Vm;
1734 bits<6> SIMM;
1735
1736 let Inst{15-12} = Vd{3-0};
1737 let Inst{22} = Vd{4};
1738 let Inst{3-0} = Vm{3-0};
1739 let Inst{5} = Vm{4};
1740 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001741}
1742
Bob Wilson10bc69c2010-03-27 03:56:52 +00001743// NEON 3 vector register format.
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001744
1745class N3VCommon<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001746 dag oops, dag iops, Format f, InstrItinClass itin,
1747 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001748 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001749 let Inst{24} = op24;
1750 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001751 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001752 let Inst{11-8} = op11_8;
1753 let Inst{6} = op6;
1754 let Inst{4} = op4;
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001755}
1756
1757class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1758 dag oops, dag iops, Format f, InstrItinClass itin,
1759 string opc, string dt, string asm, string cstr, list<dag> pattern>
1760 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1761 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001762
Owen Andersond451f882010-10-21 20:21:49 +00001763 // Instruction operands.
1764 bits<5> Vd;
1765 bits<5> Vn;
1766 bits<5> Vm;
1767
1768 let Inst{15-12} = Vd{3-0};
1769 let Inst{22} = Vd{4};
1770 let Inst{19-16} = Vn{3-0};
1771 let Inst{7} = Vn{4};
1772 let Inst{3-0} = Vm{3-0};
1773 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001774}
1775
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001776class N3VLane32<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1777 dag oops, dag iops, Format f, InstrItinClass itin,
1778 string opc, string dt, string asm, string cstr, list<dag> pattern>
1779 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1780 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1781
1782 // Instruction operands.
1783 bits<5> Vd;
1784 bits<5> Vn;
1785 bits<5> Vm;
1786 bit lane;
1787
1788 let Inst{15-12} = Vd{3-0};
1789 let Inst{22} = Vd{4};
1790 let Inst{19-16} = Vn{3-0};
1791 let Inst{7} = Vn{4};
1792 let Inst{3-0} = Vm{3-0};
1793 let Inst{5} = lane;
1794}
1795
1796class N3VLane16<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1797 dag oops, dag iops, Format f, InstrItinClass itin,
1798 string opc, string dt, string asm, string cstr, list<dag> pattern>
1799 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1800 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1801
1802 // Instruction operands.
1803 bits<5> Vd;
1804 bits<5> Vn;
1805 bits<5> Vm;
1806 bits<2> lane;
1807
1808 let Inst{15-12} = Vd{3-0};
1809 let Inst{22} = Vd{4};
1810 let Inst{19-16} = Vn{3-0};
1811 let Inst{7} = Vn{4};
1812 let Inst{2-0} = Vm{2-0};
1813 let Inst{5} = lane{1};
1814 let Inst{3} = lane{0};
1815}
1816
Johnny Chen841e8282010-03-23 21:35:03 +00001817// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001818class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1819 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001820 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001821 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001822 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001823 let Inst{24} = op24;
1824 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001825 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001826 let Inst{11-8} = op11_8;
1827 let Inst{6} = op6;
1828 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001829
Owen Anderson8c71eff2010-10-25 18:28:30 +00001830 // Instruction operands.
1831 bits<5> Vd;
1832 bits<5> Vn;
1833 bits<5> Vm;
1834
1835 let Inst{15-12} = Vd{3-0};
1836 let Inst{22} = Vd{4};
1837 let Inst{19-16} = Vn{3-0};
1838 let Inst{7} = Vn{4};
1839 let Inst{3-0} = Vm{3-0};
1840 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001841}
1842
1843// NEON VMOVs between scalar and core registers.
1844class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001845 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001846 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001847 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001848 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001849 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001850 let Inst{11-8} = opcod2;
1851 let Inst{6-5} = opcod3;
1852 let Inst{4} = 1;
Johnny Chena9611542011-04-06 18:27:46 +00001853 // A8.6.303, A8.6.328, A8.6.329
1854 let Inst{3-0} = 0b0000;
Evan Chengf81bf152009-11-23 21:57:23 +00001855
1856 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001857 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001858 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001859 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001860 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001861
Chris Lattner2ac19022010-11-15 05:19:05 +00001862 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001863
Owen Andersond2fbdb72010-10-27 21:28:09 +00001864 bits<5> V;
1865 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001866 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001867 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001868
Owen Andersonf587a9352010-10-27 19:25:54 +00001869 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001870 let Inst{7} = V{4};
1871 let Inst{19-16} = V{3-0};
1872 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001873}
1874class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001875 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001877 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001878 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001879class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001880 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001882 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001884class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001885 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001886 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001887 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001888 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001889
Johnny Chene4614f72010-03-25 17:01:27 +00001890// Vector Duplicate Lane (from scalar to all elements)
1891class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1892 InstrItinClass itin, string opc, string dt, string asm,
1893 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001894 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001895 let Inst{24-23} = 0b11;
1896 let Inst{21-20} = 0b11;
1897 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001898 let Inst{11-7} = 0b11000;
1899 let Inst{6} = op6;
1900 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001901
Owen Andersonf587a9352010-10-27 19:25:54 +00001902 bits<5> Vd;
1903 bits<5> Vm;
1904 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001905
Owen Andersonf587a9352010-10-27 19:25:54 +00001906 let Inst{22} = Vd{4};
1907 let Inst{15-12} = Vd{3-0};
1908 let Inst{5} = Vm{4};
1909 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001910}
1911
David Goodwin42a83f22009-08-04 17:53:06 +00001912// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1913// for single-precision FP.
1914class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1915 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1916}