blob: 0fa511eade3bca8ee10758e479d0f8205028ccea [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000023#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000029#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000031#include "llvm/Target/TargetOptions.h"
32#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000037#include <map>
38
39using namespace llvm;
40
41// Used in getTargetNodeName() below
42namespace {
43 std::map<unsigned, const char *> node_names;
44
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000045 // Byte offset of the preferred slot (counted from the MSB)
46 int prefslotOffset(EVT VT) {
47 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000048 if (VT==MVT::i1) retval=3;
49 if (VT==MVT::i8) retval=3;
50 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000051
52 return retval;
53 }
Scott Michel94bd57e2009-01-15 04:41:47 +000054
Scott Michelc9c8b2a2009-01-26 03:31:40 +000055 //! Expand a library call into an actual call DAG node
56 /*!
57 \note
58 This code is taken from SelectionDAGLegalize, since it is not exposed as
59 part of the LLVM SelectionDAG API.
60 */
61
62 SDValue
63 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000064 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000065 // The input chain to this libcall is the entry node of the function.
66 // Legalizing the call will automatically add the previous call to the
67 // dependence.
68 SDValue InChain = DAG.getEntryNode();
69
70 TargetLowering::ArgListTy Args;
71 TargetLowering::ArgListEntry Entry;
72 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +000074 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000075 Entry.Node = Op.getOperand(i);
76 Entry.Ty = ArgTy;
77 Entry.isSExt = isSigned;
78 Entry.isZExt = !isSigned;
79 Args.push_back(Entry);
80 }
81 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
82 TLI.getPointerTy());
83
84 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +000085 const Type *RetTy =
86 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000087 std::pair<SDValue, SDValue> CallInfo =
88 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000089 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000090 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000091 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000092
93 return CallInfo.first;
94 }
Scott Michel266bc8f2007-12-04 22:23:35 +000095}
96
97SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000098 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
99 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000100
101 // Use _setjmp/_longjmp instead of setjmp/longjmp.
102 setUseUnderscoreSetJmp(true);
103 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000104
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000105 // Set RTLIB libcall names as used by SPU:
106 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
107
Scott Michel266bc8f2007-12-04 22:23:35 +0000108 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
110 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
111 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
112 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
113 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
114 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
115 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000116
Scott Michel266bc8f2007-12-04 22:23:35 +0000117 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
120 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000121
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000124
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
127 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
128 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000129
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000131
Scott Michel266bc8f2007-12-04 22:23:35 +0000132 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
134 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000135
136 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000140
Scott Michelf0569be2008-12-27 04:51:36 +0000141 setOperationAction(ISD::LOAD, VT, Custom);
142 setOperationAction(ISD::STORE, VT, Custom);
143 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
144 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
145 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
146
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
148 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000149 setTruncStoreAction(VT, StoreVT, Expand);
150 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000151 }
152
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000154 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000156
157 setOperationAction(ISD::LOAD, VT, Custom);
158 setOperationAction(ISD::STORE, VT, Custom);
159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
161 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000162 setTruncStoreAction(VT, StoreVT, Expand);
163 }
164 }
165
Scott Michel266bc8f2007-12-04 22:23:35 +0000166 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
168 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000169
170 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
172 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
174 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000176
177 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000179
Eli Friedman5427d712009-07-17 06:36:24 +0000180 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SREM, MVT::i8, Expand);
182 setOperationAction(ISD::UREM, MVT::i8, Expand);
183 setOperationAction(ISD::SDIV, MVT::i8, Expand);
184 setOperationAction(ISD::UDIV, MVT::i8, Expand);
185 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
187 setOperationAction(ISD::SREM, MVT::i16, Expand);
188 setOperationAction(ISD::UREM, MVT::i16, Expand);
189 setOperationAction(ISD::SDIV, MVT::i16, Expand);
190 setOperationAction(ISD::UDIV, MVT::i16, Expand);
191 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
193 setOperationAction(ISD::SREM, MVT::i32, Expand);
194 setOperationAction(ISD::UREM, MVT::i32, Expand);
195 setOperationAction(ISD::SDIV, MVT::i32, Expand);
196 setOperationAction(ISD::UDIV, MVT::i32, Expand);
197 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
199 setOperationAction(ISD::SREM, MVT::i64, Expand);
200 setOperationAction(ISD::UREM, MVT::i64, Expand);
201 setOperationAction(ISD::SDIV, MVT::i64, Expand);
202 setOperationAction(ISD::UDIV, MVT::i64, Expand);
203 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
205 setOperationAction(ISD::SREM, MVT::i128, Expand);
206 setOperationAction(ISD::UREM, MVT::i128, Expand);
207 setOperationAction(ISD::SDIV, MVT::i128, Expand);
208 setOperationAction(ISD::UDIV, MVT::i128, Expand);
209 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
210 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000211
Scott Michel266bc8f2007-12-04 22:23:35 +0000212 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FSIN , MVT::f64, Expand);
214 setOperationAction(ISD::FCOS , MVT::f64, Expand);
215 setOperationAction(ISD::FREM , MVT::f64, Expand);
216 setOperationAction(ISD::FSIN , MVT::f32, Expand);
217 setOperationAction(ISD::FCOS , MVT::f32, Expand);
218 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000219
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000220 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
221 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
223 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
226 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000227
228 // SPU can do rotate right and left, so legalize it... but customize for i8
229 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000230
231 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
232 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
234 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
235 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000236
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::ROTL, MVT::i32, Legal);
238 setOperationAction(ISD::ROTL, MVT::i16, Legal);
239 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000240
Scott Michel266bc8f2007-12-04 22:23:35 +0000241 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::SHL, MVT::i8, Custom);
243 setOperationAction(ISD::SRL, MVT::i8, Custom);
244 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000245
Scott Michel02d711b2008-12-30 23:28:25 +0000246 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::SHL, MVT::i64, Legal);
248 setOperationAction(ISD::SRL, MVT::i64, Legal);
249 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000250
Scott Michel5af8f0e2008-07-16 17:17:29 +0000251 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::MUL, MVT::i8, Custom);
253 setOperationAction(ISD::MUL, MVT::i32, Legal);
254 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000255
Eli Friedman6314ac22009-06-16 06:40:59 +0000256 // Expand double-width multiplication
257 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
259 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
260 setOperationAction(ISD::MULHU, MVT::i8, Expand);
261 setOperationAction(ISD::MULHS, MVT::i8, Expand);
262 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
263 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
264 setOperationAction(ISD::MULHU, MVT::i16, Expand);
265 setOperationAction(ISD::MULHS, MVT::i16, Expand);
266 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
268 setOperationAction(ISD::MULHU, MVT::i32, Expand);
269 setOperationAction(ISD::MULHS, MVT::i32, Expand);
270 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
271 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::MULHU, MVT::i64, Expand);
273 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000274
Scott Michel8bf61e82008-06-02 22:18:03 +0000275 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::ADD, MVT::i8, Custom);
277 setOperationAction(ISD::ADD, MVT::i64, Legal);
278 setOperationAction(ISD::SUB, MVT::i8, Custom);
279 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000280
Scott Michel266bc8f2007-12-04 22:23:35 +0000281 // SPU does not have BSWAP. It does have i32 support CTLZ.
282 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
284 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000285
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
287 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000291
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
293 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000297
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
299 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
300 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
301 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
302 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000303
Scott Michel8bf61e82008-06-02 22:18:03 +0000304 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000305 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::SELECT, MVT::i8, Legal);
307 setOperationAction(ISD::SELECT, MVT::i16, Legal);
308 setOperationAction(ISD::SELECT, MVT::i32, Legal);
309 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000310
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SETCC, MVT::i8, Legal);
312 setOperationAction(ISD::SETCC, MVT::i16, Legal);
313 setOperationAction(ISD::SETCC, MVT::i32, Legal);
314 setOperationAction(ISD::SETCC, MVT::i64, Legal);
315 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000316
Scott Michelf0569be2008-12-27 04:51:36 +0000317 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000319
Scott Michel77f452d2009-08-25 22:37:34 +0000320 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000321 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
322
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
324 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
325 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
326 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000327 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
328 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
330 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
331 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000335
336 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000338
Scott Michel9de57a92009-01-26 22:33:37 +0000339 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
341 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
342 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
343 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
344 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
346 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000348
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000349 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
350 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
351 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
352 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000353
354 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000356
Scott Michel5af8f0e2008-07-16 17:17:29 +0000357 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000358 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000360 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362
Scott Michel1df30c42008-12-29 03:23:36 +0000363 setOperationAction(ISD::GlobalAddress, VT, Custom);
364 setOperationAction(ISD::ConstantPool, VT, Custom);
365 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000366 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000367
Scott Michel266bc8f2007-12-04 22:23:35 +0000368 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000370
Scott Michel266bc8f2007-12-04 22:23:35 +0000371 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::VAARG , MVT::Other, Expand);
373 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
374 setOperationAction(ISD::VAEND , MVT::Other, Expand);
375 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
376 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000379
380 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
382 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000383
Scott Michel266bc8f2007-12-04 22:23:35 +0000384 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000386
387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000389
390 // First set operation action for all vector types to expand. Then we
391 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
393 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
394 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
400 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
401 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000402
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000404 setOperationAction(ISD::ADD, VT, Legal);
405 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000406 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000407 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000409 setOperationAction(ISD::AND, VT, Legal);
410 setOperationAction(ISD::OR, VT, Legal);
411 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000412 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000413 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000414 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000415
Scott Michel266bc8f2007-12-04 22:23:35 +0000416 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000417 setOperationAction(ISD::SDIV, VT, Expand);
418 setOperationAction(ISD::SREM, VT, Expand);
419 setOperationAction(ISD::UDIV, VT, Expand);
420 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000421
422 // Custom lower build_vector, constant pool spills, insert and
423 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000424 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
425 setOperationAction(ISD::ConstantPool, VT, Custom);
426 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
427 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
428 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
429 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::AND, MVT::v16i8, Custom);
433 setOperationAction(ISD::OR, MVT::v16i8, Custom);
434 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
435 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000440 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000441
Scott Michel266bc8f2007-12-04 22:23:35 +0000442 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000443
Scott Michel266bc8f2007-12-04 22:23:35 +0000444 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000445 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000446 setTargetDAGCombine(ISD::ZERO_EXTEND);
447 setTargetDAGCombine(ISD::SIGN_EXTEND);
448 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000449
Scott Michel266bc8f2007-12-04 22:23:35 +0000450 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000451
Scott Michele07d3de2008-12-09 03:37:19 +0000452 // Set pre-RA register scheduler default to BURR, which produces slightly
453 // better code than the default (could also be TDRR, but TargetLowering.h
454 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000455 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000456}
457
458const char *
459SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
460{
461 if (node_names.empty()) {
462 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
463 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
464 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
465 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000466 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000467 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000468 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
469 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
470 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000471 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000472 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000473 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000474 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000475 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
476 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
478 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000479 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
480 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
481 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000482 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000483 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000484 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
485 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
486 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000487 }
488
489 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
490
491 return ((i != node_names.end()) ? i->second : 0);
492}
493
Bill Wendlingb4202b82009-07-01 18:50:55 +0000494/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000495unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
496 return 3;
497}
498
Scott Michelf0569be2008-12-27 04:51:36 +0000499//===----------------------------------------------------------------------===//
500// Return the Cell SPU's SETCC result type
501//===----------------------------------------------------------------------===//
502
Owen Anderson825b72b2009-08-11 20:47:22 +0000503MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000504 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
506 VT.getSimpleVT().SimpleTy :
507 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000508}
509
Scott Michel266bc8f2007-12-04 22:23:35 +0000510//===----------------------------------------------------------------------===//
511// Calling convention code:
512//===----------------------------------------------------------------------===//
513
514#include "SPUGenCallingConv.inc"
515
516//===----------------------------------------------------------------------===//
517// LowerOperation implementation
518//===----------------------------------------------------------------------===//
519
520/// Custom lower loads for CellSPU
521/*!
522 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
523 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000524
525 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000527
528\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000529%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000530%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000531%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000532%4 f32 = vec2perfslot %3
533%5 f64 = fp_extend %4
534\endverbatim
535*/
Dan Gohman475871a2008-07-27 21:46:04 +0000536static SDValue
537LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000538 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000539 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000540 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
541 EVT InVT = LN->getMemoryVT();
542 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000543 ISD::LoadExtType ExtType = LN->getExtensionType();
544 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000545 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000546 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000547 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
548 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000549
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000550 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000551 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000552 && "we should get only UNINDEXED adresses");
553 // clean aligned loads can be selected as-is
554 if (InVT.getSizeInBits() == 128 && alignment == 16)
555 return SDValue();
556
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000557 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000558 uint64_t mpi_offset = LN->getPointerInfo().Offset;
559 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000560 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
561 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000562
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000563 SDValue result;
564 SDValue basePtr = LN->getBasePtr();
565 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000566
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000567 if (alignment == 16) {
568 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000569
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000570 // Special cases for a known aligned load to simplify the base pointer
571 // and the rotation amount:
572 if (basePtr.getOpcode() == ISD::ADD
573 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
574 // Known offset into basePtr
575 int64_t offset = CN->getSExtValue();
576 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000577
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000578 if (rotamt < 0)
579 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000580
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000581 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000582
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000583 // Simplify the base pointer for this case:
584 basePtr = basePtr.getOperand(0);
585 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000586 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000587 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000588 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000589 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000590 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
591 || (basePtr.getOpcode() == SPUISD::IndirectAddr
592 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
593 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
594 // Plain aligned a-form address: rotate into preferred slot
595 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
596 int64_t rotamt = -pso;
597 if (rotamt < 0)
598 rotamt += 16;
599 rotate = DAG.getConstant(rotamt, MVT::i16);
600 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000601 // Offset the rotate amount by the basePtr and the preferred slot
602 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000603 int64_t rotamt = -pso;
604 if (rotamt < 0)
605 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000606 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000607 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000608 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000609 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000610 } else {
611 // Unaligned load: must be more pessimistic about addressing modes:
612 if (basePtr.getOpcode() == ISD::ADD) {
613 MachineFunction &MF = DAG.getMachineFunction();
614 MachineRegisterInfo &RegInfo = MF.getRegInfo();
615 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
616 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000617
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000618 SDValue Op0 = basePtr.getOperand(0);
619 SDValue Op1 = basePtr.getOperand(1);
620
621 if (isa<ConstantSDNode>(Op1)) {
622 // Convert the (add <ptr>, <const>) to an indirect address contained
623 // in a register. Note that this is done because we need to avoid
624 // creating a 0(reg) d-form address due to the SPU's block loads.
625 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
626 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
627 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
628 } else {
629 // Convert the (add <arg1>, <arg2>) to an indirect address, which
630 // will likely be lowered as a reg(reg) x-form address.
631 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
632 }
633 } else {
634 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
635 basePtr,
636 DAG.getConstant(0, PtrVT));
637 }
638
639 // Offset the rotate amount by the basePtr and the preferred slot
640 // byte offset
641 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
642 basePtr,
643 DAG.getConstant(-pso, PtrVT));
644 }
645
646 // Do the load as a i128 to allow possible shifting
647 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
648 lowMemPtr,
649 LN->isVolatile(), LN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000650
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000651 // When the size is not greater than alignment we get all data with just
652 // one load
653 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000654 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000655 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000656
657 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000658 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
659 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000660
Scott Michel30ee7df2008-12-04 03:02:42 +0000661 // Convert the loaded v16i8 vector to the appropriate vector type
662 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000663 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000664 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000665 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000666 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000667 }
668 // When alignment is less than the size, we might need (known only at
669 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000671 // extra kowledge, and might avoid the second load
672 else {
673 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000674 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000675 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
676 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000677 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000678 DAG.getConstant( 16, MVT::i32),
679 offset );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000680 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000681 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000682 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000683 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000684
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000685 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000687 basePtr,
688 DAG.getConstant(16, PtrVT)),
689 highMemPtr,
690 LN->isVolatile(), LN->isNonTemporal(), 16);
691
692 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
693 high.getValue(1));
694
695 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000696 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000697 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000698 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000699 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000700 DAG.getConstant( 16, MVT::i32),
701 offset
702 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000703
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000704 // Shift the low similarily
705 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000706 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000707
708 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000709 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000710 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
711
712 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000713 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000714 }
715
716 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000717 // Handle extending loads by extending the scalar result:
718 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000719 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000720 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000721 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000722 } else if (ExtType == ISD::EXTLOAD) {
723 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000724
Scott Michel30ee7df2008-12-04 03:02:42 +0000725 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000726 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000727
Dale Johannesen33c960f2009-02-04 20:06:27 +0000728 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000729 }
730
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000732 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000733 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000734 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000735 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000736
Dale Johannesen33c960f2009-02-04 20:06:27 +0000737 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000738 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000739 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000740}
741
742/// Custom lower stores for CellSPU
743/*!
744 All CellSPU stores are aligned to 16-byte boundaries, so for elements
745 within a 16-byte block, we have to generate a shuffle to insert the
746 requested element into its place, then store the resulting block.
747 */
Dan Gohman475871a2008-07-27 21:46:04 +0000748static SDValue
749LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000750 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000751 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000752 EVT VT = Value.getValueType();
753 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
754 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000755 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000756 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000757 SDValue result;
758 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
759 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000760 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000761 uint64_t mpi_offset = SN->getPointerInfo().Offset;
762 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000763 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
764 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000765
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000766
767 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000768 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000769 && "we should get only UNINDEXED adresses");
770 // clean aligned loads can be selected as-is
771 if (StVT.getSizeInBits() == 128 && alignment == 16)
772 return SDValue();
773
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000774 SDValue alignLoadVec;
775 SDValue basePtr = SN->getBasePtr();
776 SDValue the_chain = SN->getChain();
777 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000778
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000779 if (alignment == 16) {
780 ConstantSDNode *CN;
781 // Special cases for a known aligned load to simplify the base pointer
782 // and insertion byte:
783 if (basePtr.getOpcode() == ISD::ADD
784 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
785 // Known offset into basePtr
786 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000787
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000788 // Simplify the base pointer for this case:
789 basePtr = basePtr.getOperand(0);
790 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
791 basePtr,
792 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000793
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000794 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000795 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000796 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000797 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000798 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000799 } else {
800 // Otherwise, assume it's at byte 0 of basePtr
801 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
802 basePtr,
803 DAG.getConstant(0, PtrVT));
804 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000805 basePtr,
806 DAG.getConstant(0, PtrVT));
807 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000808 } else {
809 // Unaligned load: must be more pessimistic about addressing modes:
810 if (basePtr.getOpcode() == ISD::ADD) {
811 MachineFunction &MF = DAG.getMachineFunction();
812 MachineRegisterInfo &RegInfo = MF.getRegInfo();
813 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
814 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000815
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000816 SDValue Op0 = basePtr.getOperand(0);
817 SDValue Op1 = basePtr.getOperand(1);
818
819 if (isa<ConstantSDNode>(Op1)) {
820 // Convert the (add <ptr>, <const>) to an indirect address contained
821 // in a register. Note that this is done because we need to avoid
822 // creating a 0(reg) d-form address due to the SPU's block loads.
823 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
824 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
825 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
826 } else {
827 // Convert the (add <arg1>, <arg2>) to an indirect address, which
828 // will likely be lowered as a reg(reg) x-form address.
829 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
830 }
831 } else {
832 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
833 basePtr,
834 DAG.getConstant(0, PtrVT));
835 }
836
837 // Insertion point is solely determined by basePtr's contents
838 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
839 basePtr,
840 DAG.getConstant(0, PtrVT));
841 }
842
843 // Load the lower part of the memory to which to store.
844 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
845 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000846
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000847 // if we don't need to store over the 16 byte boundary, one store suffices
848 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000849 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000850 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000851
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000852 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000853 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000854
855 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000856 && (theValue.getOpcode() == ISD::AssertZext
857 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000858 // Drill down and get the value for zero- and sign-extended
859 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000860 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000861 }
862
Scott Michel9de5d0d2008-01-11 02:53:15 +0000863 // If the base pointer is already a D-form address, then just create
864 // a new D-form address with a slot offset and the orignal base pointer.
865 // Otherwise generate a D-form address with the slot offset relative
866 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000867#if !defined(NDEBUG)
868 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000869 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000870 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000871 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000872 }
873#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000874
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000875 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
876 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000877 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000878 theValue);
879
Dale Johannesen33c960f2009-02-04 20:06:27 +0000880 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000881 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000882 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000884
Dale Johannesen33c960f2009-02-04 20:06:27 +0000885 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000886 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000887 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000888 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000889
Scott Michel266bc8f2007-12-04 22:23:35 +0000890 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000891 // do the store when it might cross the 16 byte memory access boundary.
892 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000893 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000894 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000895
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000896 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000897 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
898 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000899 DAG.getConstant(0xf, MVT::i32));
900 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000901 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000902 DAG.getConstant( 16, MVT::i32),
903 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000904 SDValue hi_shift = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000905 DAG.getConstant( VT.getSizeInBits()/8,
906 MVT::i32),
907 offset_compl);
908 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000909 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000910 DAG.getConstant( 16, MVT::i32),
911 DAG.getConstant( VT.getSizeInBits()/8,
912 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000913 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000914 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000915 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000916
917 // Create the 128 bit masks that have ones where the data to store is
918 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000919 SDValue lowmask, himask;
920 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000921 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000922 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000923 // this is e.g. in the case of store i32, align 2
924 if (!VT.isVector()){
925 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
926 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000927 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000928 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000929 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000930 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000931
Torok Edwindac237e2009-07-08 20:53:28 +0000932 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000933 else {
934 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000935 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000936 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000937 // this will zero, if there are no data that goes to the high quad
938 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000939 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000940 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000941 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000942
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000943 // Load in the old data and zero out the parts that will be overwritten with
944 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000945 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000946 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
947 DAG.getConstant( 16, PtrVT)),
948 highMemPtr,
949 SN->isVolatile(), SN->isNonTemporal(), 16);
950 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
951 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000952
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000953 low = DAG.getNode(ISD::AND, dl, MVT::i128,
954 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000955 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000956 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
957 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000958 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
959
960 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000961 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000962 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
963 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000964 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000965 offset_compl);
966
967 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000968 // Need to convert vectors here to integer as 'OR'ing floats assert
969 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
970 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
971 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
972 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
973 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
974 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000975
976 low = DAG.getStore(the_chain, dl, rlow, basePtr,
977 lowMemPtr,
978 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000979 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000980 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
981 DAG.getConstant( 16, PtrVT)),
982 highMemPtr,
983 SN->isVolatile(), SN->isNonTemporal(), 16);
984 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
985 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000986 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000987
988 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000989}
990
Scott Michel94bd57e2009-01-15 04:41:47 +0000991//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000992static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000993LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000994 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000995 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000996 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000997 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
998 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000999 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001000 // FIXME there is no actual debug info here
1001 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001002
1003 if (TM.getRelocationModel() == Reloc::Static) {
1004 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001005 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001006 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001007 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001008 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1009 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1010 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 }
1012 }
1013
Torok Edwinc23197a2009-07-14 16:55:14 +00001014 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001015 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001016 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001017}
1018
Scott Michel94bd57e2009-01-15 04:41:47 +00001019//! Alternate entry point for generating the address of a constant pool entry
1020SDValue
1021SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1022 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1023}
1024
Dan Gohman475871a2008-07-27 21:46:04 +00001025static SDValue
1026LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001027 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001028 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001029 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1030 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001031 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001032 // FIXME there is no actual debug info here
1033 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001034
1035 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001036 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001037 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001038 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001039 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1040 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1041 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001042 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001043 }
1044
Torok Edwinc23197a2009-07-14 16:55:14 +00001045 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001046 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001047 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001048}
1049
Dan Gohman475871a2008-07-27 21:46:04 +00001050static SDValue
1051LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001052 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001053 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001054 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001055 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1056 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001057 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001058 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001059 // FIXME there is no actual debug info here
1060 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001061
Scott Michel266bc8f2007-12-04 22:23:35 +00001062 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001063 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001064 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001065 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001066 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1067 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1068 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001069 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001070 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001071 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001072 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001073 /*NOTREACHED*/
1074 }
1075
Dan Gohman475871a2008-07-27 21:46:04 +00001076 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001077}
1078
Nate Begemanccef5802008-02-14 18:43:04 +00001079//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001080static SDValue
1081LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001082 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001083 // FIXME there is no actual debug info here
1084 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001085
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001087 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1088
1089 assert((FP != 0) &&
1090 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001091
Scott Michel170783a2007-12-19 20:15:47 +00001092 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001093 SDValue T = DAG.getConstant(dbits, MVT::i64);
1094 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001095 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001096 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001097 }
1098
Dan Gohman475871a2008-07-27 21:46:04 +00001099 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001100}
1101
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102SDValue
1103SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001104 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105 const SmallVectorImpl<ISD::InputArg>
1106 &Ins,
1107 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001108 SmallVectorImpl<SDValue> &InVals)
1109 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110
Scott Michel266bc8f2007-12-04 22:23:35 +00001111 MachineFunction &MF = DAG.getMachineFunction();
1112 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001113 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001114 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001115
Scott Michel266bc8f2007-12-04 22:23:35 +00001116 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1117 unsigned ArgRegIdx = 0;
1118 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001119
Owen Andersone50ed302009-08-10 22:56:29 +00001120 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001121
Kalle Raiskilad258c492010-07-08 21:15:22 +00001122 SmallVector<CCValAssign, 16> ArgLocs;
1123 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1124 *DAG.getContext());
1125 // FIXME: allow for other calling conventions
1126 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1127
Scott Michel266bc8f2007-12-04 22:23:35 +00001128 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001130 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001131 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001132 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001133 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001134
Kalle Raiskilad258c492010-07-08 21:15:22 +00001135 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001136 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001137
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001139 default:
1140 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1141 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001143 ArgRegClass = &SPU::R8CRegClass;
1144 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001145 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001146 ArgRegClass = &SPU::R16CRegClass;
1147 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001149 ArgRegClass = &SPU::R32CRegClass;
1150 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001152 ArgRegClass = &SPU::R64CRegClass;
1153 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001155 ArgRegClass = &SPU::GPRCRegClass;
1156 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001158 ArgRegClass = &SPU::R32FPRegClass;
1159 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001161 ArgRegClass = &SPU::R64FPRegClass;
1162 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 case MVT::v2f64:
1164 case MVT::v4f32:
1165 case MVT::v2i64:
1166 case MVT::v4i32:
1167 case MVT::v8i16:
1168 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001169 ArgRegClass = &SPU::VECREGRegClass;
1170 break;
Scott Micheld976c212008-10-30 01:51:48 +00001171 }
1172
1173 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001174 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001176 ++ArgRegIdx;
1177 } else {
1178 // We need to load the argument to a virtual register if we determined
1179 // above that we ran out of physical registers of the appropriate type
1180 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001181 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001183 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1184 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001185 ArgOffset += StackSlotSize;
1186 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001187
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001189 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001191 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001192
Scott Micheld976c212008-10-30 01:51:48 +00001193 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001194 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001195 // FIXME: we should be able to query the argument registers from
1196 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001197 static const unsigned ArgRegs[] = {
1198 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1199 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1200 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1201 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1202 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1203 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1204 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1205 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1206 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1207 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1208 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1209 };
1210 // size of ArgRegs array
1211 unsigned NumArgRegs = 77;
1212
Scott Micheld976c212008-10-30 01:51:48 +00001213 // We will spill (79-3)+1 registers to the stack
1214 SmallVector<SDValue, 79-3+1> MemOps;
1215
1216 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001217 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001218 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001219 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001220 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001221 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1222 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001223 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001224 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001225 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001226 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001227
1228 // Increment address by stack slot size for the next stored argument
1229 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001230 }
1231 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001234 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001235
Dan Gohman98ca4f22009-08-05 01:29:28 +00001236 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001237}
1238
1239/// isLSAAddress - Return the immediate to use if the specified
1240/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001241static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001242 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001244
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001245 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001246 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1247 (Addr << 14 >> 14) != Addr)
1248 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001249
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001251}
1252
Dan Gohman98ca4f22009-08-05 01:29:28 +00001253SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001254SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001255 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001256 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001257 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001258 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001259 const SmallVectorImpl<ISD::InputArg> &Ins,
1260 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001261 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001262 // CellSPU target does not yet support tail call optimization.
1263 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264
1265 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1266 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001267 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001268
1269 SmallVector<CCValAssign, 16> ArgLocs;
1270 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001271 *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001272 // FIXME: allow for other calling conventions
1273 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001274
Kalle Raiskilad258c492010-07-08 21:15:22 +00001275 const unsigned NumArgRegs = ArgLocs.size();
1276
Scott Michel266bc8f2007-12-04 22:23:35 +00001277
1278 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001280
Scott Michel266bc8f2007-12-04 22:23:35 +00001281 // Set up a copy of the stack pointer for use loading and storing any
1282 // arguments that may not fit in the registers available for argument
1283 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001284 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001285
Scott Michel266bc8f2007-12-04 22:23:35 +00001286 // Figure out which arguments are going to go in registers, and which in
1287 // memory.
1288 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1289 unsigned ArgRegIdx = 0;
1290
1291 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001292 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001293 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001294 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001295
Kalle Raiskilad258c492010-07-08 21:15:22 +00001296 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1297 SDValue Arg = OutVals[ArgRegIdx];
1298 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001299
Scott Michel266bc8f2007-12-04 22:23:35 +00001300 // PtrOff will be used to store the current argument to the stack if a
1301 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001302 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001303 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001304
Owen Anderson825b72b2009-08-11 20:47:22 +00001305 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001306 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 case MVT::i8:
1308 case MVT::i16:
1309 case MVT::i32:
1310 case MVT::i64:
1311 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 case MVT::f32:
1313 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 case MVT::v2i64:
1315 case MVT::v2f64:
1316 case MVT::v4f32:
1317 case MVT::v4i32:
1318 case MVT::v8i16:
1319 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001320 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001321 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001322 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001323 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1324 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001325 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001326 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001327 }
1328 break;
1329 }
1330 }
1331
Bill Wendlingce90c242009-12-28 01:31:11 +00001332 // Accumulate how many bytes are to be pushed on the stack, including the
1333 // linkage area, and parameter passing area. According to the SPU ABI,
1334 // we minimally need space for [LR] and [SP].
1335 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1336
1337 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001338 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1339 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001340
1341 if (!MemOpChains.empty()) {
1342 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001344 &MemOpChains[0], MemOpChains.size());
1345 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001346
Scott Michel266bc8f2007-12-04 22:23:35 +00001347 // Build a sequence of copy-to-reg nodes chained together with token chain
1348 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001349 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001350 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001351 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001352 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001353 InFlag = Chain.getValue(1);
1354 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001355
Dan Gohman475871a2008-07-27 21:46:04 +00001356 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001357 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001358
Bill Wendling056292f2008-09-16 21:48:12 +00001359 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1360 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1361 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001362 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001363 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001364 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001365 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001366 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001367
Scott Michel9de5d0d2008-01-11 02:53:15 +00001368 if (!ST->usingLargeMem()) {
1369 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1370 // style calls, otherwise, external symbols are BRASL calls. This assumes
1371 // that declared/defined symbols are in the same compilation unit and can
1372 // be reached through PC-relative jumps.
1373 //
1374 // NOTE:
1375 // This may be an unsafe assumption for JIT and really large compilation
1376 // units.
1377 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001378 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001379 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001380 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001381 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001382 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001383 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1384 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001385 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001386 }
Scott Michel1df30c42008-12-29 03:23:36 +00001387 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001388 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001389 SDValue Zero = DAG.getConstant(0, PtrVT);
1390 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1391 Callee.getValueType());
1392
1393 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001394 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001395 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001396 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001397 }
1398 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001399 // If this is an absolute destination address that appears to be a legal
1400 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001401 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001402 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001403
1404 Ops.push_back(Chain);
1405 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001406
Scott Michel266bc8f2007-12-04 22:23:35 +00001407 // Add argument registers to the end of the list so that they are known live
1408 // into the call.
1409 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001410 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001411 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001412
Gabor Greifba36cb52008-08-28 21:40:38 +00001413 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001414 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001415 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001416 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001417 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001418 InFlag = Chain.getValue(1);
1419
Chris Lattnere563bbc2008-10-11 22:08:30 +00001420 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1421 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001423 InFlag = Chain.getValue(1);
1424
Dan Gohman98ca4f22009-08-05 01:29:28 +00001425 // If the function returns void, just return the chain.
1426 if (Ins.empty())
1427 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001428
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001429 // Now handle the return value(s)
1430 SmallVector<CCValAssign, 16> RVLocs;
1431 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
1432 RVLocs, *DAG.getContext());
1433 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1434
1435
Scott Michel266bc8f2007-12-04 22:23:35 +00001436 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001437 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1438 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001439
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001440 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1441 InFlag);
1442 Chain = Val.getValue(1);
1443 InFlag = Val.getValue(2);
1444 InVals.push_back(Val);
1445 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001448}
1449
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450SDValue
1451SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001452 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001454 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001455 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456
Scott Michel266bc8f2007-12-04 22:23:35 +00001457 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1459 RVLocs, *DAG.getContext());
1460 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001461
Scott Michel266bc8f2007-12-04 22:23:35 +00001462 // If this is the first return lowered for this function, add the regs to the
1463 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001464 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001465 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001466 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001467 }
1468
Dan Gohman475871a2008-07-27 21:46:04 +00001469 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001470
Scott Michel266bc8f2007-12-04 22:23:35 +00001471 // Copy the result values into the output registers.
1472 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1473 CCValAssign &VA = RVLocs[i];
1474 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001475 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001476 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001477 Flag = Chain.getValue(1);
1478 }
1479
Gabor Greifba36cb52008-08-28 21:40:38 +00001480 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001481 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001482 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001484}
1485
1486
1487//===----------------------------------------------------------------------===//
1488// Vector related lowering:
1489//===----------------------------------------------------------------------===//
1490
1491static ConstantSDNode *
1492getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001494
Scott Michel266bc8f2007-12-04 22:23:35 +00001495 // Check to see if this buildvec has a single non-undef value in its elements.
1496 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1497 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001498 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001499 OpVal = N->getOperand(i);
1500 else if (OpVal != N->getOperand(i))
1501 return 0;
1502 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001503
Gabor Greifba36cb52008-08-28 21:40:38 +00001504 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001505 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001506 return CN;
1507 }
1508 }
1509
Scott Michel7ea02ff2009-03-17 01:15:45 +00001510 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001511}
1512
1513/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1514/// and the value fits into an unsigned 18-bit constant, and if so, return the
1515/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001516SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001517 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001518 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001519 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001521 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001522 uint32_t upper = uint32_t(UValue >> 32);
1523 uint32_t lower = uint32_t(UValue);
1524 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001525 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001526 Value = Value >> 32;
1527 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001528 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001529 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001530 }
1531
Dan Gohman475871a2008-07-27 21:46:04 +00001532 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001533}
1534
1535/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1536/// and the value fits into a signed 16-bit constant, and if so, return the
1537/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001538SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001539 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001540 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001541 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001543 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001544 uint32_t upper = uint32_t(UValue >> 32);
1545 uint32_t lower = uint32_t(UValue);
1546 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001547 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001548 Value = Value >> 32;
1549 }
Scott Michelad2715e2008-03-05 23:02:02 +00001550 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001551 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001552 }
1553 }
1554
Dan Gohman475871a2008-07-27 21:46:04 +00001555 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001556}
1557
1558/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1559/// and the value fits into a signed 10-bit constant, and if so, return the
1560/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001561SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001562 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001563 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001564 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001566 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001567 uint32_t upper = uint32_t(UValue >> 32);
1568 uint32_t lower = uint32_t(UValue);
1569 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001570 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001571 Value = Value >> 32;
1572 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001573 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001574 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001575 }
1576
Dan Gohman475871a2008-07-27 21:46:04 +00001577 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001578}
1579
1580/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1581/// and the value fits into a signed 8-bit constant, and if so, return the
1582/// constant.
1583///
1584/// @note: The incoming vector is v16i8 because that's the only way we can load
1585/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1586/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001587SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001588 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001589 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001590 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001592 && Value <= 0xffff /* truncated from uint64_t */
1593 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001594 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001596 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001597 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001598 }
1599
Dan Gohman475871a2008-07-27 21:46:04 +00001600 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001601}
1602
1603/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1604/// and the value fits into a signed 16-bit constant, and if so, return the
1605/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001606SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001607 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001608 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001609 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001611 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001613 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001614 }
1615
Dan Gohman475871a2008-07-27 21:46:04 +00001616 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001617}
1618
1619/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001620SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001621 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001623 }
1624
Dan Gohman475871a2008-07-27 21:46:04 +00001625 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001626}
1627
1628/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001629SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001630 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001632 }
1633
Dan Gohman475871a2008-07-27 21:46:04 +00001634 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001635}
1636
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001637//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001638static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001639LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001640 EVT VT = Op.getValueType();
1641 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001642 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001643 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1644 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1645 unsigned minSplatBits = EltVT.getSizeInBits();
1646
1647 if (minSplatBits < 16)
1648 minSplatBits = 16;
1649
1650 APInt APSplatBits, APSplatUndef;
1651 unsigned SplatBitSize;
1652 bool HasAnyUndefs;
1653
1654 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1655 HasAnyUndefs, minSplatBits)
1656 || minSplatBits < SplatBitSize)
1657 return SDValue(); // Wasn't a constant vector or splat exceeded min
1658
1659 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001660
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001662 default:
1663 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1664 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001665 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001667 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001668 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001669 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001670 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001672 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001674 break;
1675 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001677 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001678 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001679 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001680 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001681 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001682 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001684 break;
1685 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001687 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001688 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1689 SmallVector<SDValue, 8> Ops;
1690
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001692 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001694 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001696 unsigned short Value16 = SplatBits;
1697 SDValue T = DAG.getConstant(Value16, EltVT);
1698 SmallVector<SDValue, 8> Ops;
1699
1700 Ops.assign(8, T);
1701 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001702 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001704 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001705 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001706 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001708 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001709 }
1710 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001711
Dan Gohman475871a2008-07-27 21:46:04 +00001712 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001713}
1714
Scott Michel7ea02ff2009-03-17 01:15:45 +00001715/*!
1716 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001717SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001718SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001719 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001720 uint32_t upper = uint32_t(SplatVal >> 32);
1721 uint32_t lower = uint32_t(SplatVal);
1722
1723 if (upper == lower) {
1724 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001725 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001726 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001728 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001729 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001730 bool upper_special, lower_special;
1731
1732 // NOTE: This code creates common-case shuffle masks that can be easily
1733 // detected as common expressions. It is not attempting to create highly
1734 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1735
1736 // Detect if the upper or lower half is a special shuffle mask pattern:
1737 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1738 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1739
Scott Michel7ea02ff2009-03-17 01:15:45 +00001740 // Both upper and lower are special, lower to a constant pool load:
1741 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1743 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001744 SplatValCN, SplatValCN);
1745 }
1746
1747 SDValue LO32;
1748 SDValue HI32;
1749 SmallVector<SDValue, 16> ShufBytes;
1750 SDValue Result;
1751
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001752 // Create lower vector if not a special pattern
1753 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001755 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001757 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001758 }
1759
1760 // Create upper vector if not a special pattern
1761 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001762 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001763 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001765 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001766 }
1767
1768 // If either upper or lower are special, then the two input operands are
1769 // the same (basically, one of them is a "don't care")
1770 if (lower_special)
1771 LO32 = HI32;
1772 if (upper_special)
1773 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001774
1775 for (int i = 0; i < 4; ++i) {
1776 uint64_t val = 0;
1777 for (int j = 0; j < 4; ++j) {
1778 SDValue V;
1779 bool process_upper, process_lower;
1780 val <<= 8;
1781 process_upper = (upper_special && (i & 1) == 0);
1782 process_lower = (lower_special && (i & 1) == 1);
1783
1784 if (process_upper || process_lower) {
1785 if ((process_upper && upper == 0)
1786 || (process_lower && lower == 0))
1787 val |= 0x80;
1788 else if ((process_upper && upper == 0xffffffff)
1789 || (process_lower && lower == 0xffffffff))
1790 val |= 0xc0;
1791 else if ((process_upper && upper == 0x80000000)
1792 || (process_lower && lower == 0x80000000))
1793 val |= (j == 0 ? 0xe0 : 0x80);
1794 } else
1795 val |= i * 4 + j + ((i & 1) * 16);
1796 }
1797
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001799 }
1800
Dale Johannesened2eee62009-02-06 01:31:28 +00001801 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001803 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001804 }
1805}
1806
Scott Michel266bc8f2007-12-04 22:23:35 +00001807/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1808/// which the Cell can operate. The code inspects V3 to ascertain whether the
1809/// permutation vector, V3, is monotonically increasing with one "exception"
1810/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001811/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001812/// In either case, the net result is going to eventually invoke SHUFB to
1813/// permute/shuffle the bytes from V1 and V2.
1814/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001815/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001816/// control word for byte/halfword/word insertion. This takes care of a single
1817/// element move from V2 into V1.
1818/// \note
1819/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001820static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001821 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001822 SDValue V1 = Op.getOperand(0);
1823 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001824 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001825
Scott Michel266bc8f2007-12-04 22:23:35 +00001826 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001827
Scott Michel266bc8f2007-12-04 22:23:35 +00001828 // If we have a single element being moved from V1 to V2, this can be handled
1829 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001830 // to be monotonically increasing with one exception element, and the source
1831 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001832 EVT VecVT = V1.getValueType();
1833 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001834 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001835 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001836 unsigned V2EltIdx0 = 0;
1837 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001838 unsigned MaxElts = VecVT.getVectorNumElements();
1839 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001840 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001841 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001842 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001843 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001844
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001846 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001847 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001849 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001850 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001852 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001853 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001855 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001856 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001857 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001858 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001859
Nate Begeman9008ca62009-04-27 18:41:29 +00001860 for (unsigned i = 0; i != MaxElts; ++i) {
1861 if (SVN->getMaskElt(i) < 0)
1862 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001863
Nate Begeman9008ca62009-04-27 18:41:29 +00001864 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001865
Nate Begeman9008ca62009-04-27 18:41:29 +00001866 if (monotonic) {
1867 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001868 // TODO: optimize for the monotonic case when several consecutive
1869 // elements are taken form V2. Do we ever get such a case?
1870 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1871 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1872 else
1873 monotonic = false;
1874 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001875 } else if (CurrElt != SrcElt) {
1876 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001877 }
1878
Nate Begeman9008ca62009-04-27 18:41:29 +00001879 ++CurrElt;
1880 }
1881
1882 if (rotate) {
1883 if (PrevElt > 0 && SrcElt < MaxElts) {
1884 if ((PrevElt == SrcElt - 1)
1885 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001886 PrevElt = SrcElt;
1887 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001888 rotate = false;
1889 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001890 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1891 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001892 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001893 PrevElt = SrcElt;
1894 } else {
1895 // This isn't a rotation, takes elements from vector 2
1896 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001897 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001898 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001899 }
1900
1901 if (EltsFromV2 == 1 && monotonic) {
1902 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001903 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001904
1905 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1906 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1907 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1908 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001909 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001910 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001911 maskVT, Pointer);
1912
Scott Michel266bc8f2007-12-04 22:23:35 +00001913 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001914 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001915 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001916 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001917 if (rotamt < 0)
1918 rotamt +=MaxElts;
1919 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001920 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001922 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001923 // Convert the SHUFFLE_VECTOR mask's input element units to the
1924 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001925 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001926
Dan Gohman475871a2008-07-27 21:46:04 +00001927 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001928 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1929 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001930
Nate Begeman9008ca62009-04-27 18:41:29 +00001931 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001933 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001935 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001936 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001937 }
1938}
1939
Dan Gohman475871a2008-07-27 21:46:04 +00001940static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1941 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001942 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001943
Gabor Greifba36cb52008-08-28 21:40:38 +00001944 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001945 // For a constant, build the appropriate constant vector, which will
1946 // eventually simplify to a vector register load.
1947
Gabor Greifba36cb52008-08-28 21:40:38 +00001948 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001949 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001950 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001951 size_t n_copies;
1952
1953 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001955 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001956 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1958 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1959 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1960 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1961 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1962 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001963 }
1964
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001965 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001966 for (size_t j = 0; j < n_copies; ++j)
1967 ConstVecValues.push_back(CValue);
1968
Evan Chenga87008d2009-02-25 22:49:59 +00001969 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1970 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001971 } else {
1972 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001974 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 case MVT::i8:
1976 case MVT::i16:
1977 case MVT::i32:
1978 case MVT::i64:
1979 case MVT::f32:
1980 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001981 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001982 }
1983 }
1984
Dan Gohman475871a2008-07-27 21:46:04 +00001985 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001986}
1987
Dan Gohman475871a2008-07-27 21:46:04 +00001988static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001989 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001990 SDValue N = Op.getOperand(0);
1991 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001992 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001993 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001994
Scott Michel7a1c9e92008-11-22 23:50:42 +00001995 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1996 // Constant argument:
1997 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001998
Scott Michel7a1c9e92008-11-22 23:50:42 +00001999 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002001 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002003 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002004 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002005 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002007 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002008
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002010 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002011 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002012 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002013
Scott Michel7a1c9e92008-11-22 23:50:42 +00002014 // Need to generate shuffle mask and extract:
2015 int prefslot_begin = -1, prefslot_end = -1;
2016 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2017
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002019 default:
2020 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002022 prefslot_begin = prefslot_end = 3;
2023 break;
2024 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002026 prefslot_begin = 2; prefslot_end = 3;
2027 break;
2028 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 case MVT::i32:
2030 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002031 prefslot_begin = 0; prefslot_end = 3;
2032 break;
2033 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 case MVT::i64:
2035 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002036 prefslot_begin = 0; prefslot_end = 7;
2037 break;
2038 }
2039 }
2040
2041 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2042 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2043
Scott Michel9b2420d2009-08-24 21:53:27 +00002044 unsigned int ShufBytes[16] = {
2045 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2046 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002047 for (int i = 0; i < 16; ++i) {
2048 // zero fill uppper part of preferred slot, don't care about the
2049 // other slots:
2050 unsigned int mask_val;
2051 if (i <= prefslot_end) {
2052 mask_val =
2053 ((i < prefslot_begin)
2054 ? 0x80
2055 : elt_byte + (i - prefslot_begin));
2056
2057 ShufBytes[i] = mask_val;
2058 } else
2059 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2060 }
2061
2062 SDValue ShufMask[4];
2063 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002064 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002065 unsigned int bits = ((ShufBytes[bidx] << 24) |
2066 (ShufBytes[bidx+1] << 16) |
2067 (ShufBytes[bidx+2] << 8) |
2068 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002070 }
2071
Scott Michel7ea02ff2009-03-17 01:15:45 +00002072 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002074 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002075
Dale Johannesened2eee62009-02-06 01:31:28 +00002076 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2077 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002078 N, N, ShufMaskVec));
2079 } else {
2080 // Variable index: Rotate the requested element into slot 0, then replicate
2081 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002082 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002083 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002084 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002085 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002086 }
2087
2088 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 if (Elt.getValueType() != MVT::i32)
2090 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002091
2092 // Scale the index to a bit/byte shift quantity
2093 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002094 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2095 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002096 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002097
Scott Michel104de432008-11-24 17:11:17 +00002098 if (scaleShift > 0) {
2099 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2101 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002102 }
2103
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002104 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002105
2106 // Replicate the bytes starting at byte 0 across the entire vector (for
2107 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002108 SDValue replicate;
2109
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002111 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002112 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002113 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002114 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 case MVT::i8: {
2116 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2117 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002118 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002119 break;
2120 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 case MVT::i16: {
2122 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2123 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002124 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002125 break;
2126 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 case MVT::i32:
2128 case MVT::f32: {
2129 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2130 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002131 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002132 break;
2133 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 case MVT::i64:
2135 case MVT::f64: {
2136 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2137 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2138 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002139 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002140 break;
2141 }
2142 }
2143
Dale Johannesened2eee62009-02-06 01:31:28 +00002144 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2145 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002146 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002147 }
2148
Scott Michel7a1c9e92008-11-22 23:50:42 +00002149 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002150}
2151
Dan Gohman475871a2008-07-27 21:46:04 +00002152static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2153 SDValue VecOp = Op.getOperand(0);
2154 SDValue ValOp = Op.getOperand(1);
2155 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002156 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002157 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002158 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002159
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002160 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002161 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002162 if (IdxOp.getOpcode() != ISD::UNDEF) {
2163 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2164 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002165 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002166 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002167
Owen Andersone50ed302009-08-10 22:56:29 +00002168 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002169 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002170 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002171 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002172 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002173 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002174 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002175 128/ VT.getVectorElementType().getSizeInBits());
2176 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002177
Dan Gohman475871a2008-07-27 21:46:04 +00002178 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002179 DAG.getNode(SPUISD::SHUFB, dl, VT,
2180 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002181 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002182 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002183
2184 return result;
2185}
2186
Scott Michelf0569be2008-12-27 04:51:36 +00002187static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2188 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002189{
Dan Gohman475871a2008-07-27 21:46:04 +00002190 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002191 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002192 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002193
Owen Anderson825b72b2009-08-11 20:47:22 +00002194 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002195 switch (Opc) {
2196 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002197 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002198 /*NOTREACHED*/
2199 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002200 case ISD::ADD: {
2201 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2202 // the result:
2203 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2205 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2206 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2207 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002208
2209 }
2210
Scott Michel266bc8f2007-12-04 22:23:35 +00002211 case ISD::SUB: {
2212 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2213 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002215 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2216 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2217 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2218 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002219 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002220 case ISD::ROTR:
2221 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002222 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002223 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002224
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002226 if (!N1VT.bitsEq(ShiftVT)) {
2227 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2228 ? ISD::ZERO_EXTEND
2229 : ISD::TRUNCATE;
2230 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2231 }
2232
2233 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002234 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2236 DAG.getNode(ISD::SHL, dl, MVT::i16,
2237 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002238
2239 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2241 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002242 }
2243 case ISD::SRL:
2244 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002245 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002246 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002247
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002249 if (!N1VT.bitsEq(ShiftVT)) {
2250 unsigned N1Opc = ISD::ZERO_EXTEND;
2251
2252 if (N1.getValueType().bitsGT(ShiftVT))
2253 N1Opc = ISD::TRUNCATE;
2254
2255 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2256 }
2257
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2259 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002260 }
2261 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002262 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002263 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002264
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002266 if (!N1VT.bitsEq(ShiftVT)) {
2267 unsigned N1Opc = ISD::SIGN_EXTEND;
2268
2269 if (N1VT.bitsGT(ShiftVT))
2270 N1Opc = ISD::TRUNCATE;
2271 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2272 }
2273
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2275 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002276 }
2277 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002279
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2281 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2282 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2283 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002284 break;
2285 }
2286 }
2287
Dan Gohman475871a2008-07-27 21:46:04 +00002288 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002289}
2290
2291//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002292static SDValue
2293LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2294 SDValue ConstVec;
2295 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002296 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002297 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002298
2299 ConstVec = Op.getOperand(0);
2300 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002301 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002302 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002303 ConstVec = ConstVec.getOperand(0);
2304 } else {
2305 ConstVec = Op.getOperand(1);
2306 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002307 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002308 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002309 }
2310 }
2311 }
2312
Gabor Greifba36cb52008-08-28 21:40:38 +00002313 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002314 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2315 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002316
Scott Michel7ea02ff2009-03-17 01:15:45 +00002317 APInt APSplatBits, APSplatUndef;
2318 unsigned SplatBitSize;
2319 bool HasAnyUndefs;
2320 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2321
2322 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2323 HasAnyUndefs, minSplatBits)
2324 && minSplatBits <= SplatBitSize) {
2325 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002327
Scott Michel7ea02ff2009-03-17 01:15:45 +00002328 SmallVector<SDValue, 16> tcVec;
2329 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002330 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002331 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002332 }
2333 }
Scott Michel9de57a92009-01-26 22:33:37 +00002334
Nate Begeman24dc3462008-07-29 19:07:27 +00002335 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2336 // lowered. Return the operation, rather than a null SDValue.
2337 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002338}
2339
Scott Michel266bc8f2007-12-04 22:23:35 +00002340//! Custom lowering for CTPOP (count population)
2341/*!
2342 Custom lowering code that counts the number ones in the input
2343 operand. SPU has such an instruction, but it counts the number of
2344 ones per byte, which then have to be accumulated.
2345*/
Dan Gohman475871a2008-07-27 21:46:04 +00002346static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002347 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002348 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002349 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002350 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002351
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002353 default:
2354 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002355 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002356 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002358
Dale Johannesena05dca42009-02-04 23:02:30 +00002359 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2360 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002361
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002363 }
2364
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002366 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002367 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002368
Chris Lattner84bc5422007-12-31 04:13:23 +00002369 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002370
Dan Gohman475871a2008-07-27 21:46:04 +00002371 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002372 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2373 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2374 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002375
Dale Johannesena05dca42009-02-04 23:02:30 +00002376 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2377 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002378
2379 // CNTB_result becomes the chain to which all of the virtual registers
2380 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002383
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002385 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002386
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002388
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 return DAG.getNode(ISD::AND, dl, MVT::i16,
2390 DAG.getNode(ISD::ADD, dl, MVT::i16,
2391 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002392 Tmp1, Shift1),
2393 Tmp1),
2394 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002395 }
2396
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002398 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002399 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002400
Chris Lattner84bc5422007-12-31 04:13:23 +00002401 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2402 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002403
Dan Gohman475871a2008-07-27 21:46:04 +00002404 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2406 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2407 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2408 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002409
Dale Johannesena05dca42009-02-04 23:02:30 +00002410 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2411 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002412
2413 // CNTB_result becomes the chain to which all of the virtual registers
2414 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002417
Dan Gohman475871a2008-07-27 21:46:04 +00002418 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002419 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002420
Dan Gohman475871a2008-07-27 21:46:04 +00002421 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 DAG.getNode(ISD::SRL, dl, MVT::i32,
2423 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002424 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002425
Dan Gohman475871a2008-07-27 21:46:04 +00002426 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002427 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2428 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002429
Dan Gohman475871a2008-07-27 21:46:04 +00002430 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002431 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002432
Dan Gohman475871a2008-07-27 21:46:04 +00002433 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 DAG.getNode(ISD::SRL, dl, MVT::i32,
2435 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002436 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002437 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2439 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002440
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002442 }
2443
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002445 break;
2446 }
2447
Dan Gohman475871a2008-07-27 21:46:04 +00002448 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002449}
2450
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002452/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002453 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2454 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002455 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002456static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002457 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002458 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002459 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002460 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002461
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2463 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464 // Convert f32 / f64 to i32 / i64 via libcall.
2465 RTLIB::Libcall LC =
2466 (Op.getOpcode() == ISD::FP_TO_SINT)
2467 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2468 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2469 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2470 SDValue Dummy;
2471 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2472 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002473
Eli Friedman36df4992009-05-27 00:47:34 +00002474 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002475}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002476
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002477//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2478/*!
2479 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2480 All conversions from i64 are expanded to a libcall.
2481 */
2482static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002483 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002484 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002485 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002486 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002487
Owen Anderson825b72b2009-08-11 20:47:22 +00002488 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2489 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002490 // Convert i32, i64 to f64 via libcall:
2491 RTLIB::Libcall LC =
2492 (Op.getOpcode() == ISD::SINT_TO_FP)
2493 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2494 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2495 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2496 SDValue Dummy;
2497 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2498 }
2499
Eli Friedman36df4992009-05-27 00:47:34 +00002500 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002501}
2502
2503//! Lower ISD::SETCC
2504/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002506 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002507static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2508 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002509 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002510 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002511 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2512
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002513 SDValue lhs = Op.getOperand(0);
2514 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002515 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002517
Owen Andersone50ed302009-08-10 22:56:29 +00002518 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002519 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002520 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002521
2522 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2523 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002524 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002525 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002527 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002529 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 DAG.getNode(ISD::AND, dl, MVT::i32,
2531 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002532 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002534
2535 // SETO and SETUO only use the lhs operand:
2536 if (CC->get() == ISD::SETO) {
2537 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2538 // SETUO
2539 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002540 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2541 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002542 lhs, DAG.getConstantFP(0.0, lhsVT),
2543 ISD::SETUO),
2544 DAG.getConstant(ccResultAllOnes, ccResultVT));
2545 } else if (CC->get() == ISD::SETUO) {
2546 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002547 return DAG.getNode(ISD::AND, dl, ccResultVT,
2548 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002549 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002551 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002552 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002553 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002554 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002555 ISD::SETGT));
2556 }
2557
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002558 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002559 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002560 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002561 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002563
2564 // If a value is negative, subtract from the sign magnitude constant:
2565 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2566
2567 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002568 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002569 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002570 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002571 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002572 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002573 lhsSelectMask, lhsSignMag2TC, i64lhs);
2574
Dale Johannesenf5d97892009-02-04 01:48:28 +00002575 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002577 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002578 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002579 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002580 rhsSelectMask, rhsSignMag2TC, i64rhs);
2581
2582 unsigned compareOp;
2583
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002584 switch (CC->get()) {
2585 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002586 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002587 compareOp = ISD::SETEQ; break;
2588 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002589 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002590 compareOp = ISD::SETGT; break;
2591 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002592 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002593 compareOp = ISD::SETGE; break;
2594 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002595 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002596 compareOp = ISD::SETLT; break;
2597 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002598 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002599 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002600 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002601 case ISD::SETONE:
2602 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002603 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002604 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002605 }
2606
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002607 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002608 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002609 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002610
2611 if ((CC->get() & 0x8) == 0) {
2612 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002613 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002614 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002615 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002616 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002618 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002619 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002620
Dale Johannesenf5d97892009-02-04 01:48:28 +00002621 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002622 }
2623
2624 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002625}
2626
Scott Michel7a1c9e92008-11-22 23:50:42 +00002627//! Lower ISD::SELECT_CC
2628/*!
2629 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2630 SELB instruction.
2631
2632 \note Need to revisit this in the future: if the code path through the true
2633 and false value computations is longer than the latency of a branch (6
2634 cycles), then it would be more advantageous to branch and insert a new basic
2635 block and branch on the condition. However, this code does not make that
2636 assumption, given the simplisitc uses so far.
2637 */
2638
Scott Michelf0569be2008-12-27 04:51:36 +00002639static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2640 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002641 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002642 SDValue lhs = Op.getOperand(0);
2643 SDValue rhs = Op.getOperand(1);
2644 SDValue trueval = Op.getOperand(2);
2645 SDValue falseval = Op.getOperand(3);
2646 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002647 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002648
Scott Michelf0569be2008-12-27 04:51:36 +00002649 // NOTE: SELB's arguments: $rA, $rB, $mask
2650 //
2651 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2652 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2653 // condition was true and 0s where the condition was false. Hence, the
2654 // arguments to SELB get reversed.
2655
Scott Michel7a1c9e92008-11-22 23:50:42 +00002656 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2657 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2658 // with another "cannot select select_cc" assert:
2659
Dale Johannesende064702009-02-06 21:50:26 +00002660 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002661 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002662 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002663 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002664}
2665
Scott Michelb30e8f62008-12-02 19:53:53 +00002666//! Custom lower ISD::TRUNCATE
2667static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2668{
Scott Michel6e1d1472009-03-16 18:47:25 +00002669 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002670 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002671 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002672 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002673 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002674 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002675
Scott Michel6e1d1472009-03-16 18:47:25 +00002676 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002677 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002678 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002679
Duncan Sandscdfad362010-11-03 12:17:33 +00002680 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002681 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002682 unsigned maskHigh = 0x08090a0b;
2683 unsigned maskLow = 0x0c0d0e0f;
2684 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002685 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2686 DAG.getConstant(maskHigh, MVT::i32),
2687 DAG.getConstant(maskLow, MVT::i32),
2688 DAG.getConstant(maskHigh, MVT::i32),
2689 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002690
Scott Michel6e1d1472009-03-16 18:47:25 +00002691 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2692 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002693
Scott Michel6e1d1472009-03-16 18:47:25 +00002694 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002695 }
2696
Scott Michelf0569be2008-12-27 04:51:36 +00002697 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002698}
2699
Scott Michel77f452d2009-08-25 22:37:34 +00002700/*!
2701 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2702 * algorithm is to duplicate the sign bit using rotmai to generate at
2703 * least one byte full of sign bits. Then propagate the "sign-byte" into
2704 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2705 *
2706 * @param Op The sext operand
2707 * @param DAG The current DAG
2708 * @return The SDValue with the entire instruction sequence
2709 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002710static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2711{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002712 DebugLoc dl = Op.getDebugLoc();
2713
Scott Michel77f452d2009-08-25 22:37:34 +00002714 // Type to extend to
2715 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002716
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002717 // Type to extend from
2718 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002719 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002720
Scott Michel77f452d2009-08-25 22:37:34 +00002721 // The type to extend to needs to be a i128 and
2722 // the type to extend from needs to be i64 or i32.
2723 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002724 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2725
2726 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002727 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2728 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2729 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002730 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2731 DAG.getConstant(mask1, MVT::i32),
2732 DAG.getConstant(mask1, MVT::i32),
2733 DAG.getConstant(mask2, MVT::i32),
2734 DAG.getConstant(mask3, MVT::i32));
2735
Scott Michel77f452d2009-08-25 22:37:34 +00002736 // Word wise arithmetic right shift to generate at least one byte
2737 // that contains sign bits.
2738 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002739 SDValue sraVal = DAG.getNode(ISD::SRA,
2740 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002741 mvt,
2742 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002743 DAG.getConstant(31, MVT::i32));
2744
Kalle Raiskila940e7962010-10-18 09:34:19 +00002745 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002746 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002747 dl, Op0VT, Op0,
2748 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002749 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002750 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002751 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2752 // and the input value into the lower 64 bits.
2753 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002754 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002755 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002756}
2757
Scott Michel7a1c9e92008-11-22 23:50:42 +00002758//! Custom (target-specific) lowering entry point
2759/*!
2760 This is where LLVM's DAG selection process calls to do target-specific
2761 lowering of nodes.
2762 */
Dan Gohman475871a2008-07-27 21:46:04 +00002763SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002764SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002765{
Scott Michela59d4692008-02-23 18:41:37 +00002766 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002767 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002768
2769 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002770 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002771#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002772 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2773 errs() << "Op.getOpcode() = " << Opc << "\n";
2774 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002775 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002776#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002777 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002778 }
2779 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002780 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002781 case ISD::SEXTLOAD:
2782 case ISD::ZEXTLOAD:
2783 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2784 case ISD::STORE:
2785 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2786 case ISD::ConstantPool:
2787 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2788 case ISD::GlobalAddress:
2789 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2790 case ISD::JumpTable:
2791 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002792 case ISD::ConstantFP:
2793 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002794
Scott Michel02d711b2008-12-30 23:28:25 +00002795 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002796 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002797 case ISD::SUB:
2798 case ISD::ROTR:
2799 case ISD::ROTL:
2800 case ISD::SRL:
2801 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002802 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002803 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002804 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002805 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002806 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002807
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002808 case ISD::FP_TO_SINT:
2809 case ISD::FP_TO_UINT:
2810 return LowerFP_TO_INT(Op, DAG, *this);
2811
2812 case ISD::SINT_TO_FP:
2813 case ISD::UINT_TO_FP:
2814 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002815
Scott Michel266bc8f2007-12-04 22:23:35 +00002816 // Vector-related lowering.
2817 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002818 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002819 case ISD::SCALAR_TO_VECTOR:
2820 return LowerSCALAR_TO_VECTOR(Op, DAG);
2821 case ISD::VECTOR_SHUFFLE:
2822 return LowerVECTOR_SHUFFLE(Op, DAG);
2823 case ISD::EXTRACT_VECTOR_ELT:
2824 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2825 case ISD::INSERT_VECTOR_ELT:
2826 return LowerINSERT_VECTOR_ELT(Op, DAG);
2827
2828 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2829 case ISD::AND:
2830 case ISD::OR:
2831 case ISD::XOR:
2832 return LowerByteImmed(Op, DAG);
2833
2834 // Vector and i8 multiply:
2835 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002836 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002837 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002838
Scott Michel266bc8f2007-12-04 22:23:35 +00002839 case ISD::CTPOP:
2840 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002841
2842 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002843 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002844
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002845 case ISD::SETCC:
2846 return LowerSETCC(Op, DAG, *this);
2847
Scott Michelb30e8f62008-12-02 19:53:53 +00002848 case ISD::TRUNCATE:
2849 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002850
2851 case ISD::SIGN_EXTEND:
2852 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002853 }
2854
Dan Gohman475871a2008-07-27 21:46:04 +00002855 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002856}
2857
Duncan Sands1607f052008-12-01 11:39:25 +00002858void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2859 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002860 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002861{
2862#if 0
2863 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002864 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002865
2866 switch (Opc) {
2867 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002868 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2869 errs() << "Op.getOpcode() = " << Opc << "\n";
2870 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002871 N->dump();
2872 abort();
2873 /*NOTREACHED*/
2874 }
2875 }
2876#endif
2877
2878 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002879}
2880
Scott Michel266bc8f2007-12-04 22:23:35 +00002881//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002882// Target Optimization Hooks
2883//===----------------------------------------------------------------------===//
2884
Dan Gohman475871a2008-07-27 21:46:04 +00002885SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002886SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2887{
2888#if 0
2889 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002890#endif
2891 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002892 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002893 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002894 EVT NodeVT = N->getValueType(0); // The node's value type
2895 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002896 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002897 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002898
2899 switch (N->getOpcode()) {
2900 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002901 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002902 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002903
Scott Michelf0569be2008-12-27 04:51:36 +00002904 if (Op0.getOpcode() == SPUISD::IndirectAddr
2905 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2906 // Normalize the operands to reduce repeated code
2907 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002908
Scott Michelf0569be2008-12-27 04:51:36 +00002909 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2910 IndirectArg = Op1;
2911 AddArg = Op0;
2912 }
2913
2914 if (isa<ConstantSDNode>(AddArg)) {
2915 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2916 SDValue IndOp1 = IndirectArg.getOperand(1);
2917
2918 if (CN0->isNullValue()) {
2919 // (add (SPUindirect <arg>, <arg>), 0) ->
2920 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002921
Scott Michel23f2ff72008-12-04 17:16:59 +00002922#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002923 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002924 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002925 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2926 << "With: (SPUindirect <arg>, <arg>)\n";
2927 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002928#endif
2929
Scott Michelf0569be2008-12-27 04:51:36 +00002930 return IndirectArg;
2931 } else if (isa<ConstantSDNode>(IndOp1)) {
2932 // (add (SPUindirect <arg>, <const>), <const>) ->
2933 // (SPUindirect <arg>, <const + const>)
2934 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2935 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2936 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002937
Scott Michelf0569be2008-12-27 04:51:36 +00002938#if !defined(NDEBUG)
2939 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002940 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002941 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2942 << "), " << CN0->getSExtValue() << ")\n"
2943 << "With: (SPUindirect <arg>, "
2944 << combinedConst << ")\n";
2945 }
2946#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002947
Dale Johannesende064702009-02-06 21:50:26 +00002948 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002949 IndirectArg, combinedValue);
2950 }
Scott Michel053c1da2008-01-29 02:16:57 +00002951 }
2952 }
Scott Michela59d4692008-02-23 18:41:37 +00002953 break;
2954 }
2955 case ISD::SIGN_EXTEND:
2956 case ISD::ZERO_EXTEND:
2957 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002958 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002959 // (any_extend (SPUextract_elt0 <arg>)) ->
2960 // (SPUextract_elt0 <arg>)
2961 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002962#if !defined(NDEBUG)
2963 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002964 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002965 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002966 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002967 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002968 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002969 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002970#endif
Scott Michela59d4692008-02-23 18:41:37 +00002971
2972 return Op0;
2973 }
2974 break;
2975 }
2976 case SPUISD::IndirectAddr: {
2977 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002978 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002979 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002980 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2981 // (SPUaform <addr>, 0)
2982
Chris Lattner4437ae22009-08-23 07:05:07 +00002983 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002984 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002985 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002986 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002987 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002988
2989 return Op0;
2990 }
Scott Michelf0569be2008-12-27 04:51:36 +00002991 } else if (Op0.getOpcode() == ISD::ADD) {
2992 SDValue Op1 = N->getOperand(1);
2993 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2994 // (SPUindirect (add <arg>, <arg>), 0) ->
2995 // (SPUindirect <arg>, <arg>)
2996 if (CN1->isNullValue()) {
2997
2998#if !defined(NDEBUG)
2999 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003000 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003001 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3002 << "With: (SPUindirect <arg>, <arg>)\n";
3003 }
3004#endif
3005
Dale Johannesende064702009-02-06 21:50:26 +00003006 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003007 Op0.getOperand(0), Op0.getOperand(1));
3008 }
3009 }
Scott Michela59d4692008-02-23 18:41:37 +00003010 }
3011 break;
3012 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003013 case SPUISD::SHL_BITS:
3014 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003015 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003016 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003017
Scott Michelf0569be2008-12-27 04:51:36 +00003018 // Kill degenerate vector shifts:
3019 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3020 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003021 Result = Op0;
3022 }
3023 }
3024 break;
3025 }
Scott Michelf0569be2008-12-27 04:51:36 +00003026 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003027 switch (Op0.getOpcode()) {
3028 default:
3029 break;
3030 case ISD::ANY_EXTEND:
3031 case ISD::ZERO_EXTEND:
3032 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003033 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003034 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003035 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003036 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003037 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003038 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003039 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003040 Result = Op000;
3041 }
3042 }
3043 break;
3044 }
Scott Michel104de432008-11-24 17:11:17 +00003045 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003046 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003047 // <arg>
3048 Result = Op0.getOperand(0);
3049 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003050 }
Scott Michela59d4692008-02-23 18:41:37 +00003051 }
3052 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003053 }
3054 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003055
Scott Michel58c58182008-01-17 20:38:41 +00003056 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003057#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003058 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003059 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003060 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003061 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003062 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003063 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003064 }
3065#endif
3066
3067 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003068}
3069
3070//===----------------------------------------------------------------------===//
3071// Inline Assembly Support
3072//===----------------------------------------------------------------------===//
3073
3074/// getConstraintType - Given a constraint letter, return the type of
3075/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003076SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003077SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3078 if (ConstraintLetter.size() == 1) {
3079 switch (ConstraintLetter[0]) {
3080 default: break;
3081 case 'b':
3082 case 'r':
3083 case 'f':
3084 case 'v':
3085 case 'y':
3086 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003087 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003088 }
3089 return TargetLowering::getConstraintType(ConstraintLetter);
3090}
3091
John Thompson44ab89e2010-10-29 17:29:13 +00003092/// Examine constraint type and operand type and determine a weight value.
3093/// This object must already have been set up with the operand type
3094/// and the current alternative constraint selected.
3095TargetLowering::ConstraintWeight
3096SPUTargetLowering::getSingleConstraintMatchWeight(
3097 AsmOperandInfo &info, const char *constraint) const {
3098 ConstraintWeight weight = CW_Invalid;
3099 Value *CallOperandVal = info.CallOperandVal;
3100 // If we don't have a value, we can't do a match,
3101 // but allow it at the lowest weight.
3102 if (CallOperandVal == NULL)
3103 return CW_Default;
3104 // Look at the constraint type.
3105 switch (*constraint) {
3106 default:
3107 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3108 break;
3109 //FIXME: Seems like the supported constraint letters were just copied
3110 // from PPC, as the following doesn't correspond to the GCC docs.
3111 // I'm leaving it so until someone adds the corresponding lowering support.
3112 case 'b':
3113 case 'r':
3114 case 'f':
3115 case 'd':
3116 case 'v':
3117 case 'y':
3118 weight = CW_Register;
3119 break;
3120 }
3121 return weight;
3122}
3123
Scott Michel5af8f0e2008-07-16 17:17:29 +00003124std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003125SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003126 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003127{
3128 if (Constraint.size() == 1) {
3129 // GCC RS6000 Constraint Letters
3130 switch (Constraint[0]) {
3131 case 'b': // R1-R31
3132 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003134 return std::make_pair(0U, SPU::R64CRegisterClass);
3135 return std::make_pair(0U, SPU::R32CRegisterClass);
3136 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003138 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003140 return std::make_pair(0U, SPU::R64FPRegisterClass);
3141 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003142 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003143 return std::make_pair(0U, SPU::GPRCRegisterClass);
3144 }
3145 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003146
Scott Michel266bc8f2007-12-04 22:23:35 +00003147 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3148}
3149
Scott Michela59d4692008-02-23 18:41:37 +00003150//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003151void
Dan Gohman475871a2008-07-27 21:46:04 +00003152SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003153 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003154 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003155 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003156 const SelectionDAG &DAG,
3157 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003158#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003159 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003160
3161 switch (Op.getOpcode()) {
3162 default:
3163 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3164 break;
Scott Michela59d4692008-02-23 18:41:37 +00003165 case CALL:
3166 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003167 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003168 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003169 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003170 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003171 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003172 case SPUISD::SHLQUAD_L_BITS:
3173 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003174 case SPUISD::VEC_ROTL:
3175 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003176 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003177 case SPUISD::SELECT_MASK:
3178 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003179 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003180#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003181}
Scott Michel02d711b2008-12-30 23:28:25 +00003182
Scott Michelf0569be2008-12-27 04:51:36 +00003183unsigned
3184SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3185 unsigned Depth) const {
3186 switch (Op.getOpcode()) {
3187 default:
3188 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003189
Scott Michelf0569be2008-12-27 04:51:36 +00003190 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003191 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003192
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3194 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003195 }
3196 return VT.getSizeInBits();
3197 }
3198 }
3199}
Scott Michel1df30c42008-12-29 03:23:36 +00003200
Scott Michel203b2d62008-04-30 00:30:08 +00003201// LowerAsmOperandForConstraint
3202void
Dan Gohman475871a2008-07-27 21:46:04 +00003203SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003204 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003205 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003206 SelectionDAG &DAG) const {
3207 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003208 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003209}
3210
Scott Michel266bc8f2007-12-04 22:23:35 +00003211/// isLegalAddressImmediate - Return true if the integer value can be used
3212/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003213bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3214 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003215 // SPU's addresses are 256K:
3216 return (V > -(1 << 18) && V < (1 << 18) - 1);
3217}
3218
3219bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003220 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003221}
Dan Gohman6520e202008-10-18 02:06:02 +00003222
3223bool
3224SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3225 // The SPU target isn't yet aware of offsets.
3226 return false;
3227}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003228
3229// can we compare to Imm without writing it into a register?
3230bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3231 //ceqi, cgti, etc. all take s10 operand
3232 return isInt<10>(Imm);
3233}
3234
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003235bool
3236SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003237 const Type * ) const{
3238
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003239 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003240 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3241 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003242
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003243 // D-form: reg + 14bit offset
3244 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3245 return true;
3246
3247 // X-form: reg+reg
3248 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3249 return true;
3250
3251 return false;
3252}
3253