blob: 00a5869cc17bd69ae0f8cd19fdf9876e38d996e1 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
27//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner1b989192007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonfb6914f2008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include "llvm/Target/TargetInstrInfo.h"
35#include "llvm/Target/TargetMachine.h"
36#include "llvm/ADT/DepthFirstIterator.h"
37#include "llvm/ADT/SmallPtrSet.h"
Owen Anderson9a4cb152008-06-27 07:05:59 +000038#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/ADT/STLExtras.h"
40#include "llvm/Config/alloca.h"
41#include <algorithm>
42using namespace llvm;
43
44char LiveVariables::ID = 0;
45static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
46
Owen Andersonfb6914f2008-08-04 23:54:43 +000047
48void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
49 AU.addRequiredID(UnreachableMachineBlockElimID);
50 AU.setPreservesAll();
51}
52
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053void LiveVariables::VarInfo::dump() const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054 cerr << " Alive in blocks: ";
55 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
56 if (AliveBlocks[i]) cerr << i << ", ";
Owen Anderson721b2cc2007-11-08 01:20:48 +000057 cerr << " Used in blocks: ";
58 for (unsigned i = 0, e = UsedBlocks.size(); i != e; ++i)
59 if (UsedBlocks[i]) cerr << i << ", ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 cerr << "\n Killed by:";
61 if (Kills.empty())
62 cerr << " No instructions.\n";
63 else {
64 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
65 cerr << "\n #" << i << ": " << *Kills[i];
66 cerr << "\n";
67 }
68}
69
Bill Wendlingb88bca92008-02-20 06:10:21 +000070/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman1e57df32008-02-10 18:45:23 +000072 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073 "getVarInfo: not a virtual register!");
Dan Gohman1e57df32008-02-10 18:45:23 +000074 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075 if (RegIdx >= VirtRegInfo.size()) {
76 if (RegIdx >= 2*VirtRegInfo.size())
77 VirtRegInfo.resize(RegIdx*2);
78 else
79 VirtRegInfo.resize(2*VirtRegInfo.size());
80 }
81 VarInfo &VI = VirtRegInfo[RegIdx];
82 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Owen Anderson721b2cc2007-11-08 01:20:48 +000083 VI.UsedBlocks.resize(MF->getNumBlockIDs());
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 return VI;
85}
86
Owen Anderson77d80492008-01-15 22:58:11 +000087void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
88 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089 MachineBasicBlock *MBB,
90 std::vector<MachineBasicBlock*> &WorkList) {
91 unsigned BBNum = MBB->getNumber();
Owen Anderson92a609a2008-01-15 22:02:46 +000092
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendlingb88bca92008-02-20 06:10:21 +000094 // remove it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
96 if (VRInfo.Kills[i]->getParent() == MBB) {
97 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
98 break;
99 }
Owen Anderson92a609a2008-01-15 22:02:46 +0000100
Owen Anderson77d80492008-01-15 22:58:11 +0000101 if (MBB == DefBlock) return; // Terminate recursion
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
103 if (VRInfo.AliveBlocks[BBNum])
104 return; // We already know the block is live
105
106 // Mark the variable known alive in this bb
107 VRInfo.AliveBlocks[BBNum] = true;
108
109 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
110 E = MBB->pred_rend(); PI != E; ++PI)
111 WorkList.push_back(*PI);
112}
113
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000114void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson77d80492008-01-15 22:58:11 +0000115 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 MachineBasicBlock *MBB) {
117 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson77d80492008-01-15 22:58:11 +0000118 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000119
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 while (!WorkList.empty()) {
121 MachineBasicBlock *Pred = WorkList.back();
122 WorkList.pop_back();
Owen Anderson77d80492008-01-15 22:58:11 +0000123 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 }
125}
126
Owen Anderson92a609a2008-01-15 22:02:46 +0000127void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 MachineInstr *MI) {
Evan Cheng251fa152008-04-02 18:04:08 +0000129 assert(MRI->getVRegDef(reg) && "Register use before def!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130
Owen Anderson721b2cc2007-11-08 01:20:48 +0000131 unsigned BBNum = MBB->getNumber();
132
Owen Anderson92a609a2008-01-15 22:02:46 +0000133 VarInfo& VRInfo = getVarInfo(reg);
Owen Anderson721b2cc2007-11-08 01:20:48 +0000134 VRInfo.UsedBlocks[BBNum] = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 VRInfo.NumUses++;
136
Bill Wendlingb88bca92008-02-20 06:10:21 +0000137 // Check to see if this basic block is already a kill block.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000139 // Yes, this register is killed in this basic block already. Increase the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 // live range by updating the kill instruction.
141 VRInfo.Kills.back() = MI;
142 return;
143 }
144
145#ifndef NDEBUG
146 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
147 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
148#endif
149
Bill Wendling09d55662008-06-23 23:41:14 +0000150 // This situation can occur:
151 //
152 // ,------.
153 // | |
154 // | v
155 // | t2 = phi ... t1 ...
156 // | |
157 // | v
158 // | t1 = ...
159 // | ... = ... t1 ...
160 // | |
161 // `------'
162 //
163 // where there is a use in a PHI node that's a predecessor to the defining
164 // block. We don't want to mark all predecessors as having the value "alive"
165 // in this case.
166 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167
Bill Wendlingb88bca92008-02-20 06:10:21 +0000168 // Add a new kill entry for this basic block. If this virtual register is
169 // already marked as alive in this basic block, that means it is alive in at
170 // least one of the successor blocks, it's not a kill.
Owen Anderson721b2cc2007-11-08 01:20:48 +0000171 if (!VRInfo.AliveBlocks[BBNum])
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 VRInfo.Kills.push_back(MI);
173
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000174 // Update all dominating blocks to mark them as "known live".
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
176 E = MBB->pred_end(); PI != E; ++PI)
Evan Cheng251fa152008-04-02 18:04:08 +0000177 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178}
179
Evan Cheng1c3ee662008-04-16 09:46:40 +0000180/// FindLastPartialDef - Return the last partial def of the specified register.
181/// Also returns the sub-register that's defined.
182MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
183 unsigned &PartDefReg) {
184 unsigned LastDefReg = 0;
185 unsigned LastDefDist = 0;
186 MachineInstr *LastDef = NULL;
187 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
188 unsigned SubReg = *SubRegs; ++SubRegs) {
189 MachineInstr *Def = PhysRegDef[SubReg];
190 if (!Def)
191 continue;
192 unsigned Dist = DistanceMap[Def];
193 if (Dist > LastDefDist) {
194 LastDefReg = SubReg;
195 LastDef = Def;
196 LastDefDist = Dist;
197 }
198 }
199 PartDefReg = LastDefReg;
200 return LastDef;
201}
202
Bill Wendling85b03762008-02-20 09:15:16 +0000203/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
204/// implicit defs to a machine instruction if there was an earlier def of its
205/// super-register.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000207 // If there was a previous use or a "full" def all is well.
208 if (!PhysRegDef[Reg] && !PhysRegUse[Reg]) {
209 // Otherwise, the last sub-register def implicitly defines this register.
210 // e.g.
211 // AH =
212 // AL = ... <imp-def EAX>, <imp-kill AH>
213 // = AH
214 // ...
215 // = EAX
216 // All of the sub-registers must have been defined before the use of Reg!
217 unsigned PartDefReg = 0;
218 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefReg);
219 // If LastPartialDef is NULL, it must be using a livein register.
220 if (LastPartialDef) {
221 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
222 true/*IsImp*/));
223 PhysRegDef[Reg] = LastPartialDef;
Owen Anderson7ba9a8f2008-08-14 23:41:38 +0000224 SmallSet<unsigned, 8> Processed;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000225 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
226 unsigned SubReg = *SubRegs; ++SubRegs) {
227 if (Processed.count(SubReg))
228 continue;
229 if (SubReg == PartDefReg || TRI->isSubRegister(PartDefReg, SubReg))
230 continue;
231 // This part of Reg was defined before the last partial def. It's killed
232 // here.
233 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
234 false/*IsDef*/,
235 true/*IsImp*/));
236 PhysRegDef[SubReg] = LastPartialDef;
237 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
238 Processed.insert(*SS);
239 }
240 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 }
Bill Wendlingb88bca92008-02-20 06:10:21 +0000242
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 // There was an earlier def of a super-register. Add implicit def to that MI.
Bill Wendling85b03762008-02-20 09:15:16 +0000244 //
245 // A: EAX = ...
246 // B: ... = AX
247 //
Evan Cheng1c3ee662008-04-16 09:46:40 +0000248 // Add implicit def to A if there isn't a use of AX (or EAX) before B.
249 if (!PhysRegUse[Reg]) {
250 MachineInstr *Def = PhysRegDef[Reg];
251 if (Def && !Def->modifiesRegister(Reg))
Bill Wendling85b03762008-02-20 09:15:16 +0000252 Def->addOperand(MachineOperand::CreateReg(Reg,
253 true /*IsDef*/,
254 true /*IsImp*/));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000256
257 // Remember this use.
258 PhysRegUse[Reg] = MI;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000259 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000260 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng1c3ee662008-04-16 09:46:40 +0000261 PhysRegUse[SubReg] = MI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262}
263
Evan Cheng97a51302008-03-19 00:52:20 +0000264/// hasRegisterUseBelow - Return true if the specified register is used after
265/// the current instruction and before it's next definition.
266bool LiveVariables::hasRegisterUseBelow(unsigned Reg,
267 MachineBasicBlock::iterator I,
268 MachineBasicBlock *MBB) {
269 if (I == MBB->end())
270 return false;
Evan Cheng251fa152008-04-02 18:04:08 +0000271
272 // First find out if there are any uses / defs below.
273 bool hasDistInfo = true;
274 unsigned CurDist = DistanceMap[I];
275 SmallVector<MachineInstr*, 4> Uses;
276 SmallVector<MachineInstr*, 4> Defs;
277 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg),
278 RE = MRI->reg_end(); RI != RE; ++RI) {
279 MachineOperand &UDO = RI.getOperand();
280 MachineInstr *UDMI = &*RI;
281 if (UDMI->getParent() != MBB)
282 continue;
283 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
284 bool isBelow = false;
285 if (DI == DistanceMap.end()) {
286 // Must be below if it hasn't been assigned a distance yet.
287 isBelow = true;
288 hasDistInfo = false;
289 } else if (DI->second > CurDist)
290 isBelow = true;
291 if (isBelow) {
292 if (UDO.isUse())
293 Uses.push_back(UDMI);
294 if (UDO.isDef())
295 Defs.push_back(UDMI);
Evan Cheng97a51302008-03-19 00:52:20 +0000296 }
297 }
Evan Cheng251fa152008-04-02 18:04:08 +0000298
299 if (Uses.empty())
300 // No uses below.
301 return false;
302 else if (!Uses.empty() && Defs.empty())
303 // There are uses below but no defs below.
304 return true;
305 // There are both uses and defs below. We need to know which comes first.
306 if (!hasDistInfo) {
307 // Complete DistanceMap for this MBB. This information is computed only
308 // once per MBB.
309 ++I;
310 ++CurDist;
311 for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I, ++CurDist)
312 DistanceMap.insert(std::make_pair(I, CurDist));
313 }
314
Evan Cheng1c3ee662008-04-16 09:46:40 +0000315 unsigned EarliestUse = DistanceMap[Uses[0]];
316 for (unsigned i = 1, e = Uses.size(); i != e; ++i) {
Evan Cheng251fa152008-04-02 18:04:08 +0000317 unsigned Dist = DistanceMap[Uses[i]];
318 if (Dist < EarliestUse)
319 EarliestUse = Dist;
320 }
321 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
322 unsigned Dist = DistanceMap[Defs[i]];
323 if (Dist < EarliestUse)
324 // The register is defined before its first use below.
325 return false;
326 }
327 return true;
Evan Cheng97a51302008-03-19 00:52:20 +0000328}
329
Evan Cheng1c3ee662008-04-16 09:46:40 +0000330bool LiveVariables::HandlePhysRegKill(unsigned Reg) {
331 if (!PhysRegUse[Reg] && !PhysRegDef[Reg])
332 return false;
333
334 MachineInstr *LastRefOrPartRef = PhysRegUse[Reg]
335 ? PhysRegUse[Reg] : PhysRegDef[Reg];
336 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
337 // The whole register is used.
338 // AL =
339 // AH =
340 //
341 // = AX
342 // = AL, AX<imp-use, kill>
343 // AX =
344 //
345 // Or whole register is defined, but not used at all.
346 // AX<dead> =
347 // ...
348 // AX =
349 //
350 // Or whole register is defined, but only partly used.
351 // AX<dead> = AL<imp-def>
352 // = AL<kill>
353 // AX =
Owen Anderson7ba9a8f2008-08-14 23:41:38 +0000354 SmallSet<unsigned, 8> PartUses;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000355 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
356 unsigned SubReg = *SubRegs; ++SubRegs) {
357 if (MachineInstr *Use = PhysRegUse[SubReg]) {
358 PartUses.insert(SubReg);
359 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
360 PartUses.insert(*SS);
361 unsigned Dist = DistanceMap[Use];
362 if (Dist > LastRefOrPartRefDist) {
363 LastRefOrPartRefDist = Dist;
364 LastRefOrPartRef = Use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000366 }
367 }
368 if (LastRefOrPartRef == PhysRegDef[Reg])
369 // Not used at all.
370 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
371
372 /* Partial uses. Mark register def dead and add implicit def of
373 sub-registers which are used.
374 FIXME: LiveIntervalAnalysis can't handle this yet!
375 EAX<dead> = op AL<imp-def>
376 That is, EAX def is dead but AL def extends pass it.
377 Enable this after live interval analysis is fixed to improve codegen!
378 else if (!PhysRegUse[Reg]) {
379 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
380 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
381 unsigned SubReg = *SubRegs; ++SubRegs) {
382 if (PartUses.count(SubReg)) {
383 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
384 true, true));
385 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
386 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
387 PartUses.erase(*SS);
388 }
389 }
390 } */
391 else
392 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
393 return true;
394}
395
396void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
397 // What parts of the register are previously defined?
Owen Anderson9a4cb152008-06-27 07:05:59 +0000398 SmallSet<unsigned, 32> Live;
Evan Cheng1c3ee662008-04-16 09:46:40 +0000399 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
400 Live.insert(Reg);
401 for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
402 Live.insert(*SS);
403 } else {
404 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
405 unsigned SubReg = *SubRegs; ++SubRegs) {
406 // If a register isn't itself defined, but all parts that make up of it
407 // are defined, then consider it also defined.
408 // e.g.
409 // AL =
410 // AH =
411 // = AX
412 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
413 Live.insert(SubReg);
414 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
415 Live.insert(*SS);
416 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000417 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 }
419
Evan Cheng1c3ee662008-04-16 09:46:40 +0000420 // Start from the largest piece, find the last time any part of the register
421 // is referenced.
422 if (!HandlePhysRegKill(Reg)) {
423 // Only some of the sub-registers are used.
424 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
425 unsigned SubReg = *SubRegs; ++SubRegs) {
426 if (!Live.count(SubReg))
427 // Skip if this sub-register isn't defined.
428 continue;
429 if (HandlePhysRegKill(SubReg)) {
430 Live.erase(SubReg);
431 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
432 Live.erase(*SS);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000433 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 }
Evan Cheng1c3ee662008-04-16 09:46:40 +0000435 assert(Live.empty() && "Not all defined registers are killed / dead?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 }
437
438 if (MI) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000439 // Does this extend the live range of a super-register?
Owen Anderson7ba9a8f2008-08-14 23:41:38 +0000440 SmallSet<unsigned, 8> Processed;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000441 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000443 if (Processed.count(SuperReg))
444 continue;
445 MachineInstr *LastRef = PhysRegUse[SuperReg]
446 ? PhysRegUse[SuperReg] : PhysRegDef[SuperReg];
447 if (LastRef && LastRef != MI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 // The larger register is previously defined. Now a smaller part is
Evan Cheng97a51302008-03-19 00:52:20 +0000449 // being re-defined. Treat it as read/mod/write if there are uses
450 // below.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451 // EAX =
452 // AX = EAX<imp-use,kill>, EAX<imp-def>
Evan Cheng97a51302008-03-19 00:52:20 +0000453 // ...
454 /// = EAX
Evan Cheng1c3ee662008-04-16 09:46:40 +0000455 if (hasRegisterUseBelow(SuperReg, MI, MI->getParent())) {
Evan Cheng97a51302008-03-19 00:52:20 +0000456 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
Evan Cheng1c3ee662008-04-16 09:46:40 +0000457 true/*IsImp*/,true/*IsKill*/));
Evan Cheng97a51302008-03-19 00:52:20 +0000458 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
459 true/*IsImp*/));
Evan Cheng1c3ee662008-04-16 09:46:40 +0000460 PhysRegDef[SuperReg] = MI;
461 PhysRegUse[SuperReg] = NULL;
462 Processed.insert(SuperReg);
463 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
464 PhysRegDef[*SS] = MI;
465 PhysRegUse[*SS] = NULL;
466 Processed.insert(*SS);
467 }
Evan Cheng97a51302008-03-19 00:52:20 +0000468 } else {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000469 // Otherwise, the super register is killed.
470 if (HandlePhysRegKill(SuperReg)) {
471 PhysRegDef[SuperReg] = NULL;
472 PhysRegUse[SuperReg] = NULL;
473 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
474 PhysRegDef[*SS] = NULL;
475 PhysRegUse[*SS] = NULL;
476 Processed.insert(*SS);
477 }
478 }
Evan Cheng97a51302008-03-19 00:52:20 +0000479 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 }
481 }
482
Evan Cheng1c3ee662008-04-16 09:46:40 +0000483 // Remember this def.
484 PhysRegDef[Reg] = MI;
485 PhysRegUse[Reg] = NULL;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000486 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng1c3ee662008-04-16 09:46:40 +0000488 PhysRegDef[SubReg] = MI;
489 PhysRegUse[SubReg] = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 }
491 }
492}
493
494bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
495 MF = &mf;
Evan Cheng251fa152008-04-02 18:04:08 +0000496 MRI = &mf.getRegInfo();
Evan Chengc7daf1f2008-03-05 00:59:57 +0000497 TRI = MF->getTarget().getRegisterInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498
Evan Chengc7daf1f2008-03-05 00:59:57 +0000499 ReservedRegisters = TRI->getReservedRegs(mf);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500
Evan Chengc7daf1f2008-03-05 00:59:57 +0000501 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng1c3ee662008-04-16 09:46:40 +0000502 PhysRegDef = new MachineInstr*[NumRegs];
503 PhysRegUse = new MachineInstr*[NumRegs];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng1c3ee662008-04-16 09:46:40 +0000505 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
506 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507
Bill Wendling85b03762008-02-20 09:15:16 +0000508 /// Get some space for a respectable number of registers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 VirtRegInfo.resize(64);
510
511 analyzePHINodes(mf);
512
513 // Calculate live variable information in depth first order on the CFG of the
514 // function. This guarantees that we will see the definition of a virtual
515 // register before its uses due to dominance properties of SSA (except for PHI
516 // nodes, which are treated as a special case).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 MachineBasicBlock *Entry = MF->begin();
518 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling85b03762008-02-20 09:15:16 +0000519
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
521 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
522 DFI != E; ++DFI) {
523 MachineBasicBlock *MBB = *DFI;
524
525 // Mark live-in registers as live-in.
526 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
527 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000528 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 "Cannot have a live-in virtual register!");
530 HandlePhysRegDef(*II, 0);
531 }
532
533 // Loop over all of the instructions, processing them.
Evan Cheng251fa152008-04-02 18:04:08 +0000534 DistanceMap.clear();
535 unsigned Dist = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
537 I != E; ++I) {
538 MachineInstr *MI = I;
Evan Cheng251fa152008-04-02 18:04:08 +0000539 DistanceMap.insert(std::make_pair(MI, Dist++));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540
541 // Process all of the operands of the instruction...
542 unsigned NumOperandsToProcess = MI->getNumOperands();
543
544 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
545 // of the uses. They will be handled in other basic blocks.
546 if (MI->getOpcode() == TargetInstrInfo::PHI)
547 NumOperandsToProcess = 1;
548
Evan Cheng1c3ee662008-04-16 09:46:40 +0000549 SmallVector<unsigned, 4> UseRegs;
550 SmallVector<unsigned, 4> DefRegs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000552 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng1c3ee662008-04-16 09:46:40 +0000553 if (MO.isRegister() && MO.getReg()) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000554 unsigned MOReg = MO.getReg();
Evan Cheng1c3ee662008-04-16 09:46:40 +0000555 if (!MOReg)
556 continue;
557 if (MO.isUse())
558 UseRegs.push_back(MOReg);
559 if (MO.isDef())
560 DefRegs.push_back(MOReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 }
562 }
563
Evan Cheng1c3ee662008-04-16 09:46:40 +0000564 // Process all uses.
565 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
566 unsigned MOReg = UseRegs[i];
567 if (TargetRegisterInfo::isVirtualRegister(MOReg))
568 HandleVirtRegUse(MOReg, MBB, MI);
569 else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
570 !ReservedRegisters[MOReg])
571 HandlePhysRegUse(MOReg, MI);
572 }
573
Bill Wendling85b03762008-02-20 09:15:16 +0000574 // Process all defs.
Evan Cheng1c3ee662008-04-16 09:46:40 +0000575 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
576 unsigned MOReg = DefRegs[i];
577 if (TargetRegisterInfo::isVirtualRegister(MOReg)) {
578 VarInfo &VRInfo = getVarInfo(MOReg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000579
Evan Cheng1c3ee662008-04-16 09:46:40 +0000580 if (VRInfo.AliveBlocks.none())
581 // If vr is not alive in any block, then defaults to dead.
582 VRInfo.Kills.push_back(MI);
583 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
584 !ReservedRegisters[MOReg]) {
585 HandlePhysRegDef(MOReg, MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 }
587 }
588 }
589
590 // Handle any virtual assignments from PHI nodes which might be at the
591 // bottom of this basic block. We check all of our successor blocks to see
592 // if they have PHI nodes, and if so, we simulate an assignment at the end
593 // of the current block.
594 if (!PHIVarInfo[MBB->getNumber()].empty()) {
595 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
596
597 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000598 E = VarInfoVec.end(); I != E; ++I)
599 // Mark it alive only in the block we are representing.
Evan Cheng251fa152008-04-02 18:04:08 +0000600 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson77d80492008-01-15 22:58:11 +0000601 MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602 }
603
Bill Wendling85b03762008-02-20 09:15:16 +0000604 // Finally, if the last instruction in the block is a return, make sure to
605 // mark it as using all of the live-out values in the function.
Chris Lattner5b930372008-01-07 07:27:27 +0000606 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 MachineInstr *Ret = &MBB->back();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000608
Chris Lattner1b989192007-12-31 04:13:23 +0000609 for (MachineRegisterInfo::liveout_iterator
610 I = MF->getRegInfo().liveout_begin(),
611 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000612 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman2d702012008-06-25 22:14:43 +0000613 "Cannot have a live-out virtual register!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 HandlePhysRegUse(*I, Ret);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000615
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 // Add live-out registers as implicit uses.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000617 if (!Ret->readsRegister(*I))
Chris Lattner63ab1f22007-12-30 00:41:17 +0000618 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 }
620 }
621
Evan Cheng1c3ee662008-04-16 09:46:40 +0000622 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
623 // available at the end of the basic block.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng1c3ee662008-04-16 09:46:40 +0000625 if (PhysRegDef[i] || PhysRegUse[i])
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 HandlePhysRegDef(i, 0);
627
Evan Cheng1c3ee662008-04-16 09:46:40 +0000628 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
629 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 }
631
632 // Convert and transfer the dead / killed information we have gathered into
633 // VirtRegInfo onto MI's.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000635 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
636 if (VirtRegInfo[i].Kills[j] ==
Evan Cheng251fa152008-04-02 18:04:08 +0000637 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000638 VirtRegInfo[i]
639 .Kills[j]->addRegisterDead(i +
640 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000641 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642 else
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000643 VirtRegInfo[i]
644 .Kills[j]->addRegisterKilled(i +
645 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000646 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647
648 // Check to make sure there are no unreachable blocks in the MC CFG for the
649 // function. If so, it is due to a bug in the instruction selector or some
650 // other part of the code generator if this happens.
651#ifndef NDEBUG
652 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
653 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
654#endif
655
Evan Cheng1c3ee662008-04-16 09:46:40 +0000656 delete[] PhysRegDef;
657 delete[] PhysRegUse;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 delete[] PHIVarInfo;
659
660 return false;
661}
662
Evan Chengd1c7e8f2008-07-03 00:07:19 +0000663/// replaceKillInstruction - Update register kill info by replacing a kill
664/// instruction with a new one.
665void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
666 MachineInstr *NewMI) {
667 VarInfo &VI = getVarInfo(Reg);
Evan Chengc2c8ebb2008-07-03 00:28:27 +0000668 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengd1c7e8f2008-07-03 00:07:19 +0000669}
670
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671/// removeVirtualRegistersKilled - Remove all killed info for the specified
672/// instruction.
673void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
674 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
675 MachineOperand &MO = MI->getOperand(i);
Dan Gohman38a9a9f2007-09-14 20:33:02 +0000676 if (MO.isRegister() && MO.isKill()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000677 MO.setIsKill(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678 unsigned Reg = MO.getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000679 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 bool removed = getVarInfo(Reg).removeKill(MI);
681 assert(removed && "kill not in register's VarInfo?");
682 }
683 }
684 }
685}
686
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling85b03762008-02-20 09:15:16 +0000688/// particular, we want to map the variable information of a virtual register
689/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690///
691void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
692 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
693 I != E; ++I)
694 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
695 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
696 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendlingb88bca92008-02-20 06:10:21 +0000697 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
698 .push_back(BBI->getOperand(i).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699}