Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "ARM.h" |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 11 | #include "ARMAddressingModes.h" |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 12 | #include "ARMMCExpr.h" |
Evan Cheng | b72d2a9 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 14 | #include "ARMSubtarget.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 15 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 16 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 17 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCStreamer.h" |
| 20 | #include "llvm/MC/MCExpr.h" |
| 21 | #include "llvm/MC/MCInst.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetRegistry.h" |
| 23 | #include "llvm/Target/TargetAsmParser.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 24 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/Twine.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 32 | /// Shift types used for register controlled shifts in ARM memory addressing. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 33 | enum ShiftType { |
| 34 | Lsl, |
| 35 | Lsr, |
| 36 | Asr, |
| 37 | Ror, |
| 38 | Rrx |
| 39 | }; |
| 40 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 41 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 42 | |
| 43 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 44 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | class ARMAsmParser : public TargetAsmParser { |
| 46 | MCAsmParser &Parser; |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 47 | TargetMachine &TM; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 48 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 49 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 50 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 51 | |
| 52 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 53 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 54 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 55 | int TryParseRegister(); |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 56 | virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 57 | bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 58 | bool ParseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*>&); |
| 59 | bool ParseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*>&); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 60 | bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
| 61 | bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &); |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 62 | bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 63 | bool ParsePrefix(ARMMCExpr::VariantKind &RefKind); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 64 | const MCExpr *ApplyPrefixToExpr(const MCExpr *E, |
| 65 | MCSymbolRefExpr::VariantKind Variant); |
| 66 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 67 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 68 | bool ParseMemoryOffsetReg(bool &Negative, |
| 69 | bool &OffsetRegShifted, |
| 70 | enum ShiftType &ShiftType, |
| 71 | const MCExpr *&ShiftAmount, |
| 72 | const MCExpr *&Offset, |
| 73 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 74 | int &OffsetRegNum, |
| 75 | SMLoc &E); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 76 | bool ParseShift(enum ShiftType &St, const MCExpr *&ShiftAmount, SMLoc &E); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 77 | bool ParseDirectiveWord(unsigned Size, SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 78 | bool ParseDirectiveThumb(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 79 | bool ParseDirectiveThumbFunc(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 80 | bool ParseDirectiveCode(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 81 | bool ParseDirectiveSyntax(SMLoc L); |
| 82 | |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 83 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 84 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 85 | MCStreamer &Out); |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 86 | void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
| 87 | bool &CanAcceptPredicationCode); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 88 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 89 | /// @name Auto-generated Match Functions |
| 90 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 91 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 92 | #define GET_ASSEMBLER_HEADER |
| 93 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 94 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 95 | /// } |
| 96 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 97 | public: |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 98 | ARMAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &_TM) |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 99 | : TargetAsmParser(T), Parser(_Parser), TM(_TM) { |
| 100 | // Initialize the set of available features. |
| 101 | setAvailableFeatures(ComputeAvailableFeatures( |
| 102 | &TM.getSubtarget<ARMSubtarget>())); |
| 103 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 104 | |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 105 | virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 106 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 107 | virtual bool ParseDirective(AsmToken DirectiveID); |
| 108 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 109 | } // end anonymous namespace |
| 110 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 111 | namespace { |
| 112 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 113 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 114 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 115 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 116 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 117 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 118 | CCOut, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 119 | CoprocNum, |
| 120 | CoprocReg, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 121 | Immediate, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 122 | Memory, |
| 123 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 124 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 125 | DPRRegisterList, |
| 126 | SPRRegisterList, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 127 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 128 | } Kind; |
| 129 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 130 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 131 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 132 | |
| 133 | union { |
| 134 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 135 | ARMCC::CondCodes Val; |
| 136 | } CC; |
| 137 | |
| 138 | struct { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 139 | unsigned Val; |
| 140 | } Cop; |
| 141 | |
| 142 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 143 | const char *Data; |
| 144 | unsigned Length; |
| 145 | } Tok; |
| 146 | |
| 147 | struct { |
| 148 | unsigned RegNum; |
| 149 | } Reg; |
| 150 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 151 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 152 | const MCExpr *Val; |
| 153 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 154 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 155 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 156 | struct { |
| 157 | unsigned BaseRegNum; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 158 | union { |
| 159 | unsigned RegNum; ///< Offset register num, when OffsetIsReg. |
| 160 | const MCExpr *Value; ///< Offset value, when !OffsetIsReg. |
| 161 | } Offset; |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 162 | const MCExpr *ShiftAmount; // used when OffsetRegShifted is true |
| 163 | enum ShiftType ShiftType; // used when OffsetRegShifted is true |
| 164 | unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 165 | unsigned Preindexed : 1; |
| 166 | unsigned Postindexed : 1; |
| 167 | unsigned OffsetIsReg : 1; |
| 168 | unsigned Negative : 1; // only used when OffsetIsReg is true |
| 169 | unsigned Writeback : 1; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 170 | } Mem; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 171 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 172 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 173 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 174 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 175 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 176 | Kind = o.Kind; |
| 177 | StartLoc = o.StartLoc; |
| 178 | EndLoc = o.EndLoc; |
| 179 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 180 | case CondCode: |
| 181 | CC = o.CC; |
| 182 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 183 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 184 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 185 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 186 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 187 | case Register: |
| 188 | Reg = o.Reg; |
| 189 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 190 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 191 | case DPRRegisterList: |
| 192 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 193 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 194 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 195 | case CoprocNum: |
| 196 | case CoprocReg: |
| 197 | Cop = o.Cop; |
| 198 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 199 | case Immediate: |
| 200 | Imm = o.Imm; |
| 201 | break; |
| 202 | case Memory: |
| 203 | Mem = o.Mem; |
| 204 | break; |
| 205 | } |
| 206 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 207 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 208 | /// getStartLoc - Get the location of the first token of this operand. |
| 209 | SMLoc getStartLoc() const { return StartLoc; } |
| 210 | /// getEndLoc - Get the location of the last token of this operand. |
| 211 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 212 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 213 | ARMCC::CondCodes getCondCode() const { |
| 214 | assert(Kind == CondCode && "Invalid access!"); |
| 215 | return CC.Val; |
| 216 | } |
| 217 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 218 | unsigned getCoproc() const { |
| 219 | assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!"); |
| 220 | return Cop.Val; |
| 221 | } |
| 222 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 223 | StringRef getToken() const { |
| 224 | assert(Kind == Token && "Invalid access!"); |
| 225 | return StringRef(Tok.Data, Tok.Length); |
| 226 | } |
| 227 | |
| 228 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 229 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 230 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 231 | } |
| 232 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 233 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 234 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 235 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 236 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 237 | } |
| 238 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 239 | const MCExpr *getImm() const { |
| 240 | assert(Kind == Immediate && "Invalid access!"); |
| 241 | return Imm.Val; |
| 242 | } |
| 243 | |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 244 | /// @name Memory Operand Accessors |
| 245 | /// @{ |
| 246 | |
| 247 | unsigned getMemBaseRegNum() const { |
| 248 | return Mem.BaseRegNum; |
| 249 | } |
| 250 | unsigned getMemOffsetRegNum() const { |
| 251 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 252 | return Mem.Offset.RegNum; |
| 253 | } |
| 254 | const MCExpr *getMemOffset() const { |
| 255 | assert(!Mem.OffsetIsReg && "Invalid access!"); |
| 256 | return Mem.Offset.Value; |
| 257 | } |
| 258 | unsigned getMemOffsetRegShifted() const { |
| 259 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 260 | return Mem.OffsetRegShifted; |
| 261 | } |
| 262 | const MCExpr *getMemShiftAmount() const { |
| 263 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 264 | return Mem.ShiftAmount; |
| 265 | } |
| 266 | enum ShiftType getMemShiftType() const { |
| 267 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 268 | return Mem.ShiftType; |
| 269 | } |
| 270 | bool getMemPreindexed() const { return Mem.Preindexed; } |
| 271 | bool getMemPostindexed() const { return Mem.Postindexed; } |
| 272 | bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; } |
| 273 | bool getMemNegative() const { return Mem.Negative; } |
| 274 | bool getMemWriteback() const { return Mem.Writeback; } |
| 275 | |
| 276 | /// @} |
| 277 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 278 | bool isCoprocNum() const { return Kind == CoprocNum; } |
| 279 | bool isCoprocReg() const { return Kind == CoprocReg; } |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 280 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 281 | bool isCCOut() const { return Kind == CCOut; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 282 | bool isImm() const { return Kind == Immediate; } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 283 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 284 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 285 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 286 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 287 | bool isToken() const { return Kind == Token; } |
| 288 | bool isMemory() const { return Kind == Memory; } |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 289 | bool isMemMode5() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 290 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() || |
| 291 | getMemNegative()) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 292 | return false; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 293 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 294 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 295 | if (!CE) return false; |
| 296 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 297 | // The offset must be a multiple of 4 in the range 0-1020. |
| 298 | int64_t Value = CE->getValue(); |
| 299 | return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020); |
| 300 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 301 | bool isMemModeRegThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 302 | if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 303 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 304 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 305 | } |
| 306 | bool isMemModeImmThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 307 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 308 | return false; |
| 309 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 310 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 311 | if (!CE) return false; |
| 312 | |
| 313 | // The offset must be a multiple of 4 in the range 0-124. |
| 314 | uint64_t Value = CE->getValue(); |
| 315 | return ((Value & 0x3) == 0 && Value <= 124); |
| 316 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 317 | |
| 318 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 319 | // Add as immediates when possible. Null MCExpr = 0. |
| 320 | if (Expr == 0) |
| 321 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 322 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 323 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 324 | else |
| 325 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 326 | } |
| 327 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 328 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 329 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 330 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 331 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 332 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 333 | } |
| 334 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 335 | void addCoprocNumOperands(MCInst &Inst, unsigned N) const { |
| 336 | assert(N == 1 && "Invalid number of operands!"); |
| 337 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 338 | } |
| 339 | |
| 340 | void addCoprocRegOperands(MCInst &Inst, unsigned N) const { |
| 341 | assert(N == 1 && "Invalid number of operands!"); |
| 342 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 343 | } |
| 344 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 345 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 346 | assert(N == 1 && "Invalid number of operands!"); |
| 347 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 348 | } |
| 349 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 350 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 351 | assert(N == 1 && "Invalid number of operands!"); |
| 352 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 353 | } |
| 354 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 355 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 356 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 357 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 358 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 359 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 360 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 361 | } |
| 362 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 363 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 364 | addRegListOperands(Inst, N); |
| 365 | } |
| 366 | |
| 367 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 368 | addRegListOperands(Inst, N); |
| 369 | } |
| 370 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 371 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 372 | assert(N == 1 && "Invalid number of operands!"); |
| 373 | addExpr(Inst, getImm()); |
| 374 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 375 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 376 | void addMemMode5Operands(MCInst &Inst, unsigned N) const { |
| 377 | assert(N == 2 && isMemMode5() && "Invalid number of operands!"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 378 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 379 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 380 | assert(!getMemOffsetIsReg() && "Invalid mode 5 operand"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 381 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 382 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 383 | // the difference? |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 384 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 385 | assert(CE && "Non-constant mode 5 offset operand!"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 386 | |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 387 | // The MCInst offset operand doesn't include the low two bits (like |
| 388 | // the instruction encoding). |
| 389 | int64_t Offset = CE->getValue() / 4; |
| 390 | if (Offset >= 0) |
| 391 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, |
| 392 | Offset))); |
| 393 | else |
| 394 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, |
| 395 | -Offset))); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 396 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 397 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 398 | void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const { |
| 399 | assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 400 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 401 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 402 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 403 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 404 | void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const { |
| 405 | assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 406 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 407 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 408 | assert(CE && "Non-constant mode offset operand!"); |
| 409 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 410 | } |
| 411 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 412 | virtual void dump(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 413 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 414 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 415 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 416 | Op->CC.Val = CC; |
| 417 | Op->StartLoc = S; |
| 418 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 419 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 420 | } |
| 421 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 422 | static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { |
| 423 | ARMOperand *Op = new ARMOperand(CoprocNum); |
| 424 | Op->Cop.Val = CopVal; |
| 425 | Op->StartLoc = S; |
| 426 | Op->EndLoc = S; |
| 427 | return Op; |
| 428 | } |
| 429 | |
| 430 | static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { |
| 431 | ARMOperand *Op = new ARMOperand(CoprocReg); |
| 432 | Op->Cop.Val = CopVal; |
| 433 | Op->StartLoc = S; |
| 434 | Op->EndLoc = S; |
| 435 | return Op; |
| 436 | } |
| 437 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 438 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 439 | ARMOperand *Op = new ARMOperand(CCOut); |
| 440 | Op->Reg.RegNum = RegNum; |
| 441 | Op->StartLoc = S; |
| 442 | Op->EndLoc = S; |
| 443 | return Op; |
| 444 | } |
| 445 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 446 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 447 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 448 | Op->Tok.Data = Str.data(); |
| 449 | Op->Tok.Length = Str.size(); |
| 450 | Op->StartLoc = S; |
| 451 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 452 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 453 | } |
| 454 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 455 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 456 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 457 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 458 | Op->StartLoc = S; |
| 459 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 460 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 461 | } |
| 462 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 463 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 464 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 465 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 466 | KindTy Kind = RegisterList; |
| 467 | |
| 468 | if (ARM::DPRRegClass.contains(Regs.front().first)) |
| 469 | Kind = DPRRegisterList; |
| 470 | else if (ARM::SPRRegClass.contains(Regs.front().first)) |
| 471 | Kind = SPRRegisterList; |
| 472 | |
| 473 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 474 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 475 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 476 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 477 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 478 | Op->StartLoc = StartLoc; |
| 479 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 480 | return Op; |
| 481 | } |
| 482 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 483 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 484 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 485 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 486 | Op->StartLoc = S; |
| 487 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 488 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 489 | } |
| 490 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 491 | static ARMOperand *CreateMem(unsigned BaseRegNum, bool OffsetIsReg, |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 492 | const MCExpr *Offset, int OffsetRegNum, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 493 | bool OffsetRegShifted, enum ShiftType ShiftType, |
| 494 | const MCExpr *ShiftAmount, bool Preindexed, |
| 495 | bool Postindexed, bool Negative, bool Writeback, |
| 496 | SMLoc S, SMLoc E) { |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 497 | assert((OffsetRegNum == -1 || OffsetIsReg) && |
| 498 | "OffsetRegNum must imply OffsetIsReg!"); |
| 499 | assert((!OffsetRegShifted || OffsetIsReg) && |
| 500 | "OffsetRegShifted must imply OffsetIsReg!"); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 501 | assert((Offset || OffsetIsReg) && |
| 502 | "Offset must exists unless register offset is used!"); |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 503 | assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) && |
| 504 | "Cannot have shift amount without shifted register offset!"); |
| 505 | assert((!Offset || !OffsetIsReg) && |
| 506 | "Cannot have expression offset and register offset!"); |
| 507 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 508 | ARMOperand *Op = new ARMOperand(Memory); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 509 | Op->Mem.BaseRegNum = BaseRegNum; |
| 510 | Op->Mem.OffsetIsReg = OffsetIsReg; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 511 | if (OffsetIsReg) |
| 512 | Op->Mem.Offset.RegNum = OffsetRegNum; |
| 513 | else |
| 514 | Op->Mem.Offset.Value = Offset; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 515 | Op->Mem.OffsetRegShifted = OffsetRegShifted; |
| 516 | Op->Mem.ShiftType = ShiftType; |
| 517 | Op->Mem.ShiftAmount = ShiftAmount; |
| 518 | Op->Mem.Preindexed = Preindexed; |
| 519 | Op->Mem.Postindexed = Postindexed; |
| 520 | Op->Mem.Negative = Negative; |
| 521 | Op->Mem.Writeback = Writeback; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 522 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 523 | Op->StartLoc = S; |
| 524 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 525 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 526 | } |
| 527 | }; |
| 528 | |
| 529 | } // end anonymous namespace. |
| 530 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 531 | void ARMOperand::dump(raw_ostream &OS) const { |
| 532 | switch (Kind) { |
| 533 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 534 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 535 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 536 | case CCOut: |
| 537 | OS << "<ccout " << getReg() << ">"; |
| 538 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 539 | case CoprocNum: |
| 540 | OS << "<coprocessor number: " << getCoproc() << ">"; |
| 541 | break; |
| 542 | case CoprocReg: |
| 543 | OS << "<coprocessor register: " << getCoproc() << ">"; |
| 544 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 545 | case Immediate: |
| 546 | getImm()->print(OS); |
| 547 | break; |
| 548 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 549 | OS << "<memory " |
| 550 | << "base:" << getMemBaseRegNum(); |
| 551 | if (getMemOffsetIsReg()) { |
| 552 | OS << " offset:<register " << getMemOffsetRegNum(); |
| 553 | if (getMemOffsetRegShifted()) { |
| 554 | OS << " offset-shift-type:" << getMemShiftType(); |
| 555 | OS << " offset-shift-amount:" << *getMemShiftAmount(); |
| 556 | } |
| 557 | } else { |
| 558 | OS << " offset:" << *getMemOffset(); |
| 559 | } |
| 560 | if (getMemOffsetIsReg()) |
| 561 | OS << " (offset-is-reg)"; |
| 562 | if (getMemPreindexed()) |
| 563 | OS << " (pre-indexed)"; |
| 564 | if (getMemPostindexed()) |
| 565 | OS << " (post-indexed)"; |
| 566 | if (getMemNegative()) |
| 567 | OS << " (negative)"; |
| 568 | if (getMemWriteback()) |
| 569 | OS << " (writeback)"; |
| 570 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 571 | break; |
| 572 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 573 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 574 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 575 | case RegisterList: |
| 576 | case DPRRegisterList: |
| 577 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 578 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 579 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 580 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 581 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 582 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 583 | OS << *I; |
| 584 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 585 | } |
| 586 | |
| 587 | OS << ">"; |
| 588 | break; |
| 589 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 590 | case Token: |
| 591 | OS << "'" << getToken() << "'"; |
| 592 | break; |
| 593 | } |
| 594 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 595 | |
| 596 | /// @name Auto-generated Match Functions |
| 597 | /// { |
| 598 | |
| 599 | static unsigned MatchRegisterName(StringRef Name); |
| 600 | |
| 601 | /// } |
| 602 | |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 603 | bool ARMAsmParser::ParseRegister(unsigned &RegNo, |
| 604 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 605 | RegNo = TryParseRegister(); |
| 606 | |
| 607 | return (RegNo == (unsigned)-1); |
| 608 | } |
| 609 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 610 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 611 | /// and if it is a register name the token is eaten and the register number is |
| 612 | /// returned. Otherwise return -1. |
| 613 | /// |
| 614 | int ARMAsmParser::TryParseRegister() { |
| 615 | const AsmToken &Tok = Parser.getTok(); |
| 616 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 617 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 618 | // FIXME: Validate register for the current architecture; we have to do |
| 619 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 620 | std::string upperCase = Tok.getString().str(); |
| 621 | std::string lowerCase = LowercaseString(upperCase); |
| 622 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 623 | if (!RegNum) { |
| 624 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 625 | .Case("r13", ARM::SP) |
| 626 | .Case("r14", ARM::LR) |
| 627 | .Case("r15", ARM::PC) |
| 628 | .Case("ip", ARM::R12) |
| 629 | .Default(0); |
| 630 | } |
| 631 | if (!RegNum) return -1; |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 632 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 633 | Parser.Lex(); // Eat identifier token. |
| 634 | return RegNum; |
| 635 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 636 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 637 | /// Try to parse a register name. The token must be an Identifier when called. |
| 638 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 639 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 640 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 641 | /// TODO this is likely to change to allow different register types and or to |
| 642 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 643 | bool ARMAsmParser:: |
| 644 | TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 645 | SMLoc S = Parser.getTok().getLoc(); |
| 646 | int RegNo = TryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 647 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 648 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 649 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 650 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 651 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 652 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 653 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 654 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 655 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 656 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 657 | } |
| 658 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 659 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 660 | } |
| 661 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 662 | /// MatchCoprocessorOperandName - Try to parse an coprocessor related |
| 663 | /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", |
| 664 | /// "c5", ... |
| 665 | static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 666 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 667 | // but efficient. |
| 668 | switch (Name.size()) { |
| 669 | default: break; |
| 670 | case 2: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 671 | if (Name[0] != CoprocOp) |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 672 | return -1; |
| 673 | switch (Name[1]) { |
| 674 | default: return -1; |
| 675 | case '0': return 0; |
| 676 | case '1': return 1; |
| 677 | case '2': return 2; |
| 678 | case '3': return 3; |
| 679 | case '4': return 4; |
| 680 | case '5': return 5; |
| 681 | case '6': return 6; |
| 682 | case '7': return 7; |
| 683 | case '8': return 8; |
| 684 | case '9': return 9; |
| 685 | } |
| 686 | break; |
| 687 | case 3: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 688 | if (Name[0] != CoprocOp || Name[1] != '1') |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 689 | return -1; |
| 690 | switch (Name[2]) { |
| 691 | default: return -1; |
| 692 | case '0': return 10; |
| 693 | case '1': return 11; |
| 694 | case '2': return 12; |
| 695 | case '3': return 13; |
| 696 | case '4': return 14; |
| 697 | case '5': return 15; |
| 698 | } |
| 699 | break; |
| 700 | } |
| 701 | |
| 702 | llvm_unreachable("Unhandled coprocessor operand string!"); |
| 703 | return -1; |
| 704 | } |
| 705 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 706 | /// ParseCoprocNumOperand - Try to parse an coprocessor number operand. The |
| 707 | /// token must be an Identifier when called, and if it is a coprocessor |
| 708 | /// number, the token is eaten and the operand is added to the operand list. |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 709 | bool ARMAsmParser:: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 710 | ParseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 711 | SMLoc S = Parser.getTok().getLoc(); |
| 712 | const AsmToken &Tok = Parser.getTok(); |
| 713 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 714 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 715 | int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 716 | if (Num == -1) |
| 717 | return true; |
| 718 | |
| 719 | Parser.Lex(); // Eat identifier token. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 720 | Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); |
| 721 | return false; |
| 722 | } |
| 723 | |
| 724 | /// ParseCoprocRegOperand - Try to parse an coprocessor register operand. The |
| 725 | /// token must be an Identifier when called, and if it is a coprocessor |
| 726 | /// number, the token is eaten and the operand is added to the operand list. |
| 727 | bool ARMAsmParser:: |
| 728 | ParseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 729 | SMLoc S = Parser.getTok().getLoc(); |
| 730 | const AsmToken &Tok = Parser.getTok(); |
| 731 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 732 | |
| 733 | int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); |
| 734 | if (Reg == -1) |
| 735 | return true; |
| 736 | |
| 737 | Parser.Lex(); // Eat identifier token. |
| 738 | Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 739 | return false; |
| 740 | } |
| 741 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 742 | /// Parse a register list, return it if successful else return null. The first |
| 743 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 744 | bool ARMAsmParser:: |
| 745 | ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 746 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 747 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 748 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 749 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 750 | // Read the rest of the registers in the list. |
| 751 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 752 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 753 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 754 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 755 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 756 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 757 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 758 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 759 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 760 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 761 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 762 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 763 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 764 | |
Bill Wendling | 1d6a265 | 2010-11-06 10:40:24 +0000 | [diff] [blame] | 765 | int RegNum = TryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 766 | if (RegNum == -1) { |
| 767 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 768 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 769 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 770 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 771 | if (IsRange) { |
| 772 | int Reg = PrevRegNum; |
| 773 | do { |
| 774 | ++Reg; |
| 775 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 776 | } while (Reg != RegNum); |
| 777 | } else { |
| 778 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 779 | } |
| 780 | |
| 781 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 782 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 783 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 784 | |
| 785 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 786 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 787 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 788 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 789 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 790 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 791 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 792 | SMLoc E = RCurlyTok.getLoc(); |
| 793 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 794 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 795 | // Verify the register list. |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 796 | SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 797 | RI = Registers.begin(), RE = Registers.end(); |
| 798 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 799 | unsigned HighRegNum = getARMRegisterNumbering(RI->first); |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 800 | bool EmittedWarning = false; |
| 801 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 802 | DenseMap<unsigned, bool> RegMap; |
| 803 | RegMap[HighRegNum] = true; |
| 804 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 805 | for (++RI; RI != RE; ++RI) { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 806 | const std::pair<unsigned, SMLoc> &RegInfo = *RI; |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 807 | unsigned Reg = getARMRegisterNumbering(RegInfo.first); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 808 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 809 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 810 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 811 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 812 | } |
| 813 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 814 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 815 | Warning(RegInfo.second, |
| 816 | "register not in ascending order in register list"); |
| 817 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 818 | RegMap[Reg] = true; |
| 819 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 820 | } |
| 821 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 822 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 823 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 824 | } |
| 825 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 826 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 827 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 828 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 829 | /// TODO Only preindexing and postindexing addressing are started, unindexed |
| 830 | /// with option, etc are still to do. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 831 | bool ARMAsmParser:: |
| 832 | ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 833 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 834 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 835 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 836 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 837 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 838 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 839 | const AsmToken &BaseRegTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 840 | if (BaseRegTok.isNot(AsmToken::Identifier)) { |
| 841 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 842 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 843 | } |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 844 | int BaseRegNum = TryParseRegister(); |
| 845 | if (BaseRegNum == -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 846 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 847 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 848 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 849 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 850 | // The next token must either be a comma or a closing bracket. |
| 851 | const AsmToken &Tok = Parser.getTok(); |
| 852 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
| 853 | return true; |
| 854 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 855 | bool Preindexed = false; |
| 856 | bool Postindexed = false; |
| 857 | bool OffsetIsReg = false; |
| 858 | bool Negative = false; |
| 859 | bool Writeback = false; |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 860 | ARMOperand *WBOp = 0; |
| 861 | int OffsetRegNum = -1; |
| 862 | bool OffsetRegShifted = false; |
| 863 | enum ShiftType ShiftType = Lsl; |
| 864 | const MCExpr *ShiftAmount = 0; |
| 865 | const MCExpr *Offset = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 866 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 867 | // First look for preindexed address forms, that is after the "[Rn" we now |
| 868 | // have to see if the next token is a comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 869 | if (Tok.is(AsmToken::Comma)) { |
| 870 | Preindexed = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 871 | Parser.Lex(); // Eat comma token. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 872 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 873 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount, |
| 874 | Offset, OffsetIsReg, OffsetRegNum, E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 875 | return true; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 876 | const AsmToken &RBracTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 877 | if (RBracTok.isNot(AsmToken::RBrac)) { |
| 878 | Error(RBracTok.getLoc(), "']' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 879 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 880 | } |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 881 | E = RBracTok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 882 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 883 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 884 | const AsmToken &ExclaimTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 885 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 886 | WBOp = ARMOperand::CreateToken(ExclaimTok.getString(), |
| 887 | ExclaimTok.getLoc()); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 888 | Writeback = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 889 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 890 | } |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 891 | } else { |
| 892 | // The "[Rn" we have so far was not followed by a comma. |
| 893 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 894 | // If there's anything other than the right brace, this is a post indexing |
| 895 | // addressing form. |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 896 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 897 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 898 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 899 | const AsmToken &NextTok = Parser.getTok(); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 900 | |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 901 | if (NextTok.isNot(AsmToken::EndOfStatement)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 902 | Postindexed = true; |
| 903 | Writeback = true; |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 904 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 905 | if (NextTok.isNot(AsmToken::Comma)) { |
| 906 | Error(NextTok.getLoc(), "',' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 907 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 908 | } |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 909 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 910 | Parser.Lex(); // Eat comma token. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 911 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 912 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 913 | ShiftAmount, Offset, OffsetIsReg, OffsetRegNum, |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 914 | E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 915 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 916 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 917 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 918 | |
| 919 | // Force Offset to exist if used. |
| 920 | if (!OffsetIsReg) { |
| 921 | if (!Offset) |
| 922 | Offset = MCConstantExpr::Create(0, getContext()); |
| 923 | } |
| 924 | |
| 925 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, OffsetIsReg, Offset, |
| 926 | OffsetRegNum, OffsetRegShifted, |
| 927 | ShiftType, ShiftAmount, Preindexed, |
| 928 | Postindexed, Negative, Writeback, |
| 929 | S, E)); |
| 930 | if (WBOp) |
| 931 | Operands.push_back(WBOp); |
| 932 | |
| 933 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 934 | } |
| 935 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 936 | /// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn]," |
| 937 | /// we will parse the following (were +/- means that a plus or minus is |
| 938 | /// optional): |
| 939 | /// +/-Rm |
| 940 | /// +/-Rm, shift |
| 941 | /// #offset |
| 942 | /// we return false on success or an error otherwise. |
| 943 | bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 944 | bool &OffsetRegShifted, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 945 | enum ShiftType &ShiftType, |
| 946 | const MCExpr *&ShiftAmount, |
| 947 | const MCExpr *&Offset, |
| 948 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 949 | int &OffsetRegNum, |
| 950 | SMLoc &E) { |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 951 | Negative = false; |
| 952 | OffsetRegShifted = false; |
| 953 | OffsetIsReg = false; |
| 954 | OffsetRegNum = -1; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 955 | const AsmToken &NextTok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 956 | E = NextTok.getLoc(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 957 | if (NextTok.is(AsmToken::Plus)) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 958 | Parser.Lex(); // Eat plus token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 959 | else if (NextTok.is(AsmToken::Minus)) { |
| 960 | Negative = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 961 | Parser.Lex(); // Eat minus token |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 962 | } |
| 963 | // See if there is a register following the "[Rn," or "[Rn]," we have so far. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 964 | const AsmToken &OffsetRegTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 965 | if (OffsetRegTok.is(AsmToken::Identifier)) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 966 | SMLoc CurLoc = OffsetRegTok.getLoc(); |
| 967 | OffsetRegNum = TryParseRegister(); |
| 968 | if (OffsetRegNum != -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 969 | OffsetIsReg = true; |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 970 | E = CurLoc; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 971 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 972 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 973 | |
Bill Wendling | 12f40e9 | 2010-11-06 10:51:53 +0000 | [diff] [blame] | 974 | // If we parsed a register as the offset then there can be a shift after that. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 975 | if (OffsetRegNum != -1) { |
| 976 | // Look for a comma then a shift |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 977 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 978 | if (Tok.is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 979 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 980 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 981 | const AsmToken &Tok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 982 | if (ParseShift(ShiftType, ShiftAmount, E)) |
Duncan Sands | 3472766 | 2010-07-12 08:16:59 +0000 | [diff] [blame] | 983 | return Error(Tok.getLoc(), "shift expected"); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 984 | OffsetRegShifted = true; |
| 985 | } |
| 986 | } |
| 987 | else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm" |
| 988 | // Look for #offset following the "[Rn," or "[Rn]," |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 989 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 990 | if (HashTok.isNot(AsmToken::Hash)) |
| 991 | return Error(HashTok.getLoc(), "'#' expected"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 992 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 993 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 994 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 995 | if (getParser().ParseExpression(Offset)) |
| 996 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 997 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 998 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 999 | return false; |
| 1000 | } |
| 1001 | |
| 1002 | /// ParseShift as one of these two: |
| 1003 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 1004 | /// rrx |
| 1005 | /// and returns true if it parses a shift otherwise it returns false. |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1006 | bool ARMAsmParser::ParseShift(ShiftType &St, const MCExpr *&ShiftAmount, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1007 | SMLoc &E) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1008 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1009 | if (Tok.isNot(AsmToken::Identifier)) |
| 1010 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 1011 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1012 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 1013 | St = Lsl; |
| 1014 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
| 1015 | St = Lsr; |
| 1016 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 1017 | St = Asr; |
| 1018 | else if (ShiftName == "ror" || ShiftName == "ROR") |
| 1019 | St = Ror; |
| 1020 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
| 1021 | St = Rrx; |
| 1022 | else |
| 1023 | return true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1024 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1025 | |
| 1026 | // Rrx stands alone. |
| 1027 | if (St == Rrx) |
| 1028 | return false; |
| 1029 | |
| 1030 | // Otherwise, there must be a '#' and a shift amount. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1031 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1032 | if (HashTok.isNot(AsmToken::Hash)) |
| 1033 | return Error(HashTok.getLoc(), "'#' expected"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1034 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1035 | |
| 1036 | if (getParser().ParseExpression(ShiftAmount)) |
| 1037 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1038 | |
| 1039 | return false; |
| 1040 | } |
| 1041 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1042 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 1043 | /// of the mnemonic. |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1044 | bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1045 | StringRef Mnemonic) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1046 | SMLoc S, E; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1047 | |
| 1048 | // Check if the current operand has a custom associated parser, if so, try to |
| 1049 | // custom parse the operand, or fallback to the general approach. |
| 1050 | MatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 1051 | if (ResTy == Match_Success) |
| 1052 | return false; |
| 1053 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1054 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1055 | default: |
| 1056 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1057 | return true; |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 1058 | case AsmToken::Identifier: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1059 | if (!TryParseRegisterWithWriteBack(Operands)) |
| 1060 | return false; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1061 | |
| 1062 | // Fall though for the Identifier case that is not a register or a |
| 1063 | // special name. |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 1064 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 1065 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1066 | // This was not a register so parse other operands that start with an |
| 1067 | // identifier (like labels) as expressions and create them as immediates. |
| 1068 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1069 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1070 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1071 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1072 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1073 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 1074 | return false; |
| 1075 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1076 | case AsmToken::LBrac: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1077 | return ParseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1078 | case AsmToken::LCurly: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1079 | return ParseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1080 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 1081 | // #42 -> immediate. |
| 1082 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1083 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1084 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1085 | const MCExpr *ImmVal; |
| 1086 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1087 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1088 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1089 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 1090 | return false; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1091 | case AsmToken::Colon: { |
| 1092 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1093 | // FIXME: Check it's an expression prefix, |
| 1094 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 1095 | ARMMCExpr::VariantKind RefKind; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1096 | if (ParsePrefix(RefKind)) |
| 1097 | return true; |
| 1098 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1099 | const MCExpr *SubExprVal; |
| 1100 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1101 | return true; |
| 1102 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1103 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 1104 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1105 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1106 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1107 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1108 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1109 | } |
| 1110 | } |
| 1111 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1112 | // ParsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
| 1113 | // :lower16: and :upper16:. |
| 1114 | bool ARMAsmParser::ParsePrefix(ARMMCExpr::VariantKind &RefKind) { |
| 1115 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1116 | |
| 1117 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 1118 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1119 | Parser.Lex(); // Eat ':' |
| 1120 | |
| 1121 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 1122 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 1123 | return true; |
| 1124 | } |
| 1125 | |
| 1126 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 1127 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1128 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1129 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1130 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1131 | } else { |
| 1132 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 1133 | return true; |
| 1134 | } |
| 1135 | Parser.Lex(); |
| 1136 | |
| 1137 | if (getLexer().isNot(AsmToken::Colon)) { |
| 1138 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 1139 | return true; |
| 1140 | } |
| 1141 | Parser.Lex(); // Eat the last ':' |
| 1142 | return false; |
| 1143 | } |
| 1144 | |
| 1145 | const MCExpr * |
| 1146 | ARMAsmParser::ApplyPrefixToExpr(const MCExpr *E, |
| 1147 | MCSymbolRefExpr::VariantKind Variant) { |
| 1148 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 1149 | // to the leftmost symbol. |
| 1150 | if (Variant == MCSymbolRefExpr::VK_None) |
| 1151 | return E; |
| 1152 | |
| 1153 | switch (E->getKind()) { |
| 1154 | case MCExpr::Target: |
| 1155 | llvm_unreachable("Can't handle target expr yet"); |
| 1156 | case MCExpr::Constant: |
| 1157 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 1158 | |
| 1159 | case MCExpr::SymbolRef: { |
| 1160 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 1161 | |
| 1162 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 1163 | return 0; |
| 1164 | |
| 1165 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 1166 | } |
| 1167 | |
| 1168 | case MCExpr::Unary: |
| 1169 | llvm_unreachable("Can't handle unary expressions yet"); |
| 1170 | |
| 1171 | case MCExpr::Binary: { |
| 1172 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
| 1173 | const MCExpr *LHS = ApplyPrefixToExpr(BE->getLHS(), Variant); |
| 1174 | const MCExpr *RHS = BE->getRHS(); |
| 1175 | if (!LHS) |
| 1176 | return 0; |
| 1177 | |
| 1178 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 1179 | } |
| 1180 | } |
| 1181 | |
| 1182 | assert(0 && "Invalid expression kind!"); |
| 1183 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1184 | } |
| 1185 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1186 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 1187 | /// setting letters to form a canonical mnemonic and flags. |
| 1188 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1189 | // FIXME: Would be nice to autogen this. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1190 | static StringRef SplitMnemonicAndCC(StringRef Mnemonic, |
| 1191 | unsigned &PredicationCode, |
| 1192 | bool &CarrySetting) { |
| 1193 | PredicationCode = ARMCC::AL; |
| 1194 | CarrySetting = false; |
| 1195 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1196 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1197 | // |
| 1198 | // FIXME: Would be nice to autogen this. |
Daniel Dunbar | 8ab1112 | 2011-01-10 21:01:03 +0000 | [diff] [blame] | 1199 | if (Mnemonic == "teq" || Mnemonic == "vceq" || |
| 1200 | Mnemonic == "movs" || |
| 1201 | Mnemonic == "svc" || |
| 1202 | (Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 1203 | Mnemonic == "vmls" || Mnemonic == "vnmls") || |
| 1204 | Mnemonic == "vacge" || Mnemonic == "vcge" || |
| 1205 | Mnemonic == "vclt" || |
| 1206 | Mnemonic == "vacgt" || Mnemonic == "vcgt" || |
| 1207 | Mnemonic == "vcle" || |
| 1208 | (Mnemonic == "smlal" || Mnemonic == "umaal" || Mnemonic == "umlal" || |
| 1209 | Mnemonic == "vabal" || Mnemonic == "vmlal" || Mnemonic == "vpadal" || |
| 1210 | Mnemonic == "vqdmlal")) |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1211 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1212 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1213 | // First, split out any predication code. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1214 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1215 | .Case("eq", ARMCC::EQ) |
| 1216 | .Case("ne", ARMCC::NE) |
| 1217 | .Case("hs", ARMCC::HS) |
| 1218 | .Case("lo", ARMCC::LO) |
| 1219 | .Case("mi", ARMCC::MI) |
| 1220 | .Case("pl", ARMCC::PL) |
| 1221 | .Case("vs", ARMCC::VS) |
| 1222 | .Case("vc", ARMCC::VC) |
| 1223 | .Case("hi", ARMCC::HI) |
| 1224 | .Case("ls", ARMCC::LS) |
| 1225 | .Case("ge", ARMCC::GE) |
| 1226 | .Case("lt", ARMCC::LT) |
| 1227 | .Case("gt", ARMCC::GT) |
| 1228 | .Case("le", ARMCC::LE) |
| 1229 | .Case("al", ARMCC::AL) |
| 1230 | .Default(~0U); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1231 | if (CC != ~0U) { |
| 1232 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1233 | PredicationCode = CC; |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 1234 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1235 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1236 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 1237 | // the instructions we know end in 's'. |
| 1238 | if (Mnemonic.endswith("s") && |
| 1239 | !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" || |
| 1240 | Mnemonic == "movs" || Mnemonic == "mrs" || Mnemonic == "smmls" || |
| 1241 | Mnemonic == "vabs" || Mnemonic == "vcls" || Mnemonic == "vmls" || |
| 1242 | Mnemonic == "vmrs" || Mnemonic == "vnmls" || Mnemonic == "vqabs" || |
| 1243 | Mnemonic == "vrecps" || Mnemonic == "vrsqrts")) { |
| 1244 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1245 | CarrySetting = true; |
| 1246 | } |
| 1247 | |
| 1248 | return Mnemonic; |
| 1249 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1250 | |
| 1251 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 1252 | /// inclusion of carry set or predication code operands. |
| 1253 | // |
| 1254 | // FIXME: It would be nice to autogen this. |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 1255 | void ARMAsmParser:: |
| 1256 | GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
| 1257 | bool &CanAcceptPredicationCode) { |
| 1258 | bool isThumb = TM.getSubtarget<ARMSubtarget>().isThumb(); |
| 1259 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1260 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 1261 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 1262 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 1263 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
| 1264 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mov" || |
| 1265 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 1266 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
| 1267 | Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "mvn") { |
| 1268 | CanAcceptCarrySet = true; |
| 1269 | } else { |
| 1270 | CanAcceptCarrySet = false; |
| 1271 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1272 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1273 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 1274 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 1275 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 1276 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
Bruno Cardoso Lopes | e47f375 | 2011-01-20 19:18:32 +0000 | [diff] [blame] | 1277 | Mnemonic == "dsb" || Mnemonic == "movs" || Mnemonic == "isb" || |
| 1278 | Mnemonic == "clrex") { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1279 | CanAcceptPredicationCode = false; |
| 1280 | } else { |
| 1281 | CanAcceptPredicationCode = true; |
| 1282 | } |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1283 | |
| 1284 | if (isThumb) |
| 1285 | if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" || |
Bruno Cardoso Lopes | 8dd37f7 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 1286 | Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp") |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1287 | CanAcceptPredicationCode = false; |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1288 | } |
| 1289 | |
| 1290 | /// Parse an arm instruction mnemonic followed by its operands. |
| 1291 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 1292 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1293 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 1294 | size_t Start = 0, Next = Name.find('.'); |
| 1295 | StringRef Head = Name.slice(Start, Next); |
| 1296 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1297 | // Split out the predication code and carry setting flag from the mnemonic. |
| 1298 | unsigned PredicationCode; |
| 1299 | bool CarrySetting; |
| 1300 | Head = SplitMnemonicAndCC(Head, PredicationCode, CarrySetting); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1301 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1302 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 1303 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1304 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 1305 | // |
| 1306 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 1307 | // code, our matching model involves us always generating CCOut and |
| 1308 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 1309 | // the matcher deal with finding the right instruction or generating an |
| 1310 | // appropriate error. |
| 1311 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
| 1312 | GetMnemonicAcceptInfo(Head, CanAcceptCarrySet, CanAcceptPredicationCode); |
| 1313 | |
| 1314 | // Add the carry setting operand, if necessary. |
| 1315 | // |
| 1316 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 1317 | // match errors on this operand would print a nice diagnostic about how the |
| 1318 | // 's' character in the mnemonic resulted in a CCOut operand. |
| 1319 | if (CanAcceptCarrySet) { |
| 1320 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 1321 | NameLoc)); |
| 1322 | } else { |
| 1323 | // This mnemonic can't ever accept a carry set, but the user wrote one (or |
| 1324 | // misspelled another mnemonic). |
| 1325 | |
| 1326 | // FIXME: Issue a nice error. |
| 1327 | } |
| 1328 | |
| 1329 | // Add the predication code operand, if necessary. |
| 1330 | if (CanAcceptPredicationCode) { |
| 1331 | Operands.push_back(ARMOperand::CreateCondCode( |
| 1332 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
| 1333 | } else { |
| 1334 | // This mnemonic can't ever accept a predication code, but the user wrote |
| 1335 | // one (or misspelled another mnemonic). |
| 1336 | |
| 1337 | // FIXME: Issue a nice error. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1338 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1339 | |
| 1340 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1341 | while (Next != StringRef::npos) { |
| 1342 | Start = Next; |
| 1343 | Next = Name.find('.', Start + 1); |
| 1344 | Head = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1345 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1346 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1347 | } |
| 1348 | |
| 1349 | // Read the remaining operands. |
| 1350 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1351 | // Read the first operand. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1352 | if (ParseOperand(Operands, Head)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1353 | Parser.EatToEndOfStatement(); |
| 1354 | return true; |
| 1355 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1356 | |
| 1357 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1358 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1359 | |
| 1360 | // Parse and remember the operand. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1361 | if (ParseOperand(Operands, Head)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1362 | Parser.EatToEndOfStatement(); |
| 1363 | return true; |
| 1364 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1365 | } |
| 1366 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1367 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1368 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1369 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1370 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1371 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1372 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1373 | Parser.Lex(); // Consume the EndOfStatement |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 1374 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1375 | } |
| 1376 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1377 | bool ARMAsmParser:: |
| 1378 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 1379 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 1380 | MCStreamer &Out) { |
| 1381 | MCInst Inst; |
| 1382 | unsigned ErrorInfo; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1383 | MatchResultTy MatchResult, MatchResult2; |
| 1384 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1385 | if (MatchResult != Match_Success) { |
| 1386 | // If we get a Match_InvalidOperand it might be some arithmetic instruction |
| 1387 | // that does not update the condition codes. So try adding a CCOut operand |
| 1388 | // with a value of reg0. |
| 1389 | if (MatchResult == Match_InvalidOperand) { |
| 1390 | Operands.insert(Operands.begin() + 1, |
| 1391 | ARMOperand::CreateCCOut(0, |
| 1392 | ((ARMOperand*)Operands[0])->getStartLoc())); |
| 1393 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1394 | if (MatchResult2 == Match_Success) |
| 1395 | MatchResult = Match_Success; |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1396 | else { |
| 1397 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1398 | Operands.erase(Operands.begin() + 1); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1399 | delete CCOut; |
| 1400 | } |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1401 | } |
| 1402 | // If we get a Match_MnemonicFail it might be some arithmetic instruction |
| 1403 | // that updates the condition codes if it ends in 's'. So see if the |
| 1404 | // mnemonic ends in 's' and if so try removing the 's' and adding a CCOut |
| 1405 | // operand with a value of CPSR. |
| 1406 | else if(MatchResult == Match_MnemonicFail) { |
| 1407 | // Get the instruction mnemonic, which is the first token. |
| 1408 | StringRef Mnemonic = ((ARMOperand*)Operands[0])->getToken(); |
| 1409 | if (Mnemonic.substr(Mnemonic.size()-1) == "s") { |
| 1410 | // removed the 's' from the mnemonic for matching. |
| 1411 | StringRef MnemonicNoS = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1412 | SMLoc NameLoc = ((ARMOperand*)Operands[0])->getStartLoc(); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1413 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 1414 | Operands.erase(Operands.begin()); |
| 1415 | delete OldMnemonic; |
| 1416 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1417 | ARMOperand::CreateToken(MnemonicNoS, NameLoc)); |
| 1418 | Operands.insert(Operands.begin() + 1, |
| 1419 | ARMOperand::CreateCCOut(ARM::CPSR, NameLoc)); |
| 1420 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1421 | if (MatchResult2 == Match_Success) |
| 1422 | MatchResult = Match_Success; |
| 1423 | else { |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1424 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 1425 | Operands.erase(Operands.begin()); |
| 1426 | delete OldMnemonic; |
| 1427 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1428 | ARMOperand::CreateToken(Mnemonic, NameLoc)); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1429 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
| 1430 | Operands.erase(Operands.begin() + 1); |
| 1431 | delete CCOut; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1432 | } |
| 1433 | } |
| 1434 | } |
| 1435 | } |
| 1436 | switch (MatchResult) { |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1437 | case Match_Success: |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1438 | Out.EmitInstruction(Inst); |
| 1439 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1440 | case Match_MissingFeature: |
| 1441 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 1442 | return true; |
| 1443 | case Match_InvalidOperand: { |
| 1444 | SMLoc ErrorLoc = IDLoc; |
| 1445 | if (ErrorInfo != ~0U) { |
| 1446 | if (ErrorInfo >= Operands.size()) |
| 1447 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1448 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1449 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 1450 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 1451 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1452 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1453 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1454 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1455 | case Match_MnemonicFail: |
| 1456 | return Error(IDLoc, "unrecognized instruction mnemonic"); |
Daniel Dunbar | b412915 | 2011-02-04 17:12:23 +0000 | [diff] [blame] | 1457 | case Match_ConversionFail: |
| 1458 | return Error(IDLoc, "unable to convert operands to instruction"); |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1459 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1460 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 1461 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1462 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1463 | } |
| 1464 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1465 | /// ParseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1466 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 1467 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 1468 | if (IDVal == ".word") |
| 1469 | return ParseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1470 | else if (IDVal == ".thumb") |
| 1471 | return ParseDirectiveThumb(DirectiveID.getLoc()); |
| 1472 | else if (IDVal == ".thumb_func") |
| 1473 | return ParseDirectiveThumbFunc(DirectiveID.getLoc()); |
| 1474 | else if (IDVal == ".code") |
| 1475 | return ParseDirectiveCode(DirectiveID.getLoc()); |
| 1476 | else if (IDVal == ".syntax") |
| 1477 | return ParseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1478 | return true; |
| 1479 | } |
| 1480 | |
| 1481 | /// ParseDirectiveWord |
| 1482 | /// ::= .word [ expression (, expression)* ] |
| 1483 | bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) { |
| 1484 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1485 | for (;;) { |
| 1486 | const MCExpr *Value; |
| 1487 | if (getParser().ParseExpression(Value)) |
| 1488 | return true; |
| 1489 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 1490 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1491 | |
| 1492 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 1493 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1494 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1495 | // FIXME: Improve diagnostic. |
| 1496 | if (getLexer().isNot(AsmToken::Comma)) |
| 1497 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1498 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1499 | } |
| 1500 | } |
| 1501 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1502 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1503 | return false; |
| 1504 | } |
| 1505 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1506 | /// ParseDirectiveThumb |
| 1507 | /// ::= .thumb |
| 1508 | bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) { |
| 1509 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 1510 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1511 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1512 | |
| 1513 | // TODO: set thumb mode |
| 1514 | // TODO: tell the MC streamer the mode |
| 1515 | // getParser().getStreamer().Emit???(); |
| 1516 | return false; |
| 1517 | } |
| 1518 | |
| 1519 | /// ParseDirectiveThumbFunc |
| 1520 | /// ::= .thumbfunc symbol_name |
| 1521 | bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1522 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1523 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
Jim Grosbach | 83c4018 | 2010-11-05 22:11:33 +0000 | [diff] [blame] | 1524 | return Error(L, "unexpected token in .thumb_func directive"); |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 1525 | StringRef Name = Tok.getString(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1526 | Parser.Lex(); // Consume the identifier token. |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1527 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 1528 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1529 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1530 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 1531 | // Mark symbol as a thumb symbol. |
| 1532 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 1533 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1534 | return false; |
| 1535 | } |
| 1536 | |
| 1537 | /// ParseDirectiveSyntax |
| 1538 | /// ::= .syntax unified | divided |
| 1539 | bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1540 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1541 | if (Tok.isNot(AsmToken::Identifier)) |
| 1542 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 1543 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1544 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1545 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1546 | else if (Mode == "divided" || Mode == "DIVIDED") |
Kevin Enderby | 9e56fb1 | 2011-01-27 23:22:36 +0000 | [diff] [blame] | 1547 | return Error(L, "'.syntax divided' arm asssembly not supported"); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1548 | else |
| 1549 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 1550 | |
| 1551 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1552 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1553 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1554 | |
| 1555 | // TODO tell the MC streamer the mode |
| 1556 | // getParser().getStreamer().Emit???(); |
| 1557 | return false; |
| 1558 | } |
| 1559 | |
| 1560 | /// ParseDirectiveCode |
| 1561 | /// ::= .code 16 | 32 |
| 1562 | bool ARMAsmParser::ParseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1563 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1564 | if (Tok.isNot(AsmToken::Integer)) |
| 1565 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1566 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1567 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1568 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1569 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1570 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1571 | else |
| 1572 | return Error(L, "invalid operand to .code directive"); |
| 1573 | |
| 1574 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1575 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1576 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1577 | |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 1578 | // FIXME: We need to be able switch subtargets at this point so that |
| 1579 | // MatchInstructionImpl() will work when it gets the AvailableFeatures which |
| 1580 | // includes Feature_IsThumb or not to match the right instructions. This is |
| 1581 | // blocked on the FIXME in llvm-mc.cpp when creating the TargetMachine. |
| 1582 | if (Val == 16){ |
| 1583 | assert(TM.getSubtarget<ARMSubtarget>().isThumb() && |
| 1584 | "switching between arm/thumb not yet suppported via .code 16)"); |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 1585 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 1586 | } |
| 1587 | else{ |
| 1588 | assert(!TM.getSubtarget<ARMSubtarget>().isThumb() && |
| 1589 | "switching between thumb/arm not yet suppported via .code 32)"); |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 1590 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 1591 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 1592 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1593 | return false; |
| 1594 | } |
| 1595 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 1596 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 1597 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1598 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1599 | extern "C" void LLVMInitializeARMAsmParser() { |
| 1600 | RegisterAsmParser<ARMAsmParser> X(TheARMTarget); |
| 1601 | RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 1602 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1603 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1604 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 1605 | #define GET_REGISTER_MATCHER |
| 1606 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1607 | #include "ARMGenAsmMatcher.inc" |