blob: d4269849cf8a18e4c3b346c2f1940025d8348365 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattnera3b8b5c2004-07-23 17:56:30 +000019#include "LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Misha Brukman08a6c762004-09-03 18:25:53 +000036#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000037using namespace llvm;
38
39namespace {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000040 RegisterAnalysis<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000041
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000042 Statistic<> numIntervals
43 ("liveintervals", "Number of original intervals");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000044
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000045 Statistic<> numIntervalsAfter
46 ("liveintervals", "Number of intervals after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000047
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000048 Statistic<> numJoins
49 ("liveintervals", "Number of interval joins performed");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000050
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000051 Statistic<> numPeep
52 ("liveintervals", "Number of identity moves eliminated after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000053
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000054 Statistic<> numFolded
55 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000056
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000057 cl::opt<bool>
58 EnableJoining("join-liveintervals",
59 cl::desc("Join compatible live intervals"),
60 cl::init(true));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000061};
62
63void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const
64{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 AU.addPreserved<LiveVariables>();
66 AU.addRequired<LiveVariables>();
67 AU.addPreservedID(PHIEliminationID);
68 AU.addRequiredID(PHIEliminationID);
69 AU.addRequiredID(TwoAddressInstructionPassID);
70 AU.addRequired<LoopInfo>();
71 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072}
73
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000074void LiveIntervals::releaseMemory()
75{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000076 mi2iMap_.clear();
77 i2miMap_.clear();
78 r2iMap_.clear();
79 r2rMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000080}
81
82
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083/// runOnMachineFunction - Register allocate the whole function
84///
85bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000086 mf_ = &fn;
87 tm_ = &fn.getTarget();
88 mri_ = tm_->getRegisterInfo();
89 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenos53278012004-08-26 22:22:38 +000090 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenos2c4f7b52004-09-09 19:24:38 +000091 r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000092
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000093 // number MachineInstrs
94 unsigned miIndex = 0;
95 for (MachineFunction::iterator mbb = mf_->begin(), mbbEnd = mf_->end();
96 mbb != mbbEnd; ++mbb)
97 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
98 mi != miEnd; ++mi) {
99 bool inserted = mi2iMap_.insert(std::make_pair(mi, miIndex)).second;
100 assert(inserted && "multiple MachineInstr -> index mappings");
101 i2miMap_.push_back(mi);
102 miIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000103 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000104
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000105 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000106
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000107 numIntervals += getNumIntervals();
108
109#if 1
110 DEBUG(std::cerr << "********** INTERVALS **********\n");
111 DEBUG(for (iterator I = begin(), E = end(); I != E; ++I)
112 std::cerr << I->second << "\n");
113#endif
114
115 // join intervals if requested
116 if (EnableJoining) joinIntervals();
117
118 numIntervalsAfter += getNumIntervals();
119
120 // perform a final pass over the instructions and compute spill
121 // weights, coalesce virtual registers and remove identity moves
122 const LoopInfo& loopInfo = getAnalysis<LoopInfo>();
123 const TargetInstrInfo& tii = *tm_->getInstrInfo();
124
125 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
126 mbbi != mbbe; ++mbbi) {
127 MachineBasicBlock* mbb = mbbi;
128 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
129
130 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
131 mii != mie; ) {
132 // if the move will be an identity move delete it
133 unsigned srcReg, dstReg, RegRep;
134 if (tii.isMoveInstr(*mii, srcReg, dstReg) &&
135 (RegRep = rep(srcReg)) == rep(dstReg)) {
136 // remove from def list
137 LiveInterval &interval = getOrCreateInterval(RegRep);
138 // remove index -> MachineInstr and
139 // MachineInstr -> index mappings
140 Mi2IndexMap::iterator mi2i = mi2iMap_.find(mii);
141 if (mi2i != mi2iMap_.end()) {
142 i2miMap_[mi2i->second/InstrSlots::NUM] = 0;
143 mi2iMap_.erase(mi2i);
144 }
145 mii = mbbi->erase(mii);
146 ++numPeep;
147 }
148 else {
149 for (unsigned i = 0; i < mii->getNumOperands(); ++i) {
150 const MachineOperand& mop = mii->getOperand(i);
151 if (mop.isRegister() && mop.getReg() &&
152 MRegisterInfo::isVirtualRegister(mop.getReg())) {
153 // replace register with representative register
154 unsigned reg = rep(mop.getReg());
155 mii->SetMachineOperandReg(i, reg);
156
157 LiveInterval &RegInt = getInterval(reg);
158 RegInt.weight +=
159 (mop.isUse() + mop.isDef()) * pow(10.0F, loopDepth);
160 }
161 }
162 ++mii;
163 }
164 }
165 }
166
Chris Lattner70ca3582004-09-30 15:59:17 +0000167 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000168 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000169}
170
Chris Lattner70ca3582004-09-30 15:59:17 +0000171/// print - Implement the dump method.
172void LiveIntervals::print(std::ostream &O) const {
173 O << "********** INTERVALS **********\n";
174 for (const_iterator I = begin(), E = end(); I != E; ++I)
175 O << I->second << "\n";
176
177 O << "********** MACHINEINSTRS **********\n";
178 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
179 mbbi != mbbe; ++mbbi) {
180 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
181 for (MachineBasicBlock::iterator mii = mbbi->begin(),
182 mie = mbbi->end(); mii != mie; ++mii) {
183 O << getInstructionIndex(mii) << '\t';
184 mii->print(O, tm_);
185 }
186 }
187}
188
189
190std::vector<LiveInterval*> LiveIntervals::
191addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000192 // since this is called after the analysis is done we don't know if
193 // LiveVariables is available
194 lv_ = getAnalysisToUpdate<LiveVariables>();
195
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000196 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000197
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000198 assert(li.weight != HUGE_VAL &&
199 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000200
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000201 DEBUG(std::cerr << "\t\t\t\tadding intervals for spills for interval: "
202 << li << '\n');
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000203
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000204 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000205
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000206 for (LiveInterval::Ranges::const_iterator
207 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
208 unsigned index = getBaseIndex(i->start);
209 unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
210 for (; index != end; index += InstrSlots::NUM) {
211 // skip deleted instructions
212 while (index != end && !getInstructionFromIndex(index))
213 index += InstrSlots::NUM;
214 if (index == end) break;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000215
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000216 MachineBasicBlock::iterator mi = getInstructionFromIndex(index);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000217
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000218 for_operand:
219 for (unsigned i = 0; i != mi->getNumOperands(); ++i) {
220 MachineOperand& mop = mi->getOperand(i);
221 if (mop.isRegister() && mop.getReg() == li.reg) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000222 if (MachineInstr* fmi = mri_->foldMemoryOperand(mi, i, slot)) {
223 if (lv_)
224 lv_->instructionChanged(mi, fmi);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000225 vrm.virtFolded(li.reg, mi, fmi);
226 mi2iMap_.erase(mi);
227 i2miMap_[index/InstrSlots::NUM] = fmi;
228 mi2iMap_[fmi] = index;
229 MachineBasicBlock& mbb = *mi->getParent();
230 mi = mbb.insert(mbb.erase(mi), fmi);
231 ++numFolded;
232 goto for_operand;
233 }
234 else {
Chris Lattner70ca3582004-09-30 15:59:17 +0000235 // This is tricky. We need to add information in the interval about
236 // the spill code so we have to use our extra load/store slots.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000237 //
Chris Lattner70ca3582004-09-30 15:59:17 +0000238 // If we have a use we are going to have a load so we start the
239 // interval from the load slot onwards. Otherwise we start from the
240 // def slot.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000241 unsigned start = (mop.isUse() ?
242 getLoadIndex(index) :
243 getDefIndex(index));
Chris Lattner70ca3582004-09-30 15:59:17 +0000244 // If we have a def we are going to have a store right after it so
245 // we end the interval after the use of the next
246 // instruction. Otherwise we end after the use of this instruction.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000247 unsigned end = 1 + (mop.isDef() ?
248 getStoreIndex(index) :
249 getUseIndex(index));
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000250
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000251 // create a new register for this spill
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000252 unsigned nReg = mf_->getSSARegMap()->createVirtualRegister(rc);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000253 mi->SetMachineOperandReg(i, nReg);
254 vrm.grow();
255 vrm.assignVirt2StackSlot(nReg, slot);
256 LiveInterval& nI = getOrCreateInterval(nReg);
257 assert(nI.empty());
Chris Lattner70ca3582004-09-30 15:59:17 +0000258
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259 // the spill weight is now infinity as it
260 // cannot be spilled again
261 nI.weight = HUGE_VAL;
262 LiveRange LR(start, end, nI.getNextValue());
263 DEBUG(std::cerr << " +" << LR);
264 nI.addRange(LR);
265 added.push_back(&nI);
Chris Lattner70ca3582004-09-30 15:59:17 +0000266
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000267 // update live variables if it is available
268 if (lv_)
269 lv_->addVirtualRegisterKilled(nReg, mi);
270 DEBUG(std::cerr << "\t\t\t\tadded new interval: " << nI << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000271 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000272 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000273 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000274 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000275 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000276
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000277 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000278}
279
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000280void LiveIntervals::printRegName(unsigned reg) const
281{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000282 if (MRegisterInfo::isPhysicalRegister(reg))
283 std::cerr << mri_->getName(reg);
284 else
285 std::cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000286}
287
288void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock* mbb,
289 MachineBasicBlock::iterator mi,
Chris Lattner418da552004-06-21 13:10:56 +0000290 LiveInterval& interval)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000291{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
293 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000294
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000295 // Virtual registers may be defined multiple times (due to phi
296 // elimination and 2-addr elimination). Much of what we do only has to be
297 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000298 // time we see a vreg.
299 if (interval.empty()) {
300 // Get the Idx of the defining instructions.
301 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
Chris Lattner6097d132004-07-19 02:15:56 +0000302
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 unsigned ValNum = interval.getNextValue();
304 assert(ValNum == 0 && "First value in interval is not 0?");
305 ValNum = 0; // Clue in the optimizer.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000306
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000307 // Loop over all of the blocks that the vreg is defined in. There are
308 // two cases we have to handle here. The most common case is a vreg
309 // whose lifetime is contained within a basic block. In this case there
310 // will be a single kill, in MBB, which comes after the definition.
311 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
312 // FIXME: what about dead vars?
313 unsigned killIdx;
314 if (vi.Kills[0] != mi)
315 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
316 else
317 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000318
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 // If the kill happens after the definition, we have an intra-block
320 // live range.
321 if (killIdx > defIndex) {
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000322 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323 "Shouldn't be alive across any blocks!");
324 LiveRange LR(defIndex, killIdx, ValNum);
325 interval.addRange(LR);
326 DEBUG(std::cerr << " +" << LR << "\n");
327 return;
328 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000329 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000330
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000331 // The other case we handle is when a virtual register lives to the end
332 // of the defining block, potentially live across some blocks, then is
333 // live into some number of blocks, but gets killed. Start by adding a
334 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000335 LiveRange NewLR(defIndex,
336 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
337 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000338 DEBUG(std::cerr << " +" << NewLR);
339 interval.addRange(NewLR);
340
341 // Iterate over all of the blocks that the variable is completely
342 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
343 // live interval.
344 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
345 if (vi.AliveBlocks[i]) {
346 MachineBasicBlock* mbb = mf_->getBlockNumbered(i);
347 if (!mbb->empty()) {
348 LiveRange LR(getInstructionIndex(&mbb->front()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000349 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 ValNum);
351 interval.addRange(LR);
352 DEBUG(std::cerr << " +" << LR);
353 }
354 }
355 }
356
357 // Finally, this virtual register is live from the start of any killing
358 // block to the 'use' slot of the killing instruction.
359 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
360 MachineInstr *Kill = vi.Kills[i];
361 LiveRange LR(getInstructionIndex(Kill->getParent()->begin()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000362 getUseIndex(getInstructionIndex(Kill))+1,
363 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 interval.addRange(LR);
365 DEBUG(std::cerr << " +" << LR);
366 }
367
368 } else {
369 // If this is the second time we see a virtual register definition, it
370 // must be due to phi elimination or two addr elimination. If this is
371 // the result of two address elimination, then the vreg is the first
372 // operand, and is a def-and-use.
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000373 if (mi->getOperand(0).isRegister() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000374 mi->getOperand(0).getReg() == interval.reg &&
375 mi->getOperand(0).isDef() && mi->getOperand(0).isUse()) {
376 // If this is a two-address definition, then we have already processed
377 // the live range. The only problem is that we didn't realize there
378 // are actually two values in the live interval. Because of this we
379 // need to take the LiveRegion that defines this register and split it
380 // into two values.
381 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
382 unsigned RedefIndex = getDefIndex(getInstructionIndex(mi));
383
384 // Delete the initial value, which should be short and continuous,
385 // becuase the 2-addr copy must be in the same MBB as the redef.
386 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000387
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000388 LiveRange LR(DefIndex, RedefIndex, interval.getNextValue());
389 DEBUG(std::cerr << " replace range with " << LR);
390 interval.addRange(LR);
391
392 // If this redefinition is dead, we need to add a dummy unit live
393 // range covering the def slot.
394 for (LiveVariables::killed_iterator KI = lv_->dead_begin(mi),
395 E = lv_->dead_end(mi); KI != E; ++KI)
396 if (KI->second == interval.reg) {
397 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
398 break;
399 }
400
401 DEBUG(std::cerr << "RESULT: " << interval);
402
403 } else {
404 // Otherwise, this must be because of phi elimination. If this is the
405 // first redefinition of the vreg that we have seen, go back and change
406 // the live range in the PHI block to be a different value number.
407 if (interval.containsOneValue()) {
408 assert(vi.Kills.size() == 1 &&
409 "PHI elimination vreg should have one kill, the PHI itself!");
410
411 // Remove the old range that we now know has an incorrect number.
412 MachineInstr *Killer = vi.Kills[0];
413 unsigned Start = getInstructionIndex(Killer->getParent()->begin());
414 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
415 DEBUG(std::cerr << "Removing [" << Start << "," << End << "] from: "
416 << interval << "\n");
417 interval.removeRange(Start, End);
418 DEBUG(std::cerr << "RESULT: " << interval);
419
420 // Replace the interval with one of a NEW value number.
421 LiveRange LR(Start, End, interval.getNextValue());
422 DEBUG(std::cerr << " replace range with " << LR);
423 interval.addRange(LR);
424 DEBUG(std::cerr << "RESULT: " << interval);
425 }
426
427 // In the case of PHI elimination, each variable definition is only
428 // live until the end of the block. We've already taken care of the
429 // rest of the live range.
430 unsigned defIndex = getDefIndex(getInstructionIndex(mi));
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000431 LiveRange LR(defIndex,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000432 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
433 interval.getNextValue());
434 interval.addRange(LR);
435 DEBUG(std::cerr << " +" << LR);
436 }
437 }
438
439 DEBUG(std::cerr << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000440}
441
Chris Lattnerf35fef72004-07-23 21:24:19 +0000442void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000443 MachineBasicBlock::iterator mi,
Chris Lattner418da552004-06-21 13:10:56 +0000444 LiveInterval& interval)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000445{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000446 // A physical register cannot be live across basic block, so its
447 // lifetime must end somewhere in its defining basic block.
448 DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg));
449 typedef LiveVariables::killed_iterator KillIter;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000450
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000451 unsigned baseIndex = getInstructionIndex(mi);
452 unsigned start = getDefIndex(baseIndex);
453 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000454
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455 // If it is not used after definition, it is considered dead at
456 // the instruction defining it. Hence its interval is:
457 // [defSlot(def), defSlot(def)+1)
458 for (KillIter ki = lv_->dead_begin(mi), ke = lv_->dead_end(mi);
459 ki != ke; ++ki) {
460 if (interval.reg == ki->second) {
461 DEBUG(std::cerr << " dead");
462 end = getDefIndex(start) + 1;
463 goto exit;
464 }
465 }
466
467 // If it is not dead on definition, it must be killed by a
468 // subsequent instruction. Hence its interval is:
469 // [defSlot(def), useSlot(kill)+1)
470 while (true) {
471 ++mi;
472 assert(mi != MBB->end() && "physreg was not killed in defining block!");
473 baseIndex += InstrSlots::NUM;
474 for (KillIter ki = lv_->killed_begin(mi), ke = lv_->killed_end(mi);
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000475 ki != ke; ++ki) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000476 if (interval.reg == ki->second) {
477 DEBUG(std::cerr << " killed");
478 end = getUseIndex(baseIndex) + 1;
479 goto exit;
480 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000481 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482 }
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000483
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000484exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 assert(start < end && "did not find end of interval?");
486 LiveRange LR(start, end, interval.getNextValue());
487 interval.addRange(LR);
488 DEBUG(std::cerr << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000489}
490
Chris Lattnerf35fef72004-07-23 21:24:19 +0000491void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
492 MachineBasicBlock::iterator MI,
493 unsigned reg) {
494 if (MRegisterInfo::isVirtualRegister(reg))
495 handleVirtualRegisterDef(MBB, MI, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000496 else if (allocatableRegs_[reg]) {
Chris Lattnerf35fef72004-07-23 21:24:19 +0000497 handlePhysicalRegisterDef(MBB, MI, getOrCreateInterval(reg));
498 for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
499 handlePhysicalRegisterDef(MBB, MI, getOrCreateInterval(*AS));
500 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000501}
502
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000503/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000504/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000505/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000506/// which a variable is live
507void LiveIntervals::computeIntervals()
508{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000509 DEBUG(std::cerr << "********** COMPUTING LIVE INTERVALS **********\n");
510 DEBUG(std::cerr << "********** Function: "
511 << ((Value*)mf_->getFunction())->getName() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000512
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000513 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000514 I != E; ++I) {
515 MachineBasicBlock* mbb = I;
516 DEBUG(std::cerr << ((Value*)mbb->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000517
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000518 for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end();
519 mi != miEnd; ++mi) {
520 const TargetInstrDescriptor& tid =
521 tm_->getInstrInfo()->get(mi->getOpcode());
522 DEBUG(std::cerr << getInstructionIndex(mi) << "\t";
523 mi->print(std::cerr, tm_));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000524
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 // handle implicit defs
526 for (const unsigned* id = tid.ImplicitDefs; *id; ++id)
527 handleRegisterDef(mbb, mi, *id);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000528
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000529 // handle explicit defs
530 for (int i = mi->getNumOperands() - 1; i >= 0; --i) {
531 MachineOperand& mop = mi->getOperand(i);
532 // handle register defs - build intervals
533 if (mop.isRegister() && mop.getReg() && mop.isDef())
534 handleRegisterDef(mbb, mi, mop.getReg());
535 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000536 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000537 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000538}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000539
Chris Lattner1c5c0442004-07-19 14:08:10 +0000540void LiveIntervals::joinIntervalsInMachineBB(MachineBasicBlock *MBB) {
Chris Lattner7ac2d312004-07-24 02:59:07 +0000541 DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
542 const TargetInstrInfo &TII = *tm_->getInstrInfo();
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000543
Chris Lattner7ac2d312004-07-24 02:59:07 +0000544 for (MachineBasicBlock::iterator mi = MBB->begin(), mie = MBB->end();
545 mi != mie; ++mi) {
546 DEBUG(std::cerr << getInstructionIndex(mi) << '\t' << *mi);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000547
Chris Lattner7ac2d312004-07-24 02:59:07 +0000548 // we only join virtual registers with allocatable
549 // physical registers since we do not have liveness information
550 // on not allocatable physical registers
551 unsigned regA, regB;
552 if (TII.isMoveInstr(*mi, regA, regB) &&
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000553 (MRegisterInfo::isVirtualRegister(regA) || allocatableRegs_[regA]) &&
554 (MRegisterInfo::isVirtualRegister(regB) || allocatableRegs_[regB])) {
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000555
Chris Lattner7ac2d312004-07-24 02:59:07 +0000556 // Get representative registers.
557 regA = rep(regA);
558 regB = rep(regB);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000559
Chris Lattner7ac2d312004-07-24 02:59:07 +0000560 // If they are already joined we continue.
561 if (regA == regB)
562 continue;
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000563
Chris Lattner7ac2d312004-07-24 02:59:07 +0000564 // If they are both physical registers, we cannot join them.
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000565 if (MRegisterInfo::isPhysicalRegister(regA) &&
Chris Lattner7ac2d312004-07-24 02:59:07 +0000566 MRegisterInfo::isPhysicalRegister(regB))
567 continue;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000568
Chris Lattner7ac2d312004-07-24 02:59:07 +0000569 // If they are not of the same register class, we cannot join them.
570 if (differingRegisterClasses(regA, regB))
571 continue;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000572
Chris Lattner7ac2d312004-07-24 02:59:07 +0000573 LiveInterval &IntA = getInterval(regA);
574 LiveInterval &IntB = getInterval(regB);
575 assert(IntA.reg == regA && IntB.reg == regB &&
576 "Register mapping is horribly broken!");
Chris Lattner060913c2004-07-24 04:32:22 +0000577
578 DEBUG(std::cerr << "\t\tInspecting " << IntA << " and " << IntB << ": ");
579
Chris Lattner4df98e52004-07-24 03:32:06 +0000580 // If two intervals contain a single value and are joined by a copy, it
581 // does not matter if the intervals overlap, they can always be joined.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000582 bool TriviallyJoinable =
583 IntA.containsOneValue() && IntB.containsOneValue();
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000584
Chris Lattner7ac2d312004-07-24 02:59:07 +0000585 unsigned MIDefIdx = getDefIndex(getInstructionIndex(mi));
Chris Lattnerc25b55a2004-07-25 07:47:25 +0000586 if ((TriviallyJoinable || IntB.joinable(IntA, MIDefIdx)) &&
Chris Lattner7ac2d312004-07-24 02:59:07 +0000587 !overlapsAliases(&IntA, &IntB)) {
588 IntB.join(IntA, MIDefIdx);
Chris Lattner1c5c0442004-07-19 14:08:10 +0000589
Chris Lattner7ac2d312004-07-24 02:59:07 +0000590 if (!MRegisterInfo::isPhysicalRegister(regA)) {
Chris Lattner4df98e52004-07-24 03:32:06 +0000591 r2iMap_.erase(regA);
Chris Lattner7ac2d312004-07-24 02:59:07 +0000592 r2rMap_[regA] = regB;
593 } else {
594 // Otherwise merge the data structures the other way so we don't lose
595 // the physreg information.
596 r2rMap_[regB] = regA;
597 IntB.reg = regA;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000598 IntA.swap(IntB);
Chris Lattner4df98e52004-07-24 03:32:06 +0000599 r2iMap_.erase(regB);
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000600 }
Chris Lattner7ac2d312004-07-24 02:59:07 +0000601 DEBUG(std::cerr << "Joined. Result = " << IntB << "\n");
602 ++numJoins;
603 } else {
604 DEBUG(std::cerr << "Interference!\n");
605 }
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000606 }
Chris Lattner7ac2d312004-07-24 02:59:07 +0000607 }
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000608}
609
Chris Lattnercc0d1562004-07-19 14:40:29 +0000610namespace {
611 // DepthMBBCompare - Comparison predicate that sort first based on the loop
612 // depth of the basic block (the unsigned), and then on the MBB number.
613 struct DepthMBBCompare {
614 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
615 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
616 if (LHS.first > RHS.first) return true; // Deeper loops first
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000617 return LHS.first == RHS.first &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000618 LHS.second->getNumber() < RHS.second->getNumber();
Chris Lattnercc0d1562004-07-19 14:40:29 +0000619 }
620 };
621}
Chris Lattner1c5c0442004-07-19 14:08:10 +0000622
Chris Lattnercc0d1562004-07-19 14:40:29 +0000623void LiveIntervals::joinIntervals() {
624 DEBUG(std::cerr << "********** JOINING INTERVALS ***********\n");
625
626 const LoopInfo &LI = getAnalysis<LoopInfo>();
627 if (LI.begin() == LI.end()) {
628 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +0000629 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
630 I != E; ++I)
631 joinIntervalsInMachineBB(I);
Chris Lattnercc0d1562004-07-19 14:40:29 +0000632 } else {
633 // Otherwise, join intervals in inner loops before other intervals.
634 // Unfortunately we can't just iterate over loop hierarchy here because
635 // there may be more MBB's than BB's. Collect MBB's for sorting.
636 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
637 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
638 I != E; ++I)
639 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
640
641 // Sort by loop depth.
642 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
643
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000644 // Finally, join intervals in loop nest order.
Chris Lattnercc0d1562004-07-19 14:40:29 +0000645 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
646 joinIntervalsInMachineBB(MBBs[i].second);
647 }
Chris Lattnerc83e40d2004-07-25 03:24:11 +0000648
649 DEBUG(std::cerr << "*** Register mapping ***\n");
Alkis Evlogimenos5d0d1e32004-09-08 03:01:50 +0000650 DEBUG(for (int i = 0, e = r2rMap_.size(); i != e; ++i)
651 if (r2rMap_[i])
652 std::cerr << " reg " << i << " -> reg " << r2rMap_[i] << "\n");
Chris Lattner1c5c0442004-07-19 14:08:10 +0000653}
654
Chris Lattner7ac2d312004-07-24 02:59:07 +0000655/// Return true if the two specified registers belong to different register
656/// classes. The registers may be either phys or virt regs.
657bool LiveIntervals::differingRegisterClasses(unsigned RegA,
658 unsigned RegB) const {
659 const TargetRegisterClass *RegClass;
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000660
Chris Lattner7ac2d312004-07-24 02:59:07 +0000661 // Get the register classes for the first reg.
662 if (MRegisterInfo::isVirtualRegister(RegA))
663 RegClass = mf_->getSSARegMap()->getRegClass(RegA);
664 else
665 RegClass = mri_->getRegClass(RegA);
666
667 // Compare against the regclass for the second reg.
668 if (MRegisterInfo::isVirtualRegister(RegB))
669 return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
670 else
Chris Lattnerd0d0a1a2004-08-24 17:48:29 +0000671 return !RegClass->contains(RegB);
Chris Lattner7ac2d312004-07-24 02:59:07 +0000672}
673
674bool LiveIntervals::overlapsAliases(const LiveInterval *LHS,
675 const LiveInterval *RHS) const {
676 if (!MRegisterInfo::isPhysicalRegister(LHS->reg)) {
677 if (!MRegisterInfo::isPhysicalRegister(RHS->reg))
678 return false; // vreg-vreg merge has no aliases!
679 std::swap(LHS, RHS);
680 }
681
682 assert(MRegisterInfo::isPhysicalRegister(LHS->reg) &&
683 MRegisterInfo::isVirtualRegister(RHS->reg) &&
684 "first interval must describe a physical register");
685
Chris Lattner4df98e52004-07-24 03:32:06 +0000686 for (const unsigned *AS = mri_->getAliasSet(LHS->reg); *AS; ++AS)
687 if (RHS->overlaps(getInterval(*AS)))
688 return true;
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000689
Chris Lattner4df98e52004-07-24 03:32:06 +0000690 return false;
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +0000691}
692
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000693LiveInterval LiveIntervals::createInterval(unsigned reg) {
Chris Lattner4df98e52004-07-24 03:32:06 +0000694 float Weight = MRegisterInfo::isPhysicalRegister(reg) ? HUGE_VAL :0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000695 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000696}