blob: 6b6ae0778e8c35e3abe618a4a5648f617461c0c3 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- PPCCallingConv.td - Calling Conventions for PowerPC ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This describes the calling conventions for the PowerPC 32- and 64-bit
11// architectures.
12//
13//===----------------------------------------------------------------------===//
14
15/// CCIfSubtarget - Match if the current subtarget has a feature F.
16class CCIfSubtarget<string F, CCAction A>
17 : CCIf<!strconcat("State.getTarget().getSubtarget<PPCSubtarget>().", F), A>;
18
19//===----------------------------------------------------------------------===//
20// Return Value Calling Convention
21//===----------------------------------------------------------------------===//
22
23// Return-value convention for PowerPC
24def RetCC_PPC : CallingConv<[
Dale Johannesenbfadf4b2008-03-17 02:13:43 +000025 CCIfType<[i32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026 CCIfType<[i64], CCAssignToReg<[X3, X4]>>,
27
Dale Johannesenac77b272007-10-05 20:04:43 +000028 CCIfType<[f32], CCAssignToReg<[F1]>>,
29 CCIfType<[f64], CCAssignToReg<[F1, F2]>>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030
31 // Vector types are always returned in V2.
32 CCIfType<[v16i8, v8i16, v4i32, v4f32], CCAssignToReg<[V2]>>
33]>;
34
35
36//===----------------------------------------------------------------------===//
37// PowerPC Argument Calling Conventions
38//===----------------------------------------------------------------------===//
39/*
40def CC_PPC : CallingConv<[
41 // The first 8 integer arguments are passed in integer registers.
42 CCIfType<[i32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>,
43 CCIfType<[i64], CCAssignToReg<[X3, X4, X5, X6, X7, X8, X9, X10]>>,
44
45 // Common sub-targets passes FP values in F1 - F13
46 CCIfType<[f32, f64], CCIfSubtarget<"isMachoABI()",
47 CCAssignToReg<[F1, F2, F3, F4, F5, F6, F7, F8,F9,F10,F11,F12,F13]>>>,
48 // ELF32 sub-target pass FP values in F1 - F8.
49 CCIfType<[f32, f64], CCAssignToReg<[F1, F2, F3, F4, F5, F6, F7, F8]>>,
50
51 // The first 12 Vector arguments are passed in altivec registers.
52 CCIfType<[v16i8, v8i16, v4i32, v4f32],
53 CCAssignToReg<[V2, V3, V4, V5, V6, V7, V8, V9, V10,V11,V12,V13]>>
54
55/*
56 // Integer/FP values get stored in stack slots that are 8 bytes in size and
57 // 8-byte aligned if there are no more registers to hold them.
58 CCIfType<[i32, i64, f32, f64], CCAssignToStack<8, 8>>,
59
60 // Vectors get 16-byte stack slots that are 16-byte aligned.
61 CCIfType<[v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
62 CCAssignToStack<16, 16>>*/
63]>;
64
65*/
66