blob: 23629e76675fa056a7893e0dc7bd5fd18f9742a9 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher038fea52010-08-17 00:46:57 +000052static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000053DisableARMFastISel("disable-arm-fast-isel",
54 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000055 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000056
Eric Christopher836c6242010-12-15 23:47:29 +000057extern cl::opt<bool> EnableARMLongCalls;
58
Eric Christopherab695882010-07-21 22:26:11 +000059namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 // All possible address modes, plus some.
62 typedef struct Address {
63 enum {
64 RegBase,
65 FrameIndexBase
66 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 union {
69 unsigned Reg;
70 int FI;
71 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000072
Eric Christopher0d581222010-11-19 22:30:02 +000073 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000074
Eric Christopher0d581222010-11-19 22:30:02 +000075 // Innocuous defaults for our address.
76 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000077 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000078 Base.Reg = 0;
79 }
80 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000081
82class ARMFastISel : public FastISel {
83
84 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
85 /// make the right decision when generating code for different targets.
86 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000087 const TargetMachine &TM;
88 const TargetInstrInfo &TII;
89 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000090 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000091
Eric Christopher8cf6c602010-09-29 22:24:45 +000092 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000093 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000094 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000095
Eric Christopherab695882010-07-21 22:26:11 +000096 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000097 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000098 : FastISel(funcInfo),
99 TM(funcInfo.MF->getTarget()),
100 TII(*TM.getInstrInfo()),
101 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000102 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000103 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000104 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000105 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000106 }
107
Eric Christophercb592292010-08-20 00:20:31 +0000108 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000109 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC);
111 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill);
114 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000118 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 unsigned Op1, bool Op1IsKill,
122 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000123 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 uint64_t Imm);
127 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000131 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 unsigned Op0, bool Op0IsKill,
134 unsigned Op1, bool Op1IsKill,
135 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000136 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
137 const TargetRegisterClass *RC,
138 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000139 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
140 const TargetRegisterClass *RC,
141 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000142
Eric Christopher0fe7d542010-08-17 01:25:29 +0000143 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
144 unsigned Op0, bool Op0IsKill,
145 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000146
Eric Christophercb592292010-08-20 00:20:31 +0000147 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000148 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000149 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000150 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000151
152 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000153
Eric Christopher83007122010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000155 private:
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
159 bool SelectCmp(const Instruction *I);
160 bool SelectFPExt(const Instruction *I);
161 bool SelectFPTrunc(const Instruction *I);
162 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
163 bool SelectSIToFP(const Instruction *I);
164 bool SelectFPToSI(const Instruction *I);
165 bool SelectSDiv(const Instruction *I);
166 bool SelectSRem(const Instruction *I);
167 bool SelectCall(const Instruction *I);
168 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000169 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000170 bool SelectTrunc(const Instruction *I);
171 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000172
Eric Christopher83007122010-08-23 21:44:12 +0000173 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000174 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000175 bool isTypeLegal(Type *Ty, MVT &VT);
176 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000177 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
178 bool isZExt);
Eric Christopher0d581222010-11-19 22:30:02 +0000179 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr);
180 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
181 bool ARMComputeAddress(const Value *Obj, Address &Addr);
182 void ARMSimplifyAddress(Address &Addr, EVT VT);
Chad Rosier87633022011-11-02 17:20:24 +0000183 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000184 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000185 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000186 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000187 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000188 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000189 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000190
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000191 // Call handling routines.
192 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000193 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
194 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000195 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000196 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000197 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000198 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000199 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
200 SmallVectorImpl<unsigned> &RegArgs,
201 CallingConv::ID CC,
202 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000203 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 const Instruction *I, CallingConv::ID CC,
205 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000206 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000207
208 // OptionalDef handling routines.
209 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000210 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000211 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
212 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000213 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000214 const MachineInstrBuilder &MIB,
215 unsigned Flags);
Eric Christopher456144e2010-08-19 00:37:05 +0000216};
Eric Christopherab695882010-07-21 22:26:11 +0000217
218} // end anonymous namespace
219
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000220#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000221
Eric Christopher456144e2010-08-19 00:37:05 +0000222// DefinesOptionalPredicate - This is different from DefinesPredicate in that
223// we don't care about implicit defs here, just places we'll need to add a
224// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
225bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Chenge837dea2011-06-28 19:10:37 +0000226 const MCInstrDesc &MCID = MI->getDesc();
227 if (!MCID.hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000228 return false;
229
230 // Look to see if our OptionalDef is defining CPSR or CCR.
231 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
232 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000233 if (!MO.isReg() || !MO.isDef()) continue;
234 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000235 *CPSR = true;
236 }
237 return true;
238}
239
Eric Christopheraf3dce52011-03-12 01:09:29 +0000240bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000241 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000242
Eric Christopheraf3dce52011-03-12 01:09:29 +0000243 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000244 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245 AFI->isThumb2Function())
246 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Evan Chenge837dea2011-06-28 19:10:37 +0000248 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
249 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000251
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252 return false;
253}
254
Eric Christopher456144e2010-08-19 00:37:05 +0000255// If the machine is predicable go ahead and add the predicate operands, if
256// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000257// TODO: If we want to support thumb1 then we'll need to deal with optional
258// CPSR defs that need to be added before the remaining operands. See s_cc_out
259// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000260const MachineInstrBuilder &
261ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
262 MachineInstr *MI = &*MIB;
263
Eric Christopheraf3dce52011-03-12 01:09:29 +0000264 // Do we use a predicate? or...
265 // Are we NEON in ARM mode and have a predicate operand? If so, I know
266 // we're not predicable but add it anyways.
267 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000268 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000269
Eric Christopher456144e2010-08-19 00:37:05 +0000270 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
271 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000272 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000273 if (DefinesOptionalPredicate(MI, &CPSR)) {
274 if (CPSR)
275 AddDefaultT1CC(MIB);
276 else
277 AddDefaultCC(MIB);
278 }
279 return MIB;
280}
281
Eric Christopher0fe7d542010-08-17 01:25:29 +0000282unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
283 const TargetRegisterClass* RC) {
284 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000285 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000286
Eric Christopher456144e2010-08-19 00:37:05 +0000287 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288 return ResultReg;
289}
290
291unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
292 const TargetRegisterClass *RC,
293 unsigned Op0, bool Op0IsKill) {
294 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000295 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000296
297 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000299 .addReg(Op0, Op0IsKill * RegState::Kill));
300 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000302 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 TII.get(TargetOpcode::COPY), ResultReg)
305 .addReg(II.ImplicitDefs[0]));
306 }
307 return ResultReg;
308}
309
310unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
311 const TargetRegisterClass *RC,
312 unsigned Op0, bool Op0IsKill,
313 unsigned Op1, bool Op1IsKill) {
314 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000315 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000316
317 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000318 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000319 .addReg(Op0, Op0IsKill * RegState::Kill)
320 .addReg(Op1, Op1IsKill * RegState::Kill));
321 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000322 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000323 .addReg(Op0, Op0IsKill * RegState::Kill)
324 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000325 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000326 TII.get(TargetOpcode::COPY), ResultReg)
327 .addReg(II.ImplicitDefs[0]));
328 }
329 return ResultReg;
330}
331
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000332unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
333 const TargetRegisterClass *RC,
334 unsigned Op0, bool Op0IsKill,
335 unsigned Op1, bool Op1IsKill,
336 unsigned Op2, bool Op2IsKill) {
337 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000338 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000339
340 if (II.getNumDefs() >= 1)
341 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
342 .addReg(Op0, Op0IsKill * RegState::Kill)
343 .addReg(Op1, Op1IsKill * RegState::Kill)
344 .addReg(Op2, Op2IsKill * RegState::Kill));
345 else {
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
351 TII.get(TargetOpcode::COPY), ResultReg)
352 .addReg(II.ImplicitDefs[0]));
353 }
354 return ResultReg;
355}
356
Eric Christopher0fe7d542010-08-17 01:25:29 +0000357unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
358 const TargetRegisterClass *RC,
359 unsigned Op0, bool Op0IsKill,
360 uint64_t Imm) {
361 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000362 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000363
364 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000365 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000366 .addReg(Op0, Op0IsKill * RegState::Kill)
367 .addImm(Imm));
368 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000369 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000370 .addReg(Op0, Op0IsKill * RegState::Kill)
371 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000372 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000373 TII.get(TargetOpcode::COPY), ResultReg)
374 .addReg(II.ImplicitDefs[0]));
375 }
376 return ResultReg;
377}
378
379unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
380 const TargetRegisterClass *RC,
381 unsigned Op0, bool Op0IsKill,
382 const ConstantFP *FPImm) {
383 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000384 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000385
386 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000387 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000388 .addReg(Op0, Op0IsKill * RegState::Kill)
389 .addFPImm(FPImm));
390 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000392 .addReg(Op0, Op0IsKill * RegState::Kill)
393 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000394 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000395 TII.get(TargetOpcode::COPY), ResultReg)
396 .addReg(II.ImplicitDefs[0]));
397 }
398 return ResultReg;
399}
400
401unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
402 const TargetRegisterClass *RC,
403 unsigned Op0, bool Op0IsKill,
404 unsigned Op1, bool Op1IsKill,
405 uint64_t Imm) {
406 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000407 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000408
409 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000410 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000411 .addReg(Op0, Op0IsKill * RegState::Kill)
412 .addReg(Op1, Op1IsKill * RegState::Kill)
413 .addImm(Imm));
414 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000420 TII.get(TargetOpcode::COPY), ResultReg)
421 .addReg(II.ImplicitDefs[0]));
422 }
423 return ResultReg;
424}
425
426unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
427 const TargetRegisterClass *RC,
428 uint64_t Imm) {
429 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000430 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000431
Eric Christopher0fe7d542010-08-17 01:25:29 +0000432 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000433 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000434 .addImm(Imm));
435 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000436 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000437 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 TII.get(TargetOpcode::COPY), ResultReg)
440 .addReg(II.ImplicitDefs[0]));
441 }
442 return ResultReg;
443}
444
Eric Christopherd94bc542011-04-29 22:07:50 +0000445unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
446 const TargetRegisterClass *RC,
447 uint64_t Imm1, uint64_t Imm2) {
448 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000449 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000450
Eric Christopherd94bc542011-04-29 22:07:50 +0000451 if (II.getNumDefs() >= 1)
452 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
453 .addImm(Imm1).addImm(Imm2));
454 else {
455 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
456 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000458 TII.get(TargetOpcode::COPY),
459 ResultReg)
460 .addReg(II.ImplicitDefs[0]));
461 }
462 return ResultReg;
463}
464
Eric Christopher0fe7d542010-08-17 01:25:29 +0000465unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
466 unsigned Op0, bool Op0IsKill,
467 uint32_t Idx) {
468 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
469 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
470 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000471 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000472 DL, TII.get(TargetOpcode::COPY), ResultReg)
473 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
474 return ResultReg;
475}
476
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000477// TODO: Don't worry about 64-bit now, but when this is fixed remove the
478// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000479unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000480 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000481
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000482 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
483 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
484 TII.get(ARM::VMOVRS), MoveReg)
485 .addReg(SrcReg));
486 return MoveReg;
487}
488
489unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000490 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000491
Eric Christopheraa3ace12010-09-09 20:49:25 +0000492 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000494 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000495 .addReg(SrcReg));
496 return MoveReg;
497}
498
Eric Christopher9ed58df2010-09-09 00:19:41 +0000499// For double width floating point we need to materialize two constants
500// (the high and the low) into integer registers then use a move to get
501// the combined constant into an FP reg.
502unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
503 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000504 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000505
Eric Christopher9ed58df2010-09-09 00:19:41 +0000506 // This checks to see if we can use VFP3 instructions to materialize
507 // a constant, otherwise we have to go through the constant pool.
508 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000509 int Imm;
510 unsigned Opc;
511 if (is64bit) {
512 Imm = ARM_AM::getFP64Imm(Val);
513 Opc = ARM::FCONSTD;
514 } else {
515 Imm = ARM_AM::getFP32Imm(Val);
516 Opc = ARM::FCONSTS;
517 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000518 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
519 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
520 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000521 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000522 return DestReg;
523 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000524
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000525 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000526 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000527
Eric Christopher238bb162010-09-09 23:50:00 +0000528 // MachineConstantPool wants an explicit alignment.
529 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
530 if (Align == 0) {
531 // TODO: Figure out if this is correct.
532 Align = TD.getTypeAllocSize(CFP->getType());
533 }
534 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
535 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
536 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000537
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000538 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000539 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
540 DestReg)
541 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000542 .addReg(0));
543 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000544}
545
Eric Christopher744c7c82010-09-28 22:47:54 +0000546unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000547
Chad Rosier44e89572011-11-04 22:29:00 +0000548 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
549 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000550
551 // If we can do this in a single instruction without a constant pool entry
552 // do so now.
553 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000554 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier451afbc2011-11-04 23:45:39 +0000555 EVT SrcVT = MVT::i32;
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000556 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier451afbc2011-11-04 23:45:39 +0000557 unsigned ImmReg = createResultReg(TLI.getRegClassFor(SrcVT));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000558 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000559 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000560 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000561 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000562 }
563
Chad Rosier44e89572011-11-04 22:29:00 +0000564 // For now 32-bit only.
565 if (VT != MVT::i32)
566 return false;
567
568 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
569
Eric Christopher56d2b722010-09-02 23:43:26 +0000570 // MachineConstantPool wants an explicit alignment.
571 unsigned Align = TD.getPrefTypeAlignment(C->getType());
572 if (Align == 0) {
573 // TODO: Figure out if this is correct.
574 Align = TD.getTypeAllocSize(C->getType());
575 }
576 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000577
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000578 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000579 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000580 TII.get(ARM::t2LDRpci), DestReg)
581 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000582 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000583 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000584 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000585 TII.get(ARM::LDRcp), DestReg)
586 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000587 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000588
Eric Christopher56d2b722010-09-02 23:43:26 +0000589 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000590}
591
Eric Christopherc9932f62010-10-01 23:24:42 +0000592unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000593 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000594 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000595
Eric Christopher890dbbe2010-10-02 00:32:44 +0000596 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000597
Eric Christopher890dbbe2010-10-02 00:32:44 +0000598 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000599 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000600
Eric Christopher890dbbe2010-10-02 00:32:44 +0000601 // MachineConstantPool wants an explicit alignment.
602 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
603 if (Align == 0) {
604 // TODO: Figure out if this is correct.
605 Align = TD.getTypeAllocSize(GV->getType());
606 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000607
Eric Christopher890dbbe2010-10-02 00:32:44 +0000608 // Grab index.
609 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000610 unsigned Id = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +0000611 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
612 ARMCP::CPValue,
613 PCAdj);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000614 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000615
Eric Christopher890dbbe2010-10-02 00:32:44 +0000616 // Load value.
617 MachineInstrBuilder MIB;
618 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000619 if (isThumb2) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
621 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
622 .addConstantPoolIndex(Idx);
623 if (RelocM == Reloc::PIC_)
624 MIB.addImm(Id);
625 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000626 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000627 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
628 DestReg)
629 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000630 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000631 }
632 AddOptionalDefs(MIB);
Eli Friedmand6412c92011-06-03 01:13:19 +0000633
634 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
635 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000636 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000637 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
638 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000639 .addReg(DestReg)
640 .addImm(0);
641 else
642 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
643 NewDestReg)
644 .addReg(DestReg)
645 .addImm(0);
646 DestReg = NewDestReg;
647 AddOptionalDefs(MIB);
648 }
649
Eric Christopher890dbbe2010-10-02 00:32:44 +0000650 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000651}
652
Eric Christopher9ed58df2010-09-09 00:19:41 +0000653unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
654 EVT VT = TLI.getValueType(C->getType(), true);
655
656 // Only handle simple types.
657 if (!VT.isSimple()) return 0;
658
659 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
660 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000661 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
662 return ARMMaterializeGV(GV, VT);
663 else if (isa<ConstantInt>(C))
664 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000665
Eric Christopherc9932f62010-10-01 23:24:42 +0000666 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000667}
668
Eric Christopherf9764fa2010-09-30 20:49:44 +0000669unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
670 // Don't handle dynamic allocas.
671 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000672
Duncan Sands1440e8b2010-11-03 11:35:31 +0000673 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000674 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000675
Eric Christopherf9764fa2010-09-30 20:49:44 +0000676 DenseMap<const AllocaInst*, int>::iterator SI =
677 FuncInfo.StaticAllocaMap.find(AI);
678
679 // This will get lowered later into the correct offsets and registers
680 // via rewriteXFrameIndex.
681 if (SI != FuncInfo.StaticAllocaMap.end()) {
682 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
683 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000684 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Eric Christopherf9764fa2010-09-30 20:49:44 +0000685 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
686 TII.get(Opc), ResultReg)
687 .addFrameIndex(SI->second)
688 .addImm(0));
689 return ResultReg;
690 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000691
Eric Christopherf9764fa2010-09-30 20:49:44 +0000692 return 0;
693}
694
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000695bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000696 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000697
Eric Christopherb1cc8482010-08-25 07:23:49 +0000698 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000699 if (evt == MVT::Other || !evt.isSimple()) return false;
700 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000701
Eric Christopherdc908042010-08-31 01:28:42 +0000702 // Handle all legal types, i.e. a register that will directly hold this
703 // value.
704 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000705}
706
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000707bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000708 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000709
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000710 // If this is a type than can be sign or zero-extended to a basic operation
711 // go ahead and accept it now.
712 if (VT == MVT::i8 || VT == MVT::i16)
713 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000714
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000715 return false;
716}
717
Eric Christopher88de86b2010-11-19 22:36:41 +0000718// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000719bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000720 // Some boilerplate from the X86 FastISel.
721 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000722 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000723 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000724 // Don't walk into other basic blocks unless the object is an alloca from
725 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000726 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
727 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
728 Opcode = I->getOpcode();
729 U = I;
730 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000731 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000732 Opcode = C->getOpcode();
733 U = C;
734 }
735
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000736 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000737 if (Ty->getAddressSpace() > 255)
738 // Fast instruction selection doesn't support the special
739 // address spaces.
740 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000741
Eric Christopher83007122010-08-23 21:44:12 +0000742 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000743 default:
Eric Christopher83007122010-08-23 21:44:12 +0000744 break;
Eric Christopher55324332010-10-12 00:43:21 +0000745 case Instruction::BitCast: {
746 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000747 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000748 }
749 case Instruction::IntToPtr: {
750 // Look past no-op inttoptrs.
751 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000752 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000753 break;
754 }
755 case Instruction::PtrToInt: {
756 // Look past no-op ptrtoints.
757 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000758 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000759 break;
760 }
Eric Christophereae84392010-10-14 09:29:41 +0000761 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000762 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000763 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000764
Eric Christophereae84392010-10-14 09:29:41 +0000765 // Iterate through the GEP folding the constants into offsets where
766 // we can.
767 gep_type_iterator GTI = gep_type_begin(U);
768 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
769 i != e; ++i, ++GTI) {
770 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000771 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000772 const StructLayout *SL = TD.getStructLayout(STy);
773 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
774 TmpOffset += SL->getElementOffset(Idx);
775 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000776 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000777 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000778 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
779 // Constant-offset addressing.
780 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000781 break;
782 }
783 if (isa<AddOperator>(Op) &&
784 (!isa<Instruction>(Op) ||
785 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
786 == FuncInfo.MBB) &&
787 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000788 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000789 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000790 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000791 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000792 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000793 // Iterate on the other operand.
794 Op = cast<AddOperator>(Op)->getOperand(0);
795 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000796 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000797 // Unsupported
798 goto unsupported_gep;
799 }
Eric Christophereae84392010-10-14 09:29:41 +0000800 }
801 }
Eric Christopher2896df82010-10-15 18:02:07 +0000802
803 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000804 Addr.Offset = TmpOffset;
805 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000806
807 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000808 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000809
Eric Christophereae84392010-10-14 09:29:41 +0000810 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000811 break;
812 }
Eric Christopher83007122010-08-23 21:44:12 +0000813 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000814 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000815 DenseMap<const AllocaInst*, int>::iterator SI =
816 FuncInfo.StaticAllocaMap.find(AI);
817 if (SI != FuncInfo.StaticAllocaMap.end()) {
818 Addr.BaseType = Address::FrameIndexBase;
819 Addr.Base.FI = SI->second;
820 return true;
821 }
822 break;
Eric Christopher83007122010-08-23 21:44:12 +0000823 }
824 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000825
Eric Christophera9c57512010-10-13 21:41:51 +0000826 // Materialize the global variable's address into a reg which can
827 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000828 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000829 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
830 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000831
Eric Christopher0d581222010-11-19 22:30:02 +0000832 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000833 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000834 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000835
Eric Christophercb0b04b2010-08-24 00:07:24 +0000836 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000837 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
838 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000839}
840
Eric Christopher0d581222010-11-19 22:30:02 +0000841void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000842
Eric Christopher212ae932010-10-21 19:40:30 +0000843 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000844
Eric Christopher212ae932010-10-21 19:40:30 +0000845 bool needsLowering = false;
846 switch (VT.getSimpleVT().SimpleTy) {
847 default:
848 assert(false && "Unhandled load/store type!");
849 case MVT::i1:
850 case MVT::i8:
851 case MVT::i16:
852 case MVT::i32:
853 // Integer loads/stores handle 12-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000854 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000855 break;
856 case MVT::f32:
857 case MVT::f64:
858 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000859 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000860 break;
861 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000862
Eric Christopher827656d2010-11-20 22:38:27 +0000863 // If this is a stack pointer and the offset needs to be simplified then
864 // put the alloca address into a register, set the base type back to
865 // register and continue. This should almost never happen.
866 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000867 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000868 ARM::GPRRegisterClass;
869 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000870 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Eric Christopher827656d2010-11-20 22:38:27 +0000871 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
872 TII.get(Opc), ResultReg)
873 .addFrameIndex(Addr.Base.FI)
874 .addImm(0));
875 Addr.Base.Reg = ResultReg;
876 Addr.BaseType = Address::RegBase;
877 }
878
Eric Christopher212ae932010-10-21 19:40:30 +0000879 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000880 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000881 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000882 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
883 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000884 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000885 }
Eric Christopher83007122010-08-23 21:44:12 +0000886}
887
Eric Christopher564857f2010-12-01 01:40:24 +0000888void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000889 const MachineInstrBuilder &MIB,
890 unsigned Flags) {
Eric Christopher564857f2010-12-01 01:40:24 +0000891 // addrmode5 output depends on the selection dag addressing dividing the
892 // offset by 4 that it then later multiplies. Do this here as well.
893 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
894 VT.getSimpleVT().SimpleTy == MVT::f64)
895 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000896
Eric Christopher564857f2010-12-01 01:40:24 +0000897 // Frame base works a bit differently. Handle it separately.
898 if (Addr.BaseType == Address::FrameIndexBase) {
899 int FI = Addr.Base.FI;
900 int Offset = Addr.Offset;
901 MachineMemOperand *MMO =
902 FuncInfo.MF->getMachineMemOperand(
903 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000904 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000905 MFI.getObjectSize(FI),
906 MFI.getObjectAlignment(FI));
907 // Now add the rest of the operands.
908 MIB.addFrameIndex(FI);
909
910 // ARM halfword load/stores need an additional operand.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000911 if (!isThumb2 && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
Eric Christopher564857f2010-12-01 01:40:24 +0000912
913 MIB.addImm(Addr.Offset);
914 MIB.addMemOperand(MMO);
915 } else {
916 // Now add the rest of the operands.
917 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000918
Eric Christopher564857f2010-12-01 01:40:24 +0000919 // ARM halfword load/stores need an additional operand.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000920 if (!isThumb2 && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
Eric Christopher564857f2010-12-01 01:40:24 +0000921
922 MIB.addImm(Addr.Offset);
923 }
924 AddOptionalDefs(MIB);
925}
926
Eric Christopher0d581222010-11-19 22:30:02 +0000927bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000928
Eric Christopherb1cc8482010-08-25 07:23:49 +0000929 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000930 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000931 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000932 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000933 // This is mostly going to be Neon/vector support.
934 default: return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000935 case MVT::i16:
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000936 Opc = isThumb2 ? ARM::t2LDRHi12 : ARM::LDRH;
Eric Christopher7a56f332010-10-08 01:13:17 +0000937 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000938 break;
939 case MVT::i8:
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000940 Opc = isThumb2 ? ARM::t2LDRBi12 : ARM::LDRBi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000941 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000942 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000943 case MVT::i32:
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000944 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000945 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000946 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000947 case MVT::f32:
948 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000949 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000950 break;
951 case MVT::f64:
952 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000953 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000954 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000955 }
Eric Christopher564857f2010-12-01 01:40:24 +0000956 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +0000957 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000958
Eric Christopher564857f2010-12-01 01:40:24 +0000959 // Create the base instruction, then add the operands.
960 ResultReg = createResultReg(RC);
961 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
962 TII.get(Opc), ResultReg);
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000963 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad);
Eric Christopherdc908042010-08-31 01:28:42 +0000964 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000965}
966
Eric Christopher43b62be2010-09-27 06:02:23 +0000967bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +0000968 // Atomic loads need special handling.
969 if (cast<LoadInst>(I)->isAtomic())
970 return false;
971
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000972 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000973 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000974 if (!isLoadTypeLegal(I->getType(), VT))
975 return false;
976
Eric Christopher564857f2010-12-01 01:40:24 +0000977 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +0000978 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +0000979 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000980
981 unsigned ResultReg;
Eric Christopher0d581222010-11-19 22:30:02 +0000982 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000983 UpdateValueMap(I, ResultReg);
984 return true;
985}
986
Eric Christopher0d581222010-11-19 22:30:02 +0000987bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000988 unsigned StrOpc;
989 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000990 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +0000991 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +0000992 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000993 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +0000994 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000995 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +0000996 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
997 TII.get(Opc), Res)
998 .addReg(SrcReg).addImm(1));
999 SrcReg = Res;
1000 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001001 case MVT::i8:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001002 StrOpc = isThumb2 ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher15418772010-10-12 05:39:06 +00001003 break;
1004 case MVT::i16:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001005 StrOpc = isThumb2 ? ARM::t2STRHi12 : ARM::STRH;
Eric Christopher15418772010-10-12 05:39:06 +00001006 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001007 case MVT::i32:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001008 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopher47650ec2010-10-16 01:10:35 +00001009 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001010 case MVT::f32:
1011 if (!Subtarget->hasVFP2()) return false;
1012 StrOpc = ARM::VSTRS;
1013 break;
1014 case MVT::f64:
1015 if (!Subtarget->hasVFP2()) return false;
1016 StrOpc = ARM::VSTRD;
1017 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001018 }
Eric Christopher564857f2010-12-01 01:40:24 +00001019 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +00001020 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +00001021
Eric Christopher564857f2010-12-01 01:40:24 +00001022 // Create the base instruction, then add the operands.
1023 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1024 TII.get(StrOpc))
1025 .addReg(SrcReg, getKillRegState(true));
Cameron Zwarichc152aa62011-05-28 20:34:49 +00001026 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001027 return true;
1028}
1029
Eric Christopher43b62be2010-09-27 06:02:23 +00001030bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001031 Value *Op0 = I->getOperand(0);
1032 unsigned SrcReg = 0;
1033
Eli Friedman4136d232011-09-02 22:33:24 +00001034 // Atomic stores need special handling.
1035 if (cast<StoreInst>(I)->isAtomic())
1036 return false;
1037
Eric Christopher564857f2010-12-01 01:40:24 +00001038 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001039 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001040 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001041 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001042
Eric Christopher1b61ef42010-09-02 01:48:11 +00001043 // Get the value to be stored into a register.
1044 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001045 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001046
Eric Christopher564857f2010-12-01 01:40:24 +00001047 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001048 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001049 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001050 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001051
Eric Christopher0d581222010-11-19 22:30:02 +00001052 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001053 return true;
1054}
1055
1056static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1057 switch (Pred) {
1058 // Needs two compares...
1059 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001060 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001061 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001062 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001063 return ARMCC::AL;
1064 case CmpInst::ICMP_EQ:
1065 case CmpInst::FCMP_OEQ:
1066 return ARMCC::EQ;
1067 case CmpInst::ICMP_SGT:
1068 case CmpInst::FCMP_OGT:
1069 return ARMCC::GT;
1070 case CmpInst::ICMP_SGE:
1071 case CmpInst::FCMP_OGE:
1072 return ARMCC::GE;
1073 case CmpInst::ICMP_UGT:
1074 case CmpInst::FCMP_UGT:
1075 return ARMCC::HI;
1076 case CmpInst::FCMP_OLT:
1077 return ARMCC::MI;
1078 case CmpInst::ICMP_ULE:
1079 case CmpInst::FCMP_OLE:
1080 return ARMCC::LS;
1081 case CmpInst::FCMP_ORD:
1082 return ARMCC::VC;
1083 case CmpInst::FCMP_UNO:
1084 return ARMCC::VS;
1085 case CmpInst::FCMP_UGE:
1086 return ARMCC::PL;
1087 case CmpInst::ICMP_SLT:
1088 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001089 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001090 case CmpInst::ICMP_SLE:
1091 case CmpInst::FCMP_ULE:
1092 return ARMCC::LE;
1093 case CmpInst::FCMP_UNE:
1094 case CmpInst::ICMP_NE:
1095 return ARMCC::NE;
1096 case CmpInst::ICMP_UGE:
1097 return ARMCC::HS;
1098 case CmpInst::ICMP_ULT:
1099 return ARMCC::LO;
1100 }
Eric Christopher543cf052010-09-01 22:16:27 +00001101}
1102
Eric Christopher43b62be2010-09-27 06:02:23 +00001103bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001104 const BranchInst *BI = cast<BranchInst>(I);
1105 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1106 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001107
Eric Christophere5734102010-09-03 00:35:47 +00001108 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001109
Eric Christopher0e6233b2010-10-29 21:08:19 +00001110 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1111 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001112 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001113 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001114
1115 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001116 // Try to take advantage of fallthrough opportunities.
1117 CmpInst::Predicate Predicate = CI->getPredicate();
1118 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1119 std::swap(TBB, FBB);
1120 Predicate = CmpInst::getInversePredicate(Predicate);
1121 }
1122
1123 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001124
1125 // We may not handle every CC for now.
1126 if (ARMPred == ARMCC::AL) return false;
1127
Chad Rosier75698f32011-10-26 23:17:28 +00001128 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001129 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001130 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001131
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001132 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001133 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1134 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1135 FastEmitBranch(FBB, DL);
1136 FuncInfo.MBB->addSuccessor(TBB);
1137 return true;
1138 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001139 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1140 MVT SourceVT;
1141 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001142 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001143 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001144 unsigned OpReg = getRegForValue(TI->getOperand(0));
1145 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1146 TII.get(TstOpc))
1147 .addReg(OpReg).addImm(1));
1148
1149 unsigned CCMode = ARMCC::NE;
1150 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1151 std::swap(TBB, FBB);
1152 CCMode = ARMCC::EQ;
1153 }
1154
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001155 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001156 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1157 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1158
1159 FastEmitBranch(FBB, DL);
1160 FuncInfo.MBB->addSuccessor(TBB);
1161 return true;
1162 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001163 } else if (const ConstantInt *CI =
1164 dyn_cast<ConstantInt>(BI->getCondition())) {
1165 uint64_t Imm = CI->getZExtValue();
1166 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1167 FastEmitBranch(Target, DL);
1168 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001169 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001170
Eric Christopher0e6233b2010-10-29 21:08:19 +00001171 unsigned CmpReg = getRegForValue(BI->getCondition());
1172 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001173
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001174 // We've been divorced from our compare! Our block was split, and
1175 // now our compare lives in a predecessor block. We musn't
1176 // re-compare here, as the children of the compare aren't guaranteed
1177 // live across the block boundary (we *could* check for this).
1178 // Regardless, the compare has been done in the predecessor block,
1179 // and it left a value for us in a virtual register. Ergo, we test
1180 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001181 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001182 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1183 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001184
Eric Christopher7a20a372011-04-28 16:52:09 +00001185 unsigned CCMode = ARMCC::NE;
1186 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1187 std::swap(TBB, FBB);
1188 CCMode = ARMCC::EQ;
1189 }
1190
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001191 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001192 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001193 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001194 FastEmitBranch(FBB, DL);
1195 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001196 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001197}
1198
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001199bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1200 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001201 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001202 EVT SrcVT = TLI.getValueType(Ty, true);
1203 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001204
Chad Rosierade62002011-10-26 23:25:44 +00001205 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1206 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001207 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001208
Chad Rosier2f2fe412011-11-09 03:22:02 +00001209 // Check to see if the 2nd operand is a constant that we can encode directly
1210 // in the compare.
1211 uint64_t Imm;
1212 int EncodedImm = 0;
1213 bool EncodeImm = false;
1214 bool isNegativeImm = false;
1215 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1216 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1217 SrcVT == MVT::i1) {
1218 const APInt &CIVal = ConstInt->getValue();
1219
1220 isNegativeImm = CIVal.isNegative();
1221 Imm = (isNegativeImm) ? (-CIVal).getZExtValue() : CIVal.getZExtValue();
1222 EncodedImm = (int)Imm;
1223 EncodeImm = isThumb2 ? (ARM_AM::getT2SOImmVal(EncodedImm) != -1) :
1224 (ARM_AM::getSOImmVal(EncodedImm) != -1);
1225 }
1226 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1227 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1228 if (ConstFP->isZero() && !ConstFP->isNegative())
1229 EncodeImm = true;
1230 }
1231
Eric Christopherd43393a2010-09-08 23:13:45 +00001232 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001233 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001234 bool needsExt = false;
1235 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001236 default: return false;
1237 // TODO: Verify compares.
1238 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001239 isICmp = false;
1240 CmpOpc = EncodeImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001241 break;
1242 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001243 isICmp = false;
1244 CmpOpc = EncodeImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001245 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001246 case MVT::i1:
1247 case MVT::i8:
1248 case MVT::i16:
1249 needsExt = true;
1250 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001251 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001252 if (isThumb2) {
1253 if (!EncodeImm)
1254 CmpOpc = ARM::t2CMPrr;
1255 else
1256 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1257 } else {
1258 if (!EncodeImm)
1259 CmpOpc = ARM::CMPrr;
1260 else
1261 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1262 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001263 break;
1264 }
1265
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001266 unsigned SrcReg1 = getRegForValue(Src1Value);
1267 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001268
Chad Rosier2f2fe412011-11-09 03:22:02 +00001269 unsigned SrcReg2;
1270 if (!EncodeImm) {
1271 SrcReg2 = getRegForValue(Src2Value);
1272 if (SrcReg2 == 0) return false;
1273 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001274
1275 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1276 if (needsExt) {
1277 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001278 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001279 if (ResultReg == 0) return false;
1280 SrcReg1 = ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001281 if (!EncodeImm) {
1282 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1283 if (ResultReg == 0) return false;
1284 SrcReg2 = ResultReg;
1285 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001286 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001287
Chad Rosier2f2fe412011-11-09 03:22:02 +00001288 if (!EncodeImm) {
1289 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1290 TII.get(CmpOpc))
1291 .addReg(SrcReg1).addReg(SrcReg2));
1292 } else {
1293 MachineInstrBuilder MIB;
1294 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1295 .addReg(SrcReg1);
1296
1297 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1298 if (isICmp)
1299 MIB.addImm(EncodedImm);
1300 AddOptionalDefs(MIB);
1301 }
Chad Rosierade62002011-10-26 23:25:44 +00001302
1303 // For floating point we need to move the result to a comparison register
1304 // that we can then use for branches.
1305 if (Ty->isFloatTy() || Ty->isDoubleTy())
1306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1307 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001308 return true;
1309}
1310
1311bool ARMFastISel::SelectCmp(const Instruction *I) {
1312 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001313 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001314
Eric Christopher229207a2010-09-29 01:14:47 +00001315 // Get the compare predicate.
1316 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001317
Eric Christopher229207a2010-09-29 01:14:47 +00001318 // We may not handle every CC for now.
1319 if (ARMPred == ARMCC::AL) return false;
1320
Chad Rosier530f7ce2011-10-26 22:47:55 +00001321 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001322 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001323 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001324
Eric Christopher229207a2010-09-29 01:14:47 +00001325 // Now set a register based on the comparison. Explicitly set the predicates
1326 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001327 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1328 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001329 : ARM::GPRRegisterClass;
1330 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001331 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001332 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001333 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001334 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001335 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1336 .addReg(ZeroReg).addImm(1)
1337 .addImm(ARMPred).addReg(CondReg);
1338
Eric Christophera5b1e682010-09-17 22:28:18 +00001339 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001340 return true;
1341}
1342
Eric Christopher43b62be2010-09-27 06:02:23 +00001343bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001344 // Make sure we have VFP and that we're extending float to double.
1345 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001346
Eric Christopher46203602010-09-09 00:26:48 +00001347 Value *V = I->getOperand(0);
1348 if (!I->getType()->isDoubleTy() ||
1349 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001350
Eric Christopher46203602010-09-09 00:26:48 +00001351 unsigned Op = getRegForValue(V);
1352 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001353
Eric Christopher46203602010-09-09 00:26:48 +00001354 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001356 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001357 .addReg(Op));
1358 UpdateValueMap(I, Result);
1359 return true;
1360}
1361
Eric Christopher43b62be2010-09-27 06:02:23 +00001362bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001363 // Make sure we have VFP and that we're truncating double to float.
1364 if (!Subtarget->hasVFP2()) return false;
1365
1366 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001367 if (!(I->getType()->isFloatTy() &&
1368 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001369
1370 unsigned Op = getRegForValue(V);
1371 if (Op == 0) return false;
1372
1373 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001375 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001376 .addReg(Op));
1377 UpdateValueMap(I, Result);
1378 return true;
1379}
1380
Eric Christopher43b62be2010-09-27 06:02:23 +00001381bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001382 // Make sure we have VFP.
1383 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001384
Duncan Sands1440e8b2010-11-03 11:35:31 +00001385 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001386 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001387 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001388 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001389
Chad Rosier463fe242011-11-03 02:04:59 +00001390 Value *Src = I->getOperand(0);
1391 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1392 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001393 return false;
1394
Chad Rosier463fe242011-11-03 02:04:59 +00001395 unsigned SrcReg = getRegForValue(Src);
1396 if (SrcReg == 0) return false;
1397
1398 // Handle sign-extension.
1399 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1400 EVT DestVT = MVT::i32;
1401 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, /*isZExt*/ false);
1402 if (ResultReg == 0) return false;
1403 SrcReg = ResultReg;
1404 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001405
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001406 // The conversion routine works on fp-reg to fp-reg and the operand above
1407 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001408 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001409 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001410
Eric Christopher9a040492010-09-09 18:54:59 +00001411 unsigned Opc;
1412 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1413 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001414 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001415
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001416 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001417 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1418 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001419 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001420 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001421 return true;
1422}
1423
Eric Christopher43b62be2010-09-27 06:02:23 +00001424bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001425 // Make sure we have VFP.
1426 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001427
Duncan Sands1440e8b2010-11-03 11:35:31 +00001428 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001429 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001430 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001431 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001432
Eric Christopher9a040492010-09-09 18:54:59 +00001433 unsigned Op = getRegForValue(I->getOperand(0));
1434 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001435
Eric Christopher9a040492010-09-09 18:54:59 +00001436 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001437 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001438 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1439 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001440 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001441
Eric Christopher022b7fb2010-10-05 23:13:24 +00001442 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1443 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1445 ResultReg)
1446 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001447
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001448 // This result needs to be in an integer register, but the conversion only
1449 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001450 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001451 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001452
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001453 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001454 return true;
1455}
1456
Eric Christopher3bbd3962010-10-11 08:27:59 +00001457bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001458 MVT VT;
1459 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001460 return false;
1461
1462 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001463 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001464 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1465
1466 unsigned CondReg = getRegForValue(I->getOperand(0));
1467 if (CondReg == 0) return false;
1468 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1469 if (Op1Reg == 0) return false;
1470 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1471 if (Op2Reg == 0) return false;
1472
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001473 unsigned CmpOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001474 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1475 .addReg(CondReg).addImm(1));
1476 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001477 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001478 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1479 .addReg(Op1Reg).addReg(Op2Reg)
1480 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1481 UpdateValueMap(I, ResultReg);
1482 return true;
1483}
1484
Eric Christopher08637852010-09-30 22:34:19 +00001485bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001486 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001487 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001488 if (!isTypeLegal(Ty, VT))
1489 return false;
1490
1491 // If we have integer div support we should have selected this automagically.
1492 // In case we have a real miss go ahead and return false and we'll pick
1493 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001494 if (Subtarget->hasDivide()) return false;
1495
Eric Christopher08637852010-09-30 22:34:19 +00001496 // Otherwise emit a libcall.
1497 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001498 if (VT == MVT::i8)
1499 LC = RTLIB::SDIV_I8;
1500 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001501 LC = RTLIB::SDIV_I16;
1502 else if (VT == MVT::i32)
1503 LC = RTLIB::SDIV_I32;
1504 else if (VT == MVT::i64)
1505 LC = RTLIB::SDIV_I64;
1506 else if (VT == MVT::i128)
1507 LC = RTLIB::SDIV_I128;
1508 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001509
Eric Christopher08637852010-09-30 22:34:19 +00001510 return ARMEmitLibcall(I, LC);
1511}
1512
Eric Christopher6a880d62010-10-11 08:37:26 +00001513bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001514 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001515 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001516 if (!isTypeLegal(Ty, VT))
1517 return false;
1518
1519 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1520 if (VT == MVT::i8)
1521 LC = RTLIB::SREM_I8;
1522 else if (VT == MVT::i16)
1523 LC = RTLIB::SREM_I16;
1524 else if (VT == MVT::i32)
1525 LC = RTLIB::SREM_I32;
1526 else if (VT == MVT::i64)
1527 LC = RTLIB::SREM_I64;
1528 else if (VT == MVT::i128)
1529 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001530 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001531
Eric Christopher6a880d62010-10-11 08:37:26 +00001532 return ARMEmitLibcall(I, LC);
1533}
1534
Eric Christopher43b62be2010-09-27 06:02:23 +00001535bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001536 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001537
Eric Christopherbc39b822010-09-09 00:53:57 +00001538 // We can get here in the case when we want to use NEON for our fp
1539 // operations, but can't figure out how to. Just use the vfp instructions
1540 // if we have them.
1541 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001542 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001543 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1544 if (isFloat && !Subtarget->hasVFP2())
1545 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001546
Eric Christopherbc39b822010-09-09 00:53:57 +00001547 unsigned Op1 = getRegForValue(I->getOperand(0));
1548 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001549
Eric Christopherbc39b822010-09-09 00:53:57 +00001550 unsigned Op2 = getRegForValue(I->getOperand(1));
1551 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001552
Eric Christopherbc39b822010-09-09 00:53:57 +00001553 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001554 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001555 switch (ISDOpcode) {
1556 default: return false;
1557 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001558 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001559 break;
1560 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001561 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001562 break;
1563 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001564 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001565 break;
1566 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001567 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001568 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1569 TII.get(Opc), ResultReg)
1570 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001571 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001572 return true;
1573}
1574
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001575// Call Handling Code
1576
Eric Christopherfa87d662010-10-18 02:17:53 +00001577bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1578 EVT SrcVT, unsigned &ResultReg) {
1579 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1580 Src, /*TODO: Kill=*/false);
Jim Grosbach6b156392010-10-27 21:39:08 +00001581
Eric Christopherfa87d662010-10-18 02:17:53 +00001582 if (RR != 0) {
1583 ResultReg = RR;
1584 return true;
1585 } else
Jim Grosbach6b156392010-10-27 21:39:08 +00001586 return false;
Eric Christopherfa87d662010-10-18 02:17:53 +00001587}
1588
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001589// This is largely taken directly from CCAssignFnForNode - we don't support
1590// varargs in FastISel so that part has been removed.
1591// TODO: We may not support all of this.
1592CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1593 switch (CC) {
1594 default:
1595 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001596 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001597 // Ignore fastcc. Silence compiler warnings.
1598 (void)RetFastCC_ARM_APCS;
1599 (void)FastCC_ARM_APCS;
1600 // Fallthrough
1601 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001602 // Use target triple & subtarget features to do actual dispatch.
1603 if (Subtarget->isAAPCS_ABI()) {
1604 if (Subtarget->hasVFP2() &&
1605 FloatABIType == FloatABI::Hard)
1606 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1607 else
1608 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1609 } else
1610 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1611 case CallingConv::ARM_AAPCS_VFP:
1612 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1613 case CallingConv::ARM_AAPCS:
1614 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1615 case CallingConv::ARM_APCS:
1616 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1617 }
1618}
1619
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001620bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1621 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001622 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001623 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1624 SmallVectorImpl<unsigned> &RegArgs,
1625 CallingConv::ID CC,
1626 unsigned &NumBytes) {
1627 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001628 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001629 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1630
1631 // Get a count of how many bytes are to be pushed on the stack.
1632 NumBytes = CCInfo.getNextStackOffset();
1633
1634 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001635 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001636 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1637 TII.get(AdjStackDown))
1638 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001639
1640 // Process the args.
1641 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1642 CCValAssign &VA = ArgLocs[i];
1643 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001644 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001645
Eric Christopher4a2b3162011-01-27 05:44:56 +00001646 // We don't handle NEON/vector parameters yet.
1647 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001648 return false;
1649
Eric Christopherf9764fa2010-09-30 20:49:44 +00001650 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001651 switch (VA.getLocInfo()) {
1652 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001653 case CCValAssign::SExt: {
Chad Rosier42536af2011-11-05 20:16:15 +00001654 EVT DestVT = VA.getLocVT();
1655 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1656 /*isZExt*/false);
1657 assert (ResultReg != 0 && "Failed to emit a sext");
1658 Arg = ResultReg;
Eric Christopherfa87d662010-10-18 02:17:53 +00001659 break;
1660 }
Chad Rosier42536af2011-11-05 20:16:15 +00001661 case CCValAssign::AExt:
1662 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001663 case CCValAssign::ZExt: {
Chad Rosier42536af2011-11-05 20:16:15 +00001664 EVT DestVT = VA.getLocVT();
1665 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1666 /*isZExt*/true);
1667 assert (ResultReg != 0 && "Failed to emit a sext");
1668 Arg = ResultReg;
Eric Christopherfa87d662010-10-18 02:17:53 +00001669 break;
1670 }
1671 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001672 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001673 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001674 assert(BC != 0 && "Failed to emit a bitcast!");
1675 Arg = BC;
1676 ArgVT = VA.getLocVT();
1677 break;
1678 }
1679 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001680 }
1681
1682 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001683 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001684 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001685 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001686 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001687 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001688 } else if (VA.needsCustom()) {
1689 // TODO: We need custom lowering for vector (v2f64) args.
1690 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001691
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001692 CCValAssign &NextVA = ArgLocs[++i];
1693
1694 // TODO: Only handle register args for now.
1695 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1696
1697 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1698 TII.get(ARM::VMOVRRD), VA.getLocReg())
1699 .addReg(NextVA.getLocReg(), RegState::Define)
1700 .addReg(Arg));
1701 RegArgs.push_back(VA.getLocReg());
1702 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001703 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001704 assert(VA.isMemLoc());
1705 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001706 Address Addr;
1707 Addr.BaseType = Address::RegBase;
1708 Addr.Base.Reg = ARM::SP;
1709 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001710
Eric Christopher0d581222010-11-19 22:30:02 +00001711 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001712 }
1713 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001714 return true;
1715}
1716
Duncan Sands1440e8b2010-11-03 11:35:31 +00001717bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001718 const Instruction *I, CallingConv::ID CC,
1719 unsigned &NumBytes) {
1720 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001721 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001722 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1723 TII.get(AdjStackUp))
1724 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001725
1726 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001727 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001728 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001729 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001730 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1731
1732 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001733 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001734 // For this move we copy into two registers and then move into the
1735 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001736 EVT DestVT = RVLocs[0].getValVT();
1737 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1738 unsigned ResultReg = createResultReg(DstRC);
1739 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1740 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001741 .addReg(RVLocs[0].getLocReg())
1742 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001743
Eric Christopher3659ac22010-10-20 08:02:24 +00001744 UsedRegs.push_back(RVLocs[0].getLocReg());
1745 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001746
Eric Christopherdccd2c32010-10-11 08:38:55 +00001747 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001748 UpdateValueMap(I, ResultReg);
1749 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001750 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001751 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001752
1753 // Special handling for extended integers.
1754 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1755 CopyVT = MVT::i32;
1756
Eric Christopher14df8822010-10-01 00:00:11 +00001757 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001758
Eric Christopher14df8822010-10-01 00:00:11 +00001759 unsigned ResultReg = createResultReg(DstRC);
1760 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1761 ResultReg).addReg(RVLocs[0].getLocReg());
1762 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001763
Eric Christopherdccd2c32010-10-11 08:38:55 +00001764 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001765 UpdateValueMap(I, ResultReg);
1766 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001767 }
1768
Eric Christopherdccd2c32010-10-11 08:38:55 +00001769 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001770}
1771
Eric Christopher4f512ef2010-10-22 01:28:00 +00001772bool ARMFastISel::SelectRet(const Instruction *I) {
1773 const ReturnInst *Ret = cast<ReturnInst>(I);
1774 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001775
Eric Christopher4f512ef2010-10-22 01:28:00 +00001776 if (!FuncInfo.CanLowerReturn)
1777 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001778
Eric Christopher4f512ef2010-10-22 01:28:00 +00001779 if (F.isVarArg())
1780 return false;
1781
1782 CallingConv::ID CC = F.getCallingConv();
1783 if (Ret->getNumOperands() > 0) {
1784 SmallVector<ISD::OutputArg, 4> Outs;
1785 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1786 Outs, TLI);
1787
1788 // Analyze operands of the call, assigning locations to each operand.
1789 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001790 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001791 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1792
1793 const Value *RV = Ret->getOperand(0);
1794 unsigned Reg = getRegForValue(RV);
1795 if (Reg == 0)
1796 return false;
1797
1798 // Only handle a single return value for now.
1799 if (ValLocs.size() != 1)
1800 return false;
1801
1802 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001803
Eric Christopher4f512ef2010-10-22 01:28:00 +00001804 // Don't bother handling odd stuff for now.
1805 if (VA.getLocInfo() != CCValAssign::Full)
1806 return false;
1807 // Only handle register returns for now.
1808 if (!VA.isRegLoc())
1809 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00001810
1811 unsigned SrcReg = Reg + VA.getValNo();
1812 EVT RVVT = TLI.getValueType(RV->getType());
1813 EVT DestVT = VA.getValVT();
1814 // Special handling for extended integers.
1815 if (RVVT != DestVT) {
1816 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1817 return false;
1818
1819 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
1820 return false;
1821
1822 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
1823
1824 bool isZExt = Outs[0].Flags.isZExt();
1825 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
1826 if (ResultReg == 0) return false;
1827 SrcReg = ResultReg;
1828 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001829
Eric Christopher4f512ef2010-10-22 01:28:00 +00001830 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00001831 unsigned DstReg = VA.getLocReg();
1832 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1833 // Avoid a cross-class copy. This is very unlikely.
1834 if (!SrcRC->contains(DstReg))
1835 return false;
1836 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1837 DstReg).addReg(SrcReg);
1838
1839 // Mark the register as live out of the function.
1840 MRI.addLiveOut(VA.getLocReg());
1841 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001842
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001843 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00001844 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1845 TII.get(RetOpc)));
1846 return true;
1847}
1848
Eric Christopher872f4a22011-02-22 01:37:10 +00001849unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
1850
Eric Christopher872f4a22011-02-22 01:37:10 +00001851 // Darwin needs the r9 versions of the opcodes.
1852 bool isDarwin = Subtarget->isTargetDarwin();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001853 if (isThumb2) {
Eric Christopher872f4a22011-02-22 01:37:10 +00001854 return isDarwin ? ARM::tBLr9 : ARM::tBL;
1855 } else {
1856 return isDarwin ? ARM::BLr9 : ARM::BL;
1857 }
1858}
1859
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001860// A quick function that will emit a call for a named libcall in F with the
1861// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001862// can emit a call for any libcall we can produce. This is an abridged version
1863// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001864// like computed function pointers or strange arguments at call sites.
1865// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1866// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001867bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1868 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001869
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001870 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001871 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001872 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001873 if (RetTy->isVoidTy())
1874 RetVT = MVT::isVoid;
1875 else if (!isTypeLegal(RetTy, RetVT))
1876 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001877
Eric Christopher836c6242010-12-15 23:47:29 +00001878 // TODO: For now if we have long calls specified we don't handle the call.
1879 if (EnableARMLongCalls) return false;
1880
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001881 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001882 SmallVector<Value*, 8> Args;
1883 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001884 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001885 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1886 Args.reserve(I->getNumOperands());
1887 ArgRegs.reserve(I->getNumOperands());
1888 ArgVTs.reserve(I->getNumOperands());
1889 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001890 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001891 Value *Op = I->getOperand(i);
1892 unsigned Arg = getRegForValue(Op);
1893 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001894
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001895 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001896 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001897 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001898
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001899 ISD::ArgFlagsTy Flags;
1900 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1901 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001902
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001903 Args.push_back(Op);
1904 ArgRegs.push_back(Arg);
1905 ArgVTs.push_back(ArgVT);
1906 ArgFlags.push_back(Flags);
1907 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001908
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001909 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001910 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001911 unsigned NumBytes;
1912 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1913 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001914
Eric Christopher6344a5f2011-04-29 00:07:20 +00001915 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001916 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001917 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001918 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001919 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001920 // Explicitly adding the predicate here.
1921 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1922 TII.get(CallOpc)))
1923 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00001924 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00001925 // Explicitly adding the predicate here.
1926 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1927 TII.get(CallOpc))
1928 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001929
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001930 // Add implicit physical register uses to the call.
1931 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1932 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001933
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001934 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001935 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001936 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001937
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001938 // Set all unused physreg defs as dead.
1939 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001940
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001941 return true;
1942}
1943
Eric Christopherf9764fa2010-09-30 20:49:44 +00001944bool ARMFastISel::SelectCall(const Instruction *I) {
1945 const CallInst *CI = cast<CallInst>(I);
1946 const Value *Callee = CI->getCalledValue();
1947
1948 // Can't handle inline asm or worry about intrinsics yet.
1949 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1950
Eric Christopher52f6c032011-05-02 20:16:33 +00001951 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001952 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00001953 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00001954 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001955
Eric Christopherf9764fa2010-09-30 20:49:44 +00001956 // Check the calling convention.
1957 ImmutableCallSite CS(CI);
1958 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00001959
Eric Christopherf9764fa2010-09-30 20:49:44 +00001960 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00001961
Eric Christopherf9764fa2010-09-30 20:49:44 +00001962 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001963 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1964 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00001965 if (FTy->isVarArg())
1966 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001967
Eric Christopherf9764fa2010-09-30 20:49:44 +00001968 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001969 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001970 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001971 if (RetTy->isVoidTy())
1972 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00001973 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
1974 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00001975 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001976
Eric Christopher836c6242010-12-15 23:47:29 +00001977 // TODO: For now if we have long calls specified we don't handle the call.
1978 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00001979
Eric Christopherf9764fa2010-09-30 20:49:44 +00001980 // Set up the argument vectors.
1981 SmallVector<Value*, 8> Args;
1982 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001983 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001984 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1985 Args.reserve(CS.arg_size());
1986 ArgRegs.reserve(CS.arg_size());
1987 ArgVTs.reserve(CS.arg_size());
1988 ArgFlags.reserve(CS.arg_size());
1989 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1990 i != e; ++i) {
1991 unsigned Arg = getRegForValue(*i);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001992
Eric Christopherf9764fa2010-09-30 20:49:44 +00001993 if (Arg == 0)
1994 return false;
1995 ISD::ArgFlagsTy Flags;
1996 unsigned AttrInd = i - CS.arg_begin() + 1;
1997 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1998 Flags.setSExt();
1999 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2000 Flags.setZExt();
2001
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002002 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002003 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2004 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2005 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2006 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2007 return false;
2008
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002009 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002010 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002011 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2012 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002013 return false;
2014 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2015 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002016
Eric Christopherf9764fa2010-09-30 20:49:44 +00002017 Args.push_back(*i);
2018 ArgRegs.push_back(Arg);
2019 ArgVTs.push_back(ArgVT);
2020 ArgFlags.push_back(Flags);
2021 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002022
Eric Christopherf9764fa2010-09-30 20:49:44 +00002023 // Handle the arguments now that we've gotten them.
2024 SmallVector<unsigned, 4> RegArgs;
2025 unsigned NumBytes;
2026 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2027 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002028
Eric Christopher6344a5f2011-04-29 00:07:20 +00002029 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002030 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002031 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002032 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002033 // Explicitly adding the predicate here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002034 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002035 // Explicitly adding the predicate here.
2036 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2037 TII.get(CallOpc)))
2038 .addGlobalAddress(GV, 0, 0);
Eric Christopher872f4a22011-02-22 01:37:10 +00002039 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002040 // Explicitly adding the predicate here.
2041 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2042 TII.get(CallOpc))
2043 .addGlobalAddress(GV, 0, 0));
Eric Christopher299bbb22011-04-29 00:03:10 +00002044
Eric Christopherf9764fa2010-09-30 20:49:44 +00002045 // Add implicit physical register uses to the call.
2046 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2047 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002048
Eric Christopherf9764fa2010-09-30 20:49:44 +00002049 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002050 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002051 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002052
Eric Christopherf9764fa2010-09-30 20:49:44 +00002053 // Set all unused physreg defs as dead.
2054 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002055
Eric Christopherf9764fa2010-09-30 20:49:44 +00002056 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002057}
2058
Chad Rosier0d7b2312011-11-02 00:18:48 +00002059bool ARMFastISel::SelectTrunc(const Instruction *I) {
2060 // The high bits for a type smaller than the register size are assumed to be
2061 // undefined.
2062 Value *Op = I->getOperand(0);
2063
2064 EVT SrcVT, DestVT;
2065 SrcVT = TLI.getValueType(Op->getType(), true);
2066 DestVT = TLI.getValueType(I->getType(), true);
2067
2068 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2069 return false;
2070 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2071 return false;
2072
2073 unsigned SrcReg = getRegForValue(Op);
2074 if (!SrcReg) return false;
2075
2076 // Because the high bits are undefined, a truncate doesn't generate
2077 // any code.
2078 UpdateValueMap(I, SrcReg);
2079 return true;
2080}
2081
Chad Rosier87633022011-11-02 17:20:24 +00002082unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2083 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002084 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002085 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002086
2087 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002088 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002089 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002090 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002091 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002092 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002093 if (!Subtarget->hasV6Ops()) return 0;
2094 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002095 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002096 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002097 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002098 break;
2099 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002100 if (!Subtarget->hasV6Ops()) return 0;
2101 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002102 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002103 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002104 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002105 break;
2106 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002107 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002108 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002109 isBoolZext = true;
2110 break;
2111 }
Chad Rosier87633022011-11-02 17:20:24 +00002112 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002113 }
2114
Chad Rosier87633022011-11-02 17:20:24 +00002115 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002116 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002117 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002118 .addReg(SrcReg);
2119 if (isBoolZext)
2120 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002121 else
2122 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002123 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002124 return ResultReg;
2125}
2126
2127bool ARMFastISel::SelectIntExt(const Instruction *I) {
2128 // On ARM, in general, integer casts don't involve legal types; this code
2129 // handles promotable integers.
2130 // FIXME: We could save an instruction in many cases by special-casing
2131 // load instructions.
2132 Type *DestTy = I->getType();
2133 Value *Src = I->getOperand(0);
2134 Type *SrcTy = Src->getType();
2135
2136 EVT SrcVT, DestVT;
2137 SrcVT = TLI.getValueType(SrcTy, true);
2138 DestVT = TLI.getValueType(DestTy, true);
2139
2140 bool isZExt = isa<ZExtInst>(I);
2141 unsigned SrcReg = getRegForValue(Src);
2142 if (!SrcReg) return false;
2143
2144 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2145 if (ResultReg == 0) return false;
2146 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002147 return true;
2148}
2149
Eric Christopher56d2b722010-09-02 23:43:26 +00002150// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002151bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002152
Eric Christopherab695882010-07-21 22:26:11 +00002153 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002154 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002155 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002156 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002157 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002158 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002159 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002160 case Instruction::ICmp:
2161 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002162 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002163 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002164 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002165 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002166 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002167 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002168 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002169 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002170 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002171 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002172 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002173 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002174 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002175 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002176 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002177 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002178 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002179 case Instruction::SRem:
2180 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002181 case Instruction::Call:
2182 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002183 case Instruction::Select:
2184 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002185 case Instruction::Ret:
2186 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002187 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002188 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002189 case Instruction::ZExt:
2190 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002191 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002192 default: break;
2193 }
2194 return false;
2195}
2196
2197namespace llvm {
2198 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00002199 // Completely untested on non-darwin.
2200 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002201
Eric Christopheraaa8df42010-11-02 01:21:28 +00002202 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002203 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002204 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002205 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002206 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002207 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002208 }
2209}