blob: acf7f95182f720f045299970d56f77b537c53a2f [file] [log] [blame]
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +000016#include "AllocationOrder.h"
Jakob Stoklund Olesen5907d862011-04-02 06:03:35 +000017#include "InterferenceCache.h"
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +000018#include "LiveDebugVariables.h"
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000019#include "LiveRangeEdit.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000020#include "RegAllocBase.h"
21#include "Spiller.h"
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000022#include "SpillPlacement.h"
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +000023#include "SplitKit.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000024#include "VirtRegMap.h"
Rafael Espindolafdf16ca2011-06-26 21:41:06 +000025#include "RegisterCoalescer.h"
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +000026#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000027#include "llvm/Analysis/AliasAnalysis.h"
28#include "llvm/Function.h"
29#include "llvm/PassAnalysisSupport.h"
30#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000031#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000032#include "llvm/CodeGen/LiveIntervalAnalysis.h"
33#include "llvm/CodeGen/LiveStackAnalysis.h"
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000034#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000035#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000036#include "llvm/CodeGen/MachineLoopInfo.h"
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +000037#include "llvm/CodeGen/MachineLoopRanges.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/CodeGen/Passes.h"
40#include "llvm/CodeGen/RegAllocRegistry.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000041#include "llvm/Target/TargetOptions.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000042#include "llvm/Support/Debug.h"
43#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +000045#include "llvm/Support/Timer.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000046
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000047#include <queue>
48
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000049using namespace llvm;
50
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +000051STATISTIC(NumGlobalSplits, "Number of split global live ranges");
52STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +000053STATISTIC(NumEvicted, "Number of interferences evicted");
54
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000055static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
56 createGreedyRegisterAllocator);
57
58namespace {
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +000059class RAGreedy : public MachineFunctionPass,
60 public RegAllocBase,
61 private LiveRangeEdit::Delegate {
62
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000063 // context
64 MachineFunction *MF;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000065
66 // analyses
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000067 SlotIndexes *Indexes;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000068 LiveStacks *LS;
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000069 MachineDominatorTree *DomTree;
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +000070 MachineLoopInfo *Loops;
71 MachineLoopRanges *LoopRanges;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000072 EdgeBundles *Bundles;
73 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +000074 LiveDebugVariables *DebugVars;
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000075
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000076 // state
77 std::auto_ptr<Spiller> SpillerInstance;
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000078 std::priority_queue<std::pair<unsigned, unsigned> > Queue;
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +000079 unsigned NextCascade;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +000080
81 // Live ranges pass through a number of stages as we try to allocate them.
82 // Some of the stages may also create new live ranges:
83 //
84 // - Region splitting.
85 // - Per-block splitting.
86 // - Local splitting.
87 // - Spilling.
88 //
89 // Ranges produced by one of the stages skip the previous stages when they are
90 // dequeued. This improves performance because we can skip interference checks
91 // that are unlikely to give any results. It also guarantees that the live
92 // range splitting algorithm terminates, something that is otherwise hard to
93 // ensure.
94 enum LiveRangeStage {
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +000095 RS_New, ///< Never seen before.
96 RS_First, ///< First time in the queue.
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +000097 RS_Second, ///< Second time in the queue.
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +000098 RS_Global, ///< Produced by global splitting.
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +000099 RS_Local, ///< Produced by local splitting.
100 RS_Spill ///< Produced by spilling.
101 };
102
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000103 static const char *const StageName[];
104
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000105 // RegInfo - Keep additional information about each live range.
106 struct RegInfo {
107 LiveRangeStage Stage;
108
109 // Cascade - Eviction loop prevention. See canEvictInterference().
110 unsigned Cascade;
111
112 RegInfo() : Stage(RS_New), Cascade(0) {}
113 };
114
115 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000116
117 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000118 return ExtraRegInfo[VirtReg.reg].Stage;
119 }
120
121 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
122 ExtraRegInfo.resize(MRI->getNumVirtRegs());
123 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000124 }
125
126 template<typename Iterator>
127 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000128 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000129 for (;Begin != End; ++Begin) {
130 unsigned Reg = (*Begin)->reg;
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000131 if (ExtraRegInfo[Reg].Stage == RS_New)
132 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000133 }
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000134 }
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000135
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000136 // splitting state.
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000137 std::auto_ptr<SplitAnalysis> SA;
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000138 std::auto_ptr<SplitEditor> SE;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000139
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000140 /// Cached per-block interference maps
141 InterferenceCache IntfCache;
142
Jakob Stoklund Olesen7b41fbe2011-04-07 17:27:46 +0000143 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000144 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000145
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000146 /// Global live range splitting candidate info.
147 struct GlobalSplitCandidate {
148 unsigned PhysReg;
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000149 BitVector LiveBundles;
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000150 SmallVector<unsigned, 8> ActiveBlocks;
151
152 void reset(unsigned Reg) {
153 PhysReg = Reg;
154 LiveBundles.clear();
155 ActiveBlocks.clear();
156 }
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000157 };
158
159 /// Candidate info for for each PhysReg in AllocationOrder.
160 /// This vector never shrinks, but grows to the size of the largest register
161 /// class.
162 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
163
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000164public:
165 RAGreedy();
166
167 /// Return the pass name.
168 virtual const char* getPassName() const {
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000169 return "Greedy Register Allocator";
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000170 }
171
172 /// RAGreedy analysis usage.
173 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000174 virtual void releaseMemory();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000175 virtual Spiller &spiller() { return *SpillerInstance; }
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000176 virtual void enqueue(LiveInterval *LI);
177 virtual LiveInterval *dequeue();
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000178 virtual unsigned selectOrSplit(LiveInterval&,
179 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000180
181 /// Perform register allocation.
182 virtual bool runOnMachineFunction(MachineFunction &mf);
183
184 static char ID;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000185
186private:
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000187 void LRE_WillEraseInstruction(MachineInstr*);
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000188 bool LRE_CanEraseVirtReg(unsigned);
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000189 void LRE_WillShrinkVirtReg(unsigned);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000190 void LRE_DidCloneVirtReg(unsigned, unsigned);
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000191
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +0000192 float calcSpillCost();
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000193 bool addSplitConstraints(InterferenceCache::Cursor, float&);
194 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000195 void growRegion(GlobalSplitCandidate &Cand, InterferenceCache::Cursor);
196 float calcGlobalSplitCost(GlobalSplitCandidate&, InterferenceCache::Cursor);
197 void splitAroundRegion(LiveInterval&, GlobalSplitCandidate&,
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000198 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +0000199 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000200 bool canEvict(LiveInterval &A, LiveInterval &B);
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +0000201 bool canEvictInterference(LiveInterval&, unsigned, float&);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000202
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000203 unsigned tryAssign(LiveInterval&, AllocationOrder&,
204 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000205 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000206 SmallVectorImpl<LiveInterval*>&, unsigned = ~0u);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000207 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
208 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +0000209 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
210 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000211 unsigned trySplit(LiveInterval&, AllocationOrder&,
212 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000213};
214} // end anonymous namespace
215
216char RAGreedy::ID = 0;
217
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000218#ifndef NDEBUG
219const char *const RAGreedy::StageName[] = {
220 "RS_New",
221 "RS_First",
222 "RS_Second",
223 "RS_Global",
224 "RS_Local",
225 "RS_Spill"
226};
227#endif
228
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +0000229// Hysteresis to use when comparing floats.
230// This helps stabilize decisions based on float comparisons.
231const float Hysteresis = 0.98f;
232
233
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000234FunctionPass* llvm::createGreedyRegisterAllocator() {
235 return new RAGreedy();
236}
237
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000238RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000239 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000240 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000241 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
242 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
243 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
Rafael Espindola5b220212011-06-26 22:34:10 +0000244 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000245 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
246 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
247 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
248 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +0000249 initializeMachineLoopRangesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000250 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000251 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
252 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000253}
254
255void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
256 AU.setPreservesCFG();
257 AU.addRequired<AliasAnalysis>();
258 AU.addPreserved<AliasAnalysis>();
259 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000260 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000261 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000262 AU.addRequired<LiveDebugVariables>();
263 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000264 if (StrongPHIElim)
265 AU.addRequiredID(StrongPHIEliminationID);
266 AU.addRequiredTransitive<RegisterCoalescer>();
267 AU.addRequired<CalculateSpillWeights>();
268 AU.addRequired<LiveStacks>();
269 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +0000270 AU.addRequired<MachineDominatorTree>();
271 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000272 AU.addRequired<MachineLoopInfo>();
273 AU.addPreserved<MachineLoopInfo>();
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +0000274 AU.addRequired<MachineLoopRanges>();
275 AU.addPreserved<MachineLoopRanges>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000276 AU.addRequired<VirtRegMap>();
277 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000278 AU.addRequired<EdgeBundles>();
279 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000280 MachineFunctionPass::getAnalysisUsage(AU);
281}
282
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000283
284//===----------------------------------------------------------------------===//
285// LiveRangeEdit delegate methods
286//===----------------------------------------------------------------------===//
287
288void RAGreedy::LRE_WillEraseInstruction(MachineInstr *MI) {
289 // LRE itself will remove from SlotIndexes and parent basic block.
290 VRM->RemoveMachineInstrFromMaps(MI);
291}
292
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000293bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
294 if (unsigned PhysReg = VRM->getPhys(VirtReg)) {
295 unassign(LIS->getInterval(VirtReg), PhysReg);
296 return true;
297 }
298 // Unassigned virtreg is probably in the priority queue.
299 // RegAllocBase will erase it after dequeueing.
300 return false;
301}
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000302
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000303void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
304 unsigned PhysReg = VRM->getPhys(VirtReg);
305 if (!PhysReg)
306 return;
307
308 // Register is assigned, put it back on the queue for reassignment.
309 LiveInterval &LI = LIS->getInterval(VirtReg);
310 unassign(LI, PhysReg);
311 enqueue(&LI);
312}
313
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000314void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
315 // LRE may clone a virtual register because dead code elimination causes it to
316 // be split into connected components. Ensure that the new register gets the
317 // same stage as the parent.
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000318 ExtraRegInfo.grow(New);
319 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000320}
321
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000322void RAGreedy::releaseMemory() {
323 SpillerInstance.reset(0);
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000324 ExtraRegInfo.clear();
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000325 GlobalCand.clear();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000326 RegAllocBase::releaseMemory();
327}
328
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000329void RAGreedy::enqueue(LiveInterval *LI) {
330 // Prioritize live ranges by size, assigning larger ranges first.
331 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000332 const unsigned Size = LI->getSize();
333 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000334 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
335 "Can only enqueue virtual registers");
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000336 unsigned Prio;
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +0000337
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000338 ExtraRegInfo.grow(Reg);
339 if (ExtraRegInfo[Reg].Stage == RS_New)
340 ExtraRegInfo[Reg].Stage = RS_First;
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000341
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000342 if (ExtraRegInfo[Reg].Stage == RS_Second)
Jakob Stoklund Oleseneb291572011-03-27 22:49:21 +0000343 // Unsplit ranges that couldn't be allocated immediately are deferred until
344 // everything else has been allocated. Long ranges are allocated last so
345 // they are split against realistic interference.
346 Prio = (1u << 31) - Size;
347 else {
348 // Everything else is allocated in long->short order. Long ranges that don't
349 // fit should be spilled ASAP so they don't create interference.
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000350 Prio = (1u << 31) + Size;
Jakob Stoklund Olesend2a50732011-02-23 00:56:56 +0000351
Jakob Stoklund Oleseneb291572011-03-27 22:49:21 +0000352 // Boost ranges that have a physical register hint.
353 if (TargetRegisterInfo::isPhysicalRegister(VRM->getRegAllocPref(Reg)))
354 Prio |= (1u << 30);
355 }
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000356
357 Queue.push(std::make_pair(Prio, Reg));
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +0000358}
359
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000360LiveInterval *RAGreedy::dequeue() {
361 if (Queue.empty())
362 return 0;
363 LiveInterval *LI = &LIS->getInterval(Queue.top().second);
364 Queue.pop();
365 return LI;
366}
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +0000367
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000368
369//===----------------------------------------------------------------------===//
370// Direct Assignment
371//===----------------------------------------------------------------------===//
372
373/// tryAssign - Try to assign VirtReg to an available register.
374unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
375 AllocationOrder &Order,
376 SmallVectorImpl<LiveInterval*> &NewVRegs) {
377 Order.rewind();
378 unsigned PhysReg;
379 while ((PhysReg = Order.next()))
380 if (!checkPhysRegInterference(VirtReg, PhysReg))
381 break;
382 if (!PhysReg || Order.isHint(PhysReg))
383 return PhysReg;
384
385 // PhysReg is available. Try to evict interference from a cheaper alternative.
386 unsigned Cost = TRI->getCostPerUse(PhysReg);
387
388 // Most registers have 0 additional cost.
389 if (!Cost)
390 return PhysReg;
391
392 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
393 << '\n');
394 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
395 return CheapReg ? CheapReg : PhysReg;
396}
397
398
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +0000399//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000400// Interference eviction
401//===----------------------------------------------------------------------===//
402
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000403/// canEvict - determine if A can evict the assigned live range B. The eviction
404/// policy defined by this function together with the allocation order defined
405/// by enqueue() decides which registers ultimately end up being split and
406/// spilled.
407///
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000408/// Cascade numbers are used to prevent infinite loops if this function is a
409/// cyclic relation.
410bool RAGreedy::canEvict(LiveInterval &A, LiveInterval &B) {
411 return A.weight > B.weight;
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +0000412}
413
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000414/// canEvict - Return true if all interferences between VirtReg and PhysReg can
Jakob Stoklund Olesen3f5bedf2011-04-11 21:47:01 +0000415/// be evicted.
416/// Return false if any interference is heavier than MaxWeight.
417/// On return, set MaxWeight to the maximal spill weight of an interference.
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000418bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +0000419 float &MaxWeight) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000420 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
421 // involved in an eviction before. If a cascade number was assigned, deny
422 // evicting anything with the same or a newer cascade number. This prevents
423 // infinite eviction loops.
424 //
425 // This works out so a register without a cascade number is allowed to evict
426 // anything, and it can be evicted by anything.
427 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
428 if (!Cascade)
429 Cascade = NextCascade;
430
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000431 float Weight = 0;
432 for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI) {
433 LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
Jakob Stoklund Olesen3f5bedf2011-04-11 21:47:01 +0000434 // If there is 10 or more interferences, chances are one is heavier.
435 if (Q.collectInterferingVRegs(10, MaxWeight) >= 10)
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000436 return false;
437
Jakob Stoklund Olesen3f5bedf2011-04-11 21:47:01 +0000438 // Check if any interfering live range is heavier than MaxWeight.
439 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
440 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000441 if (TargetRegisterInfo::isPhysicalRegister(Intf->reg))
442 return false;
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000443 if (Cascade <= ExtraRegInfo[Intf->reg].Cascade)
444 return false;
Jakob Stoklund Olesen3f5bedf2011-04-11 21:47:01 +0000445 if (Intf->weight >= MaxWeight)
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000446 return false;
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000447 if (!canEvict(VirtReg, *Intf))
Jakob Stoklund Olesend2056e52011-05-31 21:02:44 +0000448 return false;
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000449 Weight = std::max(Weight, Intf->weight);
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000450 }
451 }
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000452 MaxWeight = Weight;
453 return true;
454}
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000455
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000456/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +0000457/// @param VirtReg Currently unassigned virtual register.
458/// @param Order Physregs to try.
459/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000460unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
461 AllocationOrder &Order,
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000462 SmallVectorImpl<LiveInterval*> &NewVRegs,
463 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000464 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
465
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000466 // Keep track of the lightest single interference seen so far.
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +0000467 float BestWeight = HUGE_VALF;
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000468 unsigned BestPhys = 0;
469
470 Order.rewind();
471 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +0000472 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
473 continue;
474 // The first use of a register in a function has cost 1.
475 if (CostPerUseLimit == 1 && !MRI->isPhysRegUsed(PhysReg))
476 continue;
477
Jakob Stoklund Olesen3f5bedf2011-04-11 21:47:01 +0000478 float Weight = BestWeight;
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +0000479 if (!canEvictInterference(VirtReg, PhysReg, Weight))
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000480 continue;
481
482 // This is an eviction candidate.
Jakob Stoklund Olesen3f5bedf2011-04-11 21:47:01 +0000483 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " interference = "
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000484 << Weight << '\n');
485 if (BestPhys && Weight >= BestWeight)
486 continue;
487
488 // Best so far.
489 BestPhys = PhysReg;
490 BestWeight = Weight;
Jakob Stoklund Olesen57f1e2c2011-02-25 01:04:22 +0000491 // Stop if the hint can be used.
492 if (Order.isHint(PhysReg))
493 break;
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000494 }
495
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000496 if (!BestPhys)
497 return 0;
498
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000499 // We will evict interference. Make sure that VirtReg has a cascade number,
500 // and assign that cascade number to every evicted register. These live
501 // ranges than then only be evicted by a newer cascade, preventing infinite
502 // loops.
503 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
504 if (!Cascade)
505 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
506
507 DEBUG(dbgs() << "evicting " << PrintReg(BestPhys, TRI)
508 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000509 for (const unsigned *AliasI = TRI->getOverlaps(BestPhys); *AliasI; ++AliasI) {
510 LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
511 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
512 for (unsigned i = 0, e = Q.interferingVRegs().size(); i != e; ++i) {
513 LiveInterval *Intf = Q.interferingVRegs()[i];
514 unassign(*Intf, VRM->getPhys(Intf->reg));
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +0000515 assert(ExtraRegInfo[Intf->reg].Cascade < Cascade &&
516 "Cannot decrease cascade number, illegal eviction");
517 ExtraRegInfo[Intf->reg].Cascade = Cascade;
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000518 ++NumEvicted;
519 NewVRegs.push_back(Intf);
520 }
521 }
522 return BestPhys;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000523}
524
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +0000525
526//===----------------------------------------------------------------------===//
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000527// Region Splitting
528//===----------------------------------------------------------------------===//
529
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000530/// addSplitConstraints - Fill out the SplitConstraints vector based on the
531/// interference pattern in Physreg and its aliases. Add the constraints to
532/// SpillPlacement and return the static cost of this split in Cost, assuming
533/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000534/// Return false if there are no bundles with positive bias.
535bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
536 float &Cost) {
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000537 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000538
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000539 // Reset interference dependent info.
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000540 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000541 float StaticCost = 0;
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000542 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
543 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000544 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000545
Jakob Stoklund Olesenf0ac26c2011-02-09 22:50:26 +0000546 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000547 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000548 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
549 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000550
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000551 if (!Intf.hasInterference())
552 continue;
553
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000554 // Number of spill code instructions to insert.
555 unsigned Ins = 0;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000556
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000557 // Interference for the live-in value.
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000558 if (BI.LiveIn) {
Jakob Stoklund Olesen6c8afd72011-04-04 15:32:15 +0000559 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number))
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000560 BC.Entry = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000561 else if (Intf.first() < BI.FirstUse)
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000562 BC.Entry = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesena2e79ef2011-05-30 01:33:26 +0000563 else if (Intf.first() < BI.LastUse)
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000564 ++Ins;
Jakob Stoklund Olesena50c5392011-02-08 23:02:58 +0000565 }
566
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000567 // Interference for the live-out value.
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000568 if (BI.LiveOut) {
Jakob Stoklund Olesen612f7802011-04-05 04:20:29 +0000569 if (Intf.last() >= SA->getLastSplitPoint(BC.Number))
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000570 BC.Exit = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000571 else if (Intf.last() > BI.LastUse)
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000572 BC.Exit = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesena2e79ef2011-05-30 01:33:26 +0000573 else if (Intf.last() > BI.FirstUse)
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000574 ++Ins;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000575 }
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000576
577 // Accumulate the total frequency of inserted spill code.
578 if (Ins)
579 StaticCost += Ins * SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000580 }
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000581 Cost = StaticCost;
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000582
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000583 // Add constraints for use-blocks. Note that these are the only constraints
584 // that may add a positive bias, it is downhill from here.
585 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000586 return SpillPlacer->scanActiveBundles();
587}
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000588
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000589
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000590/// addThroughConstraints - Add constraints and links to SpillPlacer from the
591/// live-through blocks in Blocks.
592void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
593 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000594 const unsigned GroupSize = 8;
595 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000596 unsigned TBS[GroupSize];
597 unsigned B = 0, T = 0;
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000598
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000599 for (unsigned i = 0; i != Blocks.size(); ++i) {
600 unsigned Number = Blocks[i];
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000601 Intf.moveToBlock(Number);
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000602
Jakob Stoklund Olesen7b41fbe2011-04-07 17:27:46 +0000603 if (!Intf.hasInterference()) {
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000604 assert(T < GroupSize && "Array overflow");
605 TBS[T] = Number;
606 if (++T == GroupSize) {
607 SpillPlacer->addLinks(ArrayRef<unsigned>(TBS, T));
608 T = 0;
609 }
Jakob Stoklund Olesen7b41fbe2011-04-07 17:27:46 +0000610 continue;
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000611 }
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000612
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000613 assert(B < GroupSize && "Array overflow");
614 BCS[B].Number = Number;
615
Jakob Stoklund Olesen7b41fbe2011-04-07 17:27:46 +0000616 // Interference for the live-in value.
617 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
618 BCS[B].Entry = SpillPlacement::MustSpill;
619 else
620 BCS[B].Entry = SpillPlacement::PrefSpill;
621
622 // Interference for the live-out value.
623 if (Intf.last() >= SA->getLastSplitPoint(Number))
624 BCS[B].Exit = SpillPlacement::MustSpill;
625 else
626 BCS[B].Exit = SpillPlacement::PrefSpill;
627
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000628 if (++B == GroupSize) {
629 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
630 SpillPlacer->addConstraints(Array);
631 B = 0;
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000632 }
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000633 }
634
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +0000635 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
636 SpillPlacer->addConstraints(Array);
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000637 SpillPlacer->addLinks(ArrayRef<unsigned>(TBS, T));
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000638}
639
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000640void RAGreedy::growRegion(GlobalSplitCandidate &Cand,
641 InterferenceCache::Cursor Intf) {
642 // Keep track of through blocks that have not been added to SpillPlacer.
643 BitVector Todo = SA->getThroughBlocks();
644 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
645 unsigned AddedTo = 0;
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000646#ifndef NDEBUG
647 unsigned Visited = 0;
648#endif
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000649
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000650 for (;;) {
651 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
652 if (NewBundles.empty())
653 break;
654 // Find new through blocks in the periphery of PrefRegBundles.
655 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
656 unsigned Bundle = NewBundles[i];
657 // Look at all blocks connected to Bundle in the full graph.
658 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
659 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
660 I != E; ++I) {
661 unsigned Block = *I;
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000662 if (!Todo.test(Block))
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000663 continue;
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000664 Todo.reset(Block);
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000665 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000666 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000667#ifndef NDEBUG
668 ++Visited;
669#endif
670 }
671 }
672 // Any new blocks to add?
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000673 if (ActiveBlocks.size() > AddedTo) {
674 ArrayRef<unsigned> Add(&ActiveBlocks[AddedTo],
675 ActiveBlocks.size() - AddedTo);
676 addThroughConstraints(Intf, Add);
677 AddedTo = ActiveBlocks.size();
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000678 }
679 // Perhaps iterating can enable more bundles?
680 SpillPlacer->iterate();
681 }
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +0000682 DEBUG(dbgs() << ", v=" << Visited);
683}
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000684
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +0000685/// calcSpillCost - Compute how expensive it would be to split the live range in
686/// SA around all use blocks instead of forming bundle regions.
687float RAGreedy::calcSpillCost() {
688 float Cost = 0;
689 const LiveInterval &LI = SA->getParent();
690 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
691 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
692 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
693 unsigned Number = BI.MBB->getNumber();
694 // We normally only need one spill instruction - a load or a store.
695 Cost += SpillPlacer->getBlockFrequency(Number);
696
697 // Unless the value is redefined in the block.
698 if (BI.LiveIn && BI.LiveOut) {
699 SlotIndex Start, Stop;
700 tie(Start, Stop) = Indexes->getMBBRange(Number);
701 LiveInterval::const_iterator I = LI.find(Start);
702 assert(I != LI.end() && "Expected live-in value");
703 // Is there a different live-out value? If so, we need an extra spill
704 // instruction.
705 if (I->end < Stop)
706 Cost += SpillPlacer->getBlockFrequency(Number);
707 }
708 }
709 return Cost;
710}
711
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000712/// calcGlobalSplitCost - Return the global split cost of following the split
713/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000714/// interference pattern in SplitConstraints.
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000715///
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000716float RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand,
717 InterferenceCache::Cursor Intf) {
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000718 float GlobalCost = 0;
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000719 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000720 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
721 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
722 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000723 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000724 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
725 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
726 unsigned Ins = 0;
727
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000728 if (BI.LiveIn)
729 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
730 if (BI.LiveOut)
731 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000732 if (Ins)
733 GlobalCost += Ins * SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000734 }
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000735
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000736 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
737 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000738 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
739 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen9a543522011-04-06 21:32:41 +0000740 if (!RegIn && !RegOut)
741 continue;
742 if (RegIn && RegOut) {
743 // We need double spill code if this block has interference.
744 Intf.moveToBlock(Number);
745 if (Intf.hasInterference())
746 GlobalCost += 2*SpillPlacer->getBlockFrequency(Number);
747 continue;
748 }
749 // live-in / stack-out or stack-in live-out.
750 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000751 }
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000752 return GlobalCost;
753}
754
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000755/// splitAroundRegion - Split VirtReg around the region determined by
756/// LiveBundles. Make an effort to avoid interference from PhysReg.
757///
758/// The 'register' interval is going to contain as many uses as possible while
759/// avoiding interference. The 'stack' interval is the complement constructed by
760/// SplitEditor. It will contain the rest.
761///
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000762void RAGreedy::splitAroundRegion(LiveInterval &VirtReg,
763 GlobalSplitCandidate &Cand,
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000764 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000765 const BitVector &LiveBundles = Cand.LiveBundles;
766
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000767 DEBUG({
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000768 dbgs() << "Splitting around region for " << PrintReg(Cand.PhysReg, TRI)
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000769 << " with bundles";
770 for (int i = LiveBundles.find_first(); i>=0; i = LiveBundles.find_next(i))
771 dbgs() << " EB#" << i;
772 dbgs() << ".\n";
773 });
774
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +0000775 InterferenceCache::Cursor Intf(IntfCache, Cand.PhysReg);
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000776 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000777 SE->reset(LREdit);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000778
779 // Create the main cross-block interval.
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +0000780 const unsigned MainIntv = SE->openIntv();
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000781
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000782 // First handle all the blocks with uses.
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +0000783 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
784 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
785 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000786 bool RegIn = BI.LiveIn &&
787 LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 0)];
788 bool RegOut = BI.LiveOut &&
789 LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 1)];
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000790
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +0000791 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000792 //
793 // |---o---o---| Enter and leave on the stack.
794 // ____-----____ Create local interval for uses.
795 //
796 // | o---o---| Defined in block, leave on stack.
797 // -----____ Create local interval for uses.
798 //
799 // |---o---x | Enter on stack, killed in block.
800 // ____----- Create local interval for uses.
801 //
802 if (!RegIn && !RegOut) {
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +0000803 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000804 if (!BI.isOneInstr()) {
805 SE->splitSingleBlock(BI);
806 SE->selectIntv(MainIntv);
807 }
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +0000808 continue;
809 }
810
Jakob Stoklund Olesen6c8afd72011-04-04 15:32:15 +0000811 SlotIndex Start, Stop;
812 tie(Start, Stop) = Indexes->getMBBRange(BI.MBB);
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000813 Intf.moveToBlock(BI.MBB->getNumber());
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000814 DEBUG(dbgs() << "EB#" << Bundles->getBundle(BI.MBB->getNumber(), 0)
Jakob Stoklund Olesen736a0112011-07-04 00:05:28 +0000815 << (BI.LiveIn ? (RegIn ? " => " : " -> ") : " ")
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000816 << "BB#" << BI.MBB->getNumber()
Jakob Stoklund Olesen736a0112011-07-04 00:05:28 +0000817 << (BI.LiveOut ? (RegOut ? " => " : " -> ") : " ")
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000818 << " EB#" << Bundles->getBundle(BI.MBB->getNumber(), 1)
Jakob Stoklund Olesen612f7802011-04-05 04:20:29 +0000819 << " [" << Start << ';'
820 << SA->getLastSplitPoint(BI.MBB->getNumber()) << '-' << Stop
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000821 << ") uses [" << BI.FirstUse << ';' << BI.LastUse
Jakob Stoklund Olesen612f7802011-04-05 04:20:29 +0000822 << ") intf [" << Intf.first() << ';' << Intf.last() << ')');
Jakob Stoklund Olesen2dfbb3e2011-02-03 20:29:43 +0000823
824 // The interference interval should either be invalid or overlap MBB.
Jakob Stoklund Olesen6c8afd72011-04-04 15:32:15 +0000825 assert((!Intf.hasInterference() || Intf.first() < Stop)
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000826 && "Bad interference");
Jakob Stoklund Olesen6c8afd72011-04-04 15:32:15 +0000827 assert((!Intf.hasInterference() || Intf.last() > Start)
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000828 && "Bad interference");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000829
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000830 // We are now ready to decide where to split in the current block. There
831 // are many variables guiding the decision:
832 //
833 // - RegIn / RegOut: The global splitting algorithm's decisions for our
834 // ingoing and outgoing bundles.
835 //
836 // - BI.BlockIn / BI.BlockOut: Is the live range live-in and/or live-out
837 // from this block.
838 //
839 // - Intf.hasInterference(): Is there interference in this block.
840 //
841 // - Intf.first() / Inft.last(): The range of interference.
842 //
843 // The live range should be split such that MainIntv is live-in when RegIn
844 // is set, and live-out when RegOut is set. MainIntv should never overlap
845 // the interference, and the stack interval should never have more than one
846 // use per block.
847
848 // No splits can be inserted after LastSplitPoint, overlap instead.
849 SlotIndex LastSplitPoint = Stop;
850 if (BI.LiveOut)
851 LastSplitPoint = SA->getLastSplitPoint(BI.MBB->getNumber());
852
853 // At this point, we know that either RegIn or RegOut is set. We dealt with
854 // the all-stack case above.
855
856 // Blocks without interference are relatively easy.
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +0000857 if (!Intf.hasInterference()) {
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000858 DEBUG(dbgs() << ", no interference.\n");
859 SE->selectIntv(MainIntv);
860 // The easiest case has MainIntv live through.
861 //
862 // |---o---o---| Live-in, live-out.
863 // ============= Use MainIntv everywhere.
864 //
865 SlotIndex From = Start, To = Stop;
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000866
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000867 // Block entry. Reload before the first use if MainIntv is not live-in.
868 //
869 // |---o-- Enter on stack.
870 // ____=== Reload before first use.
871 //
872 // | o-- Defined in block.
873 // === Use MainIntv from def.
874 //
875 if (!RegIn)
876 From = SE->enterIntvBefore(BI.FirstUse);
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000877
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000878 // Block exit. Handle cases where MainIntv is not live-out.
879 if (!BI.LiveOut)
880 //
881 // --x | Killed in block.
882 // === Use MainIntv up to kill.
883 //
884 To = SE->leaveIntvAfter(BI.LastUse);
885 else if (!RegOut) {
886 //
887 // --o---| Live-out on stack.
888 // ===____ Use MainIntv up to last use, switch to stack.
889 //
890 // -----o| Live-out on stack, last use after last split point.
891 // ====== Extend MainIntv to last use, overlapping.
892 // \____ Copy to stack interval before last split point.
893 //
894 if (BI.LastUse < LastSplitPoint)
895 To = SE->leaveIntvAfter(BI.LastUse);
896 else {
897 // The last use is after the last split point, it is probably an
898 // indirect branch.
899 To = SE->leaveIntvBefore(LastSplitPoint);
900 // Run a double interval from the split to the last use. This makes
901 // it possible to spill the complement without affecting the indirect
902 // branch.
903 SE->overlapIntv(To, BI.LastUse);
Jakob Stoklund Olesen5c716bd2011-02-08 18:50:21 +0000904 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000905 }
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000906
907 // Paint in MainIntv liveness for this block.
908 SE->useIntv(From, To);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000909 continue;
910 }
911
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000912 // We are now looking at a block with interference, and we know that either
913 // RegIn or RegOut is set.
914 assert(Intf.hasInterference() && (RegIn || RegOut) && "Bad invariant");
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000915
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000916 // If the live range is not live through the block, it is possible that the
917 // interference doesn't even overlap. Deal with those cases first. Since
918 // no copy instructions are required, we can tolerate interference starting
919 // or ending at the same instruction that kills or defines our live range.
920
921 // Live-in, killed before interference.
922 //
923 // ~~~ Interference after kill.
924 // |---o---x | Killed in block.
925 // ========= Use MainIntv everywhere.
926 //
927 if (RegIn && !BI.LiveOut && BI.LastUse <= Intf.first()) {
928 DEBUG(dbgs() << ", live-in, killed before interference.\n");
929 SE->selectIntv(MainIntv);
930 SlotIndex To = SE->leaveIntvAfter(BI.LastUse);
931 SE->useIntv(Start, To);
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000932 continue;
933 }
934
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000935 // Live-out, defined after interference.
936 //
937 // ~~~ Interference before def.
938 // | o---o---| Defined in block.
939 // ========= Use MainIntv everywhere.
940 //
941 if (RegOut && !BI.LiveIn && BI.FirstUse >= Intf.last()) {
942 DEBUG(dbgs() << ", live-out, defined after interference.\n");
943 SE->selectIntv(MainIntv);
944 SlotIndex From = SE->enterIntvBefore(BI.FirstUse);
945 SE->useIntv(From, Stop);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000946 continue;
947 }
948
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +0000949 // The interference is now known to overlap the live range, but it may
950 // still be easy to avoid if all the interference is on one side of the
951 // uses, and we enter or leave on the stack.
952
953 // Live-out on stack, interference after last use.
954 //
955 // ~~~ Interference after last use.
956 // |---o---o---| Live-out on stack.
957 // =========____ Leave MainIntv after last use.
958 //
959 // ~ Interference after last use.
960 // |---o---o--o| Live-out on stack, late last use.
961 // =========____ Copy to stack after LSP, overlap MainIntv.
962 //
963 if (!RegOut && Intf.first() > BI.LastUse.getBoundaryIndex()) {
964 assert(RegIn && "Stack-in, stack-out should already be handled");
965 if (BI.LastUse < LastSplitPoint) {
966 DEBUG(dbgs() << ", live-in, stack-out, interference after last use.\n");
967 SE->selectIntv(MainIntv);
968 SlotIndex To = SE->leaveIntvAfter(BI.LastUse);
969 assert(To <= Intf.first() && "Expected to avoid interference");
970 SE->useIntv(Start, To);
971 } else {
972 DEBUG(dbgs() << ", live-in, stack-out, avoid last split point\n");
973 SE->selectIntv(MainIntv);
974 SlotIndex To = SE->leaveIntvBefore(LastSplitPoint);
975 assert(To <= Intf.first() && "Expected to avoid interference");
976 SE->overlapIntv(To, BI.LastUse);
977 SE->useIntv(Start, To);
978 }
979 continue;
980 }
981
982 // Live-in on stack, interference before first use.
983 //
984 // ~~~ Interference before first use.
985 // |---o---o---| Live-in on stack.
986 // ____========= Enter MainIntv before first use.
987 //
988 if (!RegIn && Intf.last() < BI.FirstUse.getBaseIndex()) {
989 assert(RegOut && "Stack-in, stack-out should already be handled");
990 DEBUG(dbgs() << ", stack-in, interference before first use.\n");
991 SE->selectIntv(MainIntv);
992 SlotIndex From = SE->enterIntvBefore(BI.FirstUse);
993 assert(From >= Intf.last() && "Expected to avoid interference");
994 SE->useIntv(From, Stop);
995 continue;
996 }
997
998 // The interference is overlapping somewhere we wanted to use MainIntv. That
999 // means we need to create a local interval that can be allocated a
1000 // different register.
1001 DEBUG(dbgs() << ", creating local interval.\n");
1002 unsigned LocalIntv = SE->openIntv();
1003
1004 // We may be creating copies directly between MainIntv and LocalIntv,
1005 // bypassing the stack interval. When we do that, we should never use the
1006 // leaveIntv* methods as they define values in the stack interval. By
1007 // starting from the end of the block and working our way backwards, we can
1008 // get by with only enterIntv* methods.
1009 //
1010 // When selecting split points, we generally try to maximize the stack
1011 // interval as long at it contains no uses, maximize the main interval as
1012 // long as it doesn't overlap interference, and minimize the local interval
1013 // that we don't know how to allocate yet.
1014
1015 // Handle the block exit, set Pos to the first handled slot.
1016 SlotIndex Pos = BI.LastUse;
1017 if (RegOut) {
1018 assert(Intf.last() < LastSplitPoint && "Cannot be live-out in register");
1019 // Create a snippet of MainIntv that is live-out.
1020 //
1021 // ~~~ Interference overlapping uses.
1022 // --o---| Live-out in MainIntv.
1023 // ----=== Switch from LocalIntv to MainIntv after interference.
1024 //
1025 SE->selectIntv(MainIntv);
1026 Pos = SE->enterIntvAfter(Intf.last());
1027 assert(Pos >= Intf.last() && "Expected to avoid interference");
1028 SE->useIntv(Pos, Stop);
1029 SE->selectIntv(LocalIntv);
1030 } else if (BI.LiveOut) {
1031 if (BI.LastUse < LastSplitPoint) {
1032 // Live-out on the stack.
1033 //
1034 // ~~~ Interference overlapping uses.
1035 // --o---| Live-out on stack.
1036 // ---____ Switch from LocalIntv to stack after last use.
1037 //
1038 Pos = SE->leaveIntvAfter(BI.LastUse);
1039 } else {
1040 // Live-out on the stack, last use after last split point.
1041 //
1042 // ~~~ Interference overlapping uses.
1043 // --o--o| Live-out on stack, late use.
1044 // ------ Copy to stack before LSP, overlap LocalIntv.
1045 // \__
1046 //
1047 Pos = SE->leaveIntvBefore(LastSplitPoint);
1048 // We need to overlap LocalIntv so it can reach LastUse.
1049 SE->overlapIntv(Pos, BI.LastUse);
1050 }
1051 }
1052
1053 // When not live-out, leave Pos at LastUse. We have handled everything from
1054 // Pos to Stop. Find the starting point for LocalIntv.
1055 assert(SE->currentIntv() == LocalIntv && "Expecting local interval");
1056
1057 if (RegIn) {
1058 assert(Start < Intf.first() && "Cannot be live-in with interference");
1059 // Live-in in MainIntv, only use LocalIntv for interference.
1060 //
1061 // ~~~ Interference overlapping uses.
1062 // |---o-- Live-in in MainIntv.
1063 // ====--- Switch to LocalIntv before interference.
1064 //
Jakob Stoklund Olesen736a0112011-07-04 00:05:28 +00001065 SlotIndex Switch = SE->enterIntvBefore(std::min(Pos, Intf.first()));
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +00001066 assert(Switch <= Intf.first() && "Expected to avoid interference");
1067 SE->useIntv(Switch, Pos);
1068 SE->selectIntv(MainIntv);
1069 SE->useIntv(Start, Switch);
1070 } else {
1071 // Live-in on stack, enter LocalIntv before first use.
1072 //
1073 // ~~~ Interference overlapping uses.
1074 // |---o-- Live-in in MainIntv.
1075 // ____--- Reload to LocalIntv before interference.
1076 //
1077 // Defined in block.
1078 //
1079 // ~~~ Interference overlapping uses.
1080 // | o-- Defined in block.
1081 // --- Begin LocalIntv at first use.
1082 //
Jakob Stoklund Olesen736a0112011-07-04 00:05:28 +00001083 SlotIndex Switch = SE->enterIntvBefore(std::min(Pos, BI.FirstUse));
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +00001084 SE->useIntv(Switch, Pos);
1085 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001086 }
1087
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +00001088 // Handle live-through blocks.
Jakob Stoklund Olesen87360f72011-06-30 01:30:39 +00001089 SE->selectIntv(MainIntv);
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001090 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1091 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +00001092 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1093 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
1094 DEBUG(dbgs() << "Live through BB#" << Number << '\n');
1095 if (RegIn && RegOut) {
1096 Intf.moveToBlock(Number);
1097 if (!Intf.hasInterference()) {
1098 SE->useIntv(Indexes->getMBBStartIdx(Number),
1099 Indexes->getMBBEndIdx(Number));
1100 continue;
1101 }
1102 }
1103 MachineBasicBlock *MBB = MF->getBlockNumbered(Number);
1104 if (RegIn)
1105 SE->leaveIntvAtTop(*MBB);
1106 if (RegOut)
1107 SE->enterIntvAtEnd(*MBB);
1108 }
1109
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +00001110 ++NumGlobalSplits;
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001111
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001112 SmallVector<unsigned, 8> IntvMap;
1113 SE->finish(&IntvMap);
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +00001114 DebugVars->splitRegister(VirtReg.reg, LREdit.regs());
1115
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001116 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesenb2abfa02011-05-28 02:32:57 +00001117 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001118
1119 // Sort out the new intervals created by splitting. We get four kinds:
1120 // - Remainder intervals should not be split again.
1121 // - Candidate intervals can be assigned to Cand.PhysReg.
1122 // - Block-local splits are candidates for local splitting.
1123 // - DCE leftovers should go back on the queue.
1124 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001125 LiveInterval &Reg = *LREdit.get(i);
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001126
1127 // Ignore old intervals from DCE.
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001128 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001129 continue;
1130
1131 // Remainder interval. Don't try splitting again, spill if it doesn't
1132 // allocate.
1133 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001134 setStage(Reg, RS_Global);
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001135 continue;
1136 }
1137
Jakob Stoklund Olesen9f4b8932011-04-26 22:33:12 +00001138 // Main interval. Allow repeated splitting as long as the number of live
1139 // blocks is strictly decreasing.
1140 if (IntvMap[i] == MainIntv) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001141 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Olesen9f4b8932011-04-26 22:33:12 +00001142 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1143 << " blocks as original.\n");
1144 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001145 setStage(Reg, RS_Global);
Jakob Stoklund Olesen9f4b8932011-04-26 22:33:12 +00001146 }
1147 continue;
1148 }
1149
1150 // Other intervals are treated as new. This includes local intervals created
1151 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen59280462011-04-21 18:38:15 +00001152 }
1153
Jakob Stoklund Oleseneb291572011-03-27 22:49:21 +00001154 if (VerifyEnabled)
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001155 MF->verify(this, "After splitting live range around region");
1156}
1157
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001158unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
1159 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +00001160 float BestCost = Hysteresis * calcSpillCost();
1161 DEBUG(dbgs() << "Cost of isolating all blocks = " << BestCost << '\n');
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001162 const unsigned NoCand = ~0u;
1163 unsigned BestCand = NoCand;
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +00001164
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001165 Order.rewind();
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +00001166 for (unsigned Cand = 0; unsigned PhysReg = Order.next(); ++Cand) {
1167 if (GlobalCand.size() <= Cand)
1168 GlobalCand.resize(Cand+1);
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001169 GlobalCand[Cand].reset(PhysReg);
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +00001170
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001171 SpillPlacer->prepare(GlobalCand[Cand].LiveBundles);
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +00001172 float Cost;
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +00001173 InterferenceCache::Cursor Intf(IntfCache, PhysReg);
1174 if (!addSplitConstraints(Intf, Cost)) {
1175 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen1b400e82011-04-06 21:32:38 +00001176 continue;
1177 }
Jakob Stoklund Olesenf4afdfc2011-04-09 02:59:09 +00001178 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = " << Cost);
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +00001179 if (Cost >= BestCost) {
1180 DEBUG({
1181 if (BestCand == NoCand)
1182 dbgs() << " worse than no bundles\n";
1183 else
1184 dbgs() << " worse than "
1185 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1186 });
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001187 continue;
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001188 }
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001189 growRegion(GlobalCand[Cand], Intf);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001190
Jakob Stoklund Olesen9efa2a22011-04-06 19:13:57 +00001191 SpillPlacer->finish();
1192
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001193 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001194 if (!GlobalCand[Cand].LiveBundles.any()) {
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001195 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001196 continue;
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001197 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001198
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001199 Cost += calcGlobalSplitCost(GlobalCand[Cand], Intf);
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001200 DEBUG({
1201 dbgs() << ", total = " << Cost << " with bundles";
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001202 for (int i = GlobalCand[Cand].LiveBundles.find_first(); i>=0;
1203 i = GlobalCand[Cand].LiveBundles.find_next(i))
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +00001204 dbgs() << " EB#" << i;
1205 dbgs() << ".\n";
1206 });
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +00001207 if (Cost < BestCost) {
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001208 BestCand = Cand;
Jakob Stoklund Olesen20072982011-04-22 22:47:40 +00001209 BestCost = Hysteresis * Cost; // Prevent rounding effects.
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001210 }
1211 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001212
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001213 if (BestCand == NoCand)
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001214 return 0;
1215
Jakob Stoklund Olesen5db42892011-04-12 21:30:53 +00001216 splitAroundRegion(VirtReg, GlobalCand[BestCand], NewVRegs);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001217 return 0;
1218}
1219
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001220
1221//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001222// Local Splitting
1223//===----------------------------------------------------------------------===//
1224
1225
1226/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1227/// in order to use PhysReg between two entries in SA->UseSlots.
1228///
1229/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1230///
1231void RAGreedy::calcGapWeights(unsigned PhysReg,
1232 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +00001233 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1234 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001235 const SmallVectorImpl<SlotIndex> &Uses = SA->UseSlots;
1236 const unsigned NumGaps = Uses.size()-1;
1237
1238 // Start and end points for the interference check.
1239 SlotIndex StartIdx = BI.LiveIn ? BI.FirstUse.getBaseIndex() : BI.FirstUse;
1240 SlotIndex StopIdx = BI.LiveOut ? BI.LastUse.getBoundaryIndex() : BI.LastUse;
1241
1242 GapWeight.assign(NumGaps, 0.0f);
1243
1244 // Add interference from each overlapping register.
1245 for (const unsigned *AI = TRI->getOverlaps(PhysReg); *AI; ++AI) {
1246 if (!query(const_cast<LiveInterval&>(SA->getParent()), *AI)
1247 .checkInterference())
1248 continue;
1249
1250 // We know that VirtReg is a continuous interval from FirstUse to LastUse,
1251 // so we don't need InterferenceQuery.
1252 //
1253 // Interference that overlaps an instruction is counted in both gaps
1254 // surrounding the instruction. The exception is interference before
1255 // StartIdx and after StopIdx.
1256 //
1257 LiveIntervalUnion::SegmentIter IntI = PhysReg2LiveUnion[*AI].find(StartIdx);
1258 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1259 // Skip the gaps before IntI.
1260 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1261 if (++Gap == NumGaps)
1262 break;
1263 if (Gap == NumGaps)
1264 break;
1265
1266 // Update the gaps covered by IntI.
1267 const float weight = IntI.value()->weight;
1268 for (; Gap != NumGaps; ++Gap) {
1269 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1270 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1271 break;
1272 }
1273 if (Gap == NumGaps)
1274 break;
1275 }
1276 }
1277}
1278
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001279/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1280/// basic block.
1281///
1282unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
1283 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesendb529a82011-04-06 03:57:00 +00001284 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1285 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001286
1287 // Note that it is possible to have an interval that is live-in or live-out
1288 // while only covering a single block - A phi-def can use undef values from
1289 // predecessors, and the block could be a single-block loop.
1290 // We don't bother doing anything clever about such a case, we simply assume
1291 // that the interval is continuous from FirstUse to LastUse. We should make
1292 // sure that we don't do anything illegal to such an interval, though.
1293
1294 const SmallVectorImpl<SlotIndex> &Uses = SA->UseSlots;
1295 if (Uses.size() <= 2)
1296 return 0;
1297 const unsigned NumGaps = Uses.size()-1;
1298
1299 DEBUG({
1300 dbgs() << "tryLocalSplit: ";
1301 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
1302 dbgs() << ' ' << SA->UseSlots[i];
1303 dbgs() << '\n';
1304 });
1305
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001306 // Since we allow local split results to be split again, there is a risk of
1307 // creating infinite loops. It is tempting to require that the new live
1308 // ranges have less instructions than the original. That would guarantee
1309 // convergence, but it is too strict. A live range with 3 instructions can be
1310 // split 2+3 (including the COPY), and we want to allow that.
1311 //
1312 // Instead we use these rules:
1313 //
1314 // 1. Allow any split for ranges with getStage() < RS_Local. (Except for the
1315 // noop split, of course).
1316 // 2. Require progress be made for ranges with getStage() >= RS_Local. All
1317 // the new ranges must have fewer instructions than before the split.
1318 // 3. New ranges with the same number of instructions are marked RS_Local,
1319 // smaller ranges are marked RS_New.
1320 //
1321 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1322 // excessive splitting and infinite loops.
1323 //
1324 bool ProgressRequired = getStage(VirtReg) >= RS_Local;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001325
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001326 // Best split candidate.
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001327 unsigned BestBefore = NumGaps;
1328 unsigned BestAfter = 0;
1329 float BestDiff = 0;
1330
Jakob Stoklund Olesen40a42a22011-03-04 00:58:40 +00001331 const float blockFreq = SpillPlacer->getBlockFrequency(BI.MBB->getNumber());
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001332 SmallVector<float, 8> GapWeight;
1333
1334 Order.rewind();
1335 while (unsigned PhysReg = Order.next()) {
1336 // Keep track of the largest spill weight that would need to be evicted in
1337 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1338 calcGapWeights(PhysReg, GapWeight);
1339
1340 // Try to find the best sequence of gaps to close.
1341 // The new spill weight must be larger than any gap interference.
1342
1343 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001344 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001345
1346 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1347 // It is the spill weight that needs to be evicted.
1348 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001349
1350 for (;;) {
1351 // Live before/after split?
1352 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1353 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1354
1355 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1356 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1357 << " i=" << MaxGap);
1358
1359 // Stop before the interval gets so big we wouldn't be making progress.
1360 if (!LiveBefore && !LiveAfter) {
1361 DEBUG(dbgs() << " all\n");
1362 break;
1363 }
1364 // Should the interval be extended or shrunk?
1365 bool Shrink = true;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001366
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001367 // How many gaps would the new range have?
1368 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1369
1370 // Legally, without causing looping?
1371 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1372
1373 if (Legal && MaxGap < HUGE_VALF) {
1374 // Estimate the new spill weight. Each instruction reads or writes the
1375 // register. Conservatively assume there are no read-modify-write
1376 // instructions.
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001377 //
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001378 // Try to guess the size of the new interval.
1379 const float EstWeight = normalizeSpillWeight(blockFreq * (NewGaps + 1),
1380 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1381 (LiveBefore + LiveAfter)*SlotIndex::InstrDist);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001382 // Would this split be possible to allocate?
1383 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen66446c82011-04-30 05:07:46 +00001384 DEBUG(dbgs() << " w=" << EstWeight);
1385 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001386 Shrink = false;
Jakob Stoklund Olesen66446c82011-04-30 05:07:46 +00001387 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001388 if (Diff > BestDiff) {
1389 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen66446c82011-04-30 05:07:46 +00001390 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001391 BestBefore = SplitBefore;
1392 BestAfter = SplitAfter;
1393 }
1394 }
1395 }
1396
1397 // Try to shrink.
1398 if (Shrink) {
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001399 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001400 DEBUG(dbgs() << " shrink\n");
1401 // Recompute the max when necessary.
1402 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1403 MaxGap = GapWeight[SplitBefore];
1404 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1405 MaxGap = std::max(MaxGap, GapWeight[i]);
1406 }
1407 continue;
1408 }
1409 MaxGap = 0;
1410 }
1411
1412 // Try to extend the interval.
1413 if (SplitAfter >= NumGaps) {
1414 DEBUG(dbgs() << " end\n");
1415 break;
1416 }
1417
1418 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001419 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001420 }
1421 }
1422
1423 // Didn't find any candidates?
1424 if (BestBefore == NumGaps)
1425 return 0;
1426
1427 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1428 << '-' << Uses[BestAfter] << ", " << BestDiff
1429 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1430
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +00001431 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001432 SE->reset(LREdit);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001433
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001434 SE->openIntv();
1435 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1436 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1437 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001438 SmallVector<unsigned, 8> IntvMap;
1439 SE->finish(&IntvMap);
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +00001440 DebugVars->splitRegister(VirtReg.reg, LREdit.regs());
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001441
1442 // If the new range has the same number of instructions as before, mark it as
1443 // RS_Local so the next split will be forced to make progress. Otherwise,
1444 // leave the new intervals as RS_New so they can compete.
1445 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1446 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1447 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1448 if (NewGaps >= NumGaps) {
1449 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1450 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001451 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1452 if (IntvMap[i] == 1) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001453 setStage(*LREdit.get(i), RS_Local);
Jakob Stoklund Olesenb3e705f2011-06-06 23:55:20 +00001454 DEBUG(dbgs() << PrintReg(LREdit.get(i)->reg));
1455 }
1456 DEBUG(dbgs() << '\n');
1457 }
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +00001458 ++NumLocalSplits;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001459
1460 return 0;
1461}
1462
1463//===----------------------------------------------------------------------===//
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001464// Live Range Splitting
1465//===----------------------------------------------------------------------===//
1466
1467/// trySplit - Try to split VirtReg or one of its interferences, making it
1468/// assignable.
1469/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1470unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
1471 SmallVectorImpl<LiveInterval*>&NewVRegs) {
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001472 // Local intervals are handled separately.
Jakob Stoklund Olesena2ebf602011-02-19 00:38:40 +00001473 if (LIS->intervalIsInOneMBB(VirtReg)) {
1474 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001475 SA->analyze(&VirtReg);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001476 return tryLocalSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesena2ebf602011-02-19 00:38:40 +00001477 }
1478
1479 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001480
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001481 // Don't iterate global splitting.
1482 // Move straight to spilling if this range was produced by a global split.
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +00001483 if (getStage(VirtReg) >= RS_Global)
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001484 return 0;
1485
1486 SA->analyze(&VirtReg);
1487
Jakob Stoklund Olesen7d6b6a02011-05-03 20:42:13 +00001488 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1489 // coalescer. That may cause the range to become allocatable which means that
1490 // tryRegionSplit won't be making progress. This check should be replaced with
1491 // an assertion when the coalescer is fixed.
1492 if (SA->didRepairRange()) {
1493 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesenbdda37d2011-05-10 17:37:41 +00001494 invalidateVirtRegs();
Jakob Stoklund Olesen7d6b6a02011-05-03 20:42:13 +00001495 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1496 return PhysReg;
1497 }
1498
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001499 // First try to split around a region spanning multiple blocks.
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +00001500 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1501 if (PhysReg || !NewVRegs.empty())
1502 return PhysReg;
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001503
1504 // Then isolate blocks with multiple uses.
Jakob Stoklund Olesenfd5c5132011-04-12 19:32:53 +00001505 SplitAnalysis::BlockPtrSet Blocks;
1506 if (SA->getMultiUseBlocks(Blocks)) {
1507 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
1508 SE->reset(LREdit);
1509 SE->splitSingleBlocks(Blocks);
1510 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Global);
1511 if (VerifyEnabled)
1512 MF->verify(this, "After splitting live range around basic blocks");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001513 }
1514
1515 // Don't assign any physregs.
1516 return 0;
1517}
1518
1519
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001520//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001521// Main Entry Point
1522//===----------------------------------------------------------------------===//
1523
1524unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001525 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001526 // First try assigning a free register.
Jakob Stoklund Olesen5f2316a2011-06-03 20:34:53 +00001527 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
Jakob Stoklund Olesen6bfba2e2011-04-20 18:19:48 +00001528 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1529 return PhysReg;
Andrew Trickb853e6c2010-12-09 18:15:21 +00001530
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +00001531 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001532 DEBUG(dbgs() << StageName[Stage]
1533 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesenb8d936b2011-05-25 23:58:36 +00001534
Jakob Stoklund Olesen76395c92011-06-01 18:45:02 +00001535 // Try to evict a less worthy live range, but only for ranges from the primary
1536 // queue. The RS_Second ranges already failed to do this, and they should not
1537 // get a second chance until they have been split.
1538 if (Stage != RS_Second)
1539 if (unsigned PhysReg = tryEvict(VirtReg, Order, NewVRegs))
1540 return PhysReg;
Andrew Trickb853e6c2010-12-09 18:15:21 +00001541
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001542 assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
1543
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +00001544 // The first time we see a live range, don't try to split or spill.
1545 // Wait until the second time, when all smaller ranges have been allocated.
1546 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +00001547 if (Stage == RS_First) {
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001548 setStage(VirtReg, RS_Second);
Jakob Stoklund Olesenc1655e12011-03-19 23:02:47 +00001549 DEBUG(dbgs() << "wait for second round\n");
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +00001550 NewVRegs.push_back(&VirtReg);
1551 return 0;
1552 }
1553
Jakob Stoklund Olesenbf4e10f2011-05-06 21:58:30 +00001554 // If we couldn't allocate a register from spilling, there is probably some
1555 // invalid inline assembly. The base class wil report it.
1556 if (Stage >= RS_Spill)
1557 return ~0u;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001558
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +00001559 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001560 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
1561 if (PhysReg || !NewVRegs.empty())
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +00001562 return PhysReg;
1563
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001564 // Finally spill VirtReg itself.
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001565 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001566 LiveRangeEdit LRE(VirtReg, NewVRegs, this);
1567 spiller().spill(LRE);
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +00001568 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Spill);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001569
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +00001570 if (VerifyEnabled)
1571 MF->verify(this, "After spilling");
1572
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001573 // The live virtual register requesting allocation was spilled, so tell
1574 // the caller not to allocate anything during this round.
1575 return 0;
1576}
1577
1578bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
1579 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
1580 << "********** Function: "
1581 << ((Value*)mf.getFunction())->getName() << '\n');
1582
1583 MF = &mf;
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +00001584 if (VerifyEnabled)
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +00001585 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +00001586
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +00001587 RegAllocBase::init(getAnalysis<VirtRegMap>(), getAnalysis<LiveIntervals>());
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001588 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +00001589 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenf6dff842010-12-10 22:54:44 +00001590 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +00001591 Loops = &getAnalysis<MachineLoopInfo>();
1592 LoopRanges = &getAnalysis<MachineLoopRanges>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001593 Bundles = &getAnalysis<EdgeBundles>();
1594 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +00001595 DebugVars = &getAnalysis<LiveDebugVariables>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001596
Jakob Stoklund Olesen1b847de2011-02-19 00:53:42 +00001597 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001598 SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree));
Jakob Stoklund Olesen1a988002011-07-02 01:37:09 +00001599 ExtraRegInfo.clear();
1600 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1601 NextCascade = 1;
Jakob Stoklund Oleseneda0fe82011-04-02 06:03:38 +00001602 IntfCache.init(MF, &PhysReg2LiveUnion[0], Indexes, TRI);
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +00001603
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001604 allocatePhysRegs();
1605 addMBBLiveIns(MF);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +00001606 LIS->addKillFlags();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001607
1608 // Run rewriter
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001609 {
1610 NamedRegionTimer T("Rewriter", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +00001611 VRM->rewrite(Indexes);
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001612 }
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001613
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +00001614 // Write out new DBG_VALUE instructions.
Jakob Stoklund Olesenf42b6612011-05-06 18:00:02 +00001615 DebugVars->emitDebugValues(VRM);
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +00001616
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001617 // The pass output is in VirtRegMap. Release all the transient data.
1618 releaseMemory();
1619
1620 return true;
1621}