blob: a364f7c6f22033507b5ec36d1ca2fbea685c8332 [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
16
17#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000018#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsTargetMachine.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
34#include <queue>
35#include <set>
36
37using namespace llvm;
38
39const char *MipsTargetLowering::
40getTargetNodeName(unsigned Opcode) const
41{
42 switch (Opcode)
43 {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000044 case MipsISD::JmpLink : return "MipsISD::JmpLink";
45 case MipsISD::Hi : return "MipsISD::Hi";
46 case MipsISD::Lo : return "MipsISD::Lo";
47 case MipsISD::GPRel : return "MipsISD::GPRel";
48 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000049 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000050 case MipsISD::SelectCC : return "MipsISD::SelectCC";
51 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
52 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
53 case MipsISD::FPCmp : return "MipsISD::FPCmp";
54 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000055 }
56}
57
58MipsTargetLowering::
59MipsTargetLowering(MipsTargetMachine &TM): TargetLowering(TM)
60{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000061 Subtarget = &TM.getSubtarget<MipsSubtarget>();
62
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000063 // Mips does not have i1 type, so use i32 for
64 // setcc operations results (slt, sgt, ...).
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000065 setSetCCResultContents(ZeroOrOneSetCCResult);
66
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000067 // JumpTable targets must use GOT when using PIC_
68 setUsesGlobalOffsetTable(true);
69
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000070 // Set up the register classes
71 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
72
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000073 // When dealing with single precision only, use libcalls
74 if (!Subtarget->isSingleFloat()) {
75 addRegisterClass(MVT::f32, Mips::AFGR32RegisterClass);
76 if (!Subtarget->isFP64bit())
77 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
78 } else
79 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
80
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +000081 // Legal fp constants
82 addLegalFPImmediate(APFloat(+0.0f));
83
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000084 // Load extented operations for i1 types must be promoted
85 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
86 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
87 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
88
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000089 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000090 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000091 // we don't want this, since the fpcmp result goes to a flag register,
92 // which is used implicitly by brcond and select operations.
93 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
94
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000095 // Mips Custom Operations
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +000096 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
97 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
98 setOperationAction(ISD::RET, MVT::Other, Custom);
99 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
100 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
101 setOperationAction(ISD::SELECT, MVT::f32, Custom);
102 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000103 setOperationAction(ISD::SETCC, MVT::f32, Custom);
104 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
105 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000106
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000107 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
108 // with operands comming from setcc fp comparions. This is necessary since
109 // the result from these setcc are in a flag registers (FCR31).
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000110 setOperationAction(ISD::AND, MVT::i32, Custom);
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000111 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000112
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000113 // Operations not directly supported by Mips.
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000114 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
115 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
116 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000117 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
118 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
119 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000120 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
121 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000122 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000123 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
124 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
125 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Bruno Cardoso Lopes7bd71822008-07-31 18:50:54 +0000126 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000127
128 // We don't have line number support yet.
129 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
130 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
131 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
132 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
133
134 // Use the default for now
135 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
136 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
137 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000138
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000139 if (Subtarget->isSingleFloat())
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000140 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000141
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000142 if (!Subtarget->hasSEInReg()) {
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000143 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000144 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
145 }
146
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000147 if (!Subtarget->hasBitCount())
148 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
149
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000150 if (!Subtarget->hasSwap())
151 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
152
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000153 setStackPointerRegisterToSaveRestore(Mips::SP);
154 computeRegisterProperties();
155}
156
157
Dan Gohman475871a2008-07-27 21:46:04 +0000158MVT MipsTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000159 return MVT::i32;
160}
161
162
Dan Gohman475871a2008-07-27 21:46:04 +0000163SDValue MipsTargetLowering::
164LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000165{
166 switch (Op.getOpcode())
167 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000168 case ISD::AND: return LowerANDOR(Op, DAG);
169 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
170 case ISD::CALL: return LowerCALL(Op, DAG);
171 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
172 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
173 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
174 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
175 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
176 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
177 case ISD::OR: return LowerANDOR(Op, DAG);
178 case ISD::RET: return LowerRET(Op, DAG);
179 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000180 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000181 }
Dan Gohman475871a2008-07-27 21:46:04 +0000182 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000183}
184
185//===----------------------------------------------------------------------===//
186// Lower helper functions
187//===----------------------------------------------------------------------===//
188
189// AddLiveIn - This helper function adds the specified physical register to the
190// MachineFunction as a live in value. It also creates a corresponding
191// virtual register for it.
192static unsigned
193AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
194{
195 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000196 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
197 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000198 return VReg;
199}
200
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000201// A address must be loaded from a small section if its size is less than the
202// small section size threshold. Data in this section must be addressed using
203// gp_rel operator.
204bool MipsTargetLowering::IsInSmallSection(unsigned Size) {
205 return (Size > 0 && (Size <= Subtarget->getSSectionThreshold()));
206}
207
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000208// Discover if this global address can be placed into small data/bss section.
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000209bool MipsTargetLowering::IsGlobalInSmallSection(GlobalValue *GV)
210{
211 const TargetData *TD = getTargetData();
Bruno Cardoso Lopesfeb95cc2008-07-22 15:34:27 +0000212 const GlobalVariable *GVA = dyn_cast<GlobalVariable>(GV);
213
214 if (!GVA)
215 return false;
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000216
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000217 const Type *Ty = GV->getType()->getElementType();
218 unsigned Size = TD->getABITypeSize(Ty);
219
220 // if this is a internal constant string, there is a special
221 // section for it, but not in small data/bss.
222 if (GVA->hasInitializer() && GV->hasInternalLinkage()) {
223 Constant *C = GVA->getInitializer();
224 const ConstantArray *CVA = dyn_cast<ConstantArray>(C);
225 if (CVA && CVA->isCString())
226 return false;
227 }
228
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000229 return IsInSmallSection(Size);
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000230}
231
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000232// Get fp branch code (not opcode) from condition code.
233static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
234 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
235 return Mips::BRANCH_T;
236
237 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
238 return Mips::BRANCH_F;
239
240 return Mips::BRANCH_INVALID;
241}
242
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000243static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
244 switch(BC) {
245 default:
246 assert(0 && "Unknown branch code");
247 case Mips::BRANCH_T : return Mips::BC1T;
248 case Mips::BRANCH_F : return Mips::BC1F;
249 case Mips::BRANCH_TL : return Mips::BC1TL;
250 case Mips::BRANCH_FL : return Mips::BC1FL;
251 }
252}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000253
254static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
255 switch (CC) {
256 default: assert(0 && "Unknown fp condition code!");
257 case ISD::SETEQ:
258 case ISD::SETOEQ: return Mips::FCOND_EQ;
259 case ISD::SETUNE: return Mips::FCOND_OGL;
260 case ISD::SETLT:
261 case ISD::SETOLT: return Mips::FCOND_OLT;
262 case ISD::SETGT:
263 case ISD::SETOGT: return Mips::FCOND_OGT;
264 case ISD::SETLE:
265 case ISD::SETOLE: return Mips::FCOND_OLE;
266 case ISD::SETGE:
267 case ISD::SETOGE: return Mips::FCOND_OGE;
268 case ISD::SETULT: return Mips::FCOND_ULT;
269 case ISD::SETULE: return Mips::FCOND_ULE;
270 case ISD::SETUGT: return Mips::FCOND_UGT;
271 case ISD::SETUGE: return Mips::FCOND_UGE;
272 case ISD::SETUO: return Mips::FCOND_UN;
273 case ISD::SETO: return Mips::FCOND_OR;
274 case ISD::SETNE:
275 case ISD::SETONE: return Mips::FCOND_NEQ;
276 case ISD::SETUEQ: return Mips::FCOND_UEQ;
277 }
278}
279
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000280MachineBasicBlock *
281MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
282 MachineBasicBlock *BB)
283{
284 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
285 bool isFPCmp = false;
286
287 switch (MI->getOpcode()) {
288 default: assert(false && "Unexpected instr type to insert");
289 case Mips::Select_FCC:
290 case Mips::Select_FCC_SO32:
291 case Mips::Select_FCC_AS32:
292 case Mips::Select_FCC_D32:
293 isFPCmp = true; // FALL THROUGH
294 case Mips::Select_CC:
295 case Mips::Select_CC_SO32:
296 case Mips::Select_CC_AS32:
297 case Mips::Select_CC_D32: {
298 // To "insert" a SELECT_CC instruction, we actually have to insert the
299 // diamond control-flow pattern. The incoming instruction knows the
300 // destination vreg to set, the condition code register to branch on, the
301 // true/false values to select between, and a branch opcode to use.
302 const BasicBlock *LLVM_BB = BB->getBasicBlock();
303 MachineFunction::iterator It = BB;
304 ++It;
305
306 // thisMBB:
307 // ...
308 // TrueVal = ...
309 // setcc r1, r2, r3
310 // bNE r1, r0, copy1MBB
311 // fallthrough --> copy0MBB
312 MachineBasicBlock *thisMBB = BB;
313 MachineFunction *F = BB->getParent();
314 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
315 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
316
317 // Emit the right instruction according to the type of the operands compared
318 if (isFPCmp) {
319 // Find the condiction code present in the setcc operation.
320 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
321 // Get the branch opcode from the branch code.
322 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
323 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
324 } else
325 BuildMI(BB, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
326 .addReg(Mips::ZERO).addMBB(sinkMBB);
327
328 F->insert(It, copy0MBB);
329 F->insert(It, sinkMBB);
330 // Update machine-CFG edges by first adding all successors of the current
331 // block to the new block which will contain the Phi node for the select.
332 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
333 e = BB->succ_end(); i != e; ++i)
334 sinkMBB->addSuccessor(*i);
335 // Next, remove all successors of the current block, and add the true
336 // and fallthrough blocks as its successors.
337 while(!BB->succ_empty())
338 BB->removeSuccessor(BB->succ_begin());
339 BB->addSuccessor(copy0MBB);
340 BB->addSuccessor(sinkMBB);
341
342 // copy0MBB:
343 // %FalseValue = ...
344 // # fallthrough to sinkMBB
345 BB = copy0MBB;
346
347 // Update machine-CFG edges
348 BB->addSuccessor(sinkMBB);
349
350 // sinkMBB:
351 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
352 // ...
353 BB = sinkMBB;
354 BuildMI(BB, TII->get(Mips::PHI), MI->getOperand(0).getReg())
355 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
356 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
357
358 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
359 return BB;
360 }
361 }
362}
363
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000364//===----------------------------------------------------------------------===//
365// Misc Lower Operation implementation
366//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000367
Dan Gohman475871a2008-07-27 21:46:04 +0000368SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000369LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
370{
371 SDValue Chain = Op.getOperand(0);
372 SDValue Size = Op.getOperand(1);
373
374 // Get a reference from Mips stack pointer
375 SDValue StackPointer = DAG.getCopyFromReg(Chain, Mips::SP, MVT::i32);
376
377 // Subtract the dynamic size from the actual stack size to
378 // obtain the new stack size.
379 SDValue Sub = DAG.getNode(ISD::SUB, MVT::i32, StackPointer, Size);
380
381 // The Sub result contains the new stack start address, so it
382 // must be placed in the stack pointer register.
383 Chain = DAG.getCopyToReg(StackPointer.getValue(1), Mips::SP, Sub);
384
385 // This node always has two return values: a new stack pointer
386 // value and a chain
387 SDValue Ops[2] = { Sub, Chain };
388 return DAG.getMergeValues(Ops, 2);
389}
390
391SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000392LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000393{
394 SDValue LHS = Op.getOperand(0);
395 SDValue RHS = Op.getOperand(1);
396
397 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
398 return Op;
399
400 SDValue True = DAG.getConstant(1, MVT::i32);
401 SDValue False = DAG.getConstant(0, MVT::i32);
402
403 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, True.getValueType(),
404 LHS, True, False, LHS.getOperand(2));
405 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, True.getValueType(),
406 RHS, True, False, RHS.getOperand(2));
407
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000408 return DAG.getNode(Op.getOpcode(), MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000409}
410
411SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000412LowerBRCOND(SDValue Op, SelectionDAG &DAG)
413{
414 // The first operand is the chain, the second is the condition, the third is
415 // the block to branch to if the condition is true.
416 SDValue Chain = Op.getOperand(0);
417 SDValue Dest = Op.getOperand(2);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000418
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000419 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000420 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000421
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000422 SDValue CondRes = Op.getOperand(1);
423 SDValue CCNode = CondRes.getOperand(2);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000424 Mips::CondCode CC = (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getValue();
425 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
426
427 return DAG.getNode(MipsISD::FPBrcond, Op.getValueType(), Chain, BrCode,
428 Dest, CondRes);
429}
430
431SDValue MipsTargetLowering::
432LowerSETCC(SDValue Op, SelectionDAG &DAG)
433{
434 // The operands to this are the left and right operands to compare (ops #0,
435 // and #1) and the condition code to compare them with (op #2) as a
436 // CondCodeSDNode.
437 SDValue LHS = Op.getOperand(0);
438 SDValue RHS = Op.getOperand(1);
439
440 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
441
442 return DAG.getNode(MipsISD::FPCmp, Op.getValueType(), LHS, RHS,
443 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
444}
445
446SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000447LowerSELECT(SDValue Op, SelectionDAG &DAG)
448{
449 SDValue Cond = Op.getOperand(0);
450 SDValue True = Op.getOperand(1);
451 SDValue False = Op.getOperand(2);
452
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000453 // if the incomming condition comes from a integer compare, the select
454 // operation must be SelectCC or a conditional move if the subtarget
455 // supports it.
456 if (Cond.getOpcode() != MipsISD::FPCmp) {
457 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
458 return Op;
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000459 return DAG.getNode(MipsISD::SelectCC, True.getValueType(),
460 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000461 }
462
463 // if the incomming condition comes from fpcmp, the select
464 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000465 SDValue CCNode = Cond.getOperand(2);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000466 return DAG.getNode(MipsISD::FPSelectCC, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000467 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000468}
469
470SDValue MipsTargetLowering::
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000471LowerGlobalAddress(SDValue Op, SelectionDAG &DAG)
472{
473 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
474 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
475
476 if (!Subtarget->hasABICall()) {
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000477 const MVT *VTs = DAG.getNodeValueTypes(MVT::i32);
478 SDValue Ops[] = { GA };
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000479 // %gp_rel relocation
480 if (!isa<Function>(GV) && IsGlobalInSmallSection(GV)) {
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000481 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, VTs, 1, Ops, 1);
482 SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i32);
483 return DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
484 }
485 // %hi/%lo relocation
486 SDValue HiPart = DAG.getNode(MipsISD::Hi, VTs, 1, Ops, 1);
487 SDValue Lo = DAG.getNode(MipsISD::Lo, MVT::i32, GA);
488 return DAG.getNode(ISD::ADD, MVT::i32, HiPart, Lo);
489
490 } else { // Abicall relocations, TODO: make this cleaner.
491 SDValue ResNode = DAG.getLoad(MVT::i32, DAG.getEntryNode(), GA, NULL, 0);
492 // On functions and global targets not internal linked only
493 // a load from got/GP is necessary for PIC to work.
494 if (!GV->hasInternalLinkage() || isa<Function>(GV))
495 return ResNode;
496 SDValue Lo = DAG.getNode(MipsISD::Lo, MVT::i32, GA);
497 return DAG.getNode(ISD::ADD, MVT::i32, ResNode, Lo);
498 }
499
500 assert(0 && "Dont know how to handle GlobalAddress");
501 return SDValue(0,0);
502}
503
504SDValue MipsTargetLowering::
505LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
506{
507 assert(0 && "TLS not implemented for MIPS.");
508 return SDValue(); // Not reached
509}
510
511SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000512LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000513{
Dan Gohman475871a2008-07-27 21:46:04 +0000514 SDValue ResNode;
515 SDValue HiPart;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000516
Duncan Sands83ec4b62008-06-06 12:08:01 +0000517 MVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000518 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000519 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000520
521 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000522 const MVT *VTs = DAG.getNodeValueTypes(MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000523 SDValue Ops[] = { JTI };
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000524 HiPart = DAG.getNode(MipsISD::Hi, VTs, 1, Ops, 1);
525 } else // Emit Load from Global Pointer
526 HiPart = DAG.getLoad(MVT::i32, DAG.getEntryNode(), JTI, NULL, 0);
527
Dan Gohman475871a2008-07-27 21:46:04 +0000528 SDValue Lo = DAG.getNode(MipsISD::Lo, MVT::i32, JTI);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000529 ResNode = DAG.getNode(ISD::ADD, MVT::i32, HiPart, Lo);
530
531 return ResNode;
532}
533
Dan Gohman475871a2008-07-27 21:46:04 +0000534SDValue MipsTargetLowering::
535LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000536{
Dan Gohman475871a2008-07-27 21:46:04 +0000537 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000538 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
539 Constant *C = N->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000540 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000541
542 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000543 // FIXME: we should reference the constant pool using small data sections,
544 // but the asm printer currently doens't support this feature without
545 // hacking it. This feature should come soon so we can uncomment the
546 // stuff below.
547 //if (!Subtarget->hasABICall() &&
548 // IsInSmallSection(getTargetData()->getABITypeSize(C->getType()))) {
549 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
550 // SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i32);
551 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
552 //} else { // %hi/%lo relocation
Dan Gohman475871a2008-07-27 21:46:04 +0000553 SDValue HiPart = DAG.getNode(MipsISD::Hi, MVT::i32, CP);
554 SDValue Lo = DAG.getNode(MipsISD::Lo, MVT::i32, CP);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000555 ResNode = DAG.getNode(ISD::ADD, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000556 //}
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000557
558 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000559}
560
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000561//===----------------------------------------------------------------------===//
562// Calling Convention Implementation
563//
564// The lower operations present on calling convention works on this order:
565// LowerCALL (virt regs --> phys regs, virt regs --> stack)
566// LowerFORMAL_ARGUMENTS (phys --> virt regs, stack --> virt regs)
567// LowerRET (virt regs --> phys regs)
568// LowerCALL (phys regs --> virt regs)
569//
570//===----------------------------------------------------------------------===//
571
572#include "MipsGenCallingConv.inc"
573
574//===----------------------------------------------------------------------===//
575// CALL Calling Convention Implementation
576//===----------------------------------------------------------------------===//
577
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000578/// LowerCCCCallTo - functions arguments are copied from virtual
579/// regs to (physical regs)/(stack frame), CALLSEQ_START and
580/// CALLSEQ_END are emitted.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000581/// TODO: isVarArg, isTailCall.
Dan Gohman475871a2008-07-27 21:46:04 +0000582SDValue MipsTargetLowering::
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000583LowerCALL(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000584{
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000585 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000586
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000587 SDValue Chain = Op.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000588 SDValue Callee = Op.getOperand(4);
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000589 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
590 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000591
592 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000593
594 // Analyze operands of the call, assigning locations to each operand.
595 SmallVector<CCValAssign, 16> ArgLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000596 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
597
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000598 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000599 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000600 if (Subtarget->isABI_O32()) {
601 int VTsize = MVT(MVT::i32).getSizeInBits()/8;
602 MFI->CreateFixedObject(VTsize, (VTsize*3));
603 }
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000604
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000605 CCInfo.AnalyzeCallOperands(Op.Val, CC_Mips);
606
607 // Get a count of how many bytes are to be pushed on the stack.
608 unsigned NumBytes = CCInfo.getNextStackOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000609 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes,
610 getPointerTy()));
611
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000612 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000613 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
614 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000615
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000616 // First/LastArgStackLoc contains the first/last
617 // "at stack" argument location.
618 int LastArgStackLoc = 0;
619 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000620
621 // Walk the register/memloc assignments, inserting copies/loads.
622 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
623 CCValAssign &VA = ArgLocs[i];
624
625 // Arguments start after the 5 first operands of ISD::CALL
Dan Gohman475871a2008-07-27 21:46:04 +0000626 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000627
628 // Promote the value if needed.
629 switch (VA.getLocInfo()) {
Chris Lattnere0b12152008-03-17 06:57:02 +0000630 default: assert(0 && "Unknown loc info!");
631 case CCValAssign::Full: break;
632 case CCValAssign::SExt:
633 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
634 break;
635 case CCValAssign::ZExt:
636 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
637 break;
638 case CCValAssign::AExt:
639 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
640 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000641 }
642
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000643 // Arguments that can be passed on register must be kept at
644 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000645 if (VA.isRegLoc()) {
646 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000647 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000648 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000649
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000650 // Register cant get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000651 assert(VA.isMemLoc());
652
653 // Create the frame index object for this incoming parameter
654 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000655 // 16 bytes which are alwayes reserved won't be overwritten
656 // if O32 ABI is used. For EABI the first address is zero.
657 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000658 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000659 LastArgStackLoc);
Chris Lattnere0b12152008-03-17 06:57:02 +0000660
Dan Gohman475871a2008-07-27 21:46:04 +0000661 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000662
663 // emit ISD::STORE whichs stores the
664 // parameter value to a stack Location
665 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000666 }
667
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000668 // Transform all store nodes into one single node because all store
669 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000670 if (!MemOpChains.empty())
671 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
672 &MemOpChains[0], MemOpChains.size());
673
674 // Build a sequence of copy-to-reg nodes chained together with token
675 // chain and flag operands which copy the outgoing args into registers.
676 // The InFlag in necessary since all emited instructions must be
677 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000678 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000679 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
680 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first,
681 RegsToPass[i].second, InFlag);
682 InFlag = Chain.getValue(1);
683 }
684
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +0000685 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
686 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000687 // node so that legalize doesn't hack it.
688 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000689 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +0000690 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000691 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
692
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000693
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000694 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
695 // = Chain, Callee, Reg#1, Reg#2, ...
696 //
697 // Returns a chain & a flag for retval copy to use.
698 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000699 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000700 Ops.push_back(Chain);
701 Ops.push_back(Callee);
702
703 // Add argument registers to the end of the list so that they are
704 // known live into the call.
705 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
706 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
707 RegsToPass[i].second.getValueType()));
708
709 if (InFlag.Val)
710 Ops.push_back(InFlag);
711
712 Chain = DAG.getNode(MipsISD::JmpLink, NodeTys, &Ops[0], Ops.size());
713 InFlag = Chain.getValue(1);
714
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000715 // Create the CALLSEQ_END node.
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000716 Chain = DAG.getCALLSEQ_END(Chain,
717 DAG.getConstant(NumBytes, getPointerTy()),
718 DAG.getConstant(0, getPointerTy()),
719 InFlag);
720 InFlag = Chain.getValue(1);
721
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000722 // Create a stack location to hold GP when PIC is used. This stack
723 // location is used on function prologue to save GP and also after all
724 // emited CALL's to restore GP.
725 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000726 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000727 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000728 int FI;
729 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000730 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
731 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000732 // Create the frame index only once. SPOffset here can be anything
733 // (this will be fixed on processFunctionBeforeFrameFinalized)
734 if (MipsFI->getGPStackOffset() == -1) {
735 FI = MFI->CreateFixedObject(4, 0);
736 MipsFI->setGPFI(FI);
737 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000738 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000739 }
740
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000741 // Reload GP value.
742 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000743 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
744 SDValue GPLoad = DAG.getLoad(MVT::i32, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000745 Chain = GPLoad.getValue(1);
746 Chain = DAG.getCopyToReg(Chain, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000747 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000748 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000749 }
750
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000751 // Handle result values, copying them out of physregs into vregs that we
752 // return.
Dan Gohman475871a2008-07-27 21:46:04 +0000753 return SDValue(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000754}
755
756/// LowerCallResult - Lower the result values of an ISD::CALL into the
757/// appropriate copies out of appropriate physical registers. This assumes that
758/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
759/// being lowered. Returns a SDNode with the same number of values as the
760/// ISD::CALL.
761SDNode *MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000762LowerCallResult(SDValue Chain, SDValue InFlag, SDNode *TheCall,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763 unsigned CallingConv, SelectionDAG &DAG) {
764
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000765 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
766
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000767 // Assign locations to each value returned by this call.
768 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000769 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
770
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000771 CCInfo.AnalyzeCallResult(TheCall, RetCC_Mips);
Dan Gohman475871a2008-07-27 21:46:04 +0000772 SmallVector<SDValue, 8> ResultVals;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000773
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000774 // Copy all of the result registers out of their specified physreg.
775 for (unsigned i = 0; i != RVLocs.size(); ++i) {
776 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
777 RVLocs[i].getValVT(), InFlag).getValue(1);
778 InFlag = Chain.getValue(2);
779 ResultVals.push_back(Chain.getValue(0));
780 }
781
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000782 ResultVals.push_back(Chain);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000783
784 // Merge everything together with a MERGE_VALUES node.
Duncan Sandsf9516202008-06-30 10:19:09 +0000785 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
786 ResultVals.size()).Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000787}
788
789//===----------------------------------------------------------------------===//
790// FORMAL_ARGUMENTS Calling Convention Implementation
791//===----------------------------------------------------------------------===//
792
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000793/// LowerFORMAL_ARGUMENTS - transform physical registers into
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000794/// virtual registers and generate load operations for
795/// arguments places on the stack.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000796/// TODO: isVarArg
Dan Gohman475871a2008-07-27 21:46:04 +0000797SDValue MipsTargetLowering::
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000798LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000799{
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000800 SDValue Root = Op.getOperand(0);
801 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000802 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000803 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000804
805 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000806 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000807
808 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000809
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000810 // GP must be live into PIC and non-PIC call target.
811 AddLiveIn(MF, Mips::GP, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000812
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000813 // Assign locations to all of the incoming arguments.
814 SmallVector<CCValAssign, 16> ArgLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000815 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
816
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000817 CCInfo.AnalyzeFormalArguments(Op.Val, CC_Mips);
Dan Gohman475871a2008-07-27 21:46:04 +0000818 SmallVector<SDValue, 16> ArgValues;
819 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000820
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000821 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
822
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000823 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
824
825 CCValAssign &VA = ArgLocs[i];
826
827 // Arguments stored on registers
828 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000829 MVT RegVT = VA.getLocVT();
Bill Wendling06b8c192008-07-09 05:55:53 +0000830 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000831
832 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000833 RC = Mips::CPURegsRegisterClass;
834 else if (RegVT == MVT::f32) {
835 if (Subtarget->isSingleFloat())
836 RC = Mips::FGR32RegisterClass;
837 else
838 RC = Mips::AFGR32RegisterClass;
839 } else if (RegVT == MVT::f64) {
840 if (!Subtarget->isSingleFloat())
841 RC = Mips::AFGR64RegisterClass;
842 } else
843 assert(0 && "RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000844
845 // Transform the arguments stored on
846 // physical registers into virtual ones
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000847 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman475871a2008-07-27 21:46:04 +0000848 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000849
850 // If this is an 8 or 16-bit value, it is really passed promoted
851 // to 32 bits. Insert an assert[sz]ext to capture this, then
852 // truncate to the right size.
853 if (VA.getLocInfo() == CCValAssign::SExt)
854 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
855 DAG.getValueType(VA.getValVT()));
856 else if (VA.getLocInfo() == CCValAssign::ZExt)
857 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
858 DAG.getValueType(VA.getValVT()));
859
860 if (VA.getLocInfo() != CCValAssign::Full)
861 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
862
863 ArgValues.push_back(ArgValue);
864
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000865 // To meet ABI, when VARARGS are passed on registers, the registers
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000866 // must have their values written to the caller stack frame.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000867 if ((isVarArg) && (Subtarget->isABI_O32())) {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000868 if (StackPtr.Val == 0)
869 StackPtr = DAG.getRegister(StackReg, getPointerTy());
870
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000871 // The stack pointer offset is relative to the caller stack frame.
872 // Since the real stack size is unknown here, a negative SPOffset
873 // is used so there's a way to adjust these offsets when the stack
874 // size get known (on EliminateFrameIndex). A dummy SPOffset is
875 // used instead of a direct negative address (which is recorded to
876 // be used on emitPrologue) to avoid mis-calc of the first stack
877 // offset on PEI::calculateFrameObjectOffsets.
878 // Arguments are always 32-bit.
879 int FI = MFI->CreateFixedObject(4, 0);
880 MipsFI->recordStoreVarArgsFI(FI, -(4+(i*4)));
Dan Gohman475871a2008-07-27 21:46:04 +0000881 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000882
883 // emit ISD::STORE whichs stores the
884 // parameter value to a stack Location
885 ArgValues.push_back(DAG.getStore(Root, ArgValue, PtrOff, NULL, 0));
886 }
887
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000888 } else { // VA.isRegLoc()
889
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000890 // sanity check
891 assert(VA.isMemLoc());
892
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000893 // The stack pointer offset is relative to the caller stack frame.
894 // Since the real stack size is unknown here, a negative SPOffset
895 // is used so there's a way to adjust these offsets when the stack
896 // size get known (on EliminateFrameIndex). A dummy SPOffset is
897 // used instead of a direct negative address (which is recorded to
898 // be used on emitPrologue) to avoid mis-calc of the first stack
899 // offset on PEI::calculateFrameObjectOffsets.
900 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000901 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
902 int FI = MFI->CreateFixedObject(ArgSize, 0);
903 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
904 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000905
906 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +0000907 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000908 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
909 }
910 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000911
912 // The mips ABIs for returning structs by value requires that we copy
913 // the sret argument into $v0 for the return. Save the argument into
914 // a virtual register so that we can access it from the return points.
915 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
916 unsigned Reg = MipsFI->getSRetReturnReg();
917 if (!Reg) {
918 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
919 MipsFI->setSRetReturnReg(Reg);
920 }
Dan Gohman475871a2008-07-27 21:46:04 +0000921 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000922 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
923 }
924
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000925 ArgValues.push_back(Root);
926
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000927 // Return the new list of results.
Duncan Sandsf9516202008-06-30 10:19:09 +0000928 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
929 ArgValues.size()).getValue(Op.ResNo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000930}
931
932//===----------------------------------------------------------------------===//
933// Return Value Calling Convention Implementation
934//===----------------------------------------------------------------------===//
935
Dan Gohman475871a2008-07-27 21:46:04 +0000936SDValue MipsTargetLowering::
937LowerRET(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000938{
939 // CCValAssign - represent the assignment of
940 // the return value to a location
941 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000942 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
943 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000944
945 // CCState - Info about the registers and stack slot.
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000946 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000947
948 // Analize return values of ISD::RET
949 CCInfo.AnalyzeReturn(Op.Val, RetCC_Mips);
950
951 // If this is the first return lowered for this function, add
952 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000953 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000954 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000955 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000956 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000957 }
958
959 // The chain is always operand #0
Dan Gohman475871a2008-07-27 21:46:04 +0000960 SDValue Chain = Op.getOperand(0);
961 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000962
963 // Copy the result values into the output registers.
964 for (unsigned i = 0; i != RVLocs.size(); ++i) {
965 CCValAssign &VA = RVLocs[i];
966 assert(VA.isRegLoc() && "Can only return in registers!");
967
968 // ISD::RET => ret chain, (regnum1,val1), ...
969 // So i*2+1 index only the regnums
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +0000970 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000971
972 // guarantee that all emitted copies are
973 // stuck together, avoiding something bad
974 Flag = Chain.getValue(1);
975 }
976
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000977 // The mips ABIs for returning structs by value requires that we copy
978 // the sret argument into $v0 for the return. We saved the argument into
979 // a virtual register in the entry block, so now we copy the value out
980 // and into $v0.
981 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
982 MachineFunction &MF = DAG.getMachineFunction();
983 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
984 unsigned Reg = MipsFI->getSRetReturnReg();
985
986 if (!Reg)
987 assert(0 && "sret virtual register not created in the entry block");
Dan Gohman475871a2008-07-27 21:46:04 +0000988 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000989
990 Chain = DAG.getCopyToReg(Chain, Mips::V0, Val, Flag);
991 Flag = Chain.getValue(1);
992 }
993
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000994 // Return on Mips is always a "jr $ra"
995 if (Flag.Val)
996 return DAG.getNode(MipsISD::Ret, MVT::Other,
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +0000997 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000998 else // Return Void
999 return DAG.getNode(MipsISD::Ret, MVT::Other,
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +00001000 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001001}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001002
1003//===----------------------------------------------------------------------===//
1004// Mips Inline Assembly Support
1005//===----------------------------------------------------------------------===//
1006
1007/// getConstraintType - Given a constraint letter, return the type of
1008/// constraint it is for this target.
1009MipsTargetLowering::ConstraintType MipsTargetLowering::
1010getConstraintType(const std::string &Constraint) const
1011{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001012 // Mips specific constrainy
1013 // GCC config/mips/constraints.md
1014 //
1015 // 'd' : An address register. Equivalent to r
1016 // unless generating MIPS16 code.
1017 // 'y' : Equivalent to r; retained for
1018 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001019 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001020 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001021 switch (Constraint[0]) {
1022 default : break;
1023 case 'd':
1024 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001025 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001026 return C_RegisterClass;
1027 break;
1028 }
1029 }
1030 return TargetLowering::getConstraintType(Constraint);
1031}
1032
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001033/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1034/// return a list of registers that can be used to satisfy the constraint.
1035/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001036std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00001037getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001038{
1039 if (Constraint.size() == 1) {
1040 switch (Constraint[0]) {
1041 case 'r':
1042 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001043 case 'f':
Duncan Sands15126422008-07-08 09:33:14 +00001044 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001045 if (Subtarget->isSingleFloat())
1046 return std::make_pair(0U, Mips::FGR32RegisterClass);
1047 else
1048 return std::make_pair(0U, Mips::AFGR32RegisterClass);
Duncan Sands15126422008-07-08 09:33:14 +00001049 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001050 if (VT == MVT::f64)
1051 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1052 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001053 }
1054 }
1055 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1056}
1057
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001058/// Given a register class constraint, like 'r', if this corresponds directly
1059/// to an LLVM register class, return a register of 0 and the register class
1060/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001061std::vector<unsigned> MipsTargetLowering::
1062getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001063 MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001064{
1065 if (Constraint.size() != 1)
1066 return std::vector<unsigned>();
1067
1068 switch (Constraint[0]) {
1069 default : break;
1070 case 'r':
1071 // GCC Mips Constraint Letters
1072 case 'd':
1073 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001074 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1075 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1076 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1077 Mips::T8, 0);
1078
1079 case 'f':
Duncan Sands15126422008-07-08 09:33:14 +00001080 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001081 if (Subtarget->isSingleFloat())
1082 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1083 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1084 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1085 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1086 Mips::F30, Mips::F31, 0);
1087 else
1088 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1089 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1090 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001091 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001092
1093 if (VT == MVT::f64)
1094 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1095 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1096 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1097 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001098 }
1099 return std::vector<unsigned>();
1100}