blob: 10dfd16fe9475cc719139f2e83000d4016e795a8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000132 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000134 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000135 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 switch (Mode) {
137 default: llvm_unreachable("Unhandled submode!");
138 case ARM_AM::ia: return ARM::LDMIA;
139 case ARM_AM::da: return ARM::LDMDA;
140 case ARM_AM::db: return ARM::LDMDB;
141 case ARM_AM::ib: return ARM::LDMIB;
142 }
143 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000144 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::STMIA;
149 case ARM_AM::da: return ARM::STMDA;
150 case ARM_AM::db: return ARM::STMDB;
151 case ARM_AM::ib: return ARM::STMIB;
152 }
153 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000154 case ARM::t2LDRi8:
155 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000156 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 switch (Mode) {
158 default: llvm_unreachable("Unhandled submode!");
159 case ARM_AM::ia: return ARM::t2LDMIA;
160 case ARM_AM::db: return ARM::t2LDMDB;
161 }
162 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000163 case ARM::t2STRi8:
164 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000165 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2STMIA;
169 case ARM_AM::db: return ARM::t2STMDB;
170 }
171 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
177 case ARM_AM::db: return ARM::VLDMSDB;
178 }
179 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000180 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000181 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182 switch (Mode) {
183 default: llvm_unreachable("Unhandled submode!");
184 case ARM_AM::ia: return ARM::VSTMSIA;
185 case ARM_AM::db: return ARM::VSTMSDB;
186 }
187 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
193 case ARM_AM::db: return ARM::VLDMDDB;
194 }
195 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000196 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000197 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000198 switch (Mode) {
199 default: llvm_unreachable("Unhandled submode!");
200 case ARM_AM::ia: return ARM::VSTMDIA;
201 case ARM_AM::db: return ARM::VSTMDDB;
202 }
203 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 return 0;
207}
208
Bill Wendling73fe34a2010-11-16 01:16:36 +0000209static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
210 switch (Opcode) {
211 default: llvm_unreachable("Unhandled opcode!");
212 case ARM::LDMIA:
213 case ARM::STMIA:
214 case ARM::t2LDMIA:
215 case ARM::t2STMIA:
216 case ARM::VLDMSIA:
217 case ARM::VSTMSIA:
218 case ARM::VLDMDIA:
219 case ARM::VSTMDIA:
220 return ARM_AM::ia;
221
222 case ARM::LDMDA:
223 case ARM::STMDA:
224 return ARM_AM::da;
225
226 case ARM::LDMDB:
227 case ARM::STMDB:
228 case ARM::t2LDMDB:
229 case ARM::t2STMDB:
230 case ARM::VLDMSDB:
231 case ARM::VSTMSDB:
232 case ARM::VLDMDDB:
233 case ARM::VSTMDDB:
234 return ARM_AM::db;
235
236 case ARM::LDMIB:
237 case ARM::STMIB:
238 return ARM_AM::ib;
239 }
240
241 return ARM_AM::bad_am_submode;
242}
243
Evan Cheng27934da2009-08-04 01:43:45 +0000244static bool isT2i32Load(unsigned Opc) {
245 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
246}
247
Evan Cheng45032f22009-07-09 23:11:34 +0000248static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000249 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000250}
251
252static bool isT2i32Store(unsigned Opc) {
253 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000254}
255
256static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000257 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000258}
259
Evan Cheng92549222009-06-05 19:08:58 +0000260/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000261/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000262/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000263bool
Evan Cheng92549222009-06-05 19:08:58 +0000264ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000265 MachineBasicBlock::iterator MBBI,
266 int Offset, unsigned Base, bool BaseKill,
267 int Opcode, ARMCC::CondCodes Pred,
268 unsigned PredReg, unsigned Scratch, DebugLoc dl,
269 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000270 // Only a single register to load / store. Don't bother.
271 unsigned NumRegs = Regs.size();
272 if (NumRegs <= 1)
273 return false;
274
275 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000276 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000277 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000278 bool haveIBAndDA = isNotVFP && !isThumb2;
279 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000280 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000281 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000282 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000283 else if (Offset == -4 * (int)NumRegs && isNotVFP)
284 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000285 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000286 else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000287 // If starting offset isn't zero, insert a MI to materialize a new base.
288 // But only do so if it is cost effective, i.e. merging more than two
289 // loads / stores.
290 if (NumRegs <= 2)
291 return false;
292
293 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000294 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000295 // If it is a load, then just use one of the destination register to
296 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000297 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000298 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000299 // Use the scratch register to use as a new base.
300 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000301 if (NewBase == 0)
302 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000303 }
Evan Cheng86198642009-08-07 00:34:42 +0000304 int BaseOpc = !isThumb2
305 ? ARM::ADDri
306 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000307 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000308 BaseOpc = !isThumb2
309 ? ARM::SUBri
310 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000311 Offset = - Offset;
312 }
Evan Cheng45032f22009-07-09 23:11:34 +0000313 int ImmedOffset = isThumb2
314 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
315 if (ImmedOffset == -1)
316 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000317 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000318
Dale Johannesenb6728402009-02-13 02:25:56 +0000319 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000320 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000321 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000322 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000323 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000324 }
325
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000326 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
327 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000328 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000329 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
330 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000331 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000332 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000333 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
334 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000335
336 return true;
337}
338
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000339// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
340// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000341void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
342 MemOpQueue &memOps,
343 unsigned memOpsBegin, unsigned memOpsEnd,
344 unsigned insertAfter, int Offset,
345 unsigned Base, bool BaseKill,
346 int Opcode,
347 ARMCC::CondCodes Pred, unsigned PredReg,
348 unsigned Scratch,
349 DebugLoc dl,
350 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000351 // First calculate which of the registers should be killed by the merged
352 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000353 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000354
355 SmallSet<unsigned, 4> UnavailRegs;
356 SmallSet<unsigned, 4> KilledRegs;
357 DenseMap<unsigned, unsigned> Killer;
358 for (unsigned i = 0; i < memOpsBegin; ++i) {
359 if (memOps[i].Position < insertPos && memOps[i].isKill) {
360 unsigned Reg = memOps[i].Reg;
361 if (memOps[i].Merged)
362 UnavailRegs.insert(Reg);
363 else {
364 KilledRegs.insert(Reg);
365 Killer[Reg] = i;
366 }
367 }
368 }
369 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
370 if (memOps[i].Position < insertPos && memOps[i].isKill) {
371 unsigned Reg = memOps[i].Reg;
372 KilledRegs.insert(Reg);
373 Killer[Reg] = i;
374 }
375 }
376
377 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000378 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000379 unsigned Reg = memOps[i].Reg;
380 if (UnavailRegs.count(Reg))
381 // Register is killed before and it's not easy / possible to update the
382 // kill marker on already merged instructions. Abort.
383 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000384
385 // If we are inserting the merged operation after an unmerged operation that
386 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000387 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000388 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000389 }
390
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000391 // Try to do the merge.
392 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000393 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000394 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000395 Pred, PredReg, Scratch, dl, Regs))
396 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000397
398 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000399 Merges.push_back(prior(Loc));
400 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000401 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000402 if (Regs[i-memOpsBegin].second) {
403 unsigned Reg = Regs[i-memOpsBegin].first;
404 if (KilledRegs.count(Reg)) {
405 unsigned j = Killer[Reg];
406 memOps[j].MBBI->getOperand(0).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000407 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000408 }
409 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000410 MBB.erase(memOps[i].MBBI);
411 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000412 }
413}
414
Evan Chenga90f3402007-03-06 21:59:20 +0000415/// MergeLDR_STR - Merge a number of load / store instructions into one or more
416/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000417void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000418ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000419 unsigned Base, int Opcode, unsigned Size,
420 ARMCC::CondCodes Pred, unsigned PredReg,
421 unsigned Scratch, MemOpQueue &MemOps,
422 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000423 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000424 int Offset = MemOps[SIndex].Offset;
425 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000426 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000427 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000428 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000429 const MachineOperand &PMO = Loc->getOperand(0);
430 unsigned PReg = PMO.getReg();
431 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000432 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000433 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000434
Evan Chenga8e29892007-01-19 07:51:42 +0000435 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
436 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000437 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
438 unsigned Reg = MO.getReg();
439 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000440 : getARMRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000441 // Register numbers must be in ascending order. For VFP, the registers
442 // must also be consecutive and there is a limit of 16 double-word
443 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000444 if (Reg != ARM::SP &&
445 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000446 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000447 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000448 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000449 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000450 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000451 } else {
452 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000453 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
454 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000455 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
456 MemOps, Merges);
457 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000458 }
459
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000460 if (MemOps[i].Position > MemOps[insertAfter].Position)
461 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000462 }
463
Evan Chengfaa51072007-04-26 19:00:32 +0000464 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000465 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
466 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000467 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000468}
469
470static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000471 unsigned Bytes, unsigned Limit,
472 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000473 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000474 if (!MI)
475 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000476 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000477 MI->getOpcode() != ARM::t2SUBrSPi &&
478 MI->getOpcode() != ARM::t2SUBrSPi12 &&
479 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000480 MI->getOpcode() != ARM::SUBri)
481 return false;
482
483 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000484 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000485 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000486
Evan Cheng86198642009-08-07 00:34:42 +0000487 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000488 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000489 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000490 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000491 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000492 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000493}
494
495static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000496 unsigned Bytes, unsigned Limit,
497 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000498 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000499 if (!MI)
500 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000501 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000502 MI->getOpcode() != ARM::t2ADDrSPi &&
503 MI->getOpcode() != ARM::t2ADDrSPi12 &&
504 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000505 MI->getOpcode() != ARM::ADDri)
506 return false;
507
Bob Wilson3d38e832010-08-27 21:44:35 +0000508 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000509 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000510 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000511
Evan Cheng86198642009-08-07 00:34:42 +0000512 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000513 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000514 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000515 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000516 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000517 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000518}
519
520static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
521 switch (MI->getOpcode()) {
522 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000523 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000524 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000525 case ARM::t2LDRi8:
526 case ARM::t2LDRi12:
527 case ARM::t2STRi8:
528 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000529 case ARM::VLDRS:
530 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000531 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000532 case ARM::VLDRD:
533 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000534 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000535 case ARM::LDMIA:
536 case ARM::LDMDA:
537 case ARM::LDMDB:
538 case ARM::LDMIB:
539 case ARM::STMIA:
540 case ARM::STMDA:
541 case ARM::STMDB:
542 case ARM::STMIB:
543 case ARM::t2LDMIA:
544 case ARM::t2LDMDB:
545 case ARM::t2STMIA:
546 case ARM::t2STMDB:
547 case ARM::VLDMSIA:
548 case ARM::VLDMSDB:
549 case ARM::VSTMSIA:
550 case ARM::VSTMSDB:
Bob Wilson979927a2010-09-10 18:25:35 +0000551 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000552 case ARM::VLDMDIA:
553 case ARM::VLDMDDB:
554 case ARM::VSTMDIA:
555 case ARM::VSTMDDB:
Bob Wilson979927a2010-09-10 18:25:35 +0000556 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000557 }
558}
559
Bill Wendling73fe34a2010-11-16 01:16:36 +0000560static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
561 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000562 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000563 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000564 case ARM::LDMIA:
565 case ARM::LDMDA:
566 case ARM::LDMDB:
567 case ARM::LDMIB:
568 switch (Mode) {
569 default: llvm_unreachable("Unhandled submode!");
570 case ARM_AM::ia: return ARM::LDMIA_UPD;
571 case ARM_AM::ib: return ARM::LDMIB_UPD;
572 case ARM_AM::da: return ARM::LDMDA_UPD;
573 case ARM_AM::db: return ARM::LDMDB_UPD;
574 }
575 break;
576 case ARM::STMIA:
577 case ARM::STMDA:
578 case ARM::STMDB:
579 case ARM::STMIB:
580 switch (Mode) {
581 default: llvm_unreachable("Unhandled submode!");
582 case ARM_AM::ia: return ARM::STMIA_UPD;
583 case ARM_AM::ib: return ARM::STMIB_UPD;
584 case ARM_AM::da: return ARM::STMDA_UPD;
585 case ARM_AM::db: return ARM::STMDB_UPD;
586 }
587 break;
588 case ARM::t2LDMIA:
589 case ARM::t2LDMDB:
590 switch (Mode) {
591 default: llvm_unreachable("Unhandled submode!");
592 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
593 case ARM_AM::db: return ARM::t2LDMDB_UPD;
594 }
595 break;
596 case ARM::t2STMIA:
597 case ARM::t2STMDB:
598 switch (Mode) {
599 default: llvm_unreachable("Unhandled submode!");
600 case ARM_AM::ia: return ARM::t2STMIA_UPD;
601 case ARM_AM::db: return ARM::t2STMDB_UPD;
602 }
603 break;
604 case ARM::VLDMSIA:
605 case ARM::VLDMSDB:
606 switch (Mode) {
607 default: llvm_unreachable("Unhandled submode!");
608 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
609 case ARM_AM::db: return ARM::VLDMSDB_UPD;
610 }
611 break;
612 case ARM::VLDMDIA:
613 case ARM::VLDMDDB:
614 switch (Mode) {
615 default: llvm_unreachable("Unhandled submode!");
616 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
617 case ARM_AM::db: return ARM::VLDMDDB_UPD;
618 }
619 break;
620 case ARM::VSTMSIA:
621 case ARM::VSTMSDB:
622 switch (Mode) {
623 default: llvm_unreachable("Unhandled submode!");
624 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
625 case ARM_AM::db: return ARM::VSTMSDB_UPD;
626 }
627 break;
628 case ARM::VSTMDIA:
629 case ARM::VSTMDDB:
630 switch (Mode) {
631 default: llvm_unreachable("Unhandled submode!");
632 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
633 case ARM_AM::db: return ARM::VSTMDDB_UPD;
634 }
635 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000636 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000637
Bob Wilson815baeb2010-03-13 01:08:20 +0000638 return 0;
639}
640
Evan Cheng45032f22009-07-09 23:11:34 +0000641/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000642/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000643///
644/// stmia rn, <ra, rb, rc>
645/// rn := rn + 4 * 3;
646/// =>
647/// stmia rn!, <ra, rb, rc>
648///
649/// rn := rn - 4 * 3;
650/// ldmia rn, <ra, rb, rc>
651/// =>
652/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000653bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
654 MachineBasicBlock::iterator MBBI,
655 bool &Advance,
656 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000657 MachineInstr *MI = MBBI;
658 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000659 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000660 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000661 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000662 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000663 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000664 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000665
Bob Wilsond4bfd542010-08-27 23:18:17 +0000666 // Can't use an updating ld/st if the base register is also a dest
667 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000668 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000669 if (MI->getOperand(i).getReg() == Base)
670 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000671
672 bool DoMerge = false;
673 ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000674
Bob Wilson815baeb2010-03-13 01:08:20 +0000675 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000676 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
677 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000678 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000679 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
680 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000681 if (Mode == ARM_AM::ia &&
682 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
683 Mode = ARM_AM::db;
684 DoMerge = true;
685 } else if (Mode == ARM_AM::ib &&
686 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
687 Mode = ARM_AM::da;
688 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000689 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000690 if (DoMerge)
691 MBB.erase(PrevMBBI);
692 }
Evan Chenga8e29892007-01-19 07:51:42 +0000693
Bob Wilson815baeb2010-03-13 01:08:20 +0000694 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000695 MachineBasicBlock::iterator EndMBBI = MBB.end();
696 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000697 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000698 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
699 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000700 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
701 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
702 DoMerge = true;
703 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
704 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
705 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000706 }
707 if (DoMerge) {
708 if (NextMBBI == I) {
709 Advance = true;
710 ++I;
711 }
712 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000713 }
714 }
715
Bob Wilson815baeb2010-03-13 01:08:20 +0000716 if (!DoMerge)
717 return false;
718
Bill Wendling73fe34a2010-11-16 01:16:36 +0000719 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000720 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
721 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000722 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000723 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000724
Bob Wilson815baeb2010-03-13 01:08:20 +0000725 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000726 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000727 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000728
Bob Wilson815baeb2010-03-13 01:08:20 +0000729 // Transfer memoperands.
730 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
731
732 MBB.erase(MBBI);
733 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000734}
735
Bill Wendling73fe34a2010-11-16 01:16:36 +0000736static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
737 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000738 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000739 case ARM::LDRi12:
740 return ARM::LDR_PRE;
741 case ARM::STRi12:
742 return ARM::STR_PRE;
743 case ARM::VLDRS:
744 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
745 case ARM::VLDRD:
746 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
747 case ARM::VSTRS:
748 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
749 case ARM::VSTRD:
750 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000751 case ARM::t2LDRi8:
752 case ARM::t2LDRi12:
753 return ARM::t2LDR_PRE;
754 case ARM::t2STRi8:
755 case ARM::t2STRi12:
756 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000757 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000758 }
759 return 0;
760}
761
Bill Wendling73fe34a2010-11-16 01:16:36 +0000762static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
763 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000764 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000765 case ARM::LDRi12:
766 return ARM::LDR_POST;
767 case ARM::STRi12:
768 return ARM::STR_POST;
769 case ARM::VLDRS:
770 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
771 case ARM::VLDRD:
772 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
773 case ARM::VSTRS:
774 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
775 case ARM::VSTRD:
776 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000777 case ARM::t2LDRi8:
778 case ARM::t2LDRi12:
779 return ARM::t2LDR_POST;
780 case ARM::t2STRi8:
781 case ARM::t2STRi12:
782 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000783 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000784 }
785 return 0;
786}
787
Evan Cheng45032f22009-07-09 23:11:34 +0000788/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000789/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000790bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
791 MachineBasicBlock::iterator MBBI,
792 const TargetInstrInfo *TII,
793 bool &Advance,
794 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000795 MachineInstr *MI = MBBI;
796 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000797 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000798 unsigned Bytes = getLSMultipleTransferSize(MI);
799 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000800 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000801 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
802 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000803 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
804 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000805 if (MI->getOperand(2).getImm() != 0)
806 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000807 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000808 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000809
Jim Grosbache5165492009-11-09 00:11:35 +0000810 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000811 // Can't do the merge if the destination register is the same as the would-be
812 // writeback register.
813 if (isLd && MI->getOperand(0).getReg() == Base)
814 return false;
815
Evan Cheng0e1d3792007-07-05 07:18:20 +0000816 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000817 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000818 bool DoMerge = false;
819 ARM_AM::AddrOpc AddSub = ARM_AM::add;
820 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000821 // AM2 - 12 bits, thumb2 - 8 bits.
822 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000823
824 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000825 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
826 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000827 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000828 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
829 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000830 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000831 DoMerge = true;
832 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000833 } else if (!isAM5 &&
834 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000835 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000836 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000837 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000838 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000839 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000840 }
Evan Chenga8e29892007-01-19 07:51:42 +0000841 }
842
Bob Wilsone4193b22010-03-12 22:50:09 +0000843 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000844 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000845 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000846 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000847 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
848 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000849 if (!isAM5 &&
850 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000851 DoMerge = true;
852 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000853 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000854 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000855 }
Evan Chenge71bff72007-09-19 21:48:07 +0000856 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000857 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000858 if (NextMBBI == I) {
859 Advance = true;
860 ++I;
861 }
Evan Chenga8e29892007-01-19 07:51:42 +0000862 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000863 }
Evan Chenga8e29892007-01-19 07:51:42 +0000864 }
865
866 if (!DoMerge)
867 return false;
868
Evan Cheng9e7a3122009-08-04 21:12:13 +0000869 unsigned Offset = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000870 if (isAM2)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000871 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000872 else if (!isAM5)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000873 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000874
875 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000876 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000877 // (There are no base-updating versions of VLDR/VSTR instructions, but the
878 // updating load/store-multiple instructions can be used with only one
879 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000880 MachineOperand &MO = MI->getOperand(0);
881 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000882 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000883 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000884 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000885 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
886 getKillRegState(MO.isKill())));
887 } else if (isLd) {
888 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000889 // LDR_PRE, LDR_POST,
890 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
891 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000892 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000893 else
Evan Cheng27934da2009-08-04 01:43:45 +0000894 // t2LDR_PRE, t2LDR_POST
895 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
896 .addReg(Base, RegState::Define)
897 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
898 } else {
899 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000900 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000901 // STR_PRE, STR_POST
902 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
903 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
904 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
905 else
906 // t2STR_PRE, t2STR_POST
907 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
908 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
909 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000910 }
911 MBB.erase(MBBI);
912
913 return true;
914}
915
Evan Chengcc1c4272007-03-06 18:02:41 +0000916/// isMemoryOp - Returns true if instruction is a memory operations (that this
917/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000918static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000919 // When no memory operands are present, conservatively assume unaligned,
920 // volatile, unfoldable.
921 if (!MI->hasOneMemOperand())
922 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000923
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000924 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000925
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000926 // Don't touch volatile memory accesses - we may be changing their order.
927 if (MMO->isVolatile())
928 return false;
929
930 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
931 // not.
932 if (MMO->getAlignment() < 4)
933 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000934
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000935 // str <undef> could probably be eliminated entirely, but for now we just want
936 // to avoid making a mess of it.
937 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
938 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
939 MI->getOperand(0).isUndef())
940 return false;
941
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000942 // Likewise don't mess with references to undefined addresses.
943 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
944 MI->getOperand(1).isUndef())
945 return false;
946
Evan Chengcc1c4272007-03-06 18:02:41 +0000947 int Opcode = MI->getOpcode();
948 switch (Opcode) {
949 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000950 case ARM::VLDRS:
951 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000952 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000953 case ARM::VLDRD:
954 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000955 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000956 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000957 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000958 case ARM::t2LDRi8:
959 case ARM::t2LDRi12:
960 case ARM::t2STRi8:
961 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000962 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000963 }
964 return false;
965}
966
Evan Cheng11788fd2007-03-08 02:55:08 +0000967/// AdvanceRS - Advance register scavenger to just before the earliest memory
968/// op that is being merged.
969void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
970 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
971 unsigned Position = MemOps[0].Position;
972 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
973 if (MemOps[i].Position < Position) {
974 Position = MemOps[i].Position;
975 Loc = MemOps[i].MBBI;
976 }
977 }
978
979 if (Loc != MBB.begin())
980 RS->forward(prior(Loc));
981}
982
Evan Chenge7d6df72009-06-13 09:12:55 +0000983static int getMemoryOpOffset(const MachineInstr *MI) {
984 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +0000985 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000986 unsigned NumOperands = MI->getDesc().getNumOperands();
987 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000988
989 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
990 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +0000991 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000992 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +0000993 return OffField;
994
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000995 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
996 : ARM_AM::getAM5Offset(OffField) * 4;
997 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +0000998 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
999 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001000 } else {
1001 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1002 Offset = -Offset;
1003 }
1004 return Offset;
1005}
1006
Evan Cheng358dec52009-06-15 08:28:29 +00001007static void InsertLDR_STR(MachineBasicBlock &MBB,
1008 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001009 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001010 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001011 unsigned Reg, bool RegDeadKill, bool RegUndef,
1012 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001013 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001014 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001015 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001016 if (isDef) {
1017 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1018 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001019 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001020 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001021 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1022 } else {
1023 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1024 TII->get(NewOpc))
1025 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1026 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001027 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1028 }
Evan Cheng358dec52009-06-15 08:28:29 +00001029}
1030
1031bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1032 MachineBasicBlock::iterator &MBBI) {
1033 MachineInstr *MI = &*MBBI;
1034 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001035 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1036 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001037 unsigned EvenReg = MI->getOperand(0).getReg();
1038 unsigned OddReg = MI->getOperand(1).getReg();
1039 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1040 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1041 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1042 return false;
1043
Evan Chengd95ea2d2010-06-21 21:21:14 +00001044 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001045 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1046 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001047 bool EvenDeadKill = isLd ?
1048 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001049 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001050 bool OddDeadKill = isLd ?
1051 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001052 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001053 const MachineOperand &BaseOp = MI->getOperand(2);
1054 unsigned BaseReg = BaseOp.getReg();
1055 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001056 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001057 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1058 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001059 int OffImm = getMemoryOpOffset(MI);
1060 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001061 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001062
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001063 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001064 // Ascending register numbers and no offset. It's safe to change it to a
1065 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001066 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001067 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1068 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001069 if (isLd) {
1070 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1071 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001072 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001073 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001074 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001075 ++NumLDRD2LDM;
1076 } else {
1077 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1078 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001079 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001080 .addReg(EvenReg,
1081 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1082 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001083 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001084 ++NumSTRD2STM;
1085 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001086 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001087 } else {
1088 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001089 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001090 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001091 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001092 DebugLoc dl = MBBI->getDebugLoc();
1093 // If this is a load and base register is killed, it may have been
1094 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001095 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001096 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001097 (TRI->regsOverlap(EvenReg, BaseReg))) {
1098 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001099 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1100 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001101 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001102 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001103 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001104 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1105 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001106 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001107 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001108 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001109 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001110 // If the two source operands are the same, the kill marker is
1111 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001112 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1113 EvenDeadKill = false;
1114 OddDeadKill = true;
1115 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001116 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001117 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001118 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001119 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001120 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001121 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001122 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001123 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001124 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001125 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001126 if (isLd)
1127 ++NumLDRD2LDR;
1128 else
1129 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001130 }
1131
Evan Cheng358dec52009-06-15 08:28:29 +00001132 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001133 MBBI = NewBBI;
1134 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001135 }
1136 return false;
1137}
1138
Evan Chenga8e29892007-01-19 07:51:42 +00001139/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1140/// ops of the same base and incrementing offset into LDM / STM ops.
1141bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1142 unsigned NumMerges = 0;
1143 unsigned NumMemOps = 0;
1144 MemOpQueue MemOps;
1145 unsigned CurrBase = 0;
1146 int CurrOpc = -1;
1147 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001148 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001149 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001150 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001151 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001152
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001153 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001154 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1155 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001156 if (FixInvalidRegPairOp(MBB, MBBI))
1157 continue;
1158
Evan Chenga8e29892007-01-19 07:51:42 +00001159 bool Advance = false;
1160 bool TryMerge = false;
1161 bool Clobber = false;
1162
Evan Chengcc1c4272007-03-06 18:02:41 +00001163 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001164 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001165 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001166 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001167 const MachineOperand &MO = MBBI->getOperand(0);
1168 unsigned Reg = MO.getReg();
1169 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001170 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001171 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001172 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001173 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001174 // Watch out for:
1175 // r4 := ldr [r5]
1176 // r5 := ldr [r5, #4]
1177 // r6 := ldr [r5, #8]
1178 //
1179 // The second ldr has effectively broken the chain even though it
1180 // looks like the later ldr(s) use the same base register. Try to
1181 // merge the ldr's so far, including this one. But don't try to
1182 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001183 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001184 if (CurrBase == 0 && !Clobber) {
1185 // Start of a new chain.
1186 CurrBase = Base;
1187 CurrOpc = Opcode;
1188 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001189 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001190 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001191 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001192 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001193 Advance = true;
1194 } else {
1195 if (Clobber) {
1196 TryMerge = true;
1197 Advance = true;
1198 }
1199
Evan Cheng44bec522007-05-15 01:29:07 +00001200 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001201 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001202 // Continue adding to the queue.
1203 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001204 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1205 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001206 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001207 Advance = true;
1208 } else {
1209 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1210 I != E; ++I) {
1211 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001212 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1213 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001214 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001215 Advance = true;
1216 break;
1217 } else if (Offset == I->Offset) {
1218 // Collision! This can't be merged!
1219 break;
1220 }
1221 }
1222 }
1223 }
1224 }
1225 }
1226
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001227 if (MBBI->isDebugValue()) {
1228 ++MBBI;
1229 if (MBBI == E)
1230 // Reach the end of the block, try merging the memory instructions.
1231 TryMerge = true;
1232 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001233 ++Position;
1234 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001235 if (MBBI == E)
1236 // Reach the end of the block, try merging the memory instructions.
1237 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001238 } else
1239 TryMerge = true;
1240
1241 if (TryMerge) {
1242 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001243 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001244 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001245 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001246 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001247 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001248 // Process the load / store instructions.
1249 RS->forward(prior(MBBI));
1250
1251 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001252 Merges.clear();
1253 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1254 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001255
Evan Chenga8e29892007-01-19 07:51:42 +00001256 // Try folding preceeding/trailing base inc/dec into the generated
1257 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001258 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001259 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001260 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001261 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001262
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001263 // Try folding preceeding/trailing base inc/dec into those load/store
1264 // that were not merged to form LDM/STM ops.
1265 for (unsigned i = 0; i != NumMemOps; ++i)
1266 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001267 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001268 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001269
Jim Grosbach764ab522009-08-11 15:33:49 +00001270 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001271 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001272 } else if (NumMemOps == 1) {
1273 // Try folding preceeding/trailing base inc/dec into the single
1274 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001275 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001276 ++NumMerges;
1277 RS->forward(prior(MBBI));
1278 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001279 }
Evan Chenga8e29892007-01-19 07:51:42 +00001280
1281 CurrBase = 0;
1282 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001283 CurrSize = 0;
1284 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001285 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001286 if (NumMemOps) {
1287 MemOps.clear();
1288 NumMemOps = 0;
1289 }
1290
1291 // If iterator hasn't been advanced and this is not a memory op, skip it.
1292 // It can't start a new chain anyway.
1293 if (!Advance && !isMemOp && MBBI != E) {
1294 ++Position;
1295 ++MBBI;
1296 }
1297 }
1298 }
1299 return NumMerges > 0;
1300}
1301
Evan Chenge7d6df72009-06-13 09:12:55 +00001302namespace {
1303 struct OffsetCompare {
1304 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1305 int LOffset = getMemoryOpOffset(LHS);
1306 int ROffset = getMemoryOpOffset(RHS);
1307 assert(LHS == RHS || LOffset != ROffset);
1308 return LOffset > ROffset;
1309 }
1310 };
1311}
1312
Bob Wilsonc88d0722010-03-20 22:20:40 +00001313/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1314/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1315/// directly restore the value of LR into pc.
1316/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001317/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001318/// or
1319/// ldmfd sp!, {..., lr}
1320/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001321/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001322/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001323bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1324 if (MBB.empty()) return false;
1325
1326 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001327 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001328 (MBBI->getOpcode() == ARM::BX_RET ||
1329 MBBI->getOpcode() == ARM::tBX_RET ||
1330 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001331 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001332 unsigned Opcode = PrevMI->getOpcode();
1333 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1334 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1335 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001336 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001337 if (MO.getReg() != ARM::LR)
1338 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001339 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1340 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1341 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001342 PrevMI->setDesc(TII->get(NewOpc));
1343 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001344 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001345 MBB.erase(MBBI);
1346 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001347 }
1348 }
1349 return false;
1350}
1351
1352bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001353 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001354 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001355 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001356 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001357 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001358 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360 bool Modified = false;
1361 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1362 ++MFI) {
1363 MachineBasicBlock &MBB = *MFI;
1364 Modified |= LoadStoreMultipleOpti(MBB);
1365 Modified |= MergeReturnIntoLDM(MBB);
1366 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001367
1368 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001369 return Modified;
1370}
Evan Chenge7d6df72009-06-13 09:12:55 +00001371
1372
1373/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1374/// load / stores from consecutive locations close to make it more
1375/// likely they will be combined later.
1376
1377namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001378 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001379 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001380 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001381
Evan Cheng358dec52009-06-15 08:28:29 +00001382 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001383 const TargetInstrInfo *TII;
1384 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001385 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001386 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001387 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001388
1389 virtual bool runOnMachineFunction(MachineFunction &Fn);
1390
1391 virtual const char *getPassName() const {
1392 return "ARM pre- register allocation load / store optimization pass";
1393 }
1394
1395 private:
Evan Chengd780f352009-06-15 20:54:56 +00001396 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1397 unsigned &NewOpc, unsigned &EvenReg,
1398 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001399 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001400 unsigned &PredReg, ARMCC::CondCodes &Pred,
1401 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001402 bool RescheduleOps(MachineBasicBlock *MBB,
1403 SmallVector<MachineInstr*, 4> &Ops,
1404 unsigned Base, bool isLd,
1405 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1406 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1407 };
1408 char ARMPreAllocLoadStoreOpt::ID = 0;
1409}
1410
1411bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001412 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001413 TII = Fn.getTarget().getInstrInfo();
1414 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001415 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001416 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001417 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001418
1419 bool Modified = false;
1420 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1421 ++MFI)
1422 Modified |= RescheduleLoadStoreInstrs(MFI);
1423
1424 return Modified;
1425}
1426
Evan Chengae69a2a2009-06-19 23:17:27 +00001427static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1428 MachineBasicBlock::iterator I,
1429 MachineBasicBlock::iterator E,
1430 SmallPtrSet<MachineInstr*, 4> &MemOps,
1431 SmallSet<unsigned, 4> &MemRegs,
1432 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001433 // Are there stores / loads / calls between them?
1434 // FIXME: This is overly conservative. We should make use of alias information
1435 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001436 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001437 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001438 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001439 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001440 const TargetInstrDesc &TID = I->getDesc();
1441 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1442 return false;
1443 if (isLd && TID.mayStore())
1444 return false;
1445 if (!isLd) {
1446 if (TID.mayLoad())
1447 return false;
1448 // It's not safe to move the first 'str' down.
1449 // str r1, [r0]
1450 // strh r5, [r0]
1451 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001452 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001453 return false;
1454 }
1455 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1456 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001457 if (!MO.isReg())
1458 continue;
1459 unsigned Reg = MO.getReg();
1460 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001461 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001462 if (Reg != Base && !MemRegs.count(Reg))
1463 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001464 }
1465 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001466
1467 // Estimate register pressure increase due to the transformation.
1468 if (MemRegs.size() <= 4)
1469 // Ok if we are moving small number of instructions.
1470 return true;
1471 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001472}
1473
Evan Chengd780f352009-06-15 20:54:56 +00001474bool
1475ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1476 DebugLoc &dl,
1477 unsigned &NewOpc, unsigned &EvenReg,
1478 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001479 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001480 ARMCC::CondCodes &Pred,
1481 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001482 // Make sure we're allowed to generate LDRD/STRD.
1483 if (!STI->hasV5TEOps())
1484 return false;
1485
Jim Grosbache5165492009-11-09 00:11:35 +00001486 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001487 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001488 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001489 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001490 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001491 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001492 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001493 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1494 NewOpc = ARM::t2LDRDi8;
1495 Scale = 4;
1496 isT2 = true;
1497 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1498 NewOpc = ARM::t2STRDi8;
1499 Scale = 4;
1500 isT2 = true;
1501 } else
1502 return false;
1503
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001504 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001505 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001506 !(*Op0->memoperands_begin())->getValue() ||
1507 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001508 return false;
1509
Dan Gohmanc76909a2009-09-25 20:36:54 +00001510 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001511 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001512 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001513 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001514 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001515 if (Align < ReqAlign)
1516 return false;
1517
1518 // Then make sure the immediate offset fits.
1519 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001520 if (isT2) {
1521 if (OffImm < 0) {
1522 if (OffImm < -255)
1523 // Can't fall back to t2LDRi8 / t2STRi8.
1524 return false;
1525 } else {
1526 int Limit = (1 << 8) * Scale;
1527 if (OffImm >= Limit || (OffImm & (Scale-1)))
1528 return false;
1529 }
Evan Chengeef490f2009-09-25 21:44:53 +00001530 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001531 } else {
1532 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1533 if (OffImm < 0) {
1534 AddSub = ARM_AM::sub;
1535 OffImm = - OffImm;
1536 }
1537 int Limit = (1 << 8) * Scale;
1538 if (OffImm >= Limit || (OffImm & (Scale-1)))
1539 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001540 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001541 }
Evan Chengd780f352009-06-15 20:54:56 +00001542 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001543 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001544 if (EvenReg == OddReg)
1545 return false;
1546 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001547 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001548 dl = Op0->getDebugLoc();
1549 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001550}
1551
Evan Chengfbc8c672010-11-15 03:30:30 +00001552static MachineMemOperand *CopyMMO(const MachineMemOperand *MMO,
1553 unsigned NewSize, MachineFunction *MF) {
1554 return MF->getMachineMemOperand(MachinePointerInfo(MMO->getValue(),
1555 MMO->getOffset()),
1556 MMO->getFlags(), NewSize,
1557 MMO->getAlignment(), MMO->getTBAAInfo());
1558}
1559
Evan Chenge7d6df72009-06-13 09:12:55 +00001560bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1561 SmallVector<MachineInstr*, 4> &Ops,
1562 unsigned Base, bool isLd,
1563 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1564 bool RetVal = false;
1565
1566 // Sort by offset (in reverse order).
1567 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1568
1569 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001570 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001571 // 1. Any def of base.
1572 // 2. Any gaps.
1573 while (Ops.size() > 1) {
1574 unsigned FirstLoc = ~0U;
1575 unsigned LastLoc = 0;
1576 MachineInstr *FirstOp = 0;
1577 MachineInstr *LastOp = 0;
1578 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001579 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001580 unsigned LastBytes = 0;
1581 unsigned NumMove = 0;
1582 for (int i = Ops.size() - 1; i >= 0; --i) {
1583 MachineInstr *Op = Ops[i];
1584 unsigned Loc = MI2LocMap[Op];
1585 if (Loc <= FirstLoc) {
1586 FirstLoc = Loc;
1587 FirstOp = Op;
1588 }
1589 if (Loc >= LastLoc) {
1590 LastLoc = Loc;
1591 LastOp = Op;
1592 }
1593
Evan Chengf9f1da12009-06-18 02:04:01 +00001594 unsigned Opcode = Op->getOpcode();
1595 if (LastOpcode && Opcode != LastOpcode)
1596 break;
1597
Evan Chenge7d6df72009-06-13 09:12:55 +00001598 int Offset = getMemoryOpOffset(Op);
1599 unsigned Bytes = getLSMultipleTransferSize(Op);
1600 if (LastBytes) {
1601 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1602 break;
1603 }
1604 LastOffset = Offset;
1605 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001606 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001607 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001608 break;
1609 }
1610
1611 if (NumMove <= 1)
1612 Ops.pop_back();
1613 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001614 SmallPtrSet<MachineInstr*, 4> MemOps;
1615 SmallSet<unsigned, 4> MemRegs;
1616 for (int i = NumMove-1; i >= 0; --i) {
1617 MemOps.insert(Ops[i]);
1618 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1619 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001620
1621 // Be conservative, if the instructions are too far apart, don't
1622 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001623 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001624 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001625 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1626 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001627 if (!DoMove) {
1628 for (unsigned i = 0; i != NumMove; ++i)
1629 Ops.pop_back();
1630 } else {
1631 // This is the new location for the loads / stores.
1632 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001633 while (InsertPos != MBB->end()
1634 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001635 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001636
1637 // If we are moving a pair of loads / stores, see if it makes sense
1638 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001639 MachineInstr *Op0 = Ops.back();
1640 MachineInstr *Op1 = Ops[Ops.size()-2];
1641 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001642 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001643 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001644 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001645 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001646 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001647 DebugLoc dl;
1648 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001649 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001650 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001651 Ops.pop_back();
1652 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001653
Evan Chengd780f352009-06-15 20:54:56 +00001654 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001655 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001656 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1657 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001658 .addReg(EvenReg, RegState::Define)
1659 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001660 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001661 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001662 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001663 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001664 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001665 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001666 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengfbc8c672010-11-15 03:30:30 +00001667
1668 // Copy memoperands bug change size to 8.
1669 for (MachineInstr::mmo_iterator mmo = Op0->memoperands_begin();
1670 mmo != Op0->memoperands_end(); ++mmo)
1671 MIB.addMemOperand(CopyMMO(*mmo, 8, MF));
Evan Chengf9f1da12009-06-18 02:04:01 +00001672 ++NumLDRDFormed;
1673 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001674 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1675 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001676 .addReg(EvenReg)
1677 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001678 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001679 // FIXME: We're converting from LDRi12 to an insn that still
1680 // uses addrmode2, so we need an explicit offset reg. It should
1681 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001682 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001683 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001684 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengfbc8c672010-11-15 03:30:30 +00001685 // Copy memoperands bug change size to 8.
1686 for (MachineInstr::mmo_iterator mmo = Op0->memoperands_begin();
1687 mmo != Op0->memoperands_end(); ++mmo)
1688 MIB.addMemOperand(CopyMMO(*mmo, 8, MF));
Evan Chengf9f1da12009-06-18 02:04:01 +00001689 ++NumSTRDFormed;
1690 }
1691 MBB->erase(Op0);
1692 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001693
1694 // Add register allocation hints to form register pairs.
1695 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1696 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001697 } else {
1698 for (unsigned i = 0; i != NumMove; ++i) {
1699 MachineInstr *Op = Ops.back();
1700 Ops.pop_back();
1701 MBB->splice(InsertPos, MBB, Op);
1702 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001703 }
1704
1705 NumLdStMoved += NumMove;
1706 RetVal = true;
1707 }
1708 }
1709 }
1710
1711 return RetVal;
1712}
1713
1714bool
1715ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1716 bool RetVal = false;
1717
1718 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1719 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1720 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1721 SmallVector<unsigned, 4> LdBases;
1722 SmallVector<unsigned, 4> StBases;
1723
1724 unsigned Loc = 0;
1725 MachineBasicBlock::iterator MBBI = MBB->begin();
1726 MachineBasicBlock::iterator E = MBB->end();
1727 while (MBBI != E) {
1728 for (; MBBI != E; ++MBBI) {
1729 MachineInstr *MI = MBBI;
1730 const TargetInstrDesc &TID = MI->getDesc();
1731 if (TID.isCall() || TID.isTerminator()) {
1732 // Stop at barriers.
1733 ++MBBI;
1734 break;
1735 }
1736
Jim Grosbach958e4e12010-06-04 01:23:30 +00001737 if (!MI->isDebugValue())
1738 MI2LocMap[MI] = ++Loc;
1739
Evan Chenge7d6df72009-06-13 09:12:55 +00001740 if (!isMemoryOp(MI))
1741 continue;
1742 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001743 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001744 continue;
1745
Evan Chengeef490f2009-09-25 21:44:53 +00001746 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001747 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001748 unsigned Base = MI->getOperand(1).getReg();
1749 int Offset = getMemoryOpOffset(MI);
1750
1751 bool StopHere = false;
1752 if (isLd) {
1753 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1754 Base2LdsMap.find(Base);
1755 if (BI != Base2LdsMap.end()) {
1756 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1757 if (Offset == getMemoryOpOffset(BI->second[i])) {
1758 StopHere = true;
1759 break;
1760 }
1761 }
1762 if (!StopHere)
1763 BI->second.push_back(MI);
1764 } else {
1765 SmallVector<MachineInstr*, 4> MIs;
1766 MIs.push_back(MI);
1767 Base2LdsMap[Base] = MIs;
1768 LdBases.push_back(Base);
1769 }
1770 } else {
1771 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1772 Base2StsMap.find(Base);
1773 if (BI != Base2StsMap.end()) {
1774 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1775 if (Offset == getMemoryOpOffset(BI->second[i])) {
1776 StopHere = true;
1777 break;
1778 }
1779 }
1780 if (!StopHere)
1781 BI->second.push_back(MI);
1782 } else {
1783 SmallVector<MachineInstr*, 4> MIs;
1784 MIs.push_back(MI);
1785 Base2StsMap[Base] = MIs;
1786 StBases.push_back(Base);
1787 }
1788 }
1789
1790 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001791 // Found a duplicate (a base+offset combination that's seen earlier).
1792 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001793 --Loc;
1794 break;
1795 }
1796 }
1797
1798 // Re-schedule loads.
1799 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1800 unsigned Base = LdBases[i];
1801 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1802 if (Lds.size() > 1)
1803 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1804 }
1805
1806 // Re-schedule stores.
1807 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1808 unsigned Base = StBases[i];
1809 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1810 if (Sts.size() > 1)
1811 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1812 }
1813
1814 if (MBBI != E) {
1815 Base2LdsMap.clear();
1816 Base2StsMap.clear();
1817 LdBases.clear();
1818 StBases.clear();
1819 }
1820 }
1821
1822 return RetVal;
1823}
1824
1825
1826/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1827/// optimization pass.
1828FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1829 if (PreAlloc)
1830 return new ARMPreAllocLoadStoreOpt();
1831 return new ARMLoadStoreOpt();
1832}