blob: 4969d7ccb3f378aa72431729d6158e19837b8c97 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
25// Include the auto-generated portion of the assembly writer.
26#define MachineInstr MCInst
27#define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE.
Chris Lattnerfd603822009-10-19 19:56:26 +000028#include "ARMGenAsmWriter.inc"
29#undef MachineInstr
30#undef ARMAsmPrinter
31
Jim Grosbach765c4d92010-09-15 22:13:23 +000032static unsigned getDPRSuperRegForSPR(unsigned Reg) {
33 switch (Reg) {
34 default:
35 assert(0 && "Unexpected register enum");
36 case ARM::S0: case ARM::S1: return ARM::D0;
37 case ARM::S2: case ARM::S3: return ARM::D1;
38 case ARM::S4: case ARM::S5: return ARM::D2;
39 case ARM::S6: case ARM::S7: return ARM::D3;
40 case ARM::S8: case ARM::S9: return ARM::D4;
41 case ARM::S10: case ARM::S11: return ARM::D5;
42 case ARM::S12: case ARM::S13: return ARM::D6;
43 case ARM::S14: case ARM::S15: return ARM::D7;
44 case ARM::S16: case ARM::S17: return ARM::D8;
45 case ARM::S18: case ARM::S19: return ARM::D9;
46 case ARM::S20: case ARM::S21: return ARM::D10;
47 case ARM::S22: case ARM::S23: return ARM::D11;
48 case ARM::S24: case ARM::S25: return ARM::D12;
49 case ARM::S26: case ARM::S27: return ARM::D13;
50 case ARM::S28: case ARM::S29: return ARM::D14;
51 case ARM::S30: case ARM::S31: return ARM::D15;
52 }
53}
54
Chris Lattnerd3740872010-04-04 05:04:31 +000055void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000056 // Check for MOVs and print canonical forms, instead.
57 if (MI->getOpcode() == ARM::MOVs) {
58 const MCOperand &Dst = MI->getOperand(0);
59 const MCOperand &MO1 = MI->getOperand(1);
60 const MCOperand &MO2 = MI->getOperand(2);
61 const MCOperand &MO3 = MI->getOperand(3);
62
63 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000064 printSBitModifierOperand(MI, 6, O);
65 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000066
67 O << '\t' << getRegisterName(Dst.getReg())
68 << ", " << getRegisterName(MO1.getReg());
69
70 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
71 return;
72
73 O << ", ";
74
75 if (MO2.getReg()) {
76 O << getRegisterName(MO2.getReg());
77 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
78 } else {
79 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
80 }
81 return;
82 }
83
84 // A8.6.123 PUSH
85 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
86 MI->getOperand(0).getReg() == ARM::SP) {
87 const MCOperand &MO1 = MI->getOperand(2);
88 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
89 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000090 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000091 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000092 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000093 return;
94 }
95 }
96
97 // A8.6.122 POP
98 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
99 MI->getOperand(0).getReg() == ARM::SP) {
100 const MCOperand &MO1 = MI->getOperand(2);
101 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
102 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000103 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000104 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000105 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000106 return;
107 }
108 }
109
110 // A8.6.355 VPUSH
111 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
112 MI->getOperand(0).getReg() == ARM::SP) {
113 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000114 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +0000115 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000117 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000118 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000119 return;
120 }
121 }
122
123 // A8.6.354 VPOP
124 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
125 MI->getOperand(0).getReg() == ARM::SP) {
126 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000127 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000128 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000129 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000130 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000131 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000132 return;
133 }
134 }
135
Chris Lattner35c33bd2010-04-04 04:47:45 +0000136 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000137 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000138
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000139void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000140 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000141 const MCOperand &Op = MI->getOperand(OpNo);
142 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000143 unsigned Reg = Op.getReg();
Bob Wilsonde0ae8f2010-09-16 04:55:00 +0000144 if (Modifier && strcmp(Modifier, "lane") == 0) {
Jim Grosbach765c4d92010-09-15 22:13:23 +0000145 unsigned RegNum = getARMRegisterNumbering(Reg);
146 unsigned DReg = getDPRSuperRegForSPR(Reg);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000147 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000148 } else {
149 O << getRegisterName(Reg);
150 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000151 } else if (Op.isImm()) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +0000152 assert((Modifier && !strcmp(Modifier, "call")) ||
Johnny Chen9e088762010-03-17 17:52:21 +0000153 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000154 O << '#' << Op.getImm();
155 } else {
Rafael Espindola18c10212010-05-12 05:16:34 +0000156 if (Modifier && Modifier[0] != 0 && strcmp(Modifier, "call") != 0)
157 llvm_unreachable("Unsupported modifier");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000158 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000159 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000160 }
161}
Chris Lattner61d35c22009-10-19 21:21:39 +0000162
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000163static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000164 const MCAsmInfo *MAI) {
165 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000166 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000167 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000168
Chris Lattner61d35c22009-10-19 21:21:39 +0000169 unsigned Imm = ARM_AM::getSOImmValImm(V);
170 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000171
Chris Lattner61d35c22009-10-19 21:21:39 +0000172 // Print low-level immediate formation info, per
173 // A5.1.3: "Data-processing operands - Immediate".
174 if (Rot) {
175 O << "#" << Imm << ", " << Rot;
176 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000177 if (CommentStream)
178 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000179 } else {
180 O << "#" << Imm;
181 }
182}
183
184
185/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
186/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000187void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
188 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000189 const MCOperand &MO = MI->getOperand(OpNum);
190 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000191 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000192}
Chris Lattner084f87d2009-10-19 21:57:05 +0000193
Chris Lattner017d9472009-10-20 00:40:56 +0000194/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
195/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000196void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
197 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000198 // FIXME: REMOVE this method.
199 abort();
200}
201
202// so_reg is a 4-operand unit corresponding to register forms of the A5.1
203// "Addressing Mode 1 - Data-processing operands" forms. This includes:
204// REG 0 0 - e.g. R5
205// REG REG 0,SH_OPC - e.g. R5, ROR R3
206// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000207void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
208 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000209 const MCOperand &MO1 = MI->getOperand(OpNum);
210 const MCOperand &MO2 = MI->getOperand(OpNum+1);
211 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000212
Chris Lattner017d9472009-10-20 00:40:56 +0000213 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000214
Chris Lattner017d9472009-10-20 00:40:56 +0000215 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000216 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
217 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000218 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000219 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000220 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000221 } else if (ShOpc != ARM_AM::rrx) {
222 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000223 }
224}
Chris Lattner084f87d2009-10-19 21:57:05 +0000225
226
Chris Lattner35c33bd2010-04-04 04:47:45 +0000227void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
228 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000229 const MCOperand &MO1 = MI->getOperand(Op);
230 const MCOperand &MO2 = MI->getOperand(Op+1);
231 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000232
Chris Lattner084f87d2009-10-19 21:57:05 +0000233 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000234 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000235 return;
236 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000237
Chris Lattner084f87d2009-10-19 21:57:05 +0000238 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000239
Chris Lattner084f87d2009-10-19 21:57:05 +0000240 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000241 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000242 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000243 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
244 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000245 O << "]";
246 return;
247 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000248
Chris Lattner084f87d2009-10-19 21:57:05 +0000249 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000250 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
251 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000252
Chris Lattner084f87d2009-10-19 21:57:05 +0000253 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
254 O << ", "
255 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
256 << " #" << ShImm;
257 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000258}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000259
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000260void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000261 unsigned OpNum,
262 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000263 const MCOperand &MO1 = MI->getOperand(OpNum);
264 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000265
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000266 if (!MO1.getReg()) {
267 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000268 O << '#'
269 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
270 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000271 return;
272 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000273
Johnny Chen9e088762010-03-17 17:52:21 +0000274 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
275 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000276
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000277 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
278 O << ", "
279 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
280 << " #" << ShImm;
281}
282
Chris Lattner35c33bd2010-04-04 04:47:45 +0000283void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
284 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000285 const MCOperand &MO1 = MI->getOperand(OpNum);
286 const MCOperand &MO2 = MI->getOperand(OpNum+1);
287 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000288
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000289 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000290
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000291 if (MO2.getReg()) {
292 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
293 << getRegisterName(MO2.getReg()) << ']';
294 return;
295 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000296
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000297 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
298 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000299 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
300 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000301 O << ']';
302}
303
304void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000305 unsigned OpNum,
306 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000307 const MCOperand &MO1 = MI->getOperand(OpNum);
308 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000309
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000310 if (MO1.getReg()) {
311 O << (char)ARM_AM::getAM3Op(MO2.getImm())
312 << getRegisterName(MO1.getReg());
313 return;
314 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000315
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000316 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000317 O << '#'
318 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
319 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000320}
321
Chris Lattnere306d8d2009-10-19 22:09:23 +0000322
323void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000324 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000325 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000326 const MCOperand &MO2 = MI->getOperand(OpNum+1);
327 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000328 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000329 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000330 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000331 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
332 if (Mode == ARM_AM::ia)
333 O << ".w";
334 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000335 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000336 }
337}
338
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000339void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000340 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000341 const char *Modifier) {
342 const MCOperand &MO1 = MI->getOperand(OpNum);
343 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000344
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000345 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000346 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000347 return;
348 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000349
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000350 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000351
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000352 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
353 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000354 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000355 << ImmOffs*4;
356 }
357 O << "]";
358}
359
Chris Lattner35c33bd2010-04-04 04:47:45 +0000360void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
361 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000362 const MCOperand &MO1 = MI->getOperand(OpNum);
363 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000364
Bob Wilson226036e2010-03-20 22:13:40 +0000365 O << "[" << getRegisterName(MO1.getReg());
366 if (MO2.getImm()) {
367 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000368 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000369 }
Bob Wilson226036e2010-03-20 22:13:40 +0000370 O << "]";
371}
372
373void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000374 unsigned OpNum,
375 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000376 const MCOperand &MO = MI->getOperand(OpNum);
377 if (MO.getReg() == 0)
378 O << "!";
379 else
380 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000381}
382
383void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000384 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000385 const char *Modifier) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000386 // All instructions using addrmodepc are pseudos and should have been
387 // handled explicitly in printInstructionThroughMCStreamer(). If one got
388 // here, it wasn't, so something's wrong.
389 assert(0 && "Unhandled addrmodepc operand!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000390}
391
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000392void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
393 unsigned OpNum,
394 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000395 const MCOperand &MO = MI->getOperand(OpNum);
396 uint32_t v = ~MO.getImm();
397 int32_t lsb = CountTrailingZeros_32(v);
398 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
399 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
400 O << '#' << lsb << ", #" << width;
401}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000402
Johnny Chen1adc40c2010-08-12 20:46:17 +0000403void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
404 raw_ostream &O) {
405 unsigned val = MI->getOperand(OpNum).getImm();
406 O << ARM_MB::MemBOptToString(val);
407}
408
Bob Wilson22f5dc72010-08-16 18:27:34 +0000409void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000410 raw_ostream &O) {
411 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
412 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
413 switch (Opc) {
414 case ARM_AM::no_shift:
415 return;
416 case ARM_AM::lsl:
417 O << ", lsl #";
418 break;
419 case ARM_AM::asr:
420 O << ", asr #";
421 break;
422 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000423 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000424 }
425 O << ARM_AM::getSORegOffset(ShiftOp);
426}
427
Chris Lattner35c33bd2010-04-04 04:47:45 +0000428void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
429 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000430 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000431 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
432 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000433 O << getRegisterName(MI->getOperand(i).getReg());
434 }
435 O << "}";
436}
Chris Lattner4d152222009-10-19 22:23:04 +0000437
Chris Lattner35c33bd2010-04-04 04:47:45 +0000438void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
439 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000440 const MCOperand &Op = MI->getOperand(OpNum);
441 unsigned option = Op.getImm();
442 unsigned mode = option & 31;
443 bool changemode = option >> 5 & 1;
444 unsigned AIF = option >> 6 & 7;
445 unsigned imod = option >> 9 & 3;
446 if (imod == 2)
447 O << "ie";
448 else if (imod == 3)
449 O << "id";
450 O << '\t';
451 if (imod > 1) {
452 if (AIF & 4) O << 'a';
453 if (AIF & 2) O << 'i';
454 if (AIF & 1) O << 'f';
455 if (AIF > 0 && changemode) O << ", ";
456 }
457 if (changemode)
458 O << '#' << mode;
459}
460
Chris Lattner35c33bd2010-04-04 04:47:45 +0000461void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
462 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000463 const MCOperand &Op = MI->getOperand(OpNum);
464 unsigned Mask = Op.getImm();
465 if (Mask) {
466 O << '_';
467 if (Mask & 8) O << 'f';
468 if (Mask & 4) O << 's';
469 if (Mask & 2) O << 'x';
470 if (Mask & 1) O << 'c';
471 }
472}
473
Chris Lattner35c33bd2010-04-04 04:47:45 +0000474void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
475 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000476 const MCOperand &Op = MI->getOperand(OpNum);
477 O << '#';
478 if (Op.getImm() < 0)
479 O << '-' << (-Op.getImm() - 1);
480 else
481 O << Op.getImm();
482}
483
Chris Lattner35c33bd2010-04-04 04:47:45 +0000484void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
485 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000486 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
487 if (CC != ARMCC::AL)
488 O << ARMCondCodeToString(CC);
489}
490
Jim Grosbach15d78982010-09-14 22:27:15 +0000491void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000492 unsigned OpNum,
493 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000494 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
495 O << ARMCondCodeToString(CC);
496}
497
Chris Lattner35c33bd2010-04-04 04:47:45 +0000498void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
499 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000500 if (MI->getOperand(OpNum).getReg()) {
501 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
502 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000503 O << 's';
504 }
505}
506
507
Chris Lattner4d152222009-10-19 22:23:04 +0000508
Chris Lattnera70e6442009-10-19 22:33:05 +0000509void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000510 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000511 const char *Modifier) {
512 // FIXME: remove this.
513 abort();
514}
Chris Lattner4d152222009-10-19 22:23:04 +0000515
Chris Lattner35c33bd2010-04-04 04:47:45 +0000516void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
517 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000518 O << MI->getOperand(OpNum).getImm();
519}
520
521
Chris Lattner35c33bd2010-04-04 04:47:45 +0000522void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
523 raw_ostream &O) {
Chris Lattner4d152222009-10-19 22:23:04 +0000524 // FIXME: remove this.
525 abort();
526}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000527
Chris Lattner35c33bd2010-04-04 04:47:45 +0000528void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
529 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000530 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000531}
Johnny Chen9e088762010-03-17 17:52:21 +0000532
Chris Lattner35c33bd2010-04-04 04:47:45 +0000533void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
534 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000535 // (3 - the number of trailing zeros) is the number of then / else.
536 unsigned Mask = MI->getOperand(OpNum).getImm();
537 unsigned CondBit0 = Mask >> 4 & 1;
538 unsigned NumTZ = CountTrailingZeros_32(Mask);
539 assert(NumTZ <= 3 && "Invalid IT mask!");
540 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
541 bool T = ((Mask >> Pos) & 1) == CondBit0;
542 if (T)
543 O << 't';
544 else
545 O << 'e';
546 }
547}
548
Chris Lattner35c33bd2010-04-04 04:47:45 +0000549void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
550 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000551 const MCOperand &MO1 = MI->getOperand(Op);
552 const MCOperand &MO2 = MI->getOperand(Op+1);
553 O << "[" << getRegisterName(MO1.getReg());
554 O << ", " << getRegisterName(MO2.getReg()) << "]";
555}
556
557void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000558 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000559 unsigned Scale) {
560 const MCOperand &MO1 = MI->getOperand(Op);
561 const MCOperand &MO2 = MI->getOperand(Op+1);
562 const MCOperand &MO3 = MI->getOperand(Op+2);
563
564 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000565 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000566 return;
567 }
568
569 O << "[" << getRegisterName(MO1.getReg());
570 if (MO3.getReg())
571 O << ", " << getRegisterName(MO3.getReg());
572 else if (unsigned ImmOffs = MO2.getImm())
573 O << ", #" << ImmOffs * Scale;
574 O << "]";
575}
576
Chris Lattner35c33bd2010-04-04 04:47:45 +0000577void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
578 raw_ostream &O) {
579 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000580}
581
Chris Lattner35c33bd2010-04-04 04:47:45 +0000582void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
583 raw_ostream &O) {
584 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000585}
586
Chris Lattner35c33bd2010-04-04 04:47:45 +0000587void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
588 raw_ostream &O) {
589 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000590}
591
Chris Lattner35c33bd2010-04-04 04:47:45 +0000592void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
593 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000594 const MCOperand &MO1 = MI->getOperand(Op);
595 const MCOperand &MO2 = MI->getOperand(Op+1);
596 O << "[" << getRegisterName(MO1.getReg());
597 if (unsigned ImmOffs = MO2.getImm())
598 O << ", #" << ImmOffs*4;
599 O << "]";
600}
601
Chris Lattner35c33bd2010-04-04 04:47:45 +0000602void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
603 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000604 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
605 if (MI->getOpcode() == ARM::t2TBH)
606 O << ", lsl #1";
607 O << ']';
608}
609
610// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
611// register with shift forms.
612// REG 0 0 - e.g. R5
613// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000614void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
615 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000616 const MCOperand &MO1 = MI->getOperand(OpNum);
617 const MCOperand &MO2 = MI->getOperand(OpNum+1);
618
619 unsigned Reg = MO1.getReg();
620 O << getRegisterName(Reg);
621
622 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000623 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000624 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
625 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
626 if (ShOpc != ARM_AM::rrx)
627 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000628}
629
630void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000631 unsigned OpNum,
632 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000633 const MCOperand &MO1 = MI->getOperand(OpNum);
634 const MCOperand &MO2 = MI->getOperand(OpNum+1);
635
636 O << "[" << getRegisterName(MO1.getReg());
637
638 unsigned OffImm = MO2.getImm();
639 if (OffImm) // Don't print +0.
640 O << ", #" << OffImm;
641 O << "]";
642}
643
644void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000645 unsigned OpNum,
646 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000647 const MCOperand &MO1 = MI->getOperand(OpNum);
648 const MCOperand &MO2 = MI->getOperand(OpNum+1);
649
650 O << "[" << getRegisterName(MO1.getReg());
651
652 int32_t OffImm = (int32_t)MO2.getImm();
653 // Don't print +0.
654 if (OffImm < 0)
655 O << ", #-" << -OffImm;
656 else if (OffImm > 0)
657 O << ", #" << OffImm;
658 O << "]";
659}
660
661void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000662 unsigned OpNum,
663 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000664 const MCOperand &MO1 = MI->getOperand(OpNum);
665 const MCOperand &MO2 = MI->getOperand(OpNum+1);
666
667 O << "[" << getRegisterName(MO1.getReg());
668
669 int32_t OffImm = (int32_t)MO2.getImm() / 4;
670 // Don't print +0.
671 if (OffImm < 0)
672 O << ", #-" << -OffImm * 4;
673 else if (OffImm > 0)
674 O << ", #" << OffImm * 4;
675 O << "]";
676}
677
678void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000679 unsigned OpNum,
680 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000681 const MCOperand &MO1 = MI->getOperand(OpNum);
682 int32_t OffImm = (int32_t)MO1.getImm();
683 // Don't print +0.
684 if (OffImm < 0)
685 O << "#-" << -OffImm;
686 else if (OffImm > 0)
687 O << "#" << OffImm;
688}
689
690void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000691 unsigned OpNum,
692 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000693 const MCOperand &MO1 = MI->getOperand(OpNum);
694 int32_t OffImm = (int32_t)MO1.getImm() / 4;
695 // Don't print +0.
696 if (OffImm < 0)
697 O << "#-" << -OffImm * 4;
698 else if (OffImm > 0)
699 O << "#" << OffImm * 4;
700}
701
702void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000703 unsigned OpNum,
704 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000705 const MCOperand &MO1 = MI->getOperand(OpNum);
706 const MCOperand &MO2 = MI->getOperand(OpNum+1);
707 const MCOperand &MO3 = MI->getOperand(OpNum+2);
708
709 O << "[" << getRegisterName(MO1.getReg());
710
711 assert(MO2.getReg() && "Invalid so_reg load / store address!");
712 O << ", " << getRegisterName(MO2.getReg());
713
714 unsigned ShAmt = MO3.getImm();
715 if (ShAmt) {
716 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
717 O << ", lsl #" << ShAmt;
718 }
719 O << "]";
720}
721
Chris Lattner35c33bd2010-04-04 04:47:45 +0000722void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
723 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000724 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000725}
726
Chris Lattner35c33bd2010-04-04 04:47:45 +0000727void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
728 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000729 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000730}
731
Bob Wilson1a913ed2010-06-11 21:34:50 +0000732void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
733 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000734 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
735 unsigned EltBits;
736 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000737 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000738}