blob: e4bd152885b162fdc858b7e4a56f1a4a56f65400 [file] [log] [blame]
Andrew Lenharthd97591a2005-10-20 00:29:02 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthd97591a2005-10-20 00:29:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth7f0db912005-11-30 07:19:56 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000025#include "llvm/Constants.h"
Reid Spencerc1030572007-01-19 21:13:56 +000026#include "llvm/DerivedTypes.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000027#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000028#include "llvm/Intrinsics.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000029#include "llvm/Support/Compiler.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/MathExtras.h"
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000032#include <algorithm>
Andrew Lenharthd97591a2005-10-20 00:29:02 +000033using namespace llvm;
34
35namespace {
36
37 //===--------------------------------------------------------------------===//
38 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
39 /// instructions for SelectionDAG operations.
Andrew Lenharthd97591a2005-10-20 00:29:02 +000040 class AlphaDAGToDAGISel : public SelectionDAGISel {
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000041 static const int64_t IMM_LOW = -32768;
42 static const int64_t IMM_HIGH = 32767;
43 static const int64_t IMM_MULT = 65536;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000044 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
45 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
46
47 static int64_t get_ldah16(int64_t x) {
48 int64_t y = x / IMM_MULT;
49 if (x % IMM_MULT > IMM_HIGH)
Anton Korobeynikovbed29462007-04-16 18:10:23 +000050 ++y;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000051 return y;
52 }
53
54 static int64_t get_lda16(int64_t x) {
55 return x - get_ldah16(x) * IMM_MULT;
56 }
57
Chris Lattnerd615ded2006-10-11 05:13:56 +000058 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
59 /// instruction (if not, return 0). Note that this code accepts partial
60 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
61 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
62 /// in checking mode. If LHS is null, we assume that the mask has already
63 /// been validated before.
Dan Gohman475871a2008-07-27 21:46:04 +000064 uint64_t get_zapImm(SDValue LHS, uint64_t Constant) {
Chris Lattnerd615ded2006-10-11 05:13:56 +000065 uint64_t BitsToCheck = 0;
66 unsigned Result = 0;
67 for (unsigned i = 0; i != 8; ++i) {
68 if (((Constant >> 8*i) & 0xFF) == 0) {
69 // nothing to do.
70 } else {
71 Result |= 1 << i;
72 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
73 // If the entire byte is set, zapnot the byte.
Gabor Greifba36cb52008-08-28 21:40:38 +000074 } else if (LHS.getNode() == 0) {
Chris Lattnerd615ded2006-10-11 05:13:56 +000075 // Otherwise, if the mask was previously validated, we know its okay
76 // to zapnot this entire byte even though all the bits aren't set.
77 } else {
78 // Otherwise we don't know that the it's okay to zapnot this entire
79 // byte. Only do this iff we can prove that the missing bits are
80 // already null, so the bytezap doesn't need to really null them.
81 BitsToCheck |= ~Constant & (0xFF << 8*i);
82 }
83 }
84 }
85
86 // If there are missing bits in a byte (for example, X & 0xEF00), check to
87 // see if the missing bits (0x1000) are already known zero if not, the zap
88 // isn't okay to do, as it won't clear all the required bits.
89 if (BitsToCheck &&
Dan Gohman2e68b6f2008-02-25 21:11:39 +000090 !CurDAG->MaskedValueIsZero(LHS,
91 APInt(LHS.getValueSizeInBits(),
92 BitsToCheck)))
Chris Lattnerd615ded2006-10-11 05:13:56 +000093 return 0;
94
95 return Result;
96 }
97
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000098 static uint64_t get_zapImm(uint64_t x) {
Chris Lattnerd615ded2006-10-11 05:13:56 +000099 unsigned build = 0;
100 for(int i = 0; i != 8; ++i) {
101 if ((x & 0x00FF) == 0x00FF)
102 build |= 1 << i;
103 else if ((x & 0x00FF) != 0)
104 return 0;
105 x >>= 8;
106 }
Andrew Lenharth5d423602006-01-02 21:15:53 +0000107 return build;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000108 }
Chris Lattnerd615ded2006-10-11 05:13:56 +0000109
110
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000111 static uint64_t getNearPower2(uint64_t x) {
112 if (!x) return 0;
113 unsigned at = CountLeadingZeros_64(x);
114 uint64_t complow = 1 << (63 - at);
115 uint64_t comphigh = 1 << (64 - at);
Bill Wendlingf5da1332006-12-07 22:21:48 +0000116 //cerr << x << ":" << complow << ":" << comphigh << "\n";
Andrew Lenharthf87e7932006-04-03 04:19:17 +0000117 if (abs(complow - x) <= abs(comphigh - x))
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000118 return complow;
119 else
120 return comphigh;
121 }
122
Andrew Lenharth956a4312006-10-31 19:52:12 +0000123 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
124 uint64_t y = getNearPower2(x);
125 if (swap)
126 return (y - x) == r;
127 else
128 return (x - y) == r;
129 }
130
Dan Gohman475871a2008-07-27 21:46:04 +0000131 static bool isFPZ(SDValue N) {
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000132 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johanneseneaf08942007-08-31 04:03:46 +0000133 return (CN && (CN->getValueAPF().isZero()));
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000134 }
Dan Gohman475871a2008-07-27 21:46:04 +0000135 static bool isFPZn(SDValue N) {
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000136 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johanneseneaf08942007-08-31 04:03:46 +0000137 return (CN && CN->getValueAPF().isNegZero());
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000138 }
Dan Gohman475871a2008-07-27 21:46:04 +0000139 static bool isFPZp(SDValue N) {
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000140 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
Dale Johanneseneaf08942007-08-31 04:03:46 +0000141 return (CN && CN->getValueAPF().isPosZero());
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000142 }
143
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000144 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000145 explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM)
Dan Gohmanda8ac5f2008-10-03 16:55:19 +0000146 : SelectionDAGISel(*TM.getTargetLowering())
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000147 {}
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000148
149 /// getI64Imm - Return a target constant with the specified value, of type
150 /// i64.
Dan Gohman475871a2008-07-27 21:46:04 +0000151 inline SDValue getI64Imm(int64_t Imm) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000152 return CurDAG->getTargetConstant(Imm, MVT::i64);
153 }
154
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000155 // Select - Convert the specified operand from a target-independent to a
156 // target-specific node if it hasn't already been changed.
Dan Gohman475871a2008-07-27 21:46:04 +0000157 SDNode *Select(SDValue Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000158
Evan Chengdb8d56b2008-06-30 20:45:06 +0000159 /// InstructionSelect - This callback is invoked by
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000160 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohmanf350b272008-08-23 02:25:05 +0000161 virtual void InstructionSelect();
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000162
163 virtual const char *getPassName() const {
164 return "Alpha DAG->DAG Pattern Instruction Selection";
165 }
166
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000167 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
168 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000169 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000170 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000171 std::vector<SDValue> &OutOps) {
Dan Gohman475871a2008-07-27 21:46:04 +0000172 SDValue Op0;
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000173 switch (ConstraintCode) {
174 default: return true;
175 case 'm': // memory
Evan Cheng6da2f322006-08-26 01:07:58 +0000176 Op0 = Op;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000177 AddToISelQueue(Op0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000178 break;
179 }
180
181 OutOps.push_back(Op0);
182 return false;
183 }
184
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000185// Include the pieces autogenerated from the target description.
186#include "AlphaGenDAGISel.inc"
187
188private:
Dan Gohman475871a2008-07-27 21:46:04 +0000189 SDValue getGlobalBaseReg();
190 SDValue getGlobalRetAddr();
191 void SelectCALL(SDValue Op);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000192
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000193 };
194}
195
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000196/// getGlobalBaseReg - Output the instructions required to put the
197/// GOT address into a register.
198///
Dan Gohman475871a2008-07-27 21:46:04 +0000199SDValue AlphaDAGToDAGISel::getGlobalBaseReg() {
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000200 unsigned GP = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000201 for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(),
202 ee = RegInfo->livein_end(); ii != ee; ++ii)
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000203 if (ii->first == Alpha::R29) {
204 GP = ii->second;
205 break;
206 }
207 assert(GP && "GOT PTR not in liveins");
Andrew Lenharth93526222005-12-01 01:53:10 +0000208 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000209 GP, MVT::i64);
Andrew Lenharth93526222005-12-01 01:53:10 +0000210}
211
212/// getRASaveReg - Grab the return address
213///
Dan Gohman475871a2008-07-27 21:46:04 +0000214SDValue AlphaDAGToDAGISel::getGlobalRetAddr() {
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000215 unsigned RA = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000216 for(MachineRegisterInfo::livein_iterator ii = RegInfo->livein_begin(),
217 ee = RegInfo->livein_end(); ii != ee; ++ii)
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000218 if (ii->first == Alpha::R26) {
219 RA = ii->second;
220 break;
221 }
222 assert(RA && "RA PTR not in liveins");
Andrew Lenharth93526222005-12-01 01:53:10 +0000223 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000224 RA, MVT::i64);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000225}
226
Evan Chengdb8d56b2008-06-30 20:45:06 +0000227/// InstructionSelect - This callback is invoked by
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000228/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohmanf350b272008-08-23 02:25:05 +0000229void AlphaDAGToDAGISel::InstructionSelect() {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000230 DEBUG(BB->dump());
231
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000232 // Select target instructions for the DAG.
Dan Gohmanad3460c2008-08-21 16:36:34 +0000233 SelectRoot();
Dan Gohmanf350b272008-08-23 02:25:05 +0000234 CurDAG->RemoveDeadNodes();
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000235}
236
237// Select - Convert the specified operand from a target-independent to a
238// target-specific node if it hasn't already been changed.
Dan Gohman475871a2008-07-27 21:46:04 +0000239SDNode *AlphaDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000240 SDNode *N = Op.getNode();
Dan Gohmane8be6c62008-07-17 19:10:17 +0000241 if (N->isMachineOpcode()) {
Evan Cheng64a752f2006-08-11 09:08:15 +0000242 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +0000243 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000244
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000245 switch (N->getOpcode()) {
246 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000247 case AlphaISD::CALL:
Evan Cheng9ade2182006-08-26 05:34:46 +0000248 SelectCALL(Op);
Evan Cheng64a752f2006-08-11 09:08:15 +0000249 return NULL;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000250
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000251 case ISD::FrameIndex: {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000252 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng23329f52006-08-16 07:30:09 +0000253 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
254 CurDAG->getTargetFrameIndex(FI, MVT::i32),
Evan Cheng95514ba2006-08-26 08:00:10 +0000255 getI64Imm(0));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000256 }
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000257 case ISD::GLOBAL_OFFSET_TABLE: {
Dan Gohman475871a2008-07-27 21:46:04 +0000258 SDValue Result = getGlobalBaseReg();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000259 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000260 return NULL;
Evan Cheng9ade2182006-08-26 05:34:46 +0000261 }
262 case AlphaISD::GlobalRetAddr: {
Dan Gohman475871a2008-07-27 21:46:04 +0000263 SDValue Result = getGlobalRetAddr();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000264 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000265 return NULL;
Evan Cheng9ade2182006-08-26 05:34:46 +0000266 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000267
Andrew Lenharth53d89702005-12-25 01:34:27 +0000268 case AlphaISD::DivCall: {
Dan Gohman475871a2008-07-27 21:46:04 +0000269 SDValue Chain = CurDAG->getEntryNode();
270 SDValue N0 = Op.getOperand(0);
271 SDValue N1 = Op.getOperand(1);
272 SDValue N2 = Op.getOperand(2);
Evan Cheng6da2f322006-08-26 01:07:58 +0000273 AddToISelQueue(N0);
274 AddToISelQueue(N1);
275 AddToISelQueue(N2);
Evan Cheng34167212006-02-09 00:37:58 +0000276 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
Dan Gohman475871a2008-07-27 21:46:04 +0000277 SDValue(0,0));
Evan Cheng34167212006-02-09 00:37:58 +0000278 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000279 Chain.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +0000280 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000281 Chain.getValue(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000282 SDNode *CNode =
283 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
284 Chain, Chain.getValue(1));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000285 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
Dan Gohman475871a2008-07-27 21:46:04 +0000286 SDValue(CNode, 1));
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +0000287 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000288 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000289
Andrew Lenharth739027e2006-01-16 21:22:38 +0000290 case ISD::READCYCLECOUNTER: {
Dan Gohman475871a2008-07-27 21:46:04 +0000291 SDValue Chain = N->getOperand(0);
Evan Cheng6da2f322006-08-26 01:07:58 +0000292 AddToISelQueue(Chain); //Select chain
Evan Cheng9ade2182006-08-26 05:34:46 +0000293 return CurDAG->getTargetNode(Alpha::RPCC, MVT::i64, MVT::Other,
294 Chain);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000295 }
296
Andrew Lenharth50b37842005-11-22 04:20:06 +0000297 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000298 uint64_t uval = cast<ConstantSDNode>(N)->getZExtValue();
Andrew Lenharth919e6662006-01-06 19:41:51 +0000299
Evan Cheng34167212006-02-09 00:37:58 +0000300 if (uval == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +0000301 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Evan Cheng9ade2182006-08-26 05:34:46 +0000302 Alpha::R31, MVT::i64);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000303 ReplaceUses(Op, Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000304 return NULL;
Evan Cheng34167212006-02-09 00:37:58 +0000305 }
Andrew Lenharth919e6662006-01-06 19:41:51 +0000306
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000307 int64_t val = (int64_t)uval;
308 int32_t val32 = (int32_t)val;
309 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000310 val >= IMM_LOW + IMM_LOW * IMM_MULT)
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000311 break; //(LDAH (LDA))
312 if ((uval >> 32) == 0 && //empty upper bits
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000313 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
314 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000315 break; //(zext (LDAH (LDA)))
316 //Else use the constant pool
Reid Spencer47857812006-12-31 05:55:36 +0000317 ConstantInt *C = ConstantInt::get(Type::Int64Ty, uval);
Dan Gohman475871a2008-07-27 21:46:04 +0000318 SDValue CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000319 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
320 getGlobalBaseReg());
Evan Cheng23329f52006-08-16 07:30:09 +0000321 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Dan Gohman475871a2008-07-27 21:46:04 +0000322 CPI, SDValue(Tmp, 0), CurDAG->getEntryNode());
Andrew Lenharth50b37842005-11-22 04:20:06 +0000323 }
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000324 case ISD::TargetConstantFP:
325 case ISD::ConstantFP: {
Chris Lattner08a90222006-01-29 06:25:22 +0000326 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
327 bool isDouble = N->getValueType(0) == MVT::f64;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000328 MVT T = isDouble ? MVT::f64 : MVT::f32;
Dale Johanneseneaf08942007-08-31 04:03:46 +0000329 if (CN->getValueAPF().isPosZero()) {
Evan Cheng23329f52006-08-16 07:30:09 +0000330 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
331 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000332 CurDAG->getRegister(Alpha::F31, T));
Dale Johanneseneaf08942007-08-31 04:03:46 +0000333 } else if (CN->getValueAPF().isNegZero()) {
Evan Cheng23329f52006-08-16 07:30:09 +0000334 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
335 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000336 CurDAG->getRegister(Alpha::F31, T));
Chris Lattner08a90222006-01-29 06:25:22 +0000337 } else {
338 abort();
Andrew Lenharth50b37842005-11-22 04:20:06 +0000339 }
Chris Lattner08a90222006-01-29 06:25:22 +0000340 break;
341 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000342
343 case ISD::SETCC:
Gabor Greifba36cb52008-08-28 21:40:38 +0000344 if (N->getOperand(0).getNode()->getValueType(0).isFloatingPoint()) {
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000345 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000346
347 unsigned Opc = Alpha::WTF;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000348 bool rev = false;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000349 bool inv = false;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000350 switch(CC) {
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000351 default: DEBUG(N->dump(CurDAG)); assert(0 && "Unknown FP comparison!");
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000352 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000353 Opc = Alpha::CMPTEQ; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000354 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000355 Opc = Alpha::CMPTLT; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000356 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000357 Opc = Alpha::CMPTLE; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000358 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000359 Opc = Alpha::CMPTLT; rev = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000360 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000361 Opc = Alpha::CMPTLE; rev = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000362 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000363 Opc = Alpha::CMPTEQ; inv = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000364 case ISD::SETO:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000365 Opc = Alpha::CMPTUN; inv = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000366 case ISD::SETUO:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000367 Opc = Alpha::CMPTUN; break;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000368 };
Dan Gohman475871a2008-07-27 21:46:04 +0000369 SDValue tmp1 = N->getOperand(rev?1:0);
370 SDValue tmp2 = N->getOperand(rev?0:1);
Evan Cheng6da2f322006-08-26 01:07:58 +0000371 AddToISelQueue(tmp1);
372 AddToISelQueue(tmp2);
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000373 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64, tmp1, tmp2);
374 if (inv)
Dan Gohman475871a2008-07-27 21:46:04 +0000375 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDValue(cmp, 0),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000376 CurDAG->getRegister(Alpha::F31, MVT::f64));
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000377 switch(CC) {
378 case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE:
379 case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000380 {
381 SDNode* cmp2 = CurDAG->getTargetNode(Alpha::CMPTUN, MVT::f64,
382 tmp1, tmp2);
383 cmp = CurDAG->getTargetNode(Alpha::ADDT, MVT::f64,
Dan Gohman475871a2008-07-27 21:46:04 +0000384 SDValue(cmp2, 0), SDValue(cmp, 0));
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000385 break;
386 }
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000387 default: break;
388 }
389
Dan Gohman475871a2008-07-27 21:46:04 +0000390 SDNode* LD = CurDAG->getTargetNode(Alpha::FTOIT, MVT::i64, SDValue(cmp, 0));
Evan Cheng9ade2182006-08-26 05:34:46 +0000391 return CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
392 CurDAG->getRegister(Alpha::R31, MVT::i64),
Dan Gohman475871a2008-07-27 21:46:04 +0000393 SDValue(LD,0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000394 }
395 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000396
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000397 case ISD::SELECT:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000398 if (N->getValueType(0).isFloatingPoint() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000399 (N->getOperand(0).getOpcode() != ISD::SETCC ||
Duncan Sands83ec4b62008-06-06 12:08:01 +0000400 !N->getOperand(0).getOperand(1).getValueType().isFloatingPoint())) {
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000401 //This should be the condition not covered by the Patterns
402 //FIXME: Don't have SelectCode die, but rather return something testable
403 // so that things like this can be caught in fall though code
404 //move int to fp
405 bool isDouble = N->getValueType(0) == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000406 SDValue cond = N->getOperand(0);
407 SDValue TV = N->getOperand(1);
408 SDValue FV = N->getOperand(2);
Evan Cheng6da2f322006-08-26 01:07:58 +0000409 AddToISelQueue(cond);
410 AddToISelQueue(TV);
411 AddToISelQueue(FV);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000412
Andrew Lenharth3553d862007-01-24 21:09:16 +0000413 SDNode* LD = CurDAG->getTargetNode(Alpha::ITOFT, MVT::f64, cond);
Evan Cheng9ade2182006-08-26 05:34:46 +0000414 return CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
Dan Gohman475871a2008-07-27 21:46:04 +0000415 MVT::f64, FV, TV, SDValue(LD,0));
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000416 }
417 break;
418
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000419 case ISD::AND: {
Andrew Lenharthd56aa552006-05-18 17:29:34 +0000420 ConstantSDNode* SC = NULL;
421 ConstantSDNode* MC = NULL;
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000422 if (N->getOperand(0).getOpcode() == ISD::SRL &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000423 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
424 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000425 uint64_t sval = SC->getZExtValue();
426 uint64_t mval = MC->getZExtValue();
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000427 // If the result is a zap, let the autogened stuff handle it.
428 if (get_zapImm(N->getOperand(0), mval))
429 break;
430 // given mask X, and shift S, we want to see if there is any zap in the
431 // mask if we play around with the botton S bits
432 uint64_t dontcare = (~0ULL) >> (64 - sval);
433 uint64_t mask = mval << sval;
434
435 if (get_zapImm(mask | dontcare))
436 mask = mask | dontcare;
437
438 if (get_zapImm(mask)) {
439 AddToISelQueue(N->getOperand(0).getOperand(0));
Dan Gohman475871a2008-07-27 21:46:04 +0000440 SDValue Z =
441 SDValue(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000442 N->getOperand(0).getOperand(0),
443 getI64Imm(get_zapImm(mask))), 0);
444 return CurDAG->getTargetNode(Alpha::SRLr, MVT::i64, Z,
445 getI64Imm(sval));
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000446 }
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000447 }
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000448 break;
449 }
450
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000451 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000452
Evan Cheng9ade2182006-08-26 05:34:46 +0000453 return SelectCode(Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000454}
455
Dan Gohman475871a2008-07-27 21:46:04 +0000456void AlphaDAGToDAGISel::SelectCALL(SDValue Op) {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000457 //TODO: add flag stuff to prevent nondeturministic breakage!
458
Gabor Greifba36cb52008-08-28 21:40:38 +0000459 SDNode *N = Op.getNode();
Dan Gohman475871a2008-07-27 21:46:04 +0000460 SDValue Chain = N->getOperand(0);
461 SDValue Addr = N->getOperand(1);
462 SDValue InFlag(0,0); // Null incoming flag value.
Evan Cheng6da2f322006-08-26 01:07:58 +0000463 AddToISelQueue(Chain);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000464
Dan Gohman475871a2008-07-27 21:46:04 +0000465 std::vector<SDValue> CallOperands;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000466 std::vector<MVT> TypeOperands;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000467
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000468 //grab the arguments
469 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000470 TypeOperands.push_back(N->getOperand(i).getValueType());
Evan Cheng6da2f322006-08-26 01:07:58 +0000471 AddToISelQueue(N->getOperand(i));
472 CallOperands.push_back(N->getOperand(i));
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000473 }
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000474 int count = N->getNumOperands() - 2;
475
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000476 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
477 Alpha::R19, Alpha::R20, Alpha::R21};
478 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
479 Alpha::F19, Alpha::F20, Alpha::F21};
480
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000481 for (int i = 6; i < count; ++i) {
482 unsigned Opc = Alpha::WTF;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000483 if (TypeOperands[i].isInteger()) {
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000484 Opc = Alpha::STQ;
485 } else if (TypeOperands[i] == MVT::f32) {
486 Opc = Alpha::STS;
487 } else if (TypeOperands[i] == MVT::f64) {
488 Opc = Alpha::STT;
489 } else
490 assert(0 && "Unknown operand");
Evan Cheng0b828e02006-08-27 08:14:06 +0000491
Dan Gohman475871a2008-07-27 21:46:04 +0000492 SDValue Ops[] = { CallOperands[i], getI64Imm((i - 6) * 8),
Evan Cheng0b828e02006-08-27 08:14:06 +0000493 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
494 Chain };
Dan Gohman475871a2008-07-27 21:46:04 +0000495 Chain = SDValue(CurDAG->getTargetNode(Opc, MVT::Other, Ops, 4), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000496 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000497 for (int i = 0; i < std::min(6, count); ++i) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000498 if (TypeOperands[i].isInteger()) {
Andrew Lenharth93526222005-12-01 01:53:10 +0000499 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
500 InFlag = Chain.getValue(1);
501 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
502 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
503 InFlag = Chain.getValue(1);
504 } else
505 assert(0 && "Unknown operand");
506 }
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000507
508 // Finally, once everything is in registers to pass to the call, emit the
509 // call itself.
Andrew Lenhartheececba2005-12-25 17:36:48 +0000510 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000511 SDValue GOT = getGlobalBaseReg();
Andrew Lenhartheececba2005-12-25 17:36:48 +0000512 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
513 InFlag = Chain.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +0000514 Chain = SDValue(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000515 Addr.getOperand(0), Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000516 } else {
Evan Cheng6da2f322006-08-26 01:07:58 +0000517 AddToISelQueue(Addr);
Evan Cheng34167212006-02-09 00:37:58 +0000518 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000519 InFlag = Chain.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +0000520 Chain = SDValue(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000521 Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000522 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000523 InFlag = Chain.getValue(1);
524
Dan Gohman475871a2008-07-27 21:46:04 +0000525 std::vector<SDValue> CallResults;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000526
Duncan Sands83ec4b62008-06-06 12:08:01 +0000527 switch (N->getValueType(0).getSimpleVT()) {
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000528 default: assert(0 && "Unexpected ret value!");
529 case MVT::Other: break;
530 case MVT::i64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000531 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000532 CallResults.push_back(Chain.getValue(0));
533 break;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000534 case MVT::f32:
Andrew Lenharth93526222005-12-01 01:53:10 +0000535 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000536 CallResults.push_back(Chain.getValue(0));
537 break;
538 case MVT::f64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000539 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000540 CallResults.push_back(Chain.getValue(0));
541 break;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000542 }
543
544 CallResults.push_back(Chain);
545 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
Evan Cheng2ef88a02006-08-07 22:28:20 +0000546 ReplaceUses(Op.getValue(i), CallResults[i]);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000547}
548
549
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000550/// createAlphaISelDag - This pass converts a legalized DAG into a
551/// Alpha-specific DAG, ready for instruction scheduling.
552///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000553FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000554 return new AlphaDAGToDAGISel(TM);
555}