blob: 36d5c415f0a831c39a04bf8d08c2c3dc04b97219 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/ErrorHandling.h"
36#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000037#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Duncan Sands1e96bab2010-11-04 10:49:57 +000040static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000041 CCValAssign::LocInfo &LocInfo,
42 ISD::ArgFlagsTy &ArgFlags,
43 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000044static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000045 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000046 CCValAssign::LocInfo &LocInfo,
47 ISD::ArgFlagsTy &ArgFlags,
48 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000049static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000050 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000051 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
54
Scott Michelfdc40a02009-02-17 22:15:04 +000055static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000056cl::desc("enable preincrement load/store generation on PPC (experimental)"),
57 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000058
Chris Lattnerf0144122009-07-28 03:13:23 +000059static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
60 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000061 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000062
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000063 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000064}
65
Chris Lattner331d1bc2006-11-02 01:44:04 +000066PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000067 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000068
Nate Begeman405e3ec2005-10-21 00:02:42 +000069 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000070
Chris Lattnerd145a612005-09-27 22:18:25 +000071 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 setUseUnderscoreSetJmp(true);
73 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Chris Lattner749dc722010-10-10 18:34:00 +000075 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
76 // arguments are at least 4/8 bytes aligned.
77 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000078
Chris Lattner7c5a3d32005-08-16 17:14:42 +000079 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000080 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
81 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
82 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000083
Evan Chengc5484282006-10-04 00:56:09 +000084 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
86 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000087
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000089
Chris Lattner94e509c2006-11-10 23:58:45 +000090 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000101
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000102 // This is used in the ppcf128->int sequence. Note it has different semantics
103 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000105
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000106 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::SREM, MVT::i32, Expand);
108 setOperationAction(ISD::UREM, MVT::i32, Expand);
109 setOperationAction(ISD::SREM, MVT::i64, Expand);
110 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000111
112 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
114 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
116 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
118 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
120 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000121
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000122 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::FSIN , MVT::f64, Expand);
124 setOperationAction(ISD::FCOS , MVT::f64, Expand);
125 setOperationAction(ISD::FREM , MVT::f64, Expand);
126 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000127 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000132 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000136 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000137 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
139 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000140 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
143 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000144
Nate Begemand88fc032006-01-14 03:14:10 +0000145 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
148 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
149 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
151 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000152
Nate Begeman35ef9132006-01-11 21:21:00 +0000153 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
155 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000156
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000157 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::SELECT, MVT::i32, Expand);
159 setOperationAction(ISD::SELECT, MVT::i64, Expand);
160 setOperationAction(ISD::SELECT, MVT::f32, Expand);
161 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000162
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000163 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
165 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000166
Nate Begeman750ac1b2006-02-01 07:19:44 +0000167 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000169
Nate Begeman81e80972006-03-17 01:40:33 +0000170 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000172
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000174
Chris Lattnerf7605322005-08-31 21:09:52 +0000175 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000177
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000178 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
180 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000181
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000182 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
183 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
184 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
185 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000186
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000187 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
191 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
192 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
193 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000194
195
196 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000197 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
199 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000200 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
202 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
203 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
204 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000205 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
207 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
Nate Begeman1db3c922008-08-11 17:36:31 +0000209 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000211
212 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000213 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
214 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000215
Nate Begemanacc398c2006-01-25 18:21:52 +0000216 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000219 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000220 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
221 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000223 setOperationAction(ISD::VAARG, MVT::i64, Custom);
224 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000226
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000227 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
229 setOperationAction(ISD::VAEND , MVT::Other, Expand);
230 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
231 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
232 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
233 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000234
Chris Lattner6d92cad2006-03-26 10:06:40 +0000235 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000237
Dale Johannesen53e4e442008-11-07 22:54:33 +0000238 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
246 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
247 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
250 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000251
Chris Lattnera7a58542006-06-16 17:34:12 +0000252 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000253 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
255 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
256 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000258 // This is just the low 32 bits of a (signed) fp->i64 conversion.
259 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
Chris Lattner7fbcef72006-03-24 07:53:47 +0000262 // FIXME: disable this lowered code. This generates 64-bit register values,
263 // and we don't model the fact that the top part is clobbered by calls. We
264 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000266 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000267 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000269 }
270
Chris Lattnera7a58542006-06-16 17:34:12 +0000271 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000272 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000274 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000276 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
278 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
279 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000280 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000281 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
283 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
284 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000285 }
Evan Chengd30bf012006-03-01 01:11:20 +0000286
Nate Begeman425a9692005-11-29 08:17:20 +0000287 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000288 // First set operation action for all vector types to expand. Then we
289 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
291 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
292 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000293
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000294 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000295 setOperationAction(ISD::ADD , VT, Legal);
296 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000297
Chris Lattner7ff7e672006-04-04 17:25:31 +0000298 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000299 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000301
302 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000303 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000305 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000307 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000309 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000311 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000313 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000315
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000316 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::MUL , VT, Expand);
318 setOperationAction(ISD::SDIV, VT, Expand);
319 setOperationAction(ISD::SREM, VT, Expand);
320 setOperationAction(ISD::UDIV, VT, Expand);
321 setOperationAction(ISD::UREM, VT, Expand);
322 setOperationAction(ISD::FDIV, VT, Expand);
323 setOperationAction(ISD::FNEG, VT, Expand);
324 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
325 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
326 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
327 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
328 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
329 setOperationAction(ISD::UDIVREM, VT, Expand);
330 setOperationAction(ISD::SDIVREM, VT, Expand);
331 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
332 setOperationAction(ISD::FPOW, VT, Expand);
333 setOperationAction(ISD::CTPOP, VT, Expand);
334 setOperationAction(ISD::CTLZ, VT, Expand);
335 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000336 }
337
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
339 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000341
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::AND , MVT::v4i32, Legal);
343 setOperationAction(ISD::OR , MVT::v4i32, Legal);
344 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
345 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
346 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
347 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000348
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
350 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
351 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
352 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000353
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
355 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
356 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
357 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
360 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
363 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
364 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
365 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000366 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Eli Friedman4db5aca2011-08-29 18:23:02 +0000368 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
369 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
370
Duncan Sands03228082008-11-23 15:47:28 +0000371 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000372 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000373
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000375 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000376 setExceptionPointerRegister(PPC::X3);
377 setExceptionSelectorRegister(PPC::X4);
378 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000379 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000380 setExceptionPointerRegister(PPC::R3);
381 setExceptionSelectorRegister(PPC::R4);
382 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000384 // We have target-specific dag combine patterns for the following nodes:
385 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000386 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000387 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000388 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000389
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000390 // Darwin long double math library functions have $LDBL128 appended.
391 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000392 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000393 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
394 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000395 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
396 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000397 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
398 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
399 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
400 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
401 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000402 }
403
Hal Finkelc6129162011-10-17 18:53:03 +0000404 setMinFunctionAlignment(2);
405 if (PPCSubTarget.isDarwin())
406 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000407
Eli Friedman26689ac2011-08-03 21:06:02 +0000408 setInsertFencesForAtomic(true);
409
Hal Finkel768c65f2011-11-22 16:21:04 +0000410 setSchedulingPreference(Sched::Hybrid);
411
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000412 computeRegisterProperties();
413}
414
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000415/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
416/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000417unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000418 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000419 // Darwin passes everything on 4 byte boundary.
420 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
421 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000422 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000423 return 4;
424}
425
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000426const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
427 switch (Opcode) {
428 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000429 case PPCISD::FSEL: return "PPCISD::FSEL";
430 case PPCISD::FCFID: return "PPCISD::FCFID";
431 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
432 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
433 case PPCISD::STFIWX: return "PPCISD::STFIWX";
434 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
435 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
436 case PPCISD::VPERM: return "PPCISD::VPERM";
437 case PPCISD::Hi: return "PPCISD::Hi";
438 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000439 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000440 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
441 case PPCISD::LOAD: return "PPCISD::LOAD";
442 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000443 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
444 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
445 case PPCISD::SRL: return "PPCISD::SRL";
446 case PPCISD::SRA: return "PPCISD::SRA";
447 case PPCISD::SHL: return "PPCISD::SHL";
448 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
449 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000450 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
451 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000452 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000453 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000454 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
455 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000456 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
457 case PPCISD::MFCR: return "PPCISD::MFCR";
458 case PPCISD::VCMP: return "PPCISD::VCMP";
459 case PPCISD::VCMPo: return "PPCISD::VCMPo";
460 case PPCISD::LBRX: return "PPCISD::LBRX";
461 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000462 case PPCISD::LARX: return "PPCISD::LARX";
463 case PPCISD::STCX: return "PPCISD::STCX";
464 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
465 case PPCISD::MFFS: return "PPCISD::MFFS";
466 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
467 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
468 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
469 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000470 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000471 }
472}
473
Duncan Sands28b77e92011-09-06 19:07:46 +0000474EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000476}
477
Chris Lattner1a635d62006-04-14 06:01:58 +0000478//===----------------------------------------------------------------------===//
479// Node matching predicates, for use by the tblgen matching code.
480//===----------------------------------------------------------------------===//
481
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000482/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000483static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000484 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000485 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000486 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000487 // Maybe this has already been legalized into the constant pool?
488 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000489 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000490 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000491 }
492 return false;
493}
494
Chris Lattnerddb739e2006-04-06 17:23:16 +0000495/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
496/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000497static bool isConstantOrUndef(int Op, int Val) {
498 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000499}
500
501/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
502/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000503bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000504 if (!isUnary) {
505 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000506 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000507 return false;
508 } else {
509 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000510 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
511 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000512 return false;
513 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000514 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000515}
516
517/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
518/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000519bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000520 if (!isUnary) {
521 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000522 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
523 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000524 return false;
525 } else {
526 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000527 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
528 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
529 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
530 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000531 return false;
532 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000533 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000534}
535
Chris Lattnercaad1632006-04-06 22:02:42 +0000536/// isVMerge - Common function, used to match vmrg* shuffles.
537///
Nate Begeman9008ca62009-04-27 18:41:29 +0000538static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000539 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000541 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000542 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
543 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000544
Chris Lattner116cc482006-04-06 21:11:54 +0000545 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
546 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000548 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000549 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000550 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000551 return false;
552 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000553 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000554}
555
556/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
557/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000558bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000560 if (!isUnary)
561 return isVMerge(N, UnitSize, 8, 24);
562 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000563}
564
565/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
566/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000567bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000568 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000569 if (!isUnary)
570 return isVMerge(N, UnitSize, 0, 16);
571 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000572}
573
574
Chris Lattnerd0608e12006-04-06 18:26:28 +0000575/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
576/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000577int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 "PPC only supports shuffles by bytes!");
580
581 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000582
Chris Lattnerd0608e12006-04-06 18:26:28 +0000583 // Find the first non-undef value in the shuffle mask.
584 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000585 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000586 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000587
Chris Lattnerd0608e12006-04-06 18:26:28 +0000588 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000589
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000591 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000593 if (ShiftAmt < i) return -1;
594 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000595
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000597 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000598 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000599 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000600 return -1;
601 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000603 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000604 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000605 return -1;
606 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000607 return ShiftAmt;
608}
Chris Lattneref819f82006-03-20 06:33:01 +0000609
610/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
611/// specifies a splat of a single element that is suitable for input to
612/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000613bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000615 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000616
Chris Lattner88a99ef2006-03-20 06:37:44 +0000617 // This is a splat operation if each element of the permute is the same, and
618 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000620
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 // FIXME: Handle UNDEF elements too!
622 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 // Check that the indices are consecutive, in the case of a multi-byte element
626 // splatted with a v16i8 mask.
627 for (unsigned i = 1; i != EltSize; ++i)
628 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000629 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000630
Chris Lattner7ff7e672006-04-04 17:25:31 +0000631 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000633 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000635 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000636 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000637 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000638}
639
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000640/// isAllNegativeZeroVector - Returns true if all elements of build_vector
641/// are -0.0.
642bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
644
645 APInt APVal, APUndef;
646 unsigned BitSize;
647 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000648
Dale Johannesen1e608812009-11-13 01:45:18 +0000649 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000651 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000652
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000653 return false;
654}
655
Chris Lattneref819f82006-03-20 06:33:01 +0000656/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
657/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000658unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000659 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
660 assert(isSplatShuffleMask(SVOp, EltSize));
661 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000662}
663
Chris Lattnere87192a2006-04-12 17:37:20 +0000664/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000665/// by using a vspltis[bhw] instruction of the specified element size, return
666/// the constant being splatted. The ByteSize field indicates the number of
667/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000668SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
669 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000670
671 // If ByteSize of the splat is bigger than the element size of the
672 // build_vector, then we have a case where we are checking for a splat where
673 // multiple elements of the buildvector are folded together into a single
674 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
675 unsigned EltSize = 16/N->getNumOperands();
676 if (EltSize < ByteSize) {
677 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000678 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Chris Lattner79d9a882006-04-08 07:14:26 +0000681 // See if all of the elements in the buildvector agree across.
682 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
683 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
684 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000685 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000686
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Gabor Greifba36cb52008-08-28 21:40:38 +0000688 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000689 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
690 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000691 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000693
Chris Lattner79d9a882006-04-08 07:14:26 +0000694 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
695 // either constant or undef values that are identical for each chunk. See
696 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000697
Chris Lattner79d9a882006-04-08 07:14:26 +0000698 // Check to see if all of the leading entries are either 0 or -1. If
699 // neither, then this won't fit into the immediate field.
700 bool LeadingZero = true;
701 bool LeadingOnes = true;
702 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000703 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000704
Chris Lattner79d9a882006-04-08 07:14:26 +0000705 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
706 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
707 }
708 // Finally, check the least significant entry.
709 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000710 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000712 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000713 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 }
716 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000717 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000719 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000720 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000722 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000723
Dan Gohman475871a2008-07-27 21:46:04 +0000724 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000725 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000727 // Check to see if this buildvec has a single non-undef value in its elements.
728 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
729 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000730 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000731 OpVal = N->getOperand(i);
732 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000733 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000735
Gabor Greifba36cb52008-08-28 21:40:38 +0000736 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000737
Eli Friedman1a8229b2009-05-24 02:03:36 +0000738 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000739 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000740 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000741 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000742 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000744 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000745 }
746
747 // If the splat value is larger than the element value, then we can never do
748 // this splat. The only case that we could fit the replicated bits into our
749 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000750 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 // If the element value is larger than the splat value, cut it in half and
753 // check to see if the two halves are equal. Continue doing this until we
754 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
755 while (ValSizeInBytes > ByteSize) {
756 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000758 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000759 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
760 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000761 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000762 }
763
764 // Properly sign extend the value.
765 int ShAmt = (4-ByteSize)*8;
766 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000767
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000768 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000769 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000770
Chris Lattner140a58f2006-04-08 06:46:53 +0000771 // Finally, if this value fits in a 5 bit sext field, return it
772 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000774 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000775}
776
Chris Lattner1a635d62006-04-14 06:01:58 +0000777//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000778// Addressing Mode Selection
779//===----------------------------------------------------------------------===//
780
781/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
782/// or 64-bit immediate, and if the value can be accurately represented as a
783/// sign extension from a 16-bit value. If so, this returns true and the
784/// immediate.
785static bool isIntS16Immediate(SDNode *N, short &Imm) {
786 if (N->getOpcode() != ISD::Constant)
787 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000789 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000791 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000792 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000793 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000794}
Dan Gohman475871a2008-07-27 21:46:04 +0000795static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000796 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000797}
798
799
800/// SelectAddressRegReg - Given the specified addressed, check to see if it
801/// can be represented as an indexed [r+r] operation. Returns false if it
802/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000803bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
804 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000805 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000806 short imm = 0;
807 if (N.getOpcode() == ISD::ADD) {
808 if (isIntS16Immediate(N.getOperand(1), imm))
809 return false; // r+i
810 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
811 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000812
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000813 Base = N.getOperand(0);
814 Index = N.getOperand(1);
815 return true;
816 } else if (N.getOpcode() == ISD::OR) {
817 if (isIntS16Immediate(N.getOperand(1), imm))
818 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000820 // If this is an or of disjoint bitfields, we can codegen this as an add
821 // (for better address arithmetic) if the LHS and RHS of the OR are provably
822 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000823 APInt LHSKnownZero, LHSKnownOne;
824 APInt RHSKnownZero, RHSKnownOne;
825 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000826 APInt::getAllOnesValue(N.getOperand(0)
827 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000828 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000829
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000830 if (LHSKnownZero.getBoolValue()) {
831 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000832 APInt::getAllOnesValue(N.getOperand(1)
833 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000834 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 // If all of the bits are known zero on the LHS or RHS, the add won't
836 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000837 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000838 Base = N.getOperand(0);
839 Index = N.getOperand(1);
840 return true;
841 }
842 }
843 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000844
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000845 return false;
846}
847
848/// Returns true if the address N can be represented by a base register plus
849/// a signed 16-bit displacement [r+imm], and if it is not better
850/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000851bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000852 SDValue &Base,
853 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000854 // FIXME dl should come from parent load or store, not from address
855 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000856 // If this can be more profitably realized as r+r, fail.
857 if (SelectAddressRegReg(N, Disp, Base, DAG))
858 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000859
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000860 if (N.getOpcode() == ISD::ADD) {
861 short imm = 0;
862 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000864 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
865 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
866 } else {
867 Base = N.getOperand(0);
868 }
869 return true; // [r+i]
870 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
871 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000872 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873 && "Cannot handle constant offsets yet!");
874 Disp = N.getOperand(1).getOperand(0); // The global address.
875 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
876 Disp.getOpcode() == ISD::TargetConstantPool ||
877 Disp.getOpcode() == ISD::TargetJumpTable);
878 Base = N.getOperand(0);
879 return true; // [&g+r]
880 }
881 } else if (N.getOpcode() == ISD::OR) {
882 short imm = 0;
883 if (isIntS16Immediate(N.getOperand(1), imm)) {
884 // If this is an or of disjoint bitfields, we can codegen this as an add
885 // (for better address arithmetic) if the LHS and RHS of the OR are
886 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000887 APInt LHSKnownZero, LHSKnownOne;
888 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000889 APInt::getAllOnesValue(N.getOperand(0)
890 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000891 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000892
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000893 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894 // If all of the bits are known zero on the LHS or RHS, the add won't
895 // carry.
896 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 return true;
899 }
900 }
901 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
902 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000903
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000904 // If this address fits entirely in a 16-bit sext immediate field, codegen
905 // this as "d, 0"
906 short Imm;
907 if (isIntS16Immediate(CN, Imm)) {
908 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000909 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
910 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000911 return true;
912 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000913
914 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000916 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
917 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
923 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000924 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925 return true;
926 }
927 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000928
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000929 Disp = DAG.getTargetConstant(0, getPointerTy());
930 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
931 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
932 else
933 Base = N;
934 return true; // [r+0]
935}
936
937/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
938/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000939bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
940 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000941 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 // Check to see if we can easily represent this as an [r+r] address. This
943 // will fail if it thinks that the address is more profitably represented as
944 // reg+imm, e.g. where imm = 0.
945 if (SelectAddressRegReg(N, Base, Index, DAG))
946 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000947
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 // If the operand is an addition, always emit this as [r+r], since this is
949 // better (for code size, and execution, as the memop does the add for free)
950 // than emitting an explicit add.
951 if (N.getOpcode() == ISD::ADD) {
952 Base = N.getOperand(0);
953 Index = N.getOperand(1);
954 return true;
955 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000956
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000957 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000958 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
959 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 Index = N;
961 return true;
962}
963
964/// SelectAddressRegImmShift - Returns true if the address N can be
965/// represented by a base register plus a signed 14-bit displacement
966/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000967bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
968 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000969 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000970 // FIXME dl should come from the parent load or store, not the address
971 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 // If this can be more profitably realized as r+r, fail.
973 if (SelectAddressRegReg(N, Disp, Base, DAG))
974 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000975
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 if (N.getOpcode() == ISD::ADD) {
977 short imm = 0;
978 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000980 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
981 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
982 } else {
983 Base = N.getOperand(0);
984 }
985 return true; // [r+i]
986 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
987 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000988 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989 && "Cannot handle constant offsets yet!");
990 Disp = N.getOperand(1).getOperand(0); // The global address.
991 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
992 Disp.getOpcode() == ISD::TargetConstantPool ||
993 Disp.getOpcode() == ISD::TargetJumpTable);
994 Base = N.getOperand(0);
995 return true; // [&g+r]
996 }
997 } else if (N.getOpcode() == ISD::OR) {
998 short imm = 0;
999 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1000 // If this is an or of disjoint bitfields, we can codegen this as an add
1001 // (for better address arithmetic) if the LHS and RHS of the OR are
1002 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001003 APInt LHSKnownZero, LHSKnownOne;
1004 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001005 APInt::getAllOnesValue(N.getOperand(0)
1006 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001007 LHSKnownZero, LHSKnownOne);
1008 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 // If all of the bits are known zero on the LHS or RHS, the add won't
1010 // carry.
1011 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 return true;
1014 }
1015 }
1016 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001017 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001018 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001019 // If this address fits entirely in a 14-bit sext immediate field, codegen
1020 // this as "d, 0"
1021 short Imm;
1022 if (isIntS16Immediate(CN, Imm)) {
1023 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001024 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1025 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001026 return true;
1027 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001028
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001029 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001031 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1032 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001034 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1036 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1037 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001038 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001039 return true;
1040 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 }
1042 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001043
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044 Disp = DAG.getTargetConstant(0, getPointerTy());
1045 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1046 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1047 else
1048 Base = N;
1049 return true; // [r+0]
1050}
1051
1052
1053/// getPreIndexedAddressParts - returns true by value, base pointer and
1054/// offset pointer and addressing mode by reference if the node's address
1055/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001056bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1057 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001058 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001059 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001060 // Disabled by default for now.
1061 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Dan Gohman475871a2008-07-27 21:46:04 +00001063 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001064 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1066 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001067 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001070 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001071 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001072 } else
1073 return false;
1074
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001075 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001076 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001077 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001078
Chris Lattner0851b4f2006-11-15 19:55:13 +00001079 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001080
Chris Lattner0851b4f2006-11-15 19:55:13 +00001081 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001083 // reg + imm
1084 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1085 return false;
1086 } else {
1087 // reg + imm * 4.
1088 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1089 return false;
1090 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001091
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001092 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001093 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1094 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001096 LD->getExtensionType() == ISD::SEXTLOAD &&
1097 isa<ConstantSDNode>(Offset))
1098 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001099 }
1100
Chris Lattner4eab7142006-11-10 02:08:47 +00001101 AM = ISD::PRE_INC;
1102 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001103}
1104
1105//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001106// LowerOperation implementation
1107//===----------------------------------------------------------------------===//
1108
Chris Lattner1e61e692010-11-15 02:46:57 +00001109/// GetLabelAccessInfo - Return true if we should reference labels using a
1110/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1111static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001112 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1113 HiOpFlags = PPCII::MO_HA16;
1114 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001115
Chris Lattner1e61e692010-11-15 02:46:57 +00001116 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1117 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001118 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001119 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001120 if (isPIC) {
1121 HiOpFlags |= PPCII::MO_PIC_FLAG;
1122 LoOpFlags |= PPCII::MO_PIC_FLAG;
1123 }
1124
1125 // If this is a reference to a global value that requires a non-lazy-ptr, make
1126 // sure that instruction lowering adds it.
1127 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1128 HiOpFlags |= PPCII::MO_NLP_FLAG;
1129 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001130
Chris Lattner6d2ff122010-11-15 03:13:19 +00001131 if (GV->hasHiddenVisibility()) {
1132 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1133 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1134 }
1135 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001136
Chris Lattner1e61e692010-11-15 02:46:57 +00001137 return isPIC;
1138}
1139
1140static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1141 SelectionDAG &DAG) {
1142 EVT PtrVT = HiPart.getValueType();
1143 SDValue Zero = DAG.getConstant(0, PtrVT);
1144 DebugLoc DL = HiPart.getDebugLoc();
1145
1146 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1147 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001148
Chris Lattner1e61e692010-11-15 02:46:57 +00001149 // With PIC, the first instruction is actually "GR+hi(&G)".
1150 if (isPIC)
1151 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1152 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001153
Chris Lattner1e61e692010-11-15 02:46:57 +00001154 // Generate non-pic code that has direct accesses to the constant pool.
1155 // The address of the global is just (hi(&g)+lo(&g)).
1156 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1157}
1158
Scott Michelfdc40a02009-02-17 22:15:04 +00001159SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001160 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001161 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001162 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001163 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001164
Chris Lattner1e61e692010-11-15 02:46:57 +00001165 unsigned MOHiFlag, MOLoFlag;
1166 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1167 SDValue CPIHi =
1168 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1169 SDValue CPILo =
1170 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1171 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001172}
1173
Dan Gohmand858e902010-04-17 15:26:15 +00001174SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001175 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001176 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001177
Chris Lattner1e61e692010-11-15 02:46:57 +00001178 unsigned MOHiFlag, MOLoFlag;
1179 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1180 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1181 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1182 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001183}
1184
Dan Gohmand858e902010-04-17 15:26:15 +00001185SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1186 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001187 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001188
Dan Gohman46510a72010-04-15 01:51:59 +00001189 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001190
Chris Lattner1e61e692010-11-15 02:46:57 +00001191 unsigned MOHiFlag, MOLoFlag;
1192 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1193 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1194 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1195 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1196}
1197
1198SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1199 SelectionDAG &DAG) const {
1200 EVT PtrVT = Op.getValueType();
1201 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1202 DebugLoc DL = GSDN->getDebugLoc();
1203 const GlobalValue *GV = GSDN->getGlobal();
1204
Chris Lattner1e61e692010-11-15 02:46:57 +00001205 // 64-bit SVR4 ABI code is always position-independent.
1206 // The actual address of the GlobalValue is stored in the TOC.
1207 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1208 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1209 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1210 DAG.getRegister(PPC::X2, MVT::i64));
1211 }
1212
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 unsigned MOHiFlag, MOLoFlag;
1214 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001215
Chris Lattner6d2ff122010-11-15 03:13:19 +00001216 SDValue GAHi =
1217 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1218 SDValue GALo =
1219 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001220
Chris Lattner6d2ff122010-11-15 03:13:19 +00001221 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001222
Chris Lattner6d2ff122010-11-15 03:13:19 +00001223 // If the global reference is actually to a non-lazy-pointer, we have to do an
1224 // extra load to get the address of the global.
1225 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1226 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001227 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001228 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001229}
1230
Dan Gohmand858e902010-04-17 15:26:15 +00001231SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001232 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001233 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Chris Lattner1a635d62006-04-14 06:01:58 +00001235 // If we're comparing for equality to zero, expose the fact that this is
1236 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1237 // fold the new nodes.
1238 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1239 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001240 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001241 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 if (VT.bitsLT(MVT::i32)) {
1243 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001244 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001245 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001246 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001247 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1248 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 DAG.getConstant(Log2b, MVT::i32));
1250 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001253 // optimized. FIXME: revisit this when we can custom lower all setcc
1254 // optimizations.
1255 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001256 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001258
Chris Lattner1a635d62006-04-14 06:01:58 +00001259 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001260 // by xor'ing the rhs with the lhs, which is faster than setting a
1261 // condition register, reading it back out, and masking the correct bit. The
1262 // normal approach here uses sub to do this instead of xor. Using xor exposes
1263 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001264 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001265 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001266 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001267 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001268 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001269 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001270 }
Dan Gohman475871a2008-07-27 21:46:04 +00001271 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001272}
1273
Dan Gohman475871a2008-07-27 21:46:04 +00001274SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001275 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001276 SDNode *Node = Op.getNode();
1277 EVT VT = Node->getValueType(0);
1278 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1279 SDValue InChain = Node->getOperand(0);
1280 SDValue VAListPtr = Node->getOperand(1);
1281 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1282 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001283
Roman Divackybdb226e2011-06-28 15:30:42 +00001284 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1285
1286 // gpr_index
1287 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1288 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1289 false, false, 0);
1290 InChain = GprIndex.getValue(1);
1291
1292 if (VT == MVT::i64) {
1293 // Check if GprIndex is even
1294 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1295 DAG.getConstant(1, MVT::i32));
1296 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1297 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1298 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1299 DAG.getConstant(1, MVT::i32));
1300 // Align GprIndex to be even if it isn't
1301 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1302 GprIndex);
1303 }
1304
1305 // fpr index is 1 byte after gpr
1306 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1307 DAG.getConstant(1, MVT::i32));
1308
1309 // fpr
1310 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1311 FprPtr, MachinePointerInfo(SV), MVT::i8,
1312 false, false, 0);
1313 InChain = FprIndex.getValue(1);
1314
1315 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1316 DAG.getConstant(8, MVT::i32));
1317
1318 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1319 DAG.getConstant(4, MVT::i32));
1320
1321 // areas
1322 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001323 MachinePointerInfo(), false, false,
1324 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001325 InChain = OverflowArea.getValue(1);
1326
1327 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001328 MachinePointerInfo(), false, false,
1329 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001330 InChain = RegSaveArea.getValue(1);
1331
1332 // select overflow_area if index > 8
1333 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1334 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1335
Roman Divackybdb226e2011-06-28 15:30:42 +00001336 // adjustment constant gpr_index * 4/8
1337 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1338 VT.isInteger() ? GprIndex : FprIndex,
1339 DAG.getConstant(VT.isInteger() ? 4 : 8,
1340 MVT::i32));
1341
1342 // OurReg = RegSaveArea + RegConstant
1343 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1344 RegConstant);
1345
1346 // Floating types are 32 bytes into RegSaveArea
1347 if (VT.isFloatingPoint())
1348 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1349 DAG.getConstant(32, MVT::i32));
1350
1351 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1352 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1353 VT.isInteger() ? GprIndex : FprIndex,
1354 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1355 MVT::i32));
1356
1357 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1358 VT.isInteger() ? VAListPtr : FprPtr,
1359 MachinePointerInfo(SV),
1360 MVT::i8, false, false, 0);
1361
1362 // determine if we should load from reg_save_area or overflow_area
1363 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1364
1365 // increase overflow_area by 4/8 if gpr/fpr > 8
1366 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1367 DAG.getConstant(VT.isInteger() ? 4 : 8,
1368 MVT::i32));
1369
1370 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1371 OverflowAreaPlusN);
1372
1373 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1374 OverflowAreaPtr,
1375 MachinePointerInfo(),
1376 MVT::i32, false, false, 0);
1377
Pete Cooperd752e0f2011-11-08 18:42:53 +00001378 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1379 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001380}
1381
Duncan Sands4a544a72011-09-06 13:37:06 +00001382SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1383 SelectionDAG &DAG) const {
1384 return Op.getOperand(0);
1385}
1386
1387SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1388 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001389 SDValue Chain = Op.getOperand(0);
1390 SDValue Trmp = Op.getOperand(1); // trampoline
1391 SDValue FPtr = Op.getOperand(2); // nested function
1392 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001393 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001394
Owen Andersone50ed302009-08-10 22:56:29 +00001395 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001396 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001397 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001398 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1399 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001400
Scott Michelfdc40a02009-02-17 22:15:04 +00001401 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001402 TargetLowering::ArgListEntry Entry;
1403
1404 Entry.Ty = IntPtrTy;
1405 Entry.Node = Trmp; Args.push_back(Entry);
1406
1407 // TrampSize == (isPPC64 ? 48 : 40);
1408 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001410 Args.push_back(Entry);
1411
1412 Entry.Node = FPtr; Args.push_back(Entry);
1413 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001414
Bill Wendling77959322008-09-17 00:30:57 +00001415 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1416 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001417 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001418 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001420 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001421 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001422
Duncan Sands4a544a72011-09-06 13:37:06 +00001423 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001424}
1425
Dan Gohman475871a2008-07-27 21:46:04 +00001426SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001427 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001428 MachineFunction &MF = DAG.getMachineFunction();
1429 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1430
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001431 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001432
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001433 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001434 // vastart just stores the address of the VarArgsFrameIndex slot into the
1435 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001436 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001437 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001438 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001439 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1440 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001441 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001442 }
1443
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001444 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001445 // We suppose the given va_list is already allocated.
1446 //
1447 // typedef struct {
1448 // char gpr; /* index into the array of 8 GPRs
1449 // * stored in the register save area
1450 // * gpr=0 corresponds to r3,
1451 // * gpr=1 to r4, etc.
1452 // */
1453 // char fpr; /* index into the array of 8 FPRs
1454 // * stored in the register save area
1455 // * fpr=0 corresponds to f1,
1456 // * fpr=1 to f2, etc.
1457 // */
1458 // char *overflow_arg_area;
1459 // /* location on stack that holds
1460 // * the next overflow argument
1461 // */
1462 // char *reg_save_area;
1463 // /* where r3:r10 and f1:f8 (if saved)
1464 // * are stored
1465 // */
1466 // } va_list[1];
1467
1468
Dan Gohman1e93df62010-04-17 14:41:14 +00001469 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1470 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Nicolas Geoffray01119992007-04-03 13:59:52 +00001472
Owen Andersone50ed302009-08-10 22:56:29 +00001473 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001474
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1476 PtrVT);
1477 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1478 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Duncan Sands83ec4b62008-06-06 12:08:01 +00001480 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001481 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001482
Duncan Sands83ec4b62008-06-06 12:08:01 +00001483 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001484 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001485
1486 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman69de1932008-02-06 22:27:42 +00001489 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Nicolas Geoffray01119992007-04-03 13:59:52 +00001491 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001492 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001493 Op.getOperand(1),
1494 MachinePointerInfo(SV),
1495 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001496 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001497 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001498 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Nicolas Geoffray01119992007-04-03 13:59:52 +00001500 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001501 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001502 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1503 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001504 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001505 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001506 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001507
Nicolas Geoffray01119992007-04-03 13:59:52 +00001508 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001510 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1511 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001512 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001513 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001514 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001515
1516 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001517 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1518 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001519 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001520
Chris Lattner1a635d62006-04-14 06:01:58 +00001521}
1522
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001523#include "PPCGenCallingConv.inc"
1524
Duncan Sands1e96bab2010-11-04 10:49:57 +00001525static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001526 CCValAssign::LocInfo &LocInfo,
1527 ISD::ArgFlagsTy &ArgFlags,
1528 CCState &State) {
1529 return true;
1530}
1531
Duncan Sands1e96bab2010-11-04 10:49:57 +00001532static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001533 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001534 CCValAssign::LocInfo &LocInfo,
1535 ISD::ArgFlagsTy &ArgFlags,
1536 CCState &State) {
1537 static const unsigned ArgRegs[] = {
1538 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1539 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1540 };
1541 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542
Tilmann Schellerffd02002009-07-03 06:45:56 +00001543 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1544
1545 // Skip one register if the first unallocated register has an even register
1546 // number and there are still argument registers available which have not been
1547 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1548 // need to skip a register if RegNum is odd.
1549 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1550 State.AllocateReg(ArgRegs[RegNum]);
1551 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001552
Tilmann Schellerffd02002009-07-03 06:45:56 +00001553 // Always return false here, as this function only makes sure that the first
1554 // unallocated register has an odd register number and does not actually
1555 // allocate a register for the current argument.
1556 return false;
1557}
1558
Duncan Sands1e96bab2010-11-04 10:49:57 +00001559static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001560 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001561 CCValAssign::LocInfo &LocInfo,
1562 ISD::ArgFlagsTy &ArgFlags,
1563 CCState &State) {
1564 static const unsigned ArgRegs[] = {
1565 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1566 PPC::F8
1567 };
1568
1569 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001570
Tilmann Schellerffd02002009-07-03 06:45:56 +00001571 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1572
1573 // If there is only one Floating-point register left we need to put both f64
1574 // values of a split ppc_fp128 value on the stack.
1575 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1576 State.AllocateReg(ArgRegs[RegNum]);
1577 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001578
Tilmann Schellerffd02002009-07-03 06:45:56 +00001579 // Always return false here, as this function only makes sure that the two f64
1580 // values a ppc_fp128 value is split into are both passed in registers or both
1581 // passed on the stack and does not actually allocate a register for the
1582 // current argument.
1583 return false;
1584}
1585
Chris Lattner9f0bc652007-02-25 05:34:32 +00001586/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001587/// on Darwin.
1588static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001589 static const unsigned FPR[] = {
1590 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001591 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001592 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001593
Chris Lattner9f0bc652007-02-25 05:34:32 +00001594 return FPR;
1595}
1596
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001597/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1598/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001599static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001600 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001601 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001602 if (Flags.isByVal())
1603 ArgSize = Flags.getByValSize();
1604 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1605
1606 return ArgSize;
1607}
1608
Dan Gohman475871a2008-07-27 21:46:04 +00001609SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001611 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 const SmallVectorImpl<ISD::InputArg>
1613 &Ins,
1614 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001615 SmallVectorImpl<SDValue> &InVals)
1616 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001617 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1619 dl, DAG, InVals);
1620 } else {
1621 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1622 dl, DAG, InVals);
1623 }
1624}
1625
1626SDValue
1627PPCTargetLowering::LowerFormalArguments_SVR4(
1628 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001629 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 const SmallVectorImpl<ISD::InputArg>
1631 &Ins,
1632 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001633 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001635 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001636 // +-----------------------------------+
1637 // +--> | Back chain |
1638 // | +-----------------------------------+
1639 // | | Floating-point register save area |
1640 // | +-----------------------------------+
1641 // | | General register save area |
1642 // | +-----------------------------------+
1643 // | | CR save word |
1644 // | +-----------------------------------+
1645 // | | VRSAVE save word |
1646 // | +-----------------------------------+
1647 // | | Alignment padding |
1648 // | +-----------------------------------+
1649 // | | Vector register save area |
1650 // | +-----------------------------------+
1651 // | | Local variable space |
1652 // | +-----------------------------------+
1653 // | | Parameter list area |
1654 // | +-----------------------------------+
1655 // | | LR save word |
1656 // | +-----------------------------------+
1657 // SP--> +--- | Back chain |
1658 // +-----------------------------------+
1659 //
1660 // Specifications:
1661 // System V Application Binary Interface PowerPC Processor Supplement
1662 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001663
Tilmann Schellerffd02002009-07-03 06:45:56 +00001664 MachineFunction &MF = DAG.getMachineFunction();
1665 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001666 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001667
Owen Andersone50ed302009-08-10 22:56:29 +00001668 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001669 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001670 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001671 unsigned PtrByteSize = 4;
1672
1673 // Assign locations to all of the incoming arguments.
1674 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001675 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1676 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001677
1678 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001679 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001682
Tilmann Schellerffd02002009-07-03 06:45:56 +00001683 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1684 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001685
Tilmann Schellerffd02002009-07-03 06:45:56 +00001686 // Arguments stored in registers.
1687 if (VA.isRegLoc()) {
1688 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001689 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001690
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001692 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001695 RC = PPC::GPRCRegisterClass;
1696 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 RC = PPC::F4RCRegisterClass;
1699 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 RC = PPC::F8RCRegisterClass;
1702 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 case MVT::v16i8:
1704 case MVT::v8i16:
1705 case MVT::v4i32:
1706 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001707 RC = PPC::VRRCRegisterClass;
1708 break;
1709 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001710
Tilmann Schellerffd02002009-07-03 06:45:56 +00001711 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001712 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001714
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001716 } else {
1717 // Argument stored in memory.
1718 assert(VA.isMemLoc());
1719
1720 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1721 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001722 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001723
1724 // Create load nodes to retrieve arguments from the stack.
1725 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001726 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1727 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001728 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001729 }
1730 }
1731
1732 // Assign locations to all of the incoming aggregate by value arguments.
1733 // Aggregates passed by value are stored in the local variable space of the
1734 // caller's stack frame, right above the parameter list area.
1735 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001736 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1737 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001738
1739 // Reserve stack space for the allocations in CCInfo.
1740 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1741
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001743
1744 // Area that is at least reserved in the caller of this function.
1745 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001746
Tilmann Schellerffd02002009-07-03 06:45:56 +00001747 // Set the size that is at least reserved in caller of this function. Tail
1748 // call optimized function's reserved stack space needs to be aligned so that
1749 // taking the difference between two stack areas will result in an aligned
1750 // stack.
1751 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1752
1753 MinReservedArea =
1754 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001755 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001757 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 getStackAlignment();
1759 unsigned AlignMask = TargetAlign-1;
1760 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001761
Tilmann Schellerffd02002009-07-03 06:45:56 +00001762 FI->setMinReservedArea(MinReservedArea);
1763
1764 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765
Tilmann Schellerffd02002009-07-03 06:45:56 +00001766 // If the function takes variable number of arguments, make a frame index for
1767 // the start of the first vararg value... for expansion of llvm.va_start.
1768 if (isVarArg) {
1769 static const unsigned GPArgRegs[] = {
1770 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1771 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1772 };
1773 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1774
1775 static const unsigned FPArgRegs[] = {
1776 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1777 PPC::F8
1778 };
1779 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1780
Dan Gohman1e93df62010-04-17 14:41:14 +00001781 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1782 NumGPArgRegs));
1783 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1784 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785
1786 // Make room for NumGPArgRegs and NumFPArgRegs.
1787 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001789
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 FuncInfo->setVarArgsStackOffset(
1791 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001792 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793
Dan Gohman1e93df62010-04-17 14:41:14 +00001794 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1795 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001797 // The fixed integer arguments of a variadic function are stored to the
1798 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1799 // the result of va_next.
1800 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1801 // Get an existing live-in vreg, or add a new one.
1802 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1803 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001804 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001807 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1808 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 MemOps.push_back(Store);
1810 // Increment the address by four for the next argument to store
1811 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1812 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1813 }
1814
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001815 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1816 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817 // The double arguments are stored to the VarArgsFrameIndex
1818 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001819 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1820 // Get an existing live-in vreg, or add a new one.
1821 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1822 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001823 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001826 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1827 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828 MemOps.push_back(Store);
1829 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831 PtrVT);
1832 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1833 }
1834 }
1835
1836 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001839
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001841}
1842
1843SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001844PPCTargetLowering::LowerFormalArguments_Darwin(
1845 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001846 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 const SmallVectorImpl<ISD::InputArg>
1848 &Ins,
1849 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001850 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001851 // TODO: add description of PPC stack frame format, or at least some docs.
1852 //
1853 MachineFunction &MF = DAG.getMachineFunction();
1854 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001855 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001856
Owen Andersone50ed302009-08-10 22:56:29 +00001857 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001859 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001860 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001861 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001862
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001863 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001864 // Area that is at least reserved in caller of this function.
1865 unsigned MinReservedArea = ArgOffset;
1866
Chris Lattnerc91a4752006-06-26 22:48:35 +00001867 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001868 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1869 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1870 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001871 static const unsigned GPR_64[] = { // 64-bit registers.
1872 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1873 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1874 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001875
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001876 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001878 static const unsigned VR[] = {
1879 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1880 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1881 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001882
Owen Anderson718cb662007-09-07 04:06:50 +00001883 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001884 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001885 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001886
1887 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001888
Chris Lattnerc91a4752006-06-26 22:48:35 +00001889 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001890
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001891 // In 32-bit non-varargs functions, the stack space for vectors is after the
1892 // stack space for non-vectors. We do not use this space unless we have
1893 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001894 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001895 // that out...for the pathological case, compute VecArgOffset as the
1896 // start of the vector parameter area. Computing VecArgOffset is the
1897 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001898 unsigned VecArgOffset = ArgOffset;
1899 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001901 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001902 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001903 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001905
Duncan Sands276dcbd2008-03-21 09:14:45 +00001906 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001907 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001908 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001909 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001910 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1911 VecArgOffset += ArgSize;
1912 continue;
1913 }
1914
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001916 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 case MVT::i32:
1918 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001919 VecArgOffset += isPPC64 ? 8 : 4;
1920 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 case MVT::i64: // PPC64
1922 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001923 VecArgOffset += 8;
1924 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 case MVT::v4f32:
1926 case MVT::v4i32:
1927 case MVT::v8i16:
1928 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001929 // Nothing to do, we're only looking at Nonvector args here.
1930 break;
1931 }
1932 }
1933 }
1934 // We've found where the vector parameter area in memory is. Skip the
1935 // first 12 parameters; these don't use that memory.
1936 VecArgOffset = ((VecArgOffset+15)/16)*16;
1937 VecArgOffset += 12*16;
1938
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001939 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001940 // entry to a function on PPC, the arguments start after the linkage area,
1941 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001942
Dan Gohman475871a2008-07-27 21:46:04 +00001943 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001944 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001947 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001948 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001949 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001950 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001952
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001953 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001954
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001955 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1957 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001958 if (isVarArg || isPPC64) {
1959 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001961 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001962 PtrByteSize);
1963 } else nAltivecParamsAtEnd++;
1964 } else
1965 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001967 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001968 PtrByteSize);
1969
Dale Johannesen8419dd62008-03-07 20:27:40 +00001970 // FIXME the codegen can be much improved in some cases.
1971 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001972 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001973 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001974 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001975 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001976 // Objects of size 1 and 2 are right justified, everything else is
1977 // left justified. This means the memory address is adjusted forwards.
1978 if (ObjSize==1 || ObjSize==2) {
1979 CurArgOffset = CurArgOffset + (4 - ObjSize);
1980 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001981 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001982 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001985 if (ObjSize==1 || ObjSize==2) {
1986 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001987 unsigned VReg;
1988 if (isPPC64)
1989 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1990 else
1991 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001993 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001994 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001995 ObjSize==1 ? MVT::i8 : MVT::i16,
1996 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001997 MemOps.push_back(Store);
1998 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001999 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002000
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002001 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002002
Dale Johannesen7f96f392008-03-08 01:41:42 +00002003 continue;
2004 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002005 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2006 // Store whatever pieces of the object are in registers
2007 // to memory. ArgVal will be address of the beginning of
2008 // the object.
2009 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002010 unsigned VReg;
2011 if (isPPC64)
2012 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2013 else
2014 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002015 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002016 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002018 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2019 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002020 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002021 MemOps.push_back(Store);
2022 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002023 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002024 } else {
2025 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2026 break;
2027 }
2028 }
2029 continue;
2030 }
2031
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002033 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002035 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002036 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002037 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002039 ++GPR_idx;
2040 } else {
2041 needsLoad = true;
2042 ArgSize = PtrByteSize;
2043 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002044 // All int arguments reserve stack space in the Darwin ABI.
2045 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002046 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002047 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002048 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002050 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002051 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002053
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002055 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002057 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002058 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002059 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002060 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002062 DAG.getValueType(ObjectVT));
2063
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002065 }
2066
Chris Lattnerc91a4752006-06-26 22:48:35 +00002067 ++GPR_idx;
2068 } else {
2069 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002070 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002071 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002072 // All int arguments reserve stack space in the Darwin ABI.
2073 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002074 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002075
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 case MVT::f32:
2077 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002078 // Every 4 bytes of argument space consumes one of the GPRs available for
2079 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002080 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002081 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002082 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002083 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002084 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002085 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002086 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002087
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002089 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002090 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002091 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002092
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002094 ++FPR_idx;
2095 } else {
2096 needsLoad = true;
2097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002099 // All FP arguments reserve stack space in the Darwin ABI.
2100 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002101 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 case MVT::v4f32:
2103 case MVT::v4i32:
2104 case MVT::v8i16:
2105 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002106 // Note that vector arguments in registers don't reserve stack space,
2107 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002108 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002109 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002111 if (isVarArg) {
2112 while ((ArgOffset % 16) != 0) {
2113 ArgOffset += PtrByteSize;
2114 if (GPR_idx != Num_GPR_Regs)
2115 GPR_idx++;
2116 }
2117 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002118 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002119 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002120 ++VR_idx;
2121 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002122 if (!isVarArg && !isPPC64) {
2123 // Vectors go after all the nonvectors.
2124 CurArgOffset = VecArgOffset;
2125 VecArgOffset += 16;
2126 } else {
2127 // Vectors are aligned.
2128 ArgOffset = ((ArgOffset+15)/16)*16;
2129 CurArgOffset = ArgOffset;
2130 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002131 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002132 needsLoad = true;
2133 }
2134 break;
2135 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002136
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002137 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002138 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002139 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002140 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002141 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002142 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002143 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002144 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002145 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002146 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002147
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002149 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002150
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002151 // Set the size that is at least reserved in caller of this function. Tail
2152 // call optimized function's reserved stack space needs to be aligned so that
2153 // taking the difference between two stack areas will result in an aligned
2154 // stack.
2155 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2156 // Add the Altivec parameters at the end, if needed.
2157 if (nAltivecParamsAtEnd) {
2158 MinReservedArea = ((MinReservedArea+15)/16)*16;
2159 MinReservedArea += 16*nAltivecParamsAtEnd;
2160 }
2161 MinReservedArea =
2162 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002163 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2164 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165 getStackAlignment();
2166 unsigned AlignMask = TargetAlign-1;
2167 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2168 FI->setMinReservedArea(MinReservedArea);
2169
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002170 // If the function takes variable number of arguments, make a frame index for
2171 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002172 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002173 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002174
Dan Gohman1e93df62010-04-17 14:41:14 +00002175 FuncInfo->setVarArgsFrameIndex(
2176 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002177 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002178 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002179
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002180 // If this function is vararg, store any remaining integer argument regs
2181 // to their spots on the stack so that they may be loaded by deferencing the
2182 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002183 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002184 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002185
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002186 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002187 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002188 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002189 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002190
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002192 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2193 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002194 MemOps.push_back(Store);
2195 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002196 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002197 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002198 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Dale Johannesen8419dd62008-03-07 20:27:40 +00002201 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002204
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002206}
2207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002209/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002210static unsigned
2211CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2212 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002213 bool isVarArg,
2214 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002215 const SmallVectorImpl<ISD::OutputArg>
2216 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002217 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002218 unsigned &nAltivecParamsAtEnd) {
2219 // Count how many bytes are to be pushed on the stack, including the linkage
2220 // area, and parameter passing area. We start with 24/48 bytes, which is
2221 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002222 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002224 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2225
2226 // Add up all the space actually used.
2227 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2228 // they all go in registers, but we must reserve stack space for them for
2229 // possible use by the caller. In varargs or 64-bit calls, parameters are
2230 // assigned stack space in order, with padding so Altivec parameters are
2231 // 16-byte aligned.
2232 nAltivecParamsAtEnd = 0;
2233 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002235 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002236 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2238 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 if (!isVarArg && !isPPC64) {
2240 // Non-varargs Altivec parameters go after all the non-Altivec
2241 // parameters; handle those later so we know how much padding we need.
2242 nAltivecParamsAtEnd++;
2243 continue;
2244 }
2245 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2246 NumBytes = ((NumBytes+15)/16)*16;
2247 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002249 }
2250
2251 // Allow for Altivec parameters at the end, if needed.
2252 if (nAltivecParamsAtEnd) {
2253 NumBytes = ((NumBytes+15)/16)*16;
2254 NumBytes += 16*nAltivecParamsAtEnd;
2255 }
2256
2257 // The prolog code of the callee may store up to 8 GPR argument registers to
2258 // the stack, allowing va_start to index over them in memory if its varargs.
2259 // Because we cannot tell if this is needed on the caller side, we have to
2260 // conservatively assume that it is needed. As such, make sure we have at
2261 // least enough stack space for the caller to store the 8 GPRs.
2262 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002263 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264
2265 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002266 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002267 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002268 getStackAlignment();
2269 unsigned AlignMask = TargetAlign-1;
2270 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2271 }
2272
2273 return NumBytes;
2274}
2275
2276/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002277/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002278static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 unsigned ParamSize) {
2280
Dale Johannesenb60d5192009-11-24 01:09:07 +00002281 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282
2283 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2284 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2285 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2286 // Remember only if the new adjustement is bigger.
2287 if (SPDiff < FI->getTailCallSPDelta())
2288 FI->setTailCallSPDelta(SPDiff);
2289
2290 return SPDiff;
2291}
2292
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2294/// for tail call optimization. Targets which want to do tail call
2295/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002298 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002299 bool isVarArg,
2300 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002302 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002303 return false;
2304
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002307 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308
Dan Gohman98ca4f22009-08-05 01:29:28 +00002309 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002310 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002311 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2312 // Functions containing by val parameters are not supported.
2313 for (unsigned i = 0; i != Ins.size(); i++) {
2314 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2315 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002316 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002317
2318 // Non PIC/GOT tail calls are supported.
2319 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2320 return true;
2321
2322 // At the moment we can only do local tail calls (in same module, hidden
2323 // or protected) if we are generating PIC.
2324 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2325 return G->getGlobal()->hasHiddenVisibility()
2326 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002327 }
2328
2329 return false;
2330}
2331
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002332/// isCallCompatibleAddress - Return the immediate to use if the specified
2333/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002334static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002335 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2336 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002337
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002338 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002339 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2340 (Addr << 6 >> 6) != Addr)
2341 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002342
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002343 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002344 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002345}
2346
Dan Gohman844731a2008-05-13 00:00:25 +00002347namespace {
2348
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002349struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002350 SDValue Arg;
2351 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352 int FrameIdx;
2353
2354 TailCallArgumentInfo() : FrameIdx(0) {}
2355};
2356
Dan Gohman844731a2008-05-13 00:00:25 +00002357}
2358
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002359/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2360static void
2361StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002362 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002364 SmallVector<SDValue, 8> &MemOpChains,
2365 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002367 SDValue Arg = TailCallArgs[i].Arg;
2368 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 int FI = TailCallArgs[i].FrameIdx;
2370 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002371 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002372 MachinePointerInfo::getFixedStack(FI),
2373 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374 }
2375}
2376
2377/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2378/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002379static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SDValue Chain,
2382 SDValue OldRetAddr,
2383 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 int SPDiff,
2385 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002386 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002387 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 if (SPDiff) {
2389 // Calculate the new stack slot for the return address.
2390 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002391 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002392 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002394 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002396 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002397 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002398 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002399 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002400
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002401 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2402 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002403 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002404 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002405 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002406 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002407 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002408 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2409 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002410 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002411 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002412 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 }
2414 return Chain;
2415}
2416
2417/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2418/// the position of the argument.
2419static void
2420CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002421 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002422 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2423 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002424 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002425 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002427 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002428 TailCallArgumentInfo Info;
2429 Info.Arg = Arg;
2430 Info.FrameIdxOp = FIN;
2431 Info.FrameIdx = FI;
2432 TailCallArguments.push_back(Info);
2433}
2434
2435/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2436/// stack slot. Returns the chain as result and the loaded frame pointers in
2437/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002438SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002439 int SPDiff,
2440 SDValue Chain,
2441 SDValue &LROpOut,
2442 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002443 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002444 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002445 if (SPDiff) {
2446 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002447 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002448 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002449 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002450 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002451 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002452
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002453 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2454 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002455 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002456 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002457 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002458 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002459 Chain = SDValue(FPOpOut.getNode(), 1);
2460 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002461 }
2462 return Chain;
2463}
2464
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002465/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002466/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002467/// specified by the specific parameter attribute. The copy will be passed as
2468/// a byval function parameter.
2469/// Sometimes what we are copying is the end of a larger object, the part that
2470/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002471static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002472CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002473 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002474 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002476 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002477 false, false, MachinePointerInfo(0),
2478 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002479}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002480
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002481/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2482/// tail calls.
2483static void
Dan Gohman475871a2008-07-27 21:46:04 +00002484LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2485 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002486 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002487 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002488 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002489 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002490 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 if (!isTailCall) {
2492 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002493 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002496 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002498 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 DAG.getConstant(ArgOffset, PtrVT));
2500 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002501 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2502 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002503 // Calculate and remember argument location.
2504 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2505 TailCallArguments);
2506}
2507
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002508static
2509void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2510 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2511 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2512 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2513 MachineFunction &MF = DAG.getMachineFunction();
2514
2515 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2516 // might overwrite each other in case of tail call optimization.
2517 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002518 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002519 InFlag = SDValue();
2520 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2521 MemOpChains2, dl);
2522 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002524 &MemOpChains2[0], MemOpChains2.size());
2525
2526 // Store the return address to the appropriate stack slot.
2527 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2528 isPPC64, isDarwinABI, dl);
2529
2530 // Emit callseq_end just before tailcall node.
2531 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2532 DAG.getIntPtrConstant(0, true), InFlag);
2533 InFlag = Chain.getValue(1);
2534}
2535
2536static
2537unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2538 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2539 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002540 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002541 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002542
Chris Lattnerb9082582010-11-14 23:42:06 +00002543 bool isPPC64 = PPCSubTarget.isPPC64();
2544 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2545
Owen Andersone50ed302009-08-10 22:56:29 +00002546 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002548 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002549
2550 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2551
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002552 bool needIndirectCall = true;
2553 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002554 // If this is an absolute destination address, use the munged value.
2555 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002556 needIndirectCall = false;
2557 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002558
Chris Lattnerb9082582010-11-14 23:42:06 +00002559 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2560 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2561 // Use indirect calls for ALL functions calls in JIT mode, since the
2562 // far-call stubs may be outside relocation limits for a BL instruction.
2563 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2564 unsigned OpFlags = 0;
2565 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002566 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002567 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002568 (G->getGlobal()->isDeclaration() ||
2569 G->getGlobal()->isWeakForLinker())) {
2570 // PC-relative references to external symbols should go through $stub,
2571 // unless we're building with the leopard linker or later, which
2572 // automatically synthesizes these stubs.
2573 OpFlags = PPCII::MO_DARWIN_STUB;
2574 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002575
Chris Lattnerb9082582010-11-14 23:42:06 +00002576 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2577 // every direct call is) turn it into a TargetGlobalAddress /
2578 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002579 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002580 Callee.getValueType(),
2581 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002582 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002583 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002584 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002586 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002587 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002588
Chris Lattnerb9082582010-11-14 23:42:06 +00002589 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002590 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002591 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002592 // PC-relative references to external symbols should go through $stub,
2593 // unless we're building with the leopard linker or later, which
2594 // automatically synthesizes these stubs.
2595 OpFlags = PPCII::MO_DARWIN_STUB;
2596 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002597
Chris Lattnerb9082582010-11-14 23:42:06 +00002598 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2599 OpFlags);
2600 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002601 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002602
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002603 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002604 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2605 // to do the call, we can't use PPCISD::CALL.
2606 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002607
2608 if (isSVR4ABI && isPPC64) {
2609 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2610 // entry point, but to the function descriptor (the function entry point
2611 // address is part of the function descriptor though).
2612 // The function descriptor is a three doubleword structure with the
2613 // following fields: function entry point, TOC base address and
2614 // environment pointer.
2615 // Thus for a call through a function pointer, the following actions need
2616 // to be performed:
2617 // 1. Save the TOC of the caller in the TOC save area of its stack
2618 // frame (this is done in LowerCall_Darwin()).
2619 // 2. Load the address of the function entry point from the function
2620 // descriptor.
2621 // 3. Load the TOC of the callee from the function descriptor into r2.
2622 // 4. Load the environment pointer from the function descriptor into
2623 // r11.
2624 // 5. Branch to the function entry point address.
2625 // 6. On return of the callee, the TOC of the caller needs to be
2626 // restored (this is done in FinishCall()).
2627 //
2628 // All those operations are flagged together to ensure that no other
2629 // operations can be scheduled in between. E.g. without flagging the
2630 // operations together, a TOC access in the caller could be scheduled
2631 // between the load of the callee TOC and the branch to the callee, which
2632 // results in the TOC access going through the TOC of the callee instead
2633 // of going through the TOC of the caller, which leads to incorrect code.
2634
2635 // Load the address of the function entry point from the function
2636 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002637 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002638 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2639 InFlag.getNode() ? 3 : 2);
2640 Chain = LoadFuncPtr.getValue(1);
2641 InFlag = LoadFuncPtr.getValue(2);
2642
2643 // Load environment pointer into r11.
2644 // Offset of the environment pointer within the function descriptor.
2645 SDValue PtrOff = DAG.getIntPtrConstant(16);
2646
2647 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2648 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2649 InFlag);
2650 Chain = LoadEnvPtr.getValue(1);
2651 InFlag = LoadEnvPtr.getValue(2);
2652
2653 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2654 InFlag);
2655 Chain = EnvVal.getValue(0);
2656 InFlag = EnvVal.getValue(1);
2657
2658 // Load TOC of the callee into r2. We are using a target-specific load
2659 // with r2 hard coded, because the result of a target-independent load
2660 // would never go directly into r2, since r2 is a reserved register (which
2661 // prevents the register allocator from allocating it), resulting in an
2662 // additional register being allocated and an unnecessary move instruction
2663 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002664 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002665 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2666 Callee, InFlag);
2667 Chain = LoadTOCPtr.getValue(0);
2668 InFlag = LoadTOCPtr.getValue(1);
2669
2670 MTCTROps[0] = Chain;
2671 MTCTROps[1] = LoadFuncPtr;
2672 MTCTROps[2] = InFlag;
2673 }
2674
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002675 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2676 2 + (InFlag.getNode() != 0));
2677 InFlag = Chain.getValue(1);
2678
2679 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002680 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002681 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002682 Ops.push_back(Chain);
2683 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2684 Callee.setNode(0);
2685 // Add CTR register as callee so a bctr can be emitted later.
2686 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002687 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002688 }
2689
2690 // If this is a direct call, pass the chain and the callee.
2691 if (Callee.getNode()) {
2692 Ops.push_back(Chain);
2693 Ops.push_back(Callee);
2694 }
2695 // If this is a tail call add stack pointer delta.
2696 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002697 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002698
2699 // Add argument registers to the end of the list so that they are known live
2700 // into the call.
2701 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2702 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2703 RegsToPass[i].second.getValueType()));
2704
2705 return CallOpc;
2706}
2707
Dan Gohman98ca4f22009-08-05 01:29:28 +00002708SDValue
2709PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002710 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 const SmallVectorImpl<ISD::InputArg> &Ins,
2712 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002713 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002715 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002716 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2717 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002718 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002719
2720 // Copy all of the result registers out of their specified physreg.
2721 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2722 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002723 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002724 assert(VA.isRegLoc() && "Can only return in registers!");
2725 Chain = DAG.getCopyFromReg(Chain, dl,
2726 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002727 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002728 InFlag = Chain.getValue(2);
2729 }
2730
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002732}
2733
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002735PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2736 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 SelectionDAG &DAG,
2738 SmallVector<std::pair<unsigned, SDValue>, 8>
2739 &RegsToPass,
2740 SDValue InFlag, SDValue Chain,
2741 SDValue &Callee,
2742 int SPDiff, unsigned NumBytes,
2743 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002744 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002745 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002746 SmallVector<SDValue, 8> Ops;
2747 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2748 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002749 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002750
2751 // When performing tail call optimization the callee pops its arguments off
2752 // the stack. Account for this here so these bytes can be pushed back on in
2753 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2754 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002755 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002756
2757 if (InFlag.getNode())
2758 Ops.push_back(InFlag);
2759
2760 // Emit tail call.
2761 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002762 // If this is the first return lowered for this function, add the regs
2763 // to the liveout set for the function.
2764 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2765 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002766 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2767 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002768 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2769 for (unsigned i = 0; i != RVLocs.size(); ++i)
2770 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2771 }
2772
2773 assert(((Callee.getOpcode() == ISD::Register &&
2774 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2775 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2776 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2777 isa<ConstantSDNode>(Callee)) &&
2778 "Expecting an global address, external symbol, absolute value or register");
2779
Owen Anderson825b72b2009-08-11 20:47:22 +00002780 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002781 }
2782
2783 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2784 InFlag = Chain.getValue(1);
2785
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002786 // Add a NOP immediately after the branch instruction when using the 64-bit
2787 // SVR4 ABI. At link time, if caller and callee are in a different module and
2788 // thus have a different TOC, the call will be replaced with a call to a stub
2789 // function which saves the current TOC, loads the TOC of the callee and
2790 // branches to the callee. The NOP will be replaced with a load instruction
2791 // which restores the TOC of the caller from the TOC save slot of the current
2792 // stack frame. If caller and callee belong to the same module (and have the
2793 // same TOC), the NOP will remain unchanged.
2794 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002795 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002796 if (CallOpc == PPCISD::BCTRL_SVR4) {
2797 // This is a call through a function pointer.
2798 // Restore the caller TOC from the save area into R2.
2799 // See PrepareCall() for more information about calls through function
2800 // pointers in the 64-bit SVR4 ABI.
2801 // We are using a target-specific load with r2 hard coded, because the
2802 // result of a target-independent load would never go directly into r2,
2803 // since r2 is a reserved register (which prevents the register allocator
2804 // from allocating it), resulting in an additional register being
2805 // allocated and an unnecessary move instruction being generated.
2806 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2807 InFlag = Chain.getValue(1);
2808 } else {
2809 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002810 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002811 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002812 }
2813
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002814 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2815 DAG.getIntPtrConstant(BytesCalleePops, true),
2816 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002818 InFlag = Chain.getValue(1);
2819
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2821 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002822}
2823
Dan Gohman98ca4f22009-08-05 01:29:28 +00002824SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002825PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002826 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002827 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002828 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002829 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002830 const SmallVectorImpl<ISD::InputArg> &Ins,
2831 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002832 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002833 if (isTailCall)
2834 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2835 Ins, DAG);
2836
Chris Lattnerb9082582010-11-14 23:42:06 +00002837 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002838 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002839 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002841
2842 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2843 isTailCall, Outs, OutVals, Ins,
2844 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845}
2846
2847SDValue
2848PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002849 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002850 bool isTailCall,
2851 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002852 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002853 const SmallVectorImpl<ISD::InputArg> &Ins,
2854 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002855 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002856 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002857 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002858
Dan Gohman98ca4f22009-08-05 01:29:28 +00002859 assert((CallConv == CallingConv::C ||
2860 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002861
Tilmann Schellerffd02002009-07-03 06:45:56 +00002862 unsigned PtrByteSize = 4;
2863
2864 MachineFunction &MF = DAG.getMachineFunction();
2865
2866 // Mark this function as potentially containing a function that contains a
2867 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2868 // and restoring the callers stack pointer in this functions epilog. This is
2869 // done because by tail calling the called function might overwrite the value
2870 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002871 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002872 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002873
Tilmann Schellerffd02002009-07-03 06:45:56 +00002874 // Count how many bytes are to be pushed on the stack, including the linkage
2875 // area, parameter list area and the part of the local variable space which
2876 // contains copies of aggregates which are passed by value.
2877
2878 // Assign locations to all of the outgoing arguments.
2879 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002880 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2881 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002882
2883 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002884 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002885
2886 if (isVarArg) {
2887 // Handle fixed and variable vector arguments differently.
2888 // Fixed vector arguments go into registers as long as registers are
2889 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002890 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002891
Tilmann Schellerffd02002009-07-03 06:45:56 +00002892 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002893 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002894 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002895 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002896
Dan Gohman98ca4f22009-08-05 01:29:28 +00002897 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002898 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2899 CCInfo);
2900 } else {
2901 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2902 ArgFlags, CCInfo);
2903 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002904
Tilmann Schellerffd02002009-07-03 06:45:56 +00002905 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002906#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002907 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002908 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002909#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002910 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002911 }
2912 }
2913 } else {
2914 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002915 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002916 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002917
Tilmann Schellerffd02002009-07-03 06:45:56 +00002918 // Assign locations to all of the outgoing aggregate by value arguments.
2919 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002920 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2921 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002922
2923 // Reserve stack space for the allocations in CCInfo.
2924 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2925
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002927
2928 // Size of the linkage area, parameter list area and the part of the local
2929 // space variable where copies of aggregates which are passed by value are
2930 // stored.
2931 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002932
Tilmann Schellerffd02002009-07-03 06:45:56 +00002933 // Calculate by how many bytes the stack has to be adjusted in case of tail
2934 // call optimization.
2935 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2936
2937 // Adjust the stack pointer for the new arguments...
2938 // These operations are automatically eliminated by the prolog/epilog pass
2939 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2940 SDValue CallSeqStart = Chain;
2941
2942 // Load the return address and frame pointer so it can be moved somewhere else
2943 // later.
2944 SDValue LROp, FPOp;
2945 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2946 dl);
2947
2948 // Set up a copy of the stack pointer for use loading and storing any
2949 // arguments that may not fit in the registers available for argument
2950 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002951 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002952
Tilmann Schellerffd02002009-07-03 06:45:56 +00002953 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2954 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2955 SmallVector<SDValue, 8> MemOpChains;
2956
Roman Divacky0aaa9192011-08-30 17:04:16 +00002957 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002958 // Walk the register/memloc assignments, inserting copies/loads.
2959 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2960 i != e;
2961 ++i) {
2962 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002963 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002964 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002965
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966 if (Flags.isByVal()) {
2967 // Argument is an aggregate which is passed by value, thus we need to
2968 // create a copy of it in the local variable space of the current stack
2969 // frame (which is the stack frame of the caller) and pass the address of
2970 // this copy to the callee.
2971 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2972 CCValAssign &ByValVA = ByValArgLocs[j++];
2973 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002974
Tilmann Schellerffd02002009-07-03 06:45:56 +00002975 // Memory reserved in the local variable space of the callers stack frame.
2976 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002977
Tilmann Schellerffd02002009-07-03 06:45:56 +00002978 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2979 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002980
Tilmann Schellerffd02002009-07-03 06:45:56 +00002981 // Create a copy of the argument in the local area of the current
2982 // stack frame.
2983 SDValue MemcpyCall =
2984 CreateCopyOfByValArgument(Arg, PtrOff,
2985 CallSeqStart.getNode()->getOperand(0),
2986 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002987
Tilmann Schellerffd02002009-07-03 06:45:56 +00002988 // This must go outside the CALLSEQ_START..END.
2989 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2990 CallSeqStart.getNode()->getOperand(1));
2991 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2992 NewCallSeqStart.getNode());
2993 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002994
Tilmann Schellerffd02002009-07-03 06:45:56 +00002995 // Pass the address of the aggregate copy on the stack either in a
2996 // physical register or in the parameter list area of the current stack
2997 // frame to the callee.
2998 Arg = PtrOff;
2999 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003000
Tilmann Schellerffd02002009-07-03 06:45:56 +00003001 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003002 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003003 // Put argument in a physical register.
3004 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3005 } else {
3006 // Put argument in the parameter list area of the current stack frame.
3007 assert(VA.isMemLoc());
3008 unsigned LocMemOffset = VA.getLocMemOffset();
3009
3010 if (!isTailCall) {
3011 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3012 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3013
3014 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003015 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003016 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003017 } else {
3018 // Calculate and remember argument location.
3019 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3020 TailCallArguments);
3021 }
3022 }
3023 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003024
Tilmann Schellerffd02002009-07-03 06:45:56 +00003025 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003026 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003027 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003028
Roman Divacky0aaa9192011-08-30 17:04:16 +00003029 // Set CR6 to true if this is a vararg call with floating args passed in
3030 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003031 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003032 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3033 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003034 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3035 }
3036
Tilmann Schellerffd02002009-07-03 06:45:56 +00003037 // Build a sequence of copy-to-reg nodes chained together with token chain
3038 // and flag operands which copy the outgoing args into the appropriate regs.
3039 SDValue InFlag;
3040 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3041 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3042 RegsToPass[i].second, InFlag);
3043 InFlag = Chain.getValue(1);
3044 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003045
Chris Lattnerb9082582010-11-14 23:42:06 +00003046 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003047 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3048 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003049
Dan Gohman98ca4f22009-08-05 01:29:28 +00003050 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3051 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3052 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003053}
3054
Dan Gohman98ca4f22009-08-05 01:29:28 +00003055SDValue
3056PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003057 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003058 bool isTailCall,
3059 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003060 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003061 const SmallVectorImpl<ISD::InputArg> &Ins,
3062 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003063 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003064
3065 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003066
Owen Andersone50ed302009-08-10 22:56:29 +00003067 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003069 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003070
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003071 MachineFunction &MF = DAG.getMachineFunction();
3072
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003073 // Mark this function as potentially containing a function that contains a
3074 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3075 // and restoring the callers stack pointer in this functions epilog. This is
3076 // done because by tail calling the called function might overwrite the value
3077 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003078 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003079 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3080
3081 unsigned nAltivecParamsAtEnd = 0;
3082
Chris Lattnerabde4602006-05-16 22:56:08 +00003083 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003084 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003085 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003086 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003087 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003088 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003089 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003090
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003091 // Calculate by how many bytes the stack has to be adjusted in case of tail
3092 // call optimization.
3093 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003094
Dan Gohman98ca4f22009-08-05 01:29:28 +00003095 // To protect arguments on the stack from being clobbered in a tail call,
3096 // force all the loads to happen before doing any other lowering.
3097 if (isTailCall)
3098 Chain = DAG.getStackArgumentTokenFactor(Chain);
3099
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003100 // Adjust the stack pointer for the new arguments...
3101 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003102 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003103 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003104
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003105 // Load the return address and frame pointer so it can be move somewhere else
3106 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003107 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003108 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3109 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003110
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003111 // Set up a copy of the stack pointer for use loading and storing any
3112 // arguments that may not fit in the registers available for argument
3113 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003114 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003115 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003116 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003117 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003118 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003119
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003120 // Figure out which arguments are going to go in registers, and which in
3121 // memory. Also, if this is a vararg function, floating point operations
3122 // must be stored to our stack, and loaded into integer regs as well, if
3123 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003124 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003125 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003126
Chris Lattnerc91a4752006-06-26 22:48:35 +00003127 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003128 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3129 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3130 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003131 static const unsigned GPR_64[] = { // 64-bit registers.
3132 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3133 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3134 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003135 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003136
Chris Lattner9a2a4972006-05-17 06:01:33 +00003137 static const unsigned VR[] = {
3138 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3139 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3140 };
Owen Anderson718cb662007-09-07 04:06:50 +00003141 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003142 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003143 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003144
Chris Lattnerc91a4752006-06-26 22:48:35 +00003145 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3146
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003147 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003148 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3149
Dan Gohman475871a2008-07-27 21:46:04 +00003150 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003151 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003152 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003153 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003154
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003155 // PtrOff will be used to store the current argument to the stack if a
3156 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003157 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003158
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003160
Dale Johannesen39355f92009-02-04 02:34:38 +00003161 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003162
3163 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003165 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3166 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003168 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003169
Dale Johannesen8419dd62008-03-07 20:27:40 +00003170 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003171 if (Flags.isByVal()) {
3172 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003173 if (Size==1 || Size==2) {
3174 // Very small objects are passed right-justified.
3175 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003177 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003178 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003179 MachinePointerInfo(), VT,
3180 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003181 MemOpChains.push_back(Load.getValue(1));
3182 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003183
3184 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003185 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003186 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003187 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003188 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003189 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003190 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003191 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003193 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003194 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3195 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003196 Chain = CallSeqStart = NewCallSeqStart;
3197 ArgOffset += PtrByteSize;
3198 }
3199 continue;
3200 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003201 // Copy entire object into memory. There are cases where gcc-generated
3202 // code assumes it is there, even if it could be put entirely into
3203 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003204 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003205 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003206 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003207 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003208 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003209 CallSeqStart.getNode()->getOperand(1));
3210 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003211 Chain = CallSeqStart = NewCallSeqStart;
3212 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003213 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003214 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003215 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003216 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003217 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3218 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003219 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003220 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003221 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003222 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003223 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003224 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003225 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003226 }
3227 }
3228 continue;
3229 }
3230
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003232 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 case MVT::i32:
3234 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003235 if (GPR_idx != NumGPRs) {
3236 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003237 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003238 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3239 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003240 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003241 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003242 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003243 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 case MVT::f32:
3245 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003246 if (FPR_idx != NumFPRs) {
3247 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3248
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003249 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003250 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3251 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003252 MemOpChains.push_back(Store);
3253
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003254 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003255 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003256 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003257 MachinePointerInfo(), false, false,
3258 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003259 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003260 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003261 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003263 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003264 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003265 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3266 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003267 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003268 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003269 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003270 }
3271 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003272 // If we have any FPRs remaining, we may also have GPRs remaining.
3273 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3274 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003275 if (GPR_idx != NumGPRs)
3276 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003278 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3279 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003280 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003281 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003282 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3283 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003284 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003285 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003286 if (isPPC64)
3287 ArgOffset += 8;
3288 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003290 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 case MVT::v4f32:
3292 case MVT::v4i32:
3293 case MVT::v8i16:
3294 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003295 if (isVarArg) {
3296 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003297 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003298 // V registers; in fact gcc does this only for arguments that are
3299 // prototyped, not for those that match the ... We do it for all
3300 // arguments, seems to work.
3301 while (ArgOffset % 16 !=0) {
3302 ArgOffset += PtrByteSize;
3303 if (GPR_idx != NumGPRs)
3304 GPR_idx++;
3305 }
3306 // We could elide this store in the case where the object fits
3307 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003308 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003309 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003310 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3311 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003312 MemOpChains.push_back(Store);
3313 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003314 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003315 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003316 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003317 MemOpChains.push_back(Load.getValue(1));
3318 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3319 }
3320 ArgOffset += 16;
3321 for (unsigned i=0; i<16; i+=PtrByteSize) {
3322 if (GPR_idx == NumGPRs)
3323 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003324 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003325 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003326 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003327 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003328 MemOpChains.push_back(Load.getValue(1));
3329 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3330 }
3331 break;
3332 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003333
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003334 // Non-varargs Altivec params generally go in registers, but have
3335 // stack space allocated at the end.
3336 if (VR_idx != NumVRs) {
3337 // Doesn't have GPR space allocated.
3338 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3339 } else if (nAltivecParamsAtEnd==0) {
3340 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003341 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3342 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003343 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003344 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003345 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003346 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003347 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003348 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003349 // If all Altivec parameters fit in registers, as they usually do,
3350 // they get stack space following the non-Altivec parameters. We
3351 // don't track this here because nobody below needs it.
3352 // If there are more Altivec parameters than fit in registers emit
3353 // the stores here.
3354 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3355 unsigned j = 0;
3356 // Offset is aligned; skip 1st 12 params which go in V registers.
3357 ArgOffset = ((ArgOffset+15)/16)*16;
3358 ArgOffset += 12*16;
3359 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003360 SDValue Arg = OutVals[i];
3361 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3363 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003364 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003365 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003366 // We are emitting Altivec params in order.
3367 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3368 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003369 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003370 ArgOffset += 16;
3371 }
3372 }
3373 }
3374 }
3375
Chris Lattner9a2a4972006-05-17 06:01:33 +00003376 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003378 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003379
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003380 // Check if this is an indirect call (MTCTR/BCTRL).
3381 // See PrepareCall() for more information about calls through function
3382 // pointers in the 64-bit SVR4 ABI.
3383 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3384 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3385 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3386 !isBLACompatibleAddress(Callee, DAG)) {
3387 // Load r2 into a virtual register and store it to the TOC save area.
3388 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3389 // TOC save area offset.
3390 SDValue PtrOff = DAG.getIntPtrConstant(40);
3391 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003392 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003393 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003394 }
3395
Dale Johannesenf7b73042010-03-09 20:15:42 +00003396 // On Darwin, R12 must contain the address of an indirect callee. This does
3397 // not mean the MTCTR instruction must use R12; it's easier to model this as
3398 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003399 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003400 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3401 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3402 !isBLACompatibleAddress(Callee, DAG))
3403 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3404 PPC::R12), Callee));
3405
Chris Lattner9a2a4972006-05-17 06:01:33 +00003406 // Build a sequence of copy-to-reg nodes chained together with token chain
3407 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003408 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003409 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003410 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003411 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003412 InFlag = Chain.getValue(1);
3413 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003414
Chris Lattnerb9082582010-11-14 23:42:06 +00003415 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003416 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3417 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003418
Dan Gohman98ca4f22009-08-05 01:29:28 +00003419 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3420 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3421 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003422}
3423
Hal Finkeld712f932011-10-14 19:51:36 +00003424bool
3425PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3426 MachineFunction &MF, bool isVarArg,
3427 const SmallVectorImpl<ISD::OutputArg> &Outs,
3428 LLVMContext &Context) const {
3429 SmallVector<CCValAssign, 16> RVLocs;
3430 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3431 RVLocs, Context);
3432 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3433}
3434
Dan Gohman98ca4f22009-08-05 01:29:28 +00003435SDValue
3436PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003437 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003438 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003439 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003440 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003441
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003442 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003443 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3444 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003445 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003446
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003447 // If this is the first return lowered for this function, add the regs to the
3448 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003449 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003450 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003451 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003452 }
3453
Dan Gohman475871a2008-07-27 21:46:04 +00003454 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003455
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003456 // Copy the result values into the output registers.
3457 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3458 CCValAssign &VA = RVLocs[i];
3459 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003460 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003461 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003462 Flag = Chain.getValue(1);
3463 }
3464
Gabor Greifba36cb52008-08-28 21:40:38 +00003465 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003467 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003469}
3470
Dan Gohman475871a2008-07-27 21:46:04 +00003471SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003472 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003473 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003474 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003475
Jim Laskeyefc7e522006-12-04 22:04:42 +00003476 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003477 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003478
3479 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003480 bool isPPC64 = Subtarget.isPPC64();
3481 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003482 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003483
3484 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003485 SDValue Chain = Op.getOperand(0);
3486 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003487
Jim Laskeyefc7e522006-12-04 22:04:42 +00003488 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003489 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3490 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003491 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003492
Jim Laskeyefc7e522006-12-04 22:04:42 +00003493 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003494 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003495
Jim Laskeyefc7e522006-12-04 22:04:42 +00003496 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003497 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003498 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003499}
3500
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003501
3502
Dan Gohman475871a2008-07-27 21:46:04 +00003503SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003504PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003505 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003506 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003507 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003508 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003509
3510 // Get current frame pointer save index. The users of this index will be
3511 // primarily DYNALLOC instructions.
3512 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3513 int RASI = FI->getReturnAddrSaveIndex();
3514
3515 // If the frame pointer save index hasn't been defined yet.
3516 if (!RASI) {
3517 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003518 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003519 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003520 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003521 // Save the result.
3522 FI->setReturnAddrSaveIndex(RASI);
3523 }
3524 return DAG.getFrameIndex(RASI, PtrVT);
3525}
3526
Dan Gohman475871a2008-07-27 21:46:04 +00003527SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003528PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3529 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003530 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003531 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003532 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003533
3534 // Get current frame pointer save index. The users of this index will be
3535 // primarily DYNALLOC instructions.
3536 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3537 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003538
Jim Laskey2f616bf2006-11-16 22:43:37 +00003539 // If the frame pointer save index hasn't been defined yet.
3540 if (!FPSI) {
3541 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003542 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003543 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003544
Jim Laskey2f616bf2006-11-16 22:43:37 +00003545 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003546 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003547 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003548 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003549 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003550 return DAG.getFrameIndex(FPSI, PtrVT);
3551}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003552
Dan Gohman475871a2008-07-27 21:46:04 +00003553SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003554 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003555 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003556 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003557 SDValue Chain = Op.getOperand(0);
3558 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003559 DebugLoc dl = Op.getDebugLoc();
3560
Jim Laskey2f616bf2006-11-16 22:43:37 +00003561 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003562 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003563 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003564 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003565 DAG.getConstant(0, PtrVT), Size);
3566 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003567 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003568 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003569 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003571 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003572}
3573
Chris Lattner1a635d62006-04-14 06:01:58 +00003574/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3575/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003576SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003577 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003578 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3579 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003580 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003581
Chris Lattner1a635d62006-04-14 06:01:58 +00003582 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003583
Chris Lattner1a635d62006-04-14 06:01:58 +00003584 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003585 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003586
Owen Andersone50ed302009-08-10 22:56:29 +00003587 EVT ResVT = Op.getValueType();
3588 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3590 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003591 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003592
Chris Lattner1a635d62006-04-14 06:01:58 +00003593 // If the RHS of the comparison is a 0.0, we don't need to do the
3594 // subtraction at all.
3595 if (isFloatingPointZero(RHS))
3596 switch (CC) {
3597 default: break; // SETUO etc aren't handled by fsel.
3598 case ISD::SETULT:
3599 case ISD::SETLT:
3600 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003601 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003602 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3604 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003605 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003606 case ISD::SETUGT:
3607 case ISD::SETGT:
3608 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003609 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003610 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3612 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003613 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003615 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003616
Dan Gohman475871a2008-07-27 21:46:04 +00003617 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003618 switch (CC) {
3619 default: break; // SETUO etc aren't handled by fsel.
3620 case ISD::SETULT:
3621 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003622 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3624 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003625 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003626 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003627 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003628 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3630 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003631 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003632 case ISD::SETUGT:
3633 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003634 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3636 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003637 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003638 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003639 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003640 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3642 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003643 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003644 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003645 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003646}
3647
Chris Lattner1f873002007-11-28 18:44:47 +00003648// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003649SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003650 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003651 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003652 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 if (Src.getValueType() == MVT::f32)
3654 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003655
Dan Gohman475871a2008-07-27 21:46:04 +00003656 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003658 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003660 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003661 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003663 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 case MVT::i64:
3665 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003666 break;
3667 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003668
Chris Lattner1a635d62006-04-14 06:01:58 +00003669 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003671
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003672 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003673 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3674 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003675
3676 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3677 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003679 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003680 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003681 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003682 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003683}
3684
Dan Gohmand858e902010-04-17 15:26:15 +00003685SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3686 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003687 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003688 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003690 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003691
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003693 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3695 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003696 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003698 return FP;
3699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003700
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003702 "Unhandled SINT_TO_FP type in custom expander!");
3703 // Since we only generate this in 64-bit mode, we can take advantage of
3704 // 64-bit registers. In particular, sign extend the input value into the
3705 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3706 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003707 MachineFunction &MF = DAG.getMachineFunction();
3708 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003709 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003710 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003711 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003712
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003714 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003715
Chris Lattner1a635d62006-04-14 06:01:58 +00003716 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003717 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003718 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003719 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003720 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3721 SDValue Store =
3722 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3723 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003724 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003725 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003726 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003727
Chris Lattner1a635d62006-04-14 06:01:58 +00003728 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3730 if (Op.getValueType() == MVT::f32)
3731 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003732 return FP;
3733}
3734
Dan Gohmand858e902010-04-17 15:26:15 +00003735SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3736 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003737 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003738 /*
3739 The rounding mode is in bits 30:31 of FPSR, and has the following
3740 settings:
3741 00 Round to nearest
3742 01 Round to 0
3743 10 Round to +inf
3744 11 Round to -inf
3745
3746 FLT_ROUNDS, on the other hand, expects the following:
3747 -1 Undefined
3748 0 Round to 0
3749 1 Round to nearest
3750 2 Round to +inf
3751 3 Round to -inf
3752
3753 To perform the conversion, we do:
3754 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3755 */
3756
3757 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003758 EVT VT = Op.getValueType();
3759 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3760 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003761 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003762
3763 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003765 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003766 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003767
3768 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003769 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003770 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003771 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003772 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003773
3774 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003775 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003776 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003777 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003778 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003779
3780 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003781 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 DAG.getNode(ISD::AND, dl, MVT::i32,
3783 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003784 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 DAG.getNode(ISD::SRL, dl, MVT::i32,
3786 DAG.getNode(ISD::AND, dl, MVT::i32,
3787 DAG.getNode(ISD::XOR, dl, MVT::i32,
3788 CWD, DAG.getConstant(3, MVT::i32)),
3789 DAG.getConstant(3, MVT::i32)),
3790 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003791
Dan Gohman475871a2008-07-27 21:46:04 +00003792 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003794
Duncan Sands83ec4b62008-06-06 12:08:01 +00003795 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003796 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003797}
3798
Dan Gohmand858e902010-04-17 15:26:15 +00003799SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003800 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003801 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003802 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003803 assert(Op.getNumOperands() == 3 &&
3804 VT == Op.getOperand(1).getValueType() &&
3805 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003806
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003807 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003808 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003809 SDValue Lo = Op.getOperand(0);
3810 SDValue Hi = Op.getOperand(1);
3811 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003812 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003813
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003814 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003815 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003816 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3817 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3818 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3819 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003820 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003821 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3822 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3823 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003824 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003825 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003826}
3827
Dan Gohmand858e902010-04-17 15:26:15 +00003828SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003829 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003830 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003831 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003832 assert(Op.getNumOperands() == 3 &&
3833 VT == Op.getOperand(1).getValueType() &&
3834 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003835
Dan Gohman9ed06db2008-03-07 20:36:53 +00003836 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003837 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003838 SDValue Lo = Op.getOperand(0);
3839 SDValue Hi = Op.getOperand(1);
3840 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003841 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003842
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003843 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003844 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003845 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3846 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3847 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3848 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003849 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003850 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3851 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3852 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003853 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003854 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003855}
3856
Dan Gohmand858e902010-04-17 15:26:15 +00003857SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003858 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003859 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003860 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003861 assert(Op.getNumOperands() == 3 &&
3862 VT == Op.getOperand(1).getValueType() &&
3863 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003864
Dan Gohman9ed06db2008-03-07 20:36:53 +00003865 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003866 SDValue Lo = Op.getOperand(0);
3867 SDValue Hi = Op.getOperand(1);
3868 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003869 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003870
Dale Johannesenf5d97892009-02-04 01:48:28 +00003871 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003872 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003873 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3874 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3875 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3876 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003877 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003878 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3879 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3880 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003881 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003882 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003883 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003884}
3885
3886//===----------------------------------------------------------------------===//
3887// Vector related lowering.
3888//
3889
Chris Lattner4a998b92006-04-17 06:00:21 +00003890/// BuildSplatI - Build a canonical splati of Val with an element size of
3891/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003892static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003893 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003894 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003895
Owen Andersone50ed302009-08-10 22:56:29 +00003896 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003898 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003899
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003901
Chris Lattner70fa4932006-12-01 01:45:39 +00003902 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3903 if (Val == -1)
3904 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003905
Owen Andersone50ed302009-08-10 22:56:29 +00003906 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003907
Chris Lattner4a998b92006-04-17 06:00:21 +00003908 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003910 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003911 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003912 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3913 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003914 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003915}
3916
Chris Lattnere7c768e2006-04-18 03:24:30 +00003917/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003918/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003919static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003920 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 EVT DestVT = MVT::Other) {
3922 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003923 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003925}
3926
Chris Lattnere7c768e2006-04-18 03:24:30 +00003927/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3928/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003929static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003930 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 DebugLoc dl, EVT DestVT = MVT::Other) {
3932 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003933 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003935}
3936
3937
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003938/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3939/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003940static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003941 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003942 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003943 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3944 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003945
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003947 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003950 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003951}
3952
Chris Lattnerf1b47082006-04-14 05:19:18 +00003953// If this is a case we can't handle, return null and let the default
3954// expansion code take care of it. If we CAN select this case, and if it
3955// selects to a single instruction, return Op. Otherwise, if we can codegen
3956// this case more efficiently than a constant pool load, lower it to the
3957// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003958SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3959 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003960 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003961 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3962 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003963
Bob Wilson24e338e2009-03-02 23:24:16 +00003964 // Check if this is a splat of a constant value.
3965 APInt APSplatBits, APSplatUndef;
3966 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003967 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003968 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003969 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003970 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003971
Bob Wilsonf2950b02009-03-03 19:26:27 +00003972 unsigned SplatBits = APSplatBits.getZExtValue();
3973 unsigned SplatUndef = APSplatUndef.getZExtValue();
3974 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003975
Bob Wilsonf2950b02009-03-03 19:26:27 +00003976 // First, handle single instruction cases.
3977
3978 // All zeros?
3979 if (SplatBits == 0) {
3980 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3982 SDValue Z = DAG.getConstant(0, MVT::i32);
3983 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003984 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003985 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003986 return Op;
3987 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003988
Bob Wilsonf2950b02009-03-03 19:26:27 +00003989 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3990 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3991 (32-SplatBitSize));
3992 if (SextVal >= -16 && SextVal <= 15)
3993 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003994
3995
Bob Wilsonf2950b02009-03-03 19:26:27 +00003996 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003997
Bob Wilsonf2950b02009-03-03 19:26:27 +00003998 // If this value is in the range [-32,30] and is even, use:
3999 // tmp = VSPLTI[bhw], result = add tmp, tmp
4000 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004002 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004003 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004004 }
4005
4006 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4007 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4008 // for fneg/fabs.
4009 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4010 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004012
4013 // Make the VSLW intrinsic, computing 0x8000_0000.
4014 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4015 OnesV, DAG, dl);
4016
4017 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004019 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004020 }
4021
4022 // Check to see if this is a wide variety of vsplti*, binop self cases.
4023 static const signed char SplatCsts[] = {
4024 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4025 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4026 };
4027
4028 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4029 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4030 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4031 int i = SplatCsts[idx];
4032
4033 // Figure out what shift amount will be used by altivec if shifted by i in
4034 // this splat size.
4035 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4036
4037 // vsplti + shl self.
4038 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004040 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4041 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4042 Intrinsic::ppc_altivec_vslw
4043 };
4044 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004045 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004047
Bob Wilsonf2950b02009-03-03 19:26:27 +00004048 // vsplti + srl self.
4049 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004051 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4052 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4053 Intrinsic::ppc_altivec_vsrw
4054 };
4055 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004056 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004057 }
4058
Bob Wilsonf2950b02009-03-03 19:26:27 +00004059 // vsplti + sra self.
4060 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004062 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4063 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4064 Intrinsic::ppc_altivec_vsraw
4065 };
4066 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004067 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004069
Bob Wilsonf2950b02009-03-03 19:26:27 +00004070 // vsplti + rol self.
4071 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4072 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004074 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4075 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4076 Intrinsic::ppc_altivec_vrlw
4077 };
4078 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004079 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004080 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004081
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004083 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004085 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004086 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004087 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004088 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004090 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004091 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004092 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004093 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004095 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4096 }
4097 }
4098
4099 // Three instruction sequences.
4100
4101 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4102 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4104 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004105 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004106 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004107 }
4108 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4109 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4111 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004112 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004113 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004115
Dan Gohman475871a2008-07-27 21:46:04 +00004116 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004117}
4118
Chris Lattner59138102006-04-17 05:28:54 +00004119/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4120/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004121static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004122 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004123 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004124 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004125 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004126 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004127
Chris Lattner59138102006-04-17 05:28:54 +00004128 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004129 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004130 OP_VMRGHW,
4131 OP_VMRGLW,
4132 OP_VSPLTISW0,
4133 OP_VSPLTISW1,
4134 OP_VSPLTISW2,
4135 OP_VSPLTISW3,
4136 OP_VSLDOI4,
4137 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004138 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004139 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004140
Chris Lattner59138102006-04-17 05:28:54 +00004141 if (OpNum == OP_COPY) {
4142 if (LHSID == (1*9+2)*9+3) return LHS;
4143 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4144 return RHS;
4145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004146
Dan Gohman475871a2008-07-27 21:46:04 +00004147 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004148 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4149 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004150
Nate Begeman9008ca62009-04-27 18:41:29 +00004151 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004152 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004153 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004154 case OP_VMRGHW:
4155 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4156 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4157 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4158 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4159 break;
4160 case OP_VMRGLW:
4161 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4162 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4163 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4164 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4165 break;
4166 case OP_VSPLTISW0:
4167 for (unsigned i = 0; i != 16; ++i)
4168 ShufIdxs[i] = (i&3)+0;
4169 break;
4170 case OP_VSPLTISW1:
4171 for (unsigned i = 0; i != 16; ++i)
4172 ShufIdxs[i] = (i&3)+4;
4173 break;
4174 case OP_VSPLTISW2:
4175 for (unsigned i = 0; i != 16; ++i)
4176 ShufIdxs[i] = (i&3)+8;
4177 break;
4178 case OP_VSPLTISW3:
4179 for (unsigned i = 0; i != 16; ++i)
4180 ShufIdxs[i] = (i&3)+12;
4181 break;
4182 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004183 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004184 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004185 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004186 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004187 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004188 }
Owen Andersone50ed302009-08-10 22:56:29 +00004189 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004190 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4191 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004193 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004194}
4195
Chris Lattnerf1b47082006-04-14 05:19:18 +00004196/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4197/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4198/// return the code it can be lowered into. Worst case, it can always be
4199/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004200SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004201 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004202 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004203 SDValue V1 = Op.getOperand(0);
4204 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004206 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004207
Chris Lattnerf1b47082006-04-14 05:19:18 +00004208 // Cases that are handled by instructions that take permute immediates
4209 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4210 // selected by the instruction selector.
4211 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4213 PPC::isSplatShuffleMask(SVOp, 2) ||
4214 PPC::isSplatShuffleMask(SVOp, 4) ||
4215 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4216 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4217 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4218 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4219 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4220 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4221 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4222 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4223 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004224 return Op;
4225 }
4226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004227
Chris Lattnerf1b47082006-04-14 05:19:18 +00004228 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4229 // and produce a fixed permutation. If any of these match, do not lower to
4230 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4232 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4233 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4234 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4235 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4236 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4237 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4238 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4239 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004240 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004241
Chris Lattner59138102006-04-17 05:28:54 +00004242 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4243 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 SmallVector<int, 16> PermMask;
4245 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004246
Chris Lattner59138102006-04-17 05:28:54 +00004247 unsigned PFIndexes[4];
4248 bool isFourElementShuffle = true;
4249 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4250 unsigned EltNo = 8; // Start out undef.
4251 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004253 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004256 if ((ByteSource & 3) != j) {
4257 isFourElementShuffle = false;
4258 break;
4259 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004260
Chris Lattner59138102006-04-17 05:28:54 +00004261 if (EltNo == 8) {
4262 EltNo = ByteSource/4;
4263 } else if (EltNo != ByteSource/4) {
4264 isFourElementShuffle = false;
4265 break;
4266 }
4267 }
4268 PFIndexes[i] = EltNo;
4269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004270
4271 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004272 // perfect shuffle vector to determine if it is cost effective to do this as
4273 // discrete instructions, or whether we should use a vperm.
4274 if (isFourElementShuffle) {
4275 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004276 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004277 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004278
Chris Lattner59138102006-04-17 05:28:54 +00004279 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4280 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004281
Chris Lattner59138102006-04-17 05:28:54 +00004282 // Determining when to avoid vperm is tricky. Many things affect the cost
4283 // of vperm, particularly how many times the perm mask needs to be computed.
4284 // For example, if the perm mask can be hoisted out of a loop or is already
4285 // used (perhaps because there are multiple permutes with the same shuffle
4286 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4287 // the loop requires an extra register.
4288 //
4289 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004290 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004291 // available, if this block is within a loop, we should avoid using vperm
4292 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004293 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004294 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004295 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004296
Chris Lattnerf1b47082006-04-14 05:19:18 +00004297 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4298 // vector that will get spilled to the constant pool.
4299 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Chris Lattnerf1b47082006-04-14 05:19:18 +00004301 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4302 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004303 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004304 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004305
Dan Gohman475871a2008-07-27 21:46:04 +00004306 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4308 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004309
Chris Lattnerf1b47082006-04-14 05:19:18 +00004310 for (unsigned j = 0; j != BytesPerElement; ++j)
4311 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004316 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004317 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004318}
4319
Chris Lattner90564f22006-04-18 17:59:36 +00004320/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4321/// altivec comparison. If it is, return true and fill in Opc/isDot with
4322/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004323static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004324 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004325 unsigned IntrinsicID =
4326 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004327 CompareOpc = -1;
4328 isDot = false;
4329 switch (IntrinsicID) {
4330 default: return false;
4331 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004332 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4333 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4334 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4335 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4336 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4337 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4338 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4339 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4340 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4341 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4342 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4343 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4344 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004345
Chris Lattner1a635d62006-04-14 06:01:58 +00004346 // Normal Comparisons.
4347 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4348 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4349 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4350 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4351 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4352 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4353 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4354 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4355 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4356 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4357 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4358 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4359 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4360 }
Chris Lattner90564f22006-04-18 17:59:36 +00004361 return true;
4362}
4363
4364/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4365/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004366SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004367 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004368 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4369 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004370 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004371 int CompareOpc;
4372 bool isDot;
4373 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004374 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004375
Chris Lattner90564f22006-04-18 17:59:36 +00004376 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004377 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004378 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004379 Op.getOperand(1), Op.getOperand(2),
4380 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004381 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004383
Chris Lattner1a635d62006-04-14 06:01:58 +00004384 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004385 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004386 Op.getOperand(2), // LHS
4387 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004389 };
Owen Andersone50ed302009-08-10 22:56:29 +00004390 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004391 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004392 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004393 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004394
Chris Lattner1a635d62006-04-14 06:01:58 +00004395 // Now that we have the comparison, emit a copy from the CR to a GPR.
4396 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4398 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004399 CompNode.getValue(1));
4400
Chris Lattner1a635d62006-04-14 06:01:58 +00004401 // Unpack the result based on how the target uses it.
4402 unsigned BitNo; // Bit # of CR6.
4403 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004404 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004405 default: // Can't happen, don't crash on invalid number though.
4406 case 0: // Return the value of the EQ bit of CR6.
4407 BitNo = 0; InvertBit = false;
4408 break;
4409 case 1: // Return the inverted value of the EQ bit of CR6.
4410 BitNo = 0; InvertBit = true;
4411 break;
4412 case 2: // Return the value of the LT bit of CR6.
4413 BitNo = 2; InvertBit = false;
4414 break;
4415 case 3: // Return the inverted value of the LT bit of CR6.
4416 BitNo = 2; InvertBit = true;
4417 break;
4418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004419
Chris Lattner1a635d62006-04-14 06:01:58 +00004420 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4422 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004423 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004424 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4425 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004426
Chris Lattner1a635d62006-04-14 06:01:58 +00004427 // If we are supposed to, toggle the bit.
4428 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4430 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004431 return Flags;
4432}
4433
Scott Michelfdc40a02009-02-17 22:15:04 +00004434SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004435 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004436 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004437 // Create a stack slot that is 16-byte aligned.
4438 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004439 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004440 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004441 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004442
Chris Lattner1a635d62006-04-14 06:01:58 +00004443 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004444 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004445 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004446 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004447 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004448 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004449 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004450}
4451
Dan Gohmand858e902010-04-17 15:26:15 +00004452SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004453 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004455 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004456
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4458 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004459
Dan Gohman475871a2008-07-27 21:46:04 +00004460 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004461 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004462
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004463 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004464 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4465 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4466 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004467
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004468 // Low parts multiplied together, generating 32-bit results (we ignore the
4469 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004470 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004471 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004472
Dan Gohman475871a2008-07-27 21:46:04 +00004473 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004475 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004476 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004477 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4479 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004480 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004481
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004483
Chris Lattnercea2aa72006-04-18 04:28:57 +00004484 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004485 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004487 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004488
Chris Lattner19a81522006-04-18 03:57:35 +00004489 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004490 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004492 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004493
Chris Lattner19a81522006-04-18 03:57:35 +00004494 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004495 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004497 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004498
Chris Lattner19a81522006-04-18 03:57:35 +00004499 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004501 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 Ops[i*2 ] = 2*i+1;
4503 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004504 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004505 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004506 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004507 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004508 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004509}
4510
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004511/// LowerOperation - Provide custom lowering hooks for some operations.
4512///
Dan Gohmand858e902010-04-17 15:26:15 +00004513SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004514 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004515 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004516 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004517 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004518 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004519 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004520 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004521 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004522 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4523 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004524 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004525 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004526
4527 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004528 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004529
Jim Laskeyefc7e522006-12-04 22:04:42 +00004530 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004531 case ISD::DYNAMIC_STACKALLOC:
4532 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004533
Chris Lattner1a635d62006-04-14 06:01:58 +00004534 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004535 case ISD::FP_TO_UINT:
4536 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004537 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004538 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004539 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004540
Chris Lattner1a635d62006-04-14 06:01:58 +00004541 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004542 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4543 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4544 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004545
Chris Lattner1a635d62006-04-14 06:01:58 +00004546 // Vector-related lowering.
4547 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4548 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4549 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4550 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004551 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Chris Lattner3fc027d2007-12-08 06:59:59 +00004553 // Frame & Return address.
4554 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004555 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004556 }
Dan Gohman475871a2008-07-27 21:46:04 +00004557 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004558}
4559
Duncan Sands1607f052008-12-01 11:39:25 +00004560void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4561 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004562 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004563 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004564 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004565 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004566 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004567 assert(false && "Do not know how to custom type legalize this operation!");
4568 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004569 case ISD::VAARG: {
4570 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4571 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4572 return;
4573
4574 EVT VT = N->getValueType(0);
4575
4576 if (VT == MVT::i64) {
4577 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4578
4579 Results.push_back(NewNode);
4580 Results.push_back(NewNode.getValue(1));
4581 }
4582 return;
4583 }
Duncan Sands1607f052008-12-01 11:39:25 +00004584 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 assert(N->getValueType(0) == MVT::ppcf128);
4586 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004587 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004589 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004590 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004592 DAG.getIntPtrConstant(1));
4593
4594 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4595 // of the long double, and puts FPSCR back the way it was. We do not
4596 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004597 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004598 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4599
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004601 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004602 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004603 MFFSreg = Result.getValue(0);
4604 InFlag = Result.getValue(1);
4605
4606 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004607 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004609 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004610 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004611 InFlag = Result.getValue(0);
4612
4613 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004614 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004615 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004616 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004617 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004618 InFlag = Result.getValue(0);
4619
4620 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004621 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004622 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004623 Ops[0] = Lo;
4624 Ops[1] = Hi;
4625 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004626 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004627 FPreg = Result.getValue(0);
4628 InFlag = Result.getValue(1);
4629
4630 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 NodeTys.push_back(MVT::f64);
4632 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004633 Ops[1] = MFFSreg;
4634 Ops[2] = FPreg;
4635 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004636 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004637 FPreg = Result.getValue(0);
4638
4639 // We know the low half is about to be thrown away, so just use something
4640 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004642 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004643 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004644 }
Duncan Sands1607f052008-12-01 11:39:25 +00004645 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004646 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004647 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004648 }
4649}
4650
4651
Chris Lattner1a635d62006-04-14 06:01:58 +00004652//===----------------------------------------------------------------------===//
4653// Other Lowering Code
4654//===----------------------------------------------------------------------===//
4655
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004656MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004657PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004658 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004659 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004660 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4661
4662 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4663 MachineFunction *F = BB->getParent();
4664 MachineFunction::iterator It = BB;
4665 ++It;
4666
4667 unsigned dest = MI->getOperand(0).getReg();
4668 unsigned ptrA = MI->getOperand(1).getReg();
4669 unsigned ptrB = MI->getOperand(2).getReg();
4670 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004671 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004672
4673 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4674 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4675 F->insert(It, loopMBB);
4676 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004677 exitMBB->splice(exitMBB->begin(), BB,
4678 llvm::next(MachineBasicBlock::iterator(MI)),
4679 BB->end());
4680 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004681
4682 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004683 unsigned TmpReg = (!BinOpcode) ? incr :
4684 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004685 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4686 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004687
4688 // thisMBB:
4689 // ...
4690 // fallthrough --> loopMBB
4691 BB->addSuccessor(loopMBB);
4692
4693 // loopMBB:
4694 // l[wd]arx dest, ptr
4695 // add r0, dest, incr
4696 // st[wd]cx. r0, ptr
4697 // bne- loopMBB
4698 // fallthrough --> exitMBB
4699 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004700 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004701 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004702 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004703 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4704 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004705 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004706 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004707 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004708 BB->addSuccessor(loopMBB);
4709 BB->addSuccessor(exitMBB);
4710
4711 // exitMBB:
4712 // ...
4713 BB = exitMBB;
4714 return BB;
4715}
4716
4717MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004718PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004719 MachineBasicBlock *BB,
4720 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004721 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004722 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004723 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4724 // In 64 bit mode we have to use 64 bits for addresses, even though the
4725 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4726 // registers without caring whether they're 32 or 64, but here we're
4727 // doing actual arithmetic on the addresses.
4728 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004729 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004730
4731 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4732 MachineFunction *F = BB->getParent();
4733 MachineFunction::iterator It = BB;
4734 ++It;
4735
4736 unsigned dest = MI->getOperand(0).getReg();
4737 unsigned ptrA = MI->getOperand(1).getReg();
4738 unsigned ptrB = MI->getOperand(2).getReg();
4739 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004740 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004741
4742 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4743 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4744 F->insert(It, loopMBB);
4745 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004746 exitMBB->splice(exitMBB->begin(), BB,
4747 llvm::next(MachineBasicBlock::iterator(MI)),
4748 BB->end());
4749 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004750
4751 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004752 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004753 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4754 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004755 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4756 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4757 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4758 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4759 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4760 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4761 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4762 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4763 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4764 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004765 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004766 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004767 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004768
4769 // thisMBB:
4770 // ...
4771 // fallthrough --> loopMBB
4772 BB->addSuccessor(loopMBB);
4773
4774 // The 4-byte load must be aligned, while a char or short may be
4775 // anywhere in the word. Hence all this nasty bookkeeping code.
4776 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4777 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004778 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004779 // rlwinm ptr, ptr1, 0, 0, 29
4780 // slw incr2, incr, shift
4781 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4782 // slw mask, mask2, shift
4783 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004784 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004785 // add tmp, tmpDest, incr2
4786 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004787 // and tmp3, tmp, mask
4788 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004789 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004790 // bne- loopMBB
4791 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004792 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004793 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004794 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004795 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004796 .addReg(ptrA).addReg(ptrB);
4797 } else {
4798 Ptr1Reg = ptrB;
4799 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004800 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004801 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004802 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004803 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4804 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004805 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004806 .addReg(Ptr1Reg).addImm(0).addImm(61);
4807 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004808 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004809 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004810 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004811 .addReg(incr).addReg(ShiftReg);
4812 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004813 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004814 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004815 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4816 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004817 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004818 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004819 .addReg(Mask2Reg).addReg(ShiftReg);
4820
4821 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004822 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004823 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004824 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004825 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004826 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004827 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004828 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004829 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004830 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004831 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004832 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004833 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004834 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004835 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004836 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004837 BB->addSuccessor(loopMBB);
4838 BB->addSuccessor(exitMBB);
4839
4840 // exitMBB:
4841 // ...
4842 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004843 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4844 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004845 return BB;
4846}
4847
4848MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004849PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004850 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004851 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004852
4853 // To "insert" these instructions we actually have to insert their
4854 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004855 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004856 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004857 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004858
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004859 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004860
4861 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4862 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4863 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4864 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4865 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4866
4867 // The incoming instruction knows the destination vreg to set, the
4868 // condition code register to branch on, the true/false values to
4869 // select between, and a branch opcode to use.
4870
4871 // thisMBB:
4872 // ...
4873 // TrueVal = ...
4874 // cmpTY ccX, r1, r2
4875 // bCC copy1MBB
4876 // fallthrough --> copy0MBB
4877 MachineBasicBlock *thisMBB = BB;
4878 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4879 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4880 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004881 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004882 F->insert(It, copy0MBB);
4883 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004884
4885 // Transfer the remainder of BB and its successor edges to sinkMBB.
4886 sinkMBB->splice(sinkMBB->begin(), BB,
4887 llvm::next(MachineBasicBlock::iterator(MI)),
4888 BB->end());
4889 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4890
Evan Cheng53301922008-07-12 02:23:19 +00004891 // Next, add the true and fallthrough blocks as its successors.
4892 BB->addSuccessor(copy0MBB);
4893 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004894
Dan Gohman14152b42010-07-06 20:24:04 +00004895 BuildMI(BB, dl, TII->get(PPC::BCC))
4896 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4897
Evan Cheng53301922008-07-12 02:23:19 +00004898 // copy0MBB:
4899 // %FalseValue = ...
4900 // # fallthrough to sinkMBB
4901 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004902
Evan Cheng53301922008-07-12 02:23:19 +00004903 // Update machine-CFG edges
4904 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004905
Evan Cheng53301922008-07-12 02:23:19 +00004906 // sinkMBB:
4907 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4908 // ...
4909 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004910 BuildMI(*BB, BB->begin(), dl,
4911 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004912 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4913 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4914 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004915 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4916 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4917 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4918 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004919 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4920 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4921 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4922 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004923
4924 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4925 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4926 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4927 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004928 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4929 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4930 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4931 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004932
4933 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4934 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4935 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4936 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004937 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4938 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4939 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4940 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004941
4942 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4943 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4944 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4945 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004946 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4947 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4948 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4949 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004950
4951 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004952 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004953 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004954 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004955 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004956 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004957 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004958 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004959
4960 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4961 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4963 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004964 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4965 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4967 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004968
Dale Johannesen0e55f062008-08-29 18:29:46 +00004969 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4970 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4971 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4972 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4973 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4974 BB = EmitAtomicBinary(MI, BB, false, 0);
4975 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4976 BB = EmitAtomicBinary(MI, BB, true, 0);
4977
Evan Cheng53301922008-07-12 02:23:19 +00004978 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4979 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4980 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4981
4982 unsigned dest = MI->getOperand(0).getReg();
4983 unsigned ptrA = MI->getOperand(1).getReg();
4984 unsigned ptrB = MI->getOperand(2).getReg();
4985 unsigned oldval = MI->getOperand(3).getReg();
4986 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004987 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004988
Dale Johannesen65e39732008-08-25 18:53:26 +00004989 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4990 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4991 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004992 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004993 F->insert(It, loop1MBB);
4994 F->insert(It, loop2MBB);
4995 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004996 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004997 exitMBB->splice(exitMBB->begin(), BB,
4998 llvm::next(MachineBasicBlock::iterator(MI)),
4999 BB->end());
5000 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005001
5002 // thisMBB:
5003 // ...
5004 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005005 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005006
Dale Johannesen65e39732008-08-25 18:53:26 +00005007 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005008 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005009 // cmp[wd] dest, oldval
5010 // bne- midMBB
5011 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005012 // st[wd]cx. newval, ptr
5013 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005014 // b exitBB
5015 // midMBB:
5016 // st[wd]cx. dest, ptr
5017 // exitBB:
5018 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005019 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005020 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005021 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005022 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005023 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005024 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5025 BB->addSuccessor(loop2MBB);
5026 BB->addSuccessor(midMBB);
5027
5028 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005029 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005030 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005031 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005032 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005033 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005034 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005035 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005036
Dale Johannesen65e39732008-08-25 18:53:26 +00005037 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005038 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005039 .addReg(dest).addReg(ptrA).addReg(ptrB);
5040 BB->addSuccessor(exitMBB);
5041
Evan Cheng53301922008-07-12 02:23:19 +00005042 // exitMBB:
5043 // ...
5044 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005045 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5046 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5047 // We must use 64-bit registers for addresses when targeting 64-bit,
5048 // since we're actually doing arithmetic on them. Other registers
5049 // can be 32-bit.
5050 bool is64bit = PPCSubTarget.isPPC64();
5051 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5052
5053 unsigned dest = MI->getOperand(0).getReg();
5054 unsigned ptrA = MI->getOperand(1).getReg();
5055 unsigned ptrB = MI->getOperand(2).getReg();
5056 unsigned oldval = MI->getOperand(3).getReg();
5057 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005058 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005059
5060 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5061 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5062 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5063 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5064 F->insert(It, loop1MBB);
5065 F->insert(It, loop2MBB);
5066 F->insert(It, midMBB);
5067 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005068 exitMBB->splice(exitMBB->begin(), BB,
5069 llvm::next(MachineBasicBlock::iterator(MI)),
5070 BB->end());
5071 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005072
5073 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005074 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005075 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5076 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005077 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5078 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5079 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5080 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5081 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5082 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5083 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5084 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5085 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5086 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5087 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5088 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5089 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5090 unsigned Ptr1Reg;
5091 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005092 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005093 // thisMBB:
5094 // ...
5095 // fallthrough --> loopMBB
5096 BB->addSuccessor(loop1MBB);
5097
5098 // The 4-byte load must be aligned, while a char or short may be
5099 // anywhere in the word. Hence all this nasty bookkeeping code.
5100 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5101 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005102 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005103 // rlwinm ptr, ptr1, 0, 0, 29
5104 // slw newval2, newval, shift
5105 // slw oldval2, oldval,shift
5106 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5107 // slw mask, mask2, shift
5108 // and newval3, newval2, mask
5109 // and oldval3, oldval2, mask
5110 // loop1MBB:
5111 // lwarx tmpDest, ptr
5112 // and tmp, tmpDest, mask
5113 // cmpw tmp, oldval3
5114 // bne- midMBB
5115 // loop2MBB:
5116 // andc tmp2, tmpDest, mask
5117 // or tmp4, tmp2, newval3
5118 // stwcx. tmp4, ptr
5119 // bne- loop1MBB
5120 // b exitBB
5121 // midMBB:
5122 // stwcx. tmpDest, ptr
5123 // exitBB:
5124 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005125 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005126 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005127 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005128 .addReg(ptrA).addReg(ptrB);
5129 } else {
5130 Ptr1Reg = ptrB;
5131 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005132 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005133 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005134 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005135 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5136 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005137 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005138 .addReg(Ptr1Reg).addImm(0).addImm(61);
5139 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005140 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005141 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005142 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005143 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005144 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005145 .addReg(oldval).addReg(ShiftReg);
5146 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005147 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005148 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005149 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5150 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5151 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005152 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005153 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005154 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005155 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005156 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005157 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005158 .addReg(OldVal2Reg).addReg(MaskReg);
5159
5160 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005161 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005162 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005163 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5164 .addReg(TmpDestReg).addReg(MaskReg);
5165 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005166 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005167 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005168 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5169 BB->addSuccessor(loop2MBB);
5170 BB->addSuccessor(midMBB);
5171
5172 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005173 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5174 .addReg(TmpDestReg).addReg(MaskReg);
5175 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5176 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5177 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005178 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005179 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005180 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005182 BB->addSuccessor(loop1MBB);
5183 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005184
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005185 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005186 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005187 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005188 BB->addSuccessor(exitMBB);
5189
5190 // exitMBB:
5191 // ...
5192 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005193 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5194 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005195 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005196 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005197 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005198
Dan Gohman14152b42010-07-06 20:24:04 +00005199 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005200 return BB;
5201}
5202
Chris Lattner1a635d62006-04-14 06:01:58 +00005203//===----------------------------------------------------------------------===//
5204// Target Optimization Hooks
5205//===----------------------------------------------------------------------===//
5206
Duncan Sands25cf2272008-11-24 14:53:14 +00005207SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5208 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005209 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005210 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005211 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005212 switch (N->getOpcode()) {
5213 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005214 case PPCISD::SHL:
5215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005216 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005217 return N->getOperand(0);
5218 }
5219 break;
5220 case PPCISD::SRL:
5221 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005222 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005223 return N->getOperand(0);
5224 }
5225 break;
5226 case PPCISD::SRA:
5227 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005228 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005229 C->isAllOnesValue()) // -1 >>s V -> -1.
5230 return N->getOperand(0);
5231 }
5232 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005233
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005234 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005235 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005236 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5237 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5238 // We allow the src/dst to be either f32/f64, but the intermediate
5239 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005240 if (N->getOperand(0).getValueType() == MVT::i64 &&
5241 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005242 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005243 if (Val.getValueType() == MVT::f32) {
5244 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005245 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005247
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005249 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005251 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 if (N->getValueType(0) == MVT::f32) {
5253 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005254 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005255 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005256 }
5257 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005259 // If the intermediate type is i32, we can avoid the load/store here
5260 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005261 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005262 }
5263 }
5264 break;
Chris Lattner51269842006-03-01 05:50:56 +00005265 case ISD::STORE:
5266 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5267 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005268 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005269 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 N->getOperand(1).getValueType() == MVT::i32 &&
5271 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005272 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 if (Val.getValueType() == MVT::f32) {
5274 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005275 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005276 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005278 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005279
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005281 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005282 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005283 return Val;
5284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattnerd9989382006-07-10 20:56:58 +00005286 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005287 if (cast<StoreSDNode>(N)->isUnindexed() &&
5288 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005289 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 (N->getOperand(1).getValueType() == MVT::i32 ||
5291 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005293 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 if (BSwapOp.getValueType() == MVT::i16)
5295 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005296
Dan Gohmanc76909a2009-09-25 20:36:54 +00005297 SDValue Ops[] = {
5298 N->getOperand(0), BSwapOp, N->getOperand(2),
5299 DAG.getValueType(N->getOperand(1).getValueType())
5300 };
5301 return
5302 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5303 Ops, array_lengthof(Ops),
5304 cast<StoreSDNode>(N)->getMemoryVT(),
5305 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005306 }
5307 break;
5308 case ISD::BSWAP:
5309 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005310 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005311 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005313 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005314 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005315 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005316 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005317 LD->getChain(), // Chain
5318 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005319 DAG.getValueType(N->getValueType(0)) // VT
5320 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005321 SDValue BSLoad =
5322 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5323 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5324 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005325
Scott Michelfdc40a02009-02-17 22:15:04 +00005326 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005327 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005328 if (N->getValueType(0) == MVT::i16)
5329 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005330
Chris Lattnerd9989382006-07-10 20:56:58 +00005331 // First, combine the bswap away. This makes the value produced by the
5332 // load dead.
5333 DCI.CombineTo(N, ResVal);
5334
5335 // Next, combine the load away, we give it a bogus result value but a real
5336 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005337 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Chris Lattnerd9989382006-07-10 20:56:58 +00005339 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005340 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005341 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005342
Chris Lattner51269842006-03-01 05:50:56 +00005343 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005344 case PPCISD::VCMP: {
5345 // If a VCMPo node already exists with exactly the same operands as this
5346 // node, use its result instead of this node (VCMPo computes both a CR6 and
5347 // a normal output).
5348 //
5349 if (!N->getOperand(0).hasOneUse() &&
5350 !N->getOperand(1).hasOneUse() &&
5351 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005352
Chris Lattner4468c222006-03-31 06:02:07 +00005353 // Scan all of the users of the LHS, looking for VCMPo's that match.
5354 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005355
Gabor Greifba36cb52008-08-28 21:40:38 +00005356 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005357 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5358 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005359 if (UI->getOpcode() == PPCISD::VCMPo &&
5360 UI->getOperand(1) == N->getOperand(1) &&
5361 UI->getOperand(2) == N->getOperand(2) &&
5362 UI->getOperand(0) == N->getOperand(0)) {
5363 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005364 break;
5365 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Chris Lattner00901202006-04-18 18:28:22 +00005367 // If there is no VCMPo node, or if the flag value has a single use, don't
5368 // transform this.
5369 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5370 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005371
5372 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005373 // chain, this transformation is more complex. Note that multiple things
5374 // could use the value result, which we should ignore.
5375 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005376 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005377 FlagUser == 0; ++UI) {
5378 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005379 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005380 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005381 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005382 FlagUser = User;
5383 break;
5384 }
5385 }
5386 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005387
Chris Lattner00901202006-04-18 18:28:22 +00005388 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5389 // give up for right now.
5390 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005391 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005392 }
5393 break;
5394 }
Chris Lattner90564f22006-04-18 17:59:36 +00005395 case ISD::BR_CC: {
5396 // If this is a branch on an altivec predicate comparison, lower this so
5397 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5398 // lowering is done pre-legalize, because the legalizer lowers the predicate
5399 // compare down to code that is difficult to reassemble.
5400 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005401 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005402 int CompareOpc;
5403 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005404
Chris Lattner90564f22006-04-18 17:59:36 +00005405 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5406 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5407 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5408 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005409
Chris Lattner90564f22006-04-18 17:59:36 +00005410 // If this is a comparison against something other than 0/1, then we know
5411 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005412 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005413 if (Val != 0 && Val != 1) {
5414 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5415 return N->getOperand(0);
5416 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005418 N->getOperand(0), N->getOperand(4));
5419 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005420
Chris Lattner90564f22006-04-18 17:59:36 +00005421 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattner90564f22006-04-18 17:59:36 +00005423 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005424 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005425 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005426 LHS.getOperand(2), // LHS of compare
5427 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005429 };
Chris Lattner90564f22006-04-18 17:59:36 +00005430 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005431 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005432 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Chris Lattner90564f22006-04-18 17:59:36 +00005434 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005435 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005436 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005437 default: // Can't happen, don't crash on invalid number though.
5438 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005439 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005440 break;
5441 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005442 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005443 break;
5444 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005445 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005446 break;
5447 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005448 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005449 break;
5450 }
5451
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5453 DAG.getConstant(CompOpc, MVT::i32),
5454 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005455 N->getOperand(4), CompNode.getValue(1));
5456 }
5457 break;
5458 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005459 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
Dan Gohman475871a2008-07-27 21:46:04 +00005461 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005462}
5463
Chris Lattner1a635d62006-04-14 06:01:58 +00005464//===----------------------------------------------------------------------===//
5465// Inline Assembly Support
5466//===----------------------------------------------------------------------===//
5467
Dan Gohman475871a2008-07-27 21:46:04 +00005468void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005469 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005470 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005471 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005472 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005473 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005474 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005475 switch (Op.getOpcode()) {
5476 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005477 case PPCISD::LBRX: {
5478 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005479 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005480 KnownZero = 0xFFFF0000;
5481 break;
5482 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005483 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005484 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005485 default: break;
5486 case Intrinsic::ppc_altivec_vcmpbfp_p:
5487 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5488 case Intrinsic::ppc_altivec_vcmpequb_p:
5489 case Intrinsic::ppc_altivec_vcmpequh_p:
5490 case Intrinsic::ppc_altivec_vcmpequw_p:
5491 case Intrinsic::ppc_altivec_vcmpgefp_p:
5492 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5493 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5494 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5495 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5496 case Intrinsic::ppc_altivec_vcmpgtub_p:
5497 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5498 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5499 KnownZero = ~1U; // All bits but the low one are known to be zero.
5500 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005501 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005502 }
5503 }
5504}
5505
5506
Chris Lattner4234f572007-03-25 02:14:49 +00005507/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005508/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005509PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005510PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5511 if (Constraint.size() == 1) {
5512 switch (Constraint[0]) {
5513 default: break;
5514 case 'b':
5515 case 'r':
5516 case 'f':
5517 case 'v':
5518 case 'y':
5519 return C_RegisterClass;
5520 }
5521 }
5522 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005523}
5524
John Thompson44ab89e2010-10-29 17:29:13 +00005525/// Examine constraint type and operand type and determine a weight value.
5526/// This object must already have been set up with the operand type
5527/// and the current alternative constraint selected.
5528TargetLowering::ConstraintWeight
5529PPCTargetLowering::getSingleConstraintMatchWeight(
5530 AsmOperandInfo &info, const char *constraint) const {
5531 ConstraintWeight weight = CW_Invalid;
5532 Value *CallOperandVal = info.CallOperandVal;
5533 // If we don't have a value, we can't do a match,
5534 // but allow it at the lowest weight.
5535 if (CallOperandVal == NULL)
5536 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005537 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005538 // Look at the constraint type.
5539 switch (*constraint) {
5540 default:
5541 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5542 break;
5543 case 'b':
5544 if (type->isIntegerTy())
5545 weight = CW_Register;
5546 break;
5547 case 'f':
5548 if (type->isFloatTy())
5549 weight = CW_Register;
5550 break;
5551 case 'd':
5552 if (type->isDoubleTy())
5553 weight = CW_Register;
5554 break;
5555 case 'v':
5556 if (type->isVectorTy())
5557 weight = CW_Register;
5558 break;
5559 case 'y':
5560 weight = CW_Register;
5561 break;
5562 }
5563 return weight;
5564}
5565
Scott Michelfdc40a02009-02-17 22:15:04 +00005566std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005567PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005568 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005569 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005570 // GCC RS6000 Constraint Letters
5571 switch (Constraint[0]) {
5572 case 'b': // R1-R31
5573 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005575 return std::make_pair(0U, PPC::G8RCRegisterClass);
5576 return std::make_pair(0U, PPC::GPRCRegisterClass);
5577 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005579 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005581 return std::make_pair(0U, PPC::F8RCRegisterClass);
5582 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005583 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005584 return std::make_pair(0U, PPC::VRRCRegisterClass);
5585 case 'y': // crrc
5586 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005587 }
5588 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005589
Chris Lattner331d1bc2006-11-02 01:44:04 +00005590 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005591}
Chris Lattner763317d2006-02-07 00:47:13 +00005592
Chris Lattner331d1bc2006-11-02 01:44:04 +00005593
Chris Lattner48884cd2007-08-25 00:47:38 +00005594/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005595/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005596void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005597 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005598 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005599 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005600 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005601
Eric Christopher100c8332011-06-02 23:16:42 +00005602 // Only support length 1 constraints.
5603 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005604
Eric Christopher100c8332011-06-02 23:16:42 +00005605 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005606 switch (Letter) {
5607 default: break;
5608 case 'I':
5609 case 'J':
5610 case 'K':
5611 case 'L':
5612 case 'M':
5613 case 'N':
5614 case 'O':
5615 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005616 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005617 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005618 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005619 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005620 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005621 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005622 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005623 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005624 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005625 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5626 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005627 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005628 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005629 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005630 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005631 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005632 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005633 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005634 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005635 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005636 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005637 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005638 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005639 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005640 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005641 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005642 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005643 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005644 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005645 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005646 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005647 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005648 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005649 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005650 }
5651 break;
5652 }
5653 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005654
Gabor Greifba36cb52008-08-28 21:40:38 +00005655 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005656 Ops.push_back(Result);
5657 return;
5658 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005659
Chris Lattner763317d2006-02-07 00:47:13 +00005660 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005661 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005662}
Evan Chengc4c62572006-03-13 23:20:37 +00005663
Chris Lattnerc9addb72007-03-30 23:15:24 +00005664// isLegalAddressingMode - Return true if the addressing mode represented
5665// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005666bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005667 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005668 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005669
Chris Lattnerc9addb72007-03-30 23:15:24 +00005670 // PPC allows a sign-extended 16-bit immediate field.
5671 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5672 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005673
Chris Lattnerc9addb72007-03-30 23:15:24 +00005674 // No global is ever allowed as a base.
5675 if (AM.BaseGV)
5676 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005677
5678 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005679 switch (AM.Scale) {
5680 case 0: // "r+i" or just "i", depending on HasBaseReg.
5681 break;
5682 case 1:
5683 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5684 return false;
5685 // Otherwise we have r+r or r+i.
5686 break;
5687 case 2:
5688 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5689 return false;
5690 // Allow 2*r as r+r.
5691 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005692 default:
5693 // No other scales are supported.
5694 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005695 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005696
Chris Lattnerc9addb72007-03-30 23:15:24 +00005697 return true;
5698}
5699
Evan Chengc4c62572006-03-13 23:20:37 +00005700/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005701/// as the offset of the target addressing mode for load / store of the
5702/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005703bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005704 // PPC allows a sign-extended 16-bit immediate field.
5705 return (V > -(1 << 16) && V < (1 << 16)-1);
5706}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005707
5708bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005709 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005710}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005711
Dan Gohmand858e902010-04-17 15:26:15 +00005712SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5713 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005714 MachineFunction &MF = DAG.getMachineFunction();
5715 MachineFrameInfo *MFI = MF.getFrameInfo();
5716 MFI->setReturnAddressIsTaken(true);
5717
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005718 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005719 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005720
Dale Johannesen08673d22010-05-03 22:59:34 +00005721 // Make sure the function does not optimize away the store of the RA to
5722 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005723 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005724 FuncInfo->setLRStoreRequired();
5725 bool isPPC64 = PPCSubTarget.isPPC64();
5726 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5727
5728 if (Depth > 0) {
5729 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5730 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005731
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005732 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005733 isPPC64? MVT::i64 : MVT::i32);
5734 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5735 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5736 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005737 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005738 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005739
Chris Lattner3fc027d2007-12-08 06:59:59 +00005740 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005741 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005742 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005743 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005744}
5745
Dan Gohmand858e902010-04-17 15:26:15 +00005746SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5747 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005748 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005749 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005750
Owen Andersone50ed302009-08-10 22:56:29 +00005751 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005753
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005754 MachineFunction &MF = DAG.getMachineFunction();
5755 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005756 MFI->setFrameAddressIsTaken(true);
5757 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5758 MFI->getStackSize() &&
5759 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5760 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5761 (is31 ? PPC::R31 : PPC::R1);
5762 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5763 PtrVT);
5764 while (Depth--)
5765 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005766 FrameAddr, MachinePointerInfo(), false, false,
5767 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005768 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005769}
Dan Gohman54aeea32008-10-21 03:41:46 +00005770
5771bool
5772PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5773 // The PowerPC target isn't yet aware of offsets.
5774 return false;
5775}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005776
Evan Cheng42642d02010-04-01 20:10:42 +00005777/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005778/// and store operations as a result of memset, memcpy, and memmove
5779/// lowering. If DstAlign is zero that means it's safe to destination
5780/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5781/// means there isn't a need to check it against alignment requirement,
5782/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005783/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005784/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005785/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5786/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005787/// It returns EVT::Other if the type should be determined using generic
5788/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005789EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5790 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005791 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005792 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005793 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005794 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005796 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005798 }
5799}