blob: 818940490f11f54c679c5a9e2cd884af1f6bd0e9 [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Chad Rosier053e69a2011-11-16 21:05:28 +000042#define DEBUG_TYPE "isel"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000043#include "llvm/DebugInfo.h"
Dan Gohman33134c42008-09-25 17:05:24 +000044#include "llvm/Function.h"
45#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000046#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000047#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000048#include "llvm/Operator.h"
Eli Friedman2586b8f2011-05-16 20:27:46 +000049#include "llvm/CodeGen/Analysis.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000051#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000052#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000053#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000054#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000055#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000056#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057#include "llvm/Target/TargetInstrInfo.h"
Bob Wilsond49edb72012-08-03 04:06:28 +000058#include "llvm/Target/TargetLibraryInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000059#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000060#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000061#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000062#include "llvm/Support/Debug.h"
Chad Rosier053e69a2011-11-16 21:05:28 +000063#include "llvm/ADT/Statistic.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000064using namespace llvm;
65
Chad Rosieraa5656c2011-11-28 19:59:09 +000066STATISTIC(NumFastIselSuccessIndependent, "Number of insts selected by "
67 "target-independent selector");
68STATISTIC(NumFastIselSuccessTarget, "Number of insts selected by "
69 "target-specific selector");
Chad Rosierae6f2cb2011-11-29 19:40:47 +000070STATISTIC(NumFastIselDead, "Number of dead insts removed on failure");
Chad Rosier053e69a2011-11-16 21:05:28 +000071
Dan Gohman84023e02010-07-10 09:00:22 +000072/// startNewBlock - Set the current block to which generated machine
73/// instructions will be appended, and clear the local CSE map.
74///
75void FastISel::startNewBlock() {
76 LocalValueMap.clear();
77
Ivan Krasin74af88a2011-08-18 22:06:10 +000078 EmitStartPt = 0;
Dan Gohman84023e02010-07-10 09:00:22 +000079
Ivan Krasin74af88a2011-08-18 22:06:10 +000080 // Advance the emit start point past any EH_LABEL instructions.
Dan Gohman84023e02010-07-10 09:00:22 +000081 MachineBasicBlock::iterator
82 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
83 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
Ivan Krasin74af88a2011-08-18 22:06:10 +000084 EmitStartPt = I;
Dan Gohman84023e02010-07-10 09:00:22 +000085 ++I;
86 }
Ivan Krasin74af88a2011-08-18 22:06:10 +000087 LastLocalValue = EmitStartPt;
88}
89
90void FastISel::flushLocalValueMap() {
91 LocalValueMap.clear();
92 LastLocalValue = EmitStartPt;
93 recomputeInsertPt();
Dan Gohman84023e02010-07-10 09:00:22 +000094}
95
Dan Gohmana6cb6412010-05-11 23:54:07 +000096bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000097 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000098 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000099 if (!I)
100 return false;
101
102 // No-op casts are trivially coalesced by fast-isel.
103 if (const CastInst *Cast = dyn_cast<CastInst>(I))
104 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
105 !hasTrivialKill(Cast->getOperand(0)))
106 return false;
107
Chad Rosier22b34cc2011-11-15 23:34:05 +0000108 // GEPs with all zero indices are trivially coalesced by fast-isel.
109 if (const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(I))
110 if (GEP->hasAllZeroIndices() && !hasTrivialKill(GEP->getOperand(0)))
111 return false;
112
Dan Gohman7f0d6952010-05-14 22:53:18 +0000113 // Only instructions with a single use in the same basic block are considered
114 // to have trivial kills.
115 return I->hasOneUse() &&
116 !(I->getOpcode() == Instruction::BitCast ||
117 I->getOpcode() == Instruction::PtrToInt ||
118 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +0000119 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000120}
121
Dan Gohman46510a72010-04-15 01:51:59 +0000122unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000123 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000124 // Don't handle non-simple values in FastISel.
125 if (!RealVT.isSimple())
126 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000127
128 // Ignore illegal types. We must do this before looking up the value
129 // in ValueMap because Arguments are given virtual registers regardless
130 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000132 if (!TLI.isTypeLegal(VT)) {
Eli Friedman76927d732011-05-25 23:49:02 +0000133 // Handle integer promotions, though, because they're common and easy.
134 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000136 else
137 return 0;
138 }
139
Eric Christopher4e270272012-03-20 01:07:47 +0000140 // Look up the value to see if we already have a register for it.
141 unsigned Reg = lookUpRegForValue(V);
Dan Gohman104e4ce2008-09-03 23:32:19 +0000142 if (Reg != 0)
143 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000144
Dan Gohman97c94b82010-05-06 00:02:14 +0000145 // In bottom-up mode, just create the virtual register which will be used
146 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000147 if (isa<Instruction>(V) &&
148 (!isa<AllocaInst>(V) ||
149 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
150 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000151
Eric Christopher96bd4412012-10-02 21:16:50 +0000152 MachineBasicBlock::iterator SaveIter = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000153
154 // Materialize the value in a register. Emit any instructions in the
155 // local value area.
156 Reg = materializeRegForValue(V, VT);
157
Eric Christopher96bd4412012-10-02 21:16:50 +0000158 leaveLocalValueArea(SaveIter);
Dan Gohman84023e02010-07-10 09:00:22 +0000159
160 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000161}
162
Eric Christopher44a2c342010-08-17 01:30:33 +0000163/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000164/// called when the value isn't already available in a register and must
165/// be materialized with new instructions.
166unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
167 unsigned Reg = 0;
168
Dan Gohman46510a72010-04-15 01:51:59 +0000169 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000170 if (CI->getValue().getActiveBits() <= 64)
171 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000172 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000173 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000174 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000175 // Translate this as an integer zero so that it can be
176 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000177 Reg =
178 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000179 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedmanbd125382011-04-28 00:42:03 +0000180 if (CF->isNullValue()) {
Eli Friedman2790ba82011-04-27 22:41:55 +0000181 Reg = TargetMaterializeFloatZero(CF);
182 } else {
183 // Try to emit the constant directly.
184 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
185 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000186
187 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000188 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000189 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000190 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000191
192 uint64_t x[2];
193 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000194 bool isExact;
195 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
Eric Christopherc415af22012-03-20 01:07:56 +0000196 APFloat::rmTowardZero, &isExact);
Dale Johannesen23a98552008-10-09 23:00:39 +0000197 if (isExact) {
Jeffrey Yasskin3ba292d2011-07-18 21:45:40 +0000198 APInt IntVal(IntBitWidth, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000199
Owen Andersone922c022009-07-22 00:24:57 +0000200 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000201 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000202 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000203 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
204 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000205 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000206 }
Dan Gohman46510a72010-04-15 01:51:59 +0000207 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000208 if (!SelectOperator(Op, Op->getOpcode()))
209 if (!isa<Instruction>(Op) ||
210 !TargetSelectInstruction(cast<Instruction>(Op)))
211 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000212 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000213 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000214 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000215 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
216 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000217 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000218
Dan Gohmandceffe62008-09-25 01:28:51 +0000219 // If target-independent code couldn't handle the value, give target-specific
220 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000221 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000222 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000223
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000224 // Don't cache constant materializations in the general ValueMap.
225 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000226 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000227 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000228 LastLocalValue = MRI.getVRegDef(Reg);
229 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000230 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000231}
232
Dan Gohman46510a72010-04-15 01:51:59 +0000233unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000234 // Look up the value to see if we already have a register for it. We
235 // cache values defined by Instructions across blocks, and other values
236 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000237 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000238 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
239 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000240 return I->second;
Eric Christopher96bd4412012-10-02 21:16:50 +0000241 unsigned Reg = LocalValueMap[V];
242
243 // If we managed to find a register here then go ahead and replace the
244 // current location with the location we're currently emitted for,
245 // 'moving' the value to a place that's closer to where it originally
246 // started.
247 if (Reg)
248 MRI.getVRegDef(Reg)->setDebugLoc(DL);
249
250 return Reg;
Evan Cheng59fbc802008-09-09 01:26:59 +0000251}
252
Owen Andersoncc54e762008-08-30 00:38:46 +0000253/// UpdateValueMap - Update the value map to include the new mapping for this
254/// instruction, or insert an extra copy to get the result in a previous
255/// determined register.
256/// NOTE: This is only necessary because we might select a block that uses
257/// a value before we select the block that defines the value. It might be
258/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedman482feb32011-05-16 21:06:17 +0000259void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000260 if (!isa<Instruction>(I)) {
261 LocalValueMap[I] = Reg;
Eli Friedman482feb32011-05-16 21:06:17 +0000262 return;
Dan Gohman40b189e2008-09-05 18:18:20 +0000263 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000264
Dan Gohmana4160c32010-07-07 16:29:44 +0000265 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000266 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000267 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000268 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000269 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000270 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedman482feb32011-05-16 21:06:17 +0000271 for (unsigned i = 0; i < NumRegs; i++)
272 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohman84023e02010-07-10 09:00:22 +0000273
274 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000275 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000276}
277
Dan Gohmana6cb6412010-05-11 23:54:07 +0000278std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000279 unsigned IdxN = getRegForValue(Idx);
280 if (IdxN == 0)
281 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000282 return std::pair<unsigned, bool>(0, false);
283
284 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000285
286 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000287 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000288 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000289 if (IdxVT.bitsLT(PtrVT)) {
290 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
291 IdxN, IdxNIsKill);
292 IdxNIsKill = true;
293 }
294 else if (IdxVT.bitsGT(PtrVT)) {
295 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
296 IdxN, IdxNIsKill);
297 IdxNIsKill = true;
298 }
299 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000300}
301
Dan Gohman84023e02010-07-10 09:00:22 +0000302void FastISel::recomputeInsertPt() {
303 if (getLastLocalValue()) {
304 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000305 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000306 ++FuncInfo.InsertPt;
307 } else
308 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
309
310 // Now skip past any EH_LABELs, which must remain at the beginning.
311 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
312 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
313 ++FuncInfo.InsertPt;
314}
315
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000316void FastISel::removeDeadCode(MachineBasicBlock::iterator I,
317 MachineBasicBlock::iterator E) {
318 assert (I && E && std::distance(I, E) > 0 && "Invalid iterator!");
319 while (I != E) {
320 MachineInstr *Dead = &*I;
321 ++I;
322 Dead->eraseFromParent();
323 ++NumFastIselDead;
324 }
325 recomputeInsertPt();
326}
327
Eric Christopher96bd4412012-10-02 21:16:50 +0000328MachineBasicBlock::iterator FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000329 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
330 recomputeInsertPt();
Eric Christopher96bd4412012-10-02 21:16:50 +0000331 return OldInsertPt;
Dan Gohman84023e02010-07-10 09:00:22 +0000332}
333
Eric Christopher96bd4412012-10-02 21:16:50 +0000334void FastISel::leaveLocalValueArea(MachineBasicBlock::iterator I) {
Dan Gohman84023e02010-07-10 09:00:22 +0000335 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
336 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
337
338 // Restore the previous insert position.
Eric Christopher96bd4412012-10-02 21:16:50 +0000339 FuncInfo.InsertPt = I;
Dan Gohman84023e02010-07-10 09:00:22 +0000340}
341
Dan Gohmanbdedd442008-08-20 00:11:48 +0000342/// SelectBinaryOp - Select and emit code for a binary operator instruction,
343/// which has an opcode which directly corresponds to the given ISD opcode.
344///
Dan Gohman46510a72010-04-15 01:51:59 +0000345bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000346 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000348 // Unhandled type. Halt "fast" selection and bail.
349 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000350
Dan Gohmanb71fea22008-08-26 20:52:40 +0000351 // We only handle legal types. For example, on x86-32 the instruction
352 // selector contains all of the 64-bit instructions from x86-64,
353 // under the assumption that i64 won't be used if the target doesn't
354 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000355 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000357 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000359 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
360 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000361 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000362 else
363 return false;
364 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000365
Chris Lattnerfff65b32011-04-17 01:16:47 +0000366 // Check if the first operand is a constant, and handle it as "ri". At -O0,
367 // we don't have anything that canonicalizes operand order.
368 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
369 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
370 unsigned Op1 = getRegForValue(I->getOperand(1));
371 if (Op1 == 0) return false;
372
373 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000374
Chris Lattner602fc062011-04-17 20:23:29 +0000375 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
376 Op1IsKill, CI->getZExtValue(),
377 VT.getSimpleVT());
378 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000379
Chris Lattner602fc062011-04-17 20:23:29 +0000380 // We successfully emitted code for the given LLVM Instruction.
381 UpdateValueMap(I, ResultReg);
382 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000383 }
Owen Andersond74ea772011-04-22 23:38:06 +0000384
385
Dan Gohman3df24e62008-09-03 23:12:08 +0000386 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000387 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000388 return false;
389
Dan Gohmana6cb6412010-05-11 23:54:07 +0000390 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
391
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000392 // Check if the second operand is a constant and handle it appropriately.
393 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000394 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000395
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000396 // Transform "sdiv exact X, 8" -> "sra X, 3".
397 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
398 cast<BinaryOperator>(I)->isExact() &&
399 isPowerOf2_64(Imm)) {
400 Imm = Log2_64(Imm);
401 ISDOpcode = ISD::SRA;
402 }
Owen Andersond74ea772011-04-22 23:38:06 +0000403
Chad Rosier544b9b42012-03-22 00:21:17 +0000404 // Transform "urem x, pow2" -> "and x, pow2-1".
405 if (ISDOpcode == ISD::UREM && isa<BinaryOperator>(I) &&
406 isPowerOf2_64(Imm)) {
407 --Imm;
408 ISDOpcode = ISD::AND;
409 }
410
Chris Lattner602fc062011-04-17 20:23:29 +0000411 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
412 Op0IsKill, Imm, VT.getSimpleVT());
413 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000414
Chris Lattner602fc062011-04-17 20:23:29 +0000415 // We successfully emitted code for the given LLVM Instruction.
416 UpdateValueMap(I, ResultReg);
417 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000418 }
419
Dan Gohman10df0fa2008-08-27 01:09:54 +0000420 // Check if the second operand is a constant float.
421 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000422 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000423 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000424 if (ResultReg != 0) {
425 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000426 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000427 return true;
428 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000429 }
430
Dan Gohman3df24e62008-09-03 23:12:08 +0000431 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000432 if (Op1 == 0)
433 // Unhandled operand. Halt "fast" selection and bail.
434 return false;
435
Dan Gohmana6cb6412010-05-11 23:54:07 +0000436 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
437
Dan Gohmanad368ac2008-08-27 18:10:19 +0000438 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000439 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000440 ISDOpcode,
441 Op0, Op0IsKill,
442 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000443 if (ResultReg == 0)
444 // Target-specific code wasn't able to find a machine opcode for
445 // the given ISD opcode and type. Halt "fast" selection and bail.
446 return false;
447
Dan Gohman8014e862008-08-20 00:23:20 +0000448 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000449 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000450 return true;
451}
452
Dan Gohman46510a72010-04-15 01:51:59 +0000453bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000454 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000455 if (N == 0)
456 // Unhandled operand. Halt "fast" selection and bail.
457 return false;
458
Dan Gohmana6cb6412010-05-11 23:54:07 +0000459 bool NIsKill = hasTrivialKill(I->getOperand(0));
460
Chad Rosier478b06c2011-11-17 07:15:58 +0000461 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
462 // into a single N = N + TotalOffset.
463 uint64_t TotalOffs = 0;
464 // FIXME: What's a good SWAG number for MaxOffs?
465 uint64_t MaxOffs = 2048;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000466 Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000468 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
469 E = I->op_end(); OI != E; ++OI) {
470 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000471 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000472 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
473 if (Field) {
474 // N = N + Offset
Chad Rosier478b06c2011-11-17 07:15:58 +0000475 TotalOffs += TD.getStructLayout(StTy)->getElementOffset(Field);
476 if (TotalOffs >= MaxOffs) {
477 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
478 if (N == 0)
479 // Unhandled operand. Halt "fast" selection and bail.
480 return false;
481 NIsKill = true;
482 TotalOffs = 0;
483 }
Evan Cheng83785c82008-08-20 22:45:34 +0000484 }
485 Ty = StTy->getElementType(Field);
486 } else {
487 Ty = cast<SequentialType>(Ty)->getElementType();
488
489 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000490 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000491 if (CI->isZero()) continue;
Chad Rosier478b06c2011-11-17 07:15:58 +0000492 // N = N + Offset
Chad Rosier6016a4a2012-07-06 17:44:22 +0000493 TotalOffs +=
Duncan Sands777d2302009-05-09 07:06:46 +0000494 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chad Rosier478b06c2011-11-17 07:15:58 +0000495 if (TotalOffs >= MaxOffs) {
496 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
497 if (N == 0)
498 // Unhandled operand. Halt "fast" selection and bail.
499 return false;
500 NIsKill = true;
501 TotalOffs = 0;
502 }
503 continue;
504 }
505 if (TotalOffs) {
506 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000507 if (N == 0)
508 // Unhandled operand. Halt "fast" selection and bail.
509 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000510 NIsKill = true;
Chad Rosier478b06c2011-11-17 07:15:58 +0000511 TotalOffs = 0;
Evan Cheng83785c82008-08-20 22:45:34 +0000512 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000513
Evan Cheng83785c82008-08-20 22:45:34 +0000514 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000515 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000516 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
517 unsigned IdxN = Pair.first;
518 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000519 if (IdxN == 0)
520 // Unhandled operand. Halt "fast" selection and bail.
521 return false;
522
Dan Gohman80bc6e22008-08-26 20:57:08 +0000523 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000524 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000525 if (IdxN == 0)
526 // Unhandled operand. Halt "fast" selection and bail.
527 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000528 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000529 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000530 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000531 if (N == 0)
532 // Unhandled operand. Halt "fast" selection and bail.
533 return false;
534 }
535 }
Chad Rosier478b06c2011-11-17 07:15:58 +0000536 if (TotalOffs) {
537 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
538 if (N == 0)
539 // Unhandled operand. Halt "fast" selection and bail.
540 return false;
541 }
Evan Cheng83785c82008-08-20 22:45:34 +0000542
543 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000544 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000545 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000546}
547
Dan Gohman46510a72010-04-15 01:51:59 +0000548bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000549 const CallInst *Call = cast<CallInst>(I);
550
551 // Handle simple inline asms.
Dan Gohman9e15d652011-10-12 15:56:56 +0000552 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getCalledValue())) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000553 // Don't attempt to handle constraints.
554 if (!IA->getConstraintString().empty())
555 return false;
556
557 unsigned ExtraInfo = 0;
558 if (IA->hasSideEffects())
559 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
560 if (IA->isAlignStack())
561 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
562
563 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
564 TII.get(TargetOpcode::INLINEASM))
565 .addExternalSymbol(IA->getAsmString().c_str())
566 .addImm(ExtraInfo);
567 return true;
568 }
569
Michael J. Spencerc9c137b2012-02-22 19:06:13 +0000570 MachineModuleInfo &MMI = FuncInfo.MF->getMMI();
571 ComputeUsesVAFloatArgument(*Call, &MMI);
572
Dan Gohmana61e73b2011-04-26 17:18:34 +0000573 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000574 if (!F) return false;
575
Dan Gohman4183e312010-04-13 17:07:06 +0000576 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000577 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000578 default: break;
Chad Rosieraefd36b2012-05-11 23:21:01 +0000579 // At -O0 we don't care about the lifetime intrinsics.
Eric Christopher9b5d6b82012-02-17 23:03:39 +0000580 case Intrinsic::lifetime_start:
581 case Intrinsic::lifetime_end:
Chad Rosierfd065bb2012-07-06 17:33:39 +0000582 // The donothing intrinsic does, well, nothing.
583 case Intrinsic::donothing:
Eric Christopher9b5d6b82012-02-17 23:03:39 +0000584 return true;
Chad Rosierfd065bb2012-07-06 17:33:39 +0000585
Bill Wendling92c1e122009-02-13 02:16:35 +0000586 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000587 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000588 if (!DIVariable(DI->getVariable()).Verify() ||
Eric Christopherbb54d212012-03-15 21:33:44 +0000589 !FuncInfo.MF->getMMI().hasDebugInfo()) {
590 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Devang Patel7e1e31f2009-07-02 22:43:26 +0000591 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000592 }
Devang Patel7e1e31f2009-07-02 22:43:26 +0000593
Dan Gohman46510a72010-04-15 01:51:59 +0000594 const Value *Address = DI->getAddress();
Eric Christopherccaea7d2012-03-15 21:33:47 +0000595 if (!Address || isa<UndefValue>(Address)) {
Eric Christopherbb54d212012-03-15 21:33:44 +0000596 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesendc918562010-02-06 02:26:02 +0000597 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000598 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000599
600 unsigned Reg = 0;
601 unsigned Offset = 0;
602 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
Devang Patel9aee3352011-09-08 22:59:09 +0000603 // Some arguments' frame index is recorded during argument lowering.
604 Offset = FuncInfo.getArgumentFrameIndex(Arg);
605 if (Offset)
Eric Christopherc415af22012-03-20 01:07:56 +0000606 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Devang Patel4bafda92010-09-10 20:32:09 +0000607 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000608 if (!Reg)
Eric Christopher8c5293c2012-03-20 01:07:58 +0000609 Reg = lookUpRegForValue(Address);
610
Bill Wendling84364a42012-03-30 00:02:55 +0000611 // If we have a VLA that has a "use" in a metadata node that's then used
612 // here but it has no other uses, then we have a problem. E.g.,
613 //
614 // int foo (const int *x) {
615 // char a[*x];
616 // return 0;
617 // }
618 //
619 // If we assign 'a' a vreg and fast isel later on has to use the selection
620 // DAG isel, it will want to copy the value to the vreg. However, there are
621 // no uses, which goes counter to what selection DAG isel expects.
622 if (!Reg && !Address->use_empty() && isa<Instruction>(Address) &&
Eric Christopher8c5293c2012-03-20 01:07:58 +0000623 (!isa<AllocaInst>(Address) ||
624 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(Address))))
625 Reg = FuncInfo.InitializeRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000626
Devang Patel6fe75aa2010-09-14 20:29:31 +0000627 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000628 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000629 TII.get(TargetOpcode::DBG_VALUE))
630 .addReg(Reg, RegState::Debug).addImm(Offset)
631 .addMetadata(DI->getVariable());
Eric Christopher4476bae2012-03-20 01:07:53 +0000632 else
633 // We can't yet handle anything else here because it would require
634 // generating code, thus altering codegen because of debug info.
635 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dan Gohman33134c42008-09-25 17:05:24 +0000636 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000637 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000638 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000639 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000640 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Evan Chenge837dea2011-06-28 19:10:37 +0000641 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000642 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000643 if (!V) {
644 // Currently the optimizer can produce this; insert an undef to
645 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000646 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
647 .addReg(0U).addImm(DI->getOffset())
648 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000649 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000650 if (CI->getBitWidth() > 64)
651 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
652 .addCImm(CI).addImm(DI->getOffset())
653 .addMetadata(DI->getVariable());
Chad Rosier6016a4a2012-07-06 17:44:22 +0000654 else
Devang Patel8594d422011-06-24 20:46:11 +0000655 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
656 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
657 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000658 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000659 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
660 .addFPImm(CF).addImm(DI->getOffset())
661 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000662 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000663 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
664 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
665 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000666 } else {
667 // We can't yet handle anything else here because it would require
668 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000669 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000671 return true;
672 }
Eli Friedmand0118a22011-05-14 00:47:51 +0000673 case Intrinsic::objectsize: {
674 ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1));
675 unsigned long long Res = CI->isZero() ? -1ULL : 0;
676 Constant *ResCI = ConstantInt::get(Call->getType(), Res);
677 unsigned ResultReg = getRegForValue(ResCI);
678 if (ResultReg == 0)
679 return false;
680 UpdateValueMap(Call, ResultReg);
681 return true;
682 }
Dan Gohman33134c42008-09-25 17:05:24 +0000683 }
Dan Gohman4183e312010-04-13 17:07:06 +0000684
Ivan Krasin74af88a2011-08-18 22:06:10 +0000685 // Usually, it does not make sense to initialize a value,
686 // make an unrelated function call and use the value, because
687 // it tends to be spilled on the stack. So, we move the pointer
688 // to the last local value to the beginning of the block, so that
689 // all the values which have already been materialized,
690 // appear after the call. It also makes sense to skip intrinsics
691 // since they tend to be inlined.
692 if (!isa<IntrinsicInst>(F))
693 flushLocalValueMap();
694
Dan Gohman4183e312010-04-13 17:07:06 +0000695 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000696 return false;
697}
698
Dan Gohman46510a72010-04-15 01:51:59 +0000699bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000700 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
701 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000702
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
704 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000705 // Unhandled type. Halt "fast" selection and bail.
706 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000707
Eli Friedman76927d732011-05-25 23:49:02 +0000708 // Check if the destination type is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000709 if (!TLI.isTypeLegal(DstVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000710 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000711
Eli Friedman76927d732011-05-25 23:49:02 +0000712 // Check if the source operand is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000713 if (!TLI.isTypeLegal(SrcVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000714 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000715
Dan Gohman3df24e62008-09-03 23:12:08 +0000716 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000717 if (!InputReg)
718 // Unhandled operand. Halt "fast" selection and bail.
719 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000720
Dan Gohmana6cb6412010-05-11 23:54:07 +0000721 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
722
Owen Andersond0533c92008-08-26 23:46:32 +0000723 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
724 DstVT.getSimpleVT(),
725 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000726 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000727 if (!ResultReg)
728 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000729
Dan Gohman3df24e62008-09-03 23:12:08 +0000730 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000731 return true;
732}
733
Dan Gohman46510a72010-04-15 01:51:59 +0000734bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000735 // If the bitcast doesn't change the type, just use the operand value.
736 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000737 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000738 if (Reg == 0)
739 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000740 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000741 return true;
742 }
743
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000744 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000745 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
746 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
749 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000750 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
751 // Unhandled type. Halt "fast" selection and bail.
752 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000753
Dan Gohman3df24e62008-09-03 23:12:08 +0000754 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000755 if (Op0 == 0)
756 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000757 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000758
759 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000760
Dan Gohmanad368ac2008-08-27 18:10:19 +0000761 // First, try to perform the bitcast by inserting a reg-reg copy.
762 unsigned ResultReg = 0;
763 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
Craig Topper44d23822012-02-22 05:59:10 +0000764 const TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
765 const TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000766 // Don't attempt a cross-class copy. It will likely fail.
767 if (SrcClass == DstClass) {
768 ResultReg = createResultReg(DstClass);
769 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
770 ResultReg).addReg(Op0);
771 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000772 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000773
774 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000775 if (!ResultReg)
776 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000777 ISD::BITCAST, Op0, Op0IsKill);
778
Dan Gohmanad368ac2008-08-27 18:10:19 +0000779 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000780 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000781
Dan Gohman3df24e62008-09-03 23:12:08 +0000782 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000783 return true;
784}
785
Dan Gohman3df24e62008-09-03 23:12:08 +0000786bool
Dan Gohman46510a72010-04-15 01:51:59 +0000787FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000788 // Just before the terminator instruction, insert instructions to
789 // feed PHI nodes in successor blocks.
790 if (isa<TerminatorInst>(I))
791 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
792 return false;
793
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000794 DL = I->getDebugLoc();
795
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000796 MachineBasicBlock::iterator SavedInsertPt = FuncInfo.InsertPt;
797
Bob Wilson982dc842012-08-03 21:26:24 +0000798 // As a special case, don't handle calls to builtin library functions that
799 // may be translated directly to target instructions.
Bob Wilsond49edb72012-08-03 04:06:28 +0000800 if (const CallInst *Call = dyn_cast<CallInst>(I)) {
801 const Function *F = Call->getCalledFunction();
802 LibFunc::Func Func;
803 if (F && !F->hasLocalLinkage() && F->hasName() &&
804 LibInfo->getLibFunc(F->getName(), Func) &&
Bob Wilson982dc842012-08-03 21:26:24 +0000805 LibInfo->hasOptimizedCodeGen(Func))
Bob Wilsond49edb72012-08-03 04:06:28 +0000806 return false;
807 }
808
Dan Gohman6e3ff372009-12-05 01:27:58 +0000809 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000810 if (SelectOperator(I, I->getOpcode())) {
Chad Rosier053e69a2011-11-16 21:05:28 +0000811 ++NumFastIselSuccessIndependent;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000812 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000813 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000814 }
Chad Rosier6016a4a2012-07-06 17:44:22 +0000815 // Remove dead code. However, ignore call instructions since we've flushed
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000816 // the local value map and recomputed the insert point.
817 if (!isa<CallInst>(I)) {
818 recomputeInsertPt();
819 if (SavedInsertPt != FuncInfo.InsertPt)
820 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
821 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000822
823 // Next, try calling the target to attempt to handle the instruction.
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000824 SavedInsertPt = FuncInfo.InsertPt;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000825 if (TargetSelectInstruction(I)) {
Chad Rosier053e69a2011-11-16 21:05:28 +0000826 ++NumFastIselSuccessTarget;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000827 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000828 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000829 }
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000830 // Check for dead code and remove as necessary.
831 recomputeInsertPt();
832 if (SavedInsertPt != FuncInfo.InsertPt)
833 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
Dan Gohman6e3ff372009-12-05 01:27:58 +0000834
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000835 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000836 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000837}
838
Dan Gohmand98d6202008-10-02 22:15:21 +0000839/// FastEmitBranch - Emit an unconditional branch to the given block,
840/// unless it is the immediate (fall-through) successor, and update
841/// the CFG.
842void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000843FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Eric Christopher18112d82012-04-10 18:18:10 +0000844
845 if (FuncInfo.MBB->getBasicBlock()->size() > 1 && FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
846 // For more accurate line information if this is the only instruction
847 // in the block then emit it, otherwise we have the unconditional
848 // fall-through case, which needs no instructions.
Dan Gohmand98d6202008-10-02 22:15:21 +0000849 } else {
850 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000851 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
852 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000853 }
Dan Gohman84023e02010-07-10 09:00:22 +0000854 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000855}
856
Dan Gohman3d45a852009-09-03 22:53:57 +0000857/// SelectFNeg - Emit an FNeg operation.
858///
859bool
Dan Gohman46510a72010-04-15 01:51:59 +0000860FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000861 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
862 if (OpReg == 0) return false;
863
Dan Gohmana6cb6412010-05-11 23:54:07 +0000864 bool OpRegIsKill = hasTrivialKill(I);
865
Dan Gohman4a215a12009-09-11 00:36:43 +0000866 // If the target has ISD::FNEG, use it.
867 EVT VT = TLI.getValueType(I->getType());
868 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000869 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000870 if (ResultReg != 0) {
871 UpdateValueMap(I, ResultReg);
872 return true;
873 }
874
Dan Gohman5e5abb72009-09-11 00:34:46 +0000875 // Bitcast the value to integer, twiddle the sign bit with xor,
876 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000877 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000878 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
879 if (!TLI.isTypeLegal(IntVT))
880 return false;
881
882 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000883 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000884 if (IntReg == 0)
885 return false;
886
Dan Gohmana6cb6412010-05-11 23:54:07 +0000887 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
888 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000889 UINT64_C(1) << (VT.getSizeInBits()-1),
890 IntVT.getSimpleVT());
891 if (IntResultReg == 0)
892 return false;
893
894 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000895 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000896 if (ResultReg == 0)
897 return false;
898
899 UpdateValueMap(I, ResultReg);
900 return true;
901}
902
Dan Gohman40b189e2008-09-05 18:18:20 +0000903bool
Eli Friedman2586b8f2011-05-16 20:27:46 +0000904FastISel::SelectExtractValue(const User *U) {
905 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedmana4c920d2011-05-16 20:34:53 +0000906 if (!EVI)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000907 return false;
908
Eli Friedman482feb32011-05-16 21:06:17 +0000909 // Make sure we only try to handle extracts with a legal result. But also
910 // allow i1 because it's easy.
Eli Friedman2586b8f2011-05-16 20:27:46 +0000911 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
912 if (!RealVT.isSimple())
913 return false;
914 MVT VT = RealVT.getSimpleVT();
Eli Friedman482feb32011-05-16 21:06:17 +0000915 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000916 return false;
917
918 const Value *Op0 = EVI->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000919 Type *AggTy = Op0->getType();
Eli Friedman2586b8f2011-05-16 20:27:46 +0000920
921 // Get the base result register.
922 unsigned ResultReg;
923 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
924 if (I != FuncInfo.ValueMap.end())
925 ResultReg = I->second;
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000926 else if (isa<Instruction>(Op0))
Eli Friedman2586b8f2011-05-16 20:27:46 +0000927 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000928 else
929 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman2586b8f2011-05-16 20:27:46 +0000930
931 // Get the actual result register, which is an offset from the base register.
Jay Foadfc6d3a42011-07-13 10:26:04 +0000932 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman2586b8f2011-05-16 20:27:46 +0000933
934 SmallVector<EVT, 4> AggValueVTs;
935 ComputeValueVTs(TLI, AggTy, AggValueVTs);
936
937 for (unsigned i = 0; i < VTIndex; i++)
938 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
939
940 UpdateValueMap(EVI, ResultReg);
941 return true;
942}
943
944bool
Dan Gohman46510a72010-04-15 01:51:59 +0000945FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000946 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000947 case Instruction::Add:
948 return SelectBinaryOp(I, ISD::ADD);
949 case Instruction::FAdd:
950 return SelectBinaryOp(I, ISD::FADD);
951 case Instruction::Sub:
952 return SelectBinaryOp(I, ISD::SUB);
953 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000954 // FNeg is currently represented in LLVM IR as a special case of FSub.
955 if (BinaryOperator::isFNeg(I))
956 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000957 return SelectBinaryOp(I, ISD::FSUB);
958 case Instruction::Mul:
959 return SelectBinaryOp(I, ISD::MUL);
960 case Instruction::FMul:
961 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000962 case Instruction::SDiv:
963 return SelectBinaryOp(I, ISD::SDIV);
964 case Instruction::UDiv:
965 return SelectBinaryOp(I, ISD::UDIV);
966 case Instruction::FDiv:
967 return SelectBinaryOp(I, ISD::FDIV);
968 case Instruction::SRem:
969 return SelectBinaryOp(I, ISD::SREM);
970 case Instruction::URem:
971 return SelectBinaryOp(I, ISD::UREM);
972 case Instruction::FRem:
973 return SelectBinaryOp(I, ISD::FREM);
974 case Instruction::Shl:
975 return SelectBinaryOp(I, ISD::SHL);
976 case Instruction::LShr:
977 return SelectBinaryOp(I, ISD::SRL);
978 case Instruction::AShr:
979 return SelectBinaryOp(I, ISD::SRA);
980 case Instruction::And:
981 return SelectBinaryOp(I, ISD::AND);
982 case Instruction::Or:
983 return SelectBinaryOp(I, ISD::OR);
984 case Instruction::Xor:
985 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000986
Dan Gohman3df24e62008-09-03 23:12:08 +0000987 case Instruction::GetElementPtr:
988 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000989
Dan Gohman3df24e62008-09-03 23:12:08 +0000990 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000991 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000992
Dan Gohman3df24e62008-09-03 23:12:08 +0000993 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000994 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000995 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000996 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000997 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000998 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000999
1000 // Conditional branches are not handed yet.
1001 // Halt "fast" selection and bail.
1002 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001003 }
1004
Dan Gohman087c8502008-09-05 01:08:41 +00001005 case Instruction::Unreachable:
1006 // Nothing to emit.
1007 return true;
1008
Dan Gohman0586d912008-09-10 20:11:02 +00001009 case Instruction::Alloca:
1010 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +00001011 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +00001012 return true;
1013
1014 // Dynamic-sized alloca is not handled yet.
1015 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001016
Dan Gohman33134c42008-09-25 17:05:24 +00001017 case Instruction::Call:
1018 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001019
Dan Gohman3df24e62008-09-03 23:12:08 +00001020 case Instruction::BitCast:
1021 return SelectBitCast(I);
1022
1023 case Instruction::FPToSI:
1024 return SelectCast(I, ISD::FP_TO_SINT);
1025 case Instruction::ZExt:
1026 return SelectCast(I, ISD::ZERO_EXTEND);
1027 case Instruction::SExt:
1028 return SelectCast(I, ISD::SIGN_EXTEND);
1029 case Instruction::Trunc:
1030 return SelectCast(I, ISD::TRUNCATE);
1031 case Instruction::SIToFP:
1032 return SelectCast(I, ISD::SINT_TO_FP);
1033
1034 case Instruction::IntToPtr: // Deliberate fall-through.
1035 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00001036 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1037 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +00001038 if (DstVT.bitsGT(SrcVT))
1039 return SelectCast(I, ISD::ZERO_EXTEND);
1040 if (DstVT.bitsLT(SrcVT))
1041 return SelectCast(I, ISD::TRUNCATE);
1042 unsigned Reg = getRegForValue(I->getOperand(0));
1043 if (Reg == 0) return false;
1044 UpdateValueMap(I, Reg);
1045 return true;
1046 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001047
Eli Friedman2586b8f2011-05-16 20:27:46 +00001048 case Instruction::ExtractValue:
1049 return SelectExtractValue(I);
1050
Dan Gohmanba5be5c2010-04-20 15:00:41 +00001051 case Instruction::PHI:
1052 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
1053
Dan Gohman3df24e62008-09-03 23:12:08 +00001054 default:
1055 // Unhandled instruction. Halt "fast" selection and bail.
1056 return false;
1057 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001058}
1059
Bob Wilsond49edb72012-08-03 04:06:28 +00001060FastISel::FastISel(FunctionLoweringInfo &funcInfo,
1061 const TargetLibraryInfo *libInfo)
Dan Gohman84023e02010-07-10 09:00:22 +00001062 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +00001063 MRI(FuncInfo.MF->getRegInfo()),
1064 MFI(*FuncInfo.MF->getFrameInfo()),
1065 MCP(*FuncInfo.MF->getConstantPool()),
1066 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +00001067 TD(*TM.getTargetData()),
1068 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +00001069 TLI(*TM.getTargetLowering()),
Bob Wilsond49edb72012-08-03 04:06:28 +00001070 TRI(*TM.getRegisterInfo()),
1071 LibInfo(libInfo) {
Dan Gohmanbb466332008-08-20 21:05:57 +00001072}
1073
Dan Gohmane285a742008-08-14 21:51:29 +00001074FastISel::~FastISel() {}
1075
Owen Anderson825b72b2009-08-11 20:47:22 +00001076unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001077 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001078 return 0;
1079}
1080
Owen Anderson825b72b2009-08-11 20:47:22 +00001081unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001082 unsigned,
1083 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001084 return 0;
1085}
1086
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001087unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001088 unsigned,
1089 unsigned /*Op0*/, bool /*Op0IsKill*/,
1090 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001091 return 0;
1092}
1093
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001094unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001095 return 0;
1096}
1097
Owen Anderson825b72b2009-08-11 20:47:22 +00001098unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +00001099 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001100 return 0;
1101}
1102
Owen Anderson825b72b2009-08-11 20:47:22 +00001103unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001104 unsigned,
1105 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001106 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001107 return 0;
1108}
1109
Owen Anderson825b72b2009-08-11 20:47:22 +00001110unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001111 unsigned,
1112 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +00001113 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001114 return 0;
1115}
1116
Owen Anderson825b72b2009-08-11 20:47:22 +00001117unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001118 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001119 unsigned /*Op0*/, bool /*Op0IsKill*/,
1120 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001121 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001122 return 0;
1123}
1124
1125/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1126/// to emit an instruction with an immediate operand using FastEmit_ri.
1127/// If that fails, it materializes the immediate into a register and try
1128/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001129unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001130 unsigned Op0, bool Op0IsKill,
1131 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001132 // If this is a multiply by a power of two, emit this as a shift left.
1133 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1134 Opcode = ISD::SHL;
1135 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001136 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1137 // div x, 8 -> srl x, 3
1138 Opcode = ISD::SRL;
1139 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001140 }
Owen Andersond74ea772011-04-22 23:38:06 +00001141
Chris Lattner602fc062011-04-17 20:23:29 +00001142 // Horrible hack (to be removed), check to make sure shift amounts are
1143 // in-range.
1144 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1145 Imm >= VT.getSizeInBits())
1146 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001147
Evan Cheng83785c82008-08-20 22:45:34 +00001148 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001149 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001150 if (ResultReg != 0)
1151 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001152 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001153 if (MaterialReg == 0) {
1154 // This is a bit ugly/slow, but failing here means falling out of
1155 // fast-isel, which would be very slow.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001156 IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001157 VT.getSizeInBits());
1158 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
1159 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001160 return FastEmit_rr(VT, VT, Opcode,
1161 Op0, Op0IsKill,
1162 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001163}
1164
1165unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1166 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001167}
1168
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001169unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001170 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001171 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001172 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001173
Dan Gohman84023e02010-07-10 09:00:22 +00001174 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001175 return ResultReg;
1176}
1177
1178unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1179 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001180 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001181 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001182 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001183
Evan Cheng5960e4e2008-09-08 08:38:20 +00001184 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001185 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1186 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001187 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001188 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1189 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001190 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1191 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001192 }
1193
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001194 return ResultReg;
1195}
1196
1197unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1198 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001199 unsigned Op0, bool Op0IsKill,
1200 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001201 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001202 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001203
Evan Cheng5960e4e2008-09-08 08:38:20 +00001204 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001205 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001206 .addReg(Op0, Op0IsKill * RegState::Kill)
1207 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001208 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001209 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001210 .addReg(Op0, Op0IsKill * RegState::Kill)
1211 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001212 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1213 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001214 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001215 return ResultReg;
1216}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001217
Owen Andersond71867a2011-05-05 17:59:04 +00001218unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1219 const TargetRegisterClass *RC,
1220 unsigned Op0, bool Op0IsKill,
1221 unsigned Op1, bool Op1IsKill,
1222 unsigned Op2, bool Op2IsKill) {
1223 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001224 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond71867a2011-05-05 17:59:04 +00001225
1226 if (II.getNumDefs() >= 1)
1227 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1228 .addReg(Op0, Op0IsKill * RegState::Kill)
1229 .addReg(Op1, Op1IsKill * RegState::Kill)
1230 .addReg(Op2, Op2IsKill * RegState::Kill);
1231 else {
1232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1233 .addReg(Op0, Op0IsKill * RegState::Kill)
1234 .addReg(Op1, Op1IsKill * RegState::Kill)
1235 .addReg(Op2, Op2IsKill * RegState::Kill);
1236 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1237 ResultReg).addReg(II.ImplicitDefs[0]);
1238 }
1239 return ResultReg;
1240}
1241
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001242unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1243 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001244 unsigned Op0, bool Op0IsKill,
1245 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001246 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001247 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001248
Evan Cheng5960e4e2008-09-08 08:38:20 +00001249 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001250 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001251 .addReg(Op0, Op0IsKill * RegState::Kill)
1252 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001253 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001254 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001255 .addReg(Op0, Op0IsKill * RegState::Kill)
1256 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001257 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1258 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001259 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001260 return ResultReg;
1261}
1262
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001263unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1264 const TargetRegisterClass *RC,
1265 unsigned Op0, bool Op0IsKill,
1266 uint64_t Imm1, uint64_t Imm2) {
1267 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001268 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001269
1270 if (II.getNumDefs() >= 1)
1271 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1272 .addReg(Op0, Op0IsKill * RegState::Kill)
1273 .addImm(Imm1)
1274 .addImm(Imm2);
1275 else {
1276 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1277 .addReg(Op0, Op0IsKill * RegState::Kill)
1278 .addImm(Imm1)
1279 .addImm(Imm2);
1280 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1281 ResultReg).addReg(II.ImplicitDefs[0]);
1282 }
1283 return ResultReg;
1284}
1285
Dan Gohman10df0fa2008-08-27 01:09:54 +00001286unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1287 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001288 unsigned Op0, bool Op0IsKill,
1289 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001290 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001291 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001292
Evan Cheng5960e4e2008-09-08 08:38:20 +00001293 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001294 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001295 .addReg(Op0, Op0IsKill * RegState::Kill)
1296 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001297 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001298 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001299 .addReg(Op0, Op0IsKill * RegState::Kill)
1300 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001301 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1302 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001303 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001304 return ResultReg;
1305}
1306
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001307unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1308 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001309 unsigned Op0, bool Op0IsKill,
1310 unsigned Op1, bool Op1IsKill,
1311 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001312 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001313 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001314
Evan Cheng5960e4e2008-09-08 08:38:20 +00001315 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001316 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001317 .addReg(Op0, Op0IsKill * RegState::Kill)
1318 .addReg(Op1, Op1IsKill * RegState::Kill)
1319 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001320 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001321 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001322 .addReg(Op0, Op0IsKill * RegState::Kill)
1323 .addReg(Op1, Op1IsKill * RegState::Kill)
1324 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001325 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1326 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001327 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001328 return ResultReg;
1329}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001330
Manman Ren68f25572012-06-01 19:33:18 +00001331unsigned FastISel::FastEmitInst_rrii(unsigned MachineInstOpcode,
1332 const TargetRegisterClass *RC,
1333 unsigned Op0, bool Op0IsKill,
1334 unsigned Op1, bool Op1IsKill,
1335 uint64_t Imm1, uint64_t Imm2) {
1336 unsigned ResultReg = createResultReg(RC);
1337 const MCInstrDesc &II = TII.get(MachineInstOpcode);
1338
1339 if (II.getNumDefs() >= 1)
1340 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1341 .addReg(Op0, Op0IsKill * RegState::Kill)
1342 .addReg(Op1, Op1IsKill * RegState::Kill)
1343 .addImm(Imm1).addImm(Imm2);
1344 else {
1345 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1346 .addReg(Op0, Op0IsKill * RegState::Kill)
1347 .addReg(Op1, Op1IsKill * RegState::Kill)
1348 .addImm(Imm1).addImm(Imm2);
1349 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1350 ResultReg).addReg(II.ImplicitDefs[0]);
1351 }
1352 return ResultReg;
1353}
1354
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001355unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1356 const TargetRegisterClass *RC,
1357 uint64_t Imm) {
1358 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001359 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001360
Evan Cheng5960e4e2008-09-08 08:38:20 +00001361 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001362 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001363 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001364 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001365 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1366 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001367 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001368 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001369}
Owen Anderson8970f002008-08-27 22:30:02 +00001370
Owen Andersond74ea772011-04-22 23:38:06 +00001371unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1372 const TargetRegisterClass *RC,
1373 uint64_t Imm1, uint64_t Imm2) {
1374 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001375 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond74ea772011-04-22 23:38:06 +00001376
1377 if (II.getNumDefs() >= 1)
1378 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1379 .addImm(Imm1).addImm(Imm2);
1380 else {
1381 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1382 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1383 ResultReg).addReg(II.ImplicitDefs[0]);
1384 }
1385 return ResultReg;
1386}
1387
Owen Anderson825b72b2009-08-11 20:47:22 +00001388unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001389 unsigned Op0, bool Op0IsKill,
1390 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001391 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001392 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1393 "Cannot yet extract from physregs");
Jakob Stoklund Olesenee0d5d42012-05-20 06:38:37 +00001394 const TargetRegisterClass *RC = MRI.getRegClass(Op0);
1395 MRI.constrainRegClass(Op0, TRI.getSubClassWithSubReg(RC, Idx));
Dan Gohman84023e02010-07-10 09:00:22 +00001396 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1397 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001398 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001399 return ResultReg;
1400}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001401
1402/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1403/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001404unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1405 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001406}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001407
1408/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1409/// Emit code to ensure constants are copied into registers when needed.
1410/// Remember the virtual registers that need to be added to the Machine PHI
1411/// nodes as input. We cannot just directly add them, because expansion
1412/// might result in multiple MBB's for one BB. As such, the start of the
1413/// BB might correspond to a different MBB than the end.
1414bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1415 const TerminatorInst *TI = LLVMBB->getTerminator();
1416
1417 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001418 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001419
1420 // Check successor nodes' PHI nodes that expect a constant to be available
1421 // from this block.
1422 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1423 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1424 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001425 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001426
1427 // If this terminator has multiple identical successors (common for
1428 // switches), only handle each succ once.
1429 if (!SuccsHandled.insert(SuccMBB)) continue;
1430
1431 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1432
1433 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1434 // nodes and Machine PHI nodes, but the incoming operands have not been
1435 // emitted yet.
1436 for (BasicBlock::const_iterator I = SuccBB->begin();
1437 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001438
Dan Gohmanf81eca02010-04-22 20:46:50 +00001439 // Ignore dead phi's.
1440 if (PN->use_empty()) continue;
1441
1442 // Only handle legal types. Two interesting things to note here. First,
1443 // by bailing out early, we may leave behind some dead instructions,
1444 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001445 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001446 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001447 // exactly one register for each non-void instruction.
1448 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1449 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Chad Rosier2f2d1d72012-02-04 00:39:19 +00001450 // Handle integer promotions, though, because they're common and easy.
1451 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Dan Gohmanf81eca02010-04-22 20:46:50 +00001452 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1453 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001454 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001455 return false;
1456 }
1457 }
1458
1459 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1460
Dan Gohmanfb95f892010-05-07 01:10:20 +00001461 // Set the DebugLoc for the copy. Prefer the location of the operand
1462 // if there is one; use the location of the PHI otherwise.
1463 DL = PN->getDebugLoc();
1464 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1465 DL = Inst->getDebugLoc();
1466
Dan Gohmanf81eca02010-04-22 20:46:50 +00001467 unsigned Reg = getRegForValue(PHIOp);
1468 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001469 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001470 return false;
1471 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001472 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001473 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001474 }
1475 }
1476
1477 return true;
1478}