blob: 362d99a8a45a29499593e3f9d4989cddeb6d5396 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000016#include "llvm/DebugInfo.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000017#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000018#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000019#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000020#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000022#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000024#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000031#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000033#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000034#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000035#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000052
Chris Lattner62ed6b92008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner62ed6b92008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110/// ChangeToImmediate - Replace this operand with a new immediate operand of
111/// the specified value. If an operand is known to be an immediate already,
112/// the setImm method should be used.
113void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000114 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115 // If this operand is currently a register operand, and if this is in a
116 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000117 if (isReg() && isOnRegUseList())
118 if (MachineInstr *MI = getParent())
119 if (MachineBasicBlock *MBB = MI->getParent())
120 if (MachineFunction *MF = MBB->getParent())
121 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000122
Chris Lattner62ed6b92008-01-01 01:12:31 +0000123 OpKind = MO_Immediate;
124 Contents.ImmVal = ImmVal;
125}
126
127/// ChangeToRegister - Replace this operand with a new register operand of
128/// the specified value. If an operand is known to be an register already,
129/// the setReg method should be used.
130void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000131 bool isKill, bool isDead, bool isUndef,
132 bool isDebug) {
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000133 MachineRegisterInfo *RegInfo = 0;
134 if (MachineInstr *MI = getParent())
135 if (MachineBasicBlock *MBB = MI->getParent())
136 if (MachineFunction *MF = MBB->getParent())
137 RegInfo = &MF->getRegInfo();
138 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000140 bool WasReg = isReg();
141 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000142 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000143
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000144 // Change this to a register and set the reg#.
145 OpKind = MO_Register;
146 SmallContents.RegNo = Reg;
147 SubReg = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 IsDef = isDef;
149 IsImp = isImp;
150 IsKill = isKill;
151 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000152 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000153 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000154 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000155 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000156 // Ensure isOnRegUseList() returns false.
157 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000158 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000159 if (!WasReg)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000160 TiedTo = 0;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000161
162 // If this operand is embedded in a function, add the operand to the
163 // register's use/def list.
164 if (RegInfo)
165 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000166}
167
Chris Lattnerf7382302007-12-30 21:56:09 +0000168/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000169/// operand. Note that this should stay in sync with the hash_value overload
170/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000171bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000172 if (getType() != Other.getType() ||
173 getTargetFlags() != Other.getTargetFlags())
174 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000175
Chris Lattnerf7382302007-12-30 21:56:09 +0000176 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000177 case MachineOperand::MO_Register:
178 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
179 getSubReg() == Other.getSubReg();
180 case MachineOperand::MO_Immediate:
181 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000182 case MachineOperand::MO_CImmediate:
183 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000184 case MachineOperand::MO_FPImmediate:
185 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000186 case MachineOperand::MO_MachineBasicBlock:
187 return getMBB() == Other.getMBB();
188 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000189 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000190 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000191 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000194 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_GlobalAddress:
196 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
197 case MachineOperand::MO_ExternalSymbol:
198 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
199 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000200 case MachineOperand::MO_BlockAddress:
201 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000202 case MO_RegisterMask:
203 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000204 case MachineOperand::MO_MCSymbol:
205 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000206 case MachineOperand::MO_Metadata:
207 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000209 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000210}
211
Chandler Carruthd862d692012-07-05 11:06:22 +0000212// Note: this must stay exactly in sync with isIdenticalTo above.
213hash_code llvm::hash_value(const MachineOperand &MO) {
214 switch (MO.getType()) {
215 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000216 // Register operands don't have target flags.
217 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000218 case MachineOperand::MO_Immediate:
219 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
220 case MachineOperand::MO_CImmediate:
221 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
222 case MachineOperand::MO_FPImmediate:
223 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
224 case MachineOperand::MO_MachineBasicBlock:
225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
226 case MachineOperand::MO_FrameIndex:
227 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
228 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000229 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000230 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
231 MO.getOffset());
232 case MachineOperand::MO_JumpTableIndex:
233 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
234 case MachineOperand::MO_ExternalSymbol:
235 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
236 MO.getSymbolName());
237 case MachineOperand::MO_GlobalAddress:
238 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
239 MO.getOffset());
240 case MachineOperand::MO_BlockAddress:
241 return hash_combine(MO.getType(), MO.getTargetFlags(),
242 MO.getBlockAddress());
243 case MachineOperand::MO_RegisterMask:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
245 case MachineOperand::MO_Metadata:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
247 case MachineOperand::MO_MCSymbol:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
249 }
250 llvm_unreachable("Invalid machine operand type");
251}
252
Chris Lattnerf7382302007-12-30 21:56:09 +0000253/// print - Print the specified machine operand.
254///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000255void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000256 // If the instruction is embedded into a basic block, we can find the
257 // target info for the instruction.
258 if (!TM)
259 if (const MachineInstr *MI = getParent())
260 if (const MachineBasicBlock *MBB = MI->getParent())
261 if (const MachineFunction *MF = MBB->getParent())
262 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000263 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000264
Chris Lattnerf7382302007-12-30 21:56:09 +0000265 switch (getType()) {
266 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000267 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000268
Evan Cheng4784f1f2009-06-30 08:49:04 +0000269 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000270 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000271 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000272 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000273 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000274 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000275 if (isEarlyClobber())
276 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000277 if (isImplicit())
278 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000279 OS << "def";
280 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000281 // <def,read-undef> only makes sense when getSubReg() is set.
282 // Don't clutter the output otherwise.
283 if (isUndef() && getSubReg())
284 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000285 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000286 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000287 NeedComma = true;
288 }
Evan Cheng07897072009-10-14 23:37:31 +0000289
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000290 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000291 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000292 OS << "kill";
293 NeedComma = true;
294 }
295 if (isDead()) {
296 if (NeedComma) OS << ',';
297 OS << "dead";
298 NeedComma = true;
299 }
300 if (isUndef() && isUse()) {
301 if (NeedComma) OS << ',';
302 OS << "undef";
303 NeedComma = true;
304 }
305 if (isInternalRead()) {
306 if (NeedComma) OS << ',';
307 OS << "internal";
308 NeedComma = true;
309 }
310 if (isTied()) {
311 if (NeedComma) OS << ',';
312 OS << "tied";
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000313 if (TiedTo != 15)
314 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000315 NeedComma = true;
Chris Lattnerf7382302007-12-30 21:56:09 +0000316 }
Chris Lattner31530612009-06-24 17:54:48 +0000317 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000318 }
319 break;
320 case MachineOperand::MO_Immediate:
321 OS << getImm();
322 break;
Devang Patel8594d422011-06-24 20:46:11 +0000323 case MachineOperand::MO_CImmediate:
324 getCImm()->getValue().print(OS, false);
325 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000326 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000327 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000328 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000329 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000330 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000331 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000332 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000333 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000334 break;
335 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000336 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000337 break;
338 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000339 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000340 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000341 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000342 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000343 case MachineOperand::MO_TargetIndex:
344 OS << "<ti#" << getIndex();
345 if (getOffset()) OS << "+" << getOffset();
346 OS << '>';
347 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000348 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000349 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000350 break;
351 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000352 OS << "<ga:";
353 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000354 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000355 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000356 break;
357 case MachineOperand::MO_ExternalSymbol:
358 OS << "<es:" << getSymbolName();
359 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000360 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000361 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000362 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000363 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000364 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000365 OS << '>';
366 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000367 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000368 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000369 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000370 case MachineOperand::MO_Metadata:
371 OS << '<';
372 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
373 OS << '>';
374 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000375 case MachineOperand::MO_MCSymbol:
376 OS << "<MCSym=" << *getMCSymbol() << '>';
377 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000378 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000379
Chris Lattner31530612009-06-24 17:54:48 +0000380 if (unsigned TF = getTargetFlags())
381 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000382}
383
384//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000385// MachineMemOperand Implementation
386//===----------------------------------------------------------------------===//
387
Chris Lattner40a858f2010-09-21 05:39:30 +0000388/// getAddrSpace - Return the LLVM IR address space number that this pointer
389/// points into.
390unsigned MachinePointerInfo::getAddrSpace() const {
391 if (V == 0) return 0;
392 return cast<PointerType>(V->getType())->getAddressSpace();
393}
394
Chris Lattnere8639032010-09-21 06:22:23 +0000395/// getConstantPool - Return a MachinePointerInfo record that refers to the
396/// constant pool.
397MachinePointerInfo MachinePointerInfo::getConstantPool() {
398 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
399}
400
401/// getFixedStack - Return a MachinePointerInfo record that refers to the
402/// the specified FrameIndex.
403MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
404 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
405}
406
Chris Lattner1daa6f42010-09-21 06:43:24 +0000407MachinePointerInfo MachinePointerInfo::getJumpTable() {
408 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
409}
410
411MachinePointerInfo MachinePointerInfo::getGOT() {
412 return MachinePointerInfo(PseudoSourceValue::getGOT());
413}
Chris Lattner40a858f2010-09-21 05:39:30 +0000414
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000415MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
416 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
417}
418
Chris Lattnerda39c392010-09-21 04:32:08 +0000419MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000420 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000421 const MDNode *TBAAInfo,
422 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000423 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000424 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000425 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000426 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
427 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000428 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000429 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000430}
431
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000432/// Profile - Gather unique data for the object.
433///
434void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000435 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000436 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000437 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000438 ID.AddInteger(Flags);
439}
440
Dan Gohmanc76909a2009-09-25 20:36:54 +0000441void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
442 // The Value and Offset may differ due to CSE. But the flags and size
443 // should be the same.
444 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
445 assert(MMO->getSize() == getSize() && "Size mismatch!");
446
447 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
448 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000449 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
450 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000451 // Also update the base and offset, because the new alignment may
452 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000453 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000454 }
455}
456
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000457/// getAlignment - Return the minimum known alignment in bytes of the
458/// actual memory reference.
459uint64_t MachineMemOperand::getAlignment() const {
460 return MinAlign(getBaseAlignment(), getOffset());
461}
462
Dan Gohmanc76909a2009-09-25 20:36:54 +0000463raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
464 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000465 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000466
Dan Gohmanc76909a2009-09-25 20:36:54 +0000467 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000468 OS << "Volatile ";
469
Dan Gohmanc76909a2009-09-25 20:36:54 +0000470 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000471 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000472 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000473 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000474 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000475
Dan Gohmancd26ec52009-09-23 01:33:16 +0000476 // Print the address information.
477 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000478 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000479 OS << "<unknown>";
480 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000481 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000482
483 // If the alignment of the memory reference itself differs from the alignment
484 // of the base pointer, print the base alignment explicitly, next to the base
485 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000486 if (MMO.getBaseAlignment() != MMO.getAlignment())
487 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000488
Dan Gohmanc76909a2009-09-25 20:36:54 +0000489 if (MMO.getOffset() != 0)
490 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000491 OS << "]";
492
493 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000494 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
495 MMO.getBaseAlignment() != MMO.getSize())
496 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000497
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000498 // Print TBAA info.
499 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
500 OS << "(tbaa=";
501 if (TBAAInfo->getNumOperands() > 0)
502 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
503 else
504 OS << "<unknown>";
505 OS << ")";
506 }
507
Bill Wendlingd65ba722011-04-29 23:45:22 +0000508 // Print nontemporal info.
509 if (MMO.isNonTemporal())
510 OS << "(nontemporal)";
511
Dan Gohmancd26ec52009-09-23 01:33:16 +0000512 return OS;
513}
514
Dan Gohmance42e402008-07-07 20:32:02 +0000515//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000516// MachineInstr Implementation
517//===----------------------------------------------------------------------===//
518
Evan Chengc0f64ff2006-11-27 23:37:22 +0000519/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000520/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000521MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000522 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000523 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000524 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000525 // Make sure that we get added to a machine basicblock
526 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000527}
528
Evan Cheng67f660c2006-11-30 07:08:44 +0000529void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000530 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000531 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000532 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000533 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000534 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000535 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000536}
537
Bob Wilson0855cad2010-04-09 04:34:03 +0000538/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
539/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000540/// the MCInstrDesc.
541MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000542 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000543 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000544 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000545 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000546 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
547 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000548 if (!NoImp)
549 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000550 // Make sure that we get added to a machine basicblock
551 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000552}
553
Dale Johannesen06efc022009-01-27 23:20:29 +0000554/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000555MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000556 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000557 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000558 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000559 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000560 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000561 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
562 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000563 if (!NoImp)
564 addImplicitDefUseOperands();
565 // Make sure that we get added to a machine basicblock
566 LeakDetector::addGarbageObject(this);
567}
568
569/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000570/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000571/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000572MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000573 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000574 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000575 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000576 unsigned NumImplicitOps =
577 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000578 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000579 addImplicitDefUseOperands();
580 // Make sure that we get added to a machine basicblock
581 LeakDetector::addGarbageObject(this);
582 MBB->push_back(this); // Add instruction to end of basic block!
583}
584
585/// MachineInstr ctor - As above, but with a DebugLoc.
586///
587MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000588 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000589 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000590 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000591 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000592 unsigned NumImplicitOps =
593 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000594 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000595 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000596 // Make sure that we get added to a machine basicblock
597 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000598 MBB->push_back(this); // Add instruction to end of basic block!
599}
600
Misha Brukmance22e762004-07-09 14:45:17 +0000601/// MachineInstr ctor - Copies MachineInstr arg exactly
602///
Evan Cheng1ed99222008-07-19 00:37:25 +0000603MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000604 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000605 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000606 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000607 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000608
Misha Brukmance22e762004-07-09 14:45:17 +0000609 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000610 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
611 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000612
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000613 // Copy all the flags.
614 Flags = MI.Flags;
615
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000616 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000617 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000618
619 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000620}
621
Misha Brukmance22e762004-07-09 14:45:17 +0000622MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000623 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000624#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000625 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000626 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000627 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000628 "Reg operand def/use list corrupted");
629 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000630#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000631}
632
Chris Lattner62ed6b92008-01-01 01:12:31 +0000633/// getRegInfo - If this instruction is embedded into a MachineFunction,
634/// return the MachineRegisterInfo object for the current function, otherwise
635/// return null.
636MachineRegisterInfo *MachineInstr::getRegInfo() {
637 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000638 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000639 return 0;
640}
641
642/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
643/// this instruction from their respective use lists. This requires that the
644/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000645void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
646 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000647 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000648 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000649}
650
651/// AddRegOperandsToUseLists - Add all of the register operands in
652/// this instruction from their respective use lists. This requires that the
653/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000654void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
655 for (unsigned i = 0, e = Operands.size(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000656 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000657 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000658}
659
Chris Lattner62ed6b92008-01-01 01:12:31 +0000660/// addOperand - Add the specified operand to the instruction. If it is an
661/// implicit operand, it is added to the end of the operand list. If it is
662/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000663/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000664void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000665 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000666 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000667 MachineRegisterInfo *RegInfo = getRegInfo();
668
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000669 // If the Operands backing store is reallocated, all register operands must
670 // be removed and re-added to RegInfo. It is storing pointers to operands.
671 bool Reallocate = RegInfo &&
672 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000673
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000674 // Find the insert location for the new operand. Implicit registers go at
675 // the end, everything goes before the implicit regs.
676 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000677
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000678 // Remove all the implicit operands from RegInfo if they need to be shifted.
679 // FIXME: Allow mixed explicit and implicit operands on inline asm.
680 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
681 // implicit-defs, but they must not be moved around. See the FIXME in
682 // InstrEmitter.cpp.
683 if (!isImpReg && !isInlineAsm()) {
684 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
685 --OpNo;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000686 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000687 if (RegInfo)
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000688 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000689 }
690 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000691
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000692 // OpNo now points as the desired insertion point. Unless this is a variadic
693 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000694 // RegMask operands go between the explicit and implicit operands.
695 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
696 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000697 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000698
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000699 // All operands from OpNo have been removed from RegInfo. If the Operands
700 // backing store needs to be reallocated, we also need to remove any other
701 // register operands.
702 if (Reallocate)
703 for (unsigned i = 0; i != OpNo; ++i)
704 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000705 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000706
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000707 // Insert the new operand at OpNo.
708 Operands.insert(Operands.begin() + OpNo, Op);
709 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000710
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000711 // The Operands backing store has now been reallocated, so we can re-add the
712 // operands before OpNo.
713 if (Reallocate)
714 for (unsigned i = 0; i != OpNo; ++i)
715 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000716 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachee61d672011-08-24 16:44:17 +0000717
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000718 // When adding a register operand, tell RegInfo about it.
719 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000720 // Ensure isOnRegUseList() returns false, regardless of Op's status.
721 Operands[OpNo].Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000722 // Ignore existing ties. This is not a property that can be copied.
723 Operands[OpNo].TiedTo = 0;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000724 // Add the new operand to RegInfo.
725 if (RegInfo)
726 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000727 // The MCID operand information isn't accurate until we start adding
728 // explicit operands. The implicit operands are added first, then the
729 // explicits are inserted before them.
730 if (!isImpReg) {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000731 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000732 if (Operands[OpNo].isUse()) {
733 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000734 if (DefIdx != -1)
735 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000736 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000737 // If the register operand is flagged as early, mark the operand as such.
738 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
739 Operands[OpNo].setIsEarlyClobber(true);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000740 }
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000741 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000742
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000743 // Re-add all the implicit ops.
744 if (RegInfo) {
745 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000746 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000747 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000748 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000749 }
750}
751
752/// RemoveOperand - Erase an operand from an instruction, leaving it with one
753/// fewer operand than it started with.
754///
755void MachineInstr::RemoveOperand(unsigned OpNo) {
756 assert(OpNo < Operands.size() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000757 untieRegOperand(OpNo);
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000758 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000759
Chris Lattner62ed6b92008-01-01 01:12:31 +0000760 // Special case removing the last one.
761 if (OpNo == Operands.size()-1) {
762 // If needed, remove from the reg def/use list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000763 if (RegInfo && Operands.back().isReg() && Operands.back().isOnRegUseList())
764 RegInfo->removeRegOperandFromUseList(&Operands.back());
Jim Grosbachee61d672011-08-24 16:44:17 +0000765
Chris Lattner62ed6b92008-01-01 01:12:31 +0000766 Operands.pop_back();
767 return;
768 }
769
770 // Otherwise, we are removing an interior operand. If we have reginfo to
771 // update, remove all operands that will be shifted down from their reg lists,
772 // move everything down, then re-add them.
Chris Lattner62ed6b92008-01-01 01:12:31 +0000773 if (RegInfo) {
774 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000775 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000776 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000777 }
778 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000779
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000780#ifndef NDEBUG
781 // Moving tied operands would break the ties.
782 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i)
783 if (Operands[i].isReg())
784 assert(!Operands[i].isTied() && "Cannot move tied operands");
785#endif
786
Chris Lattner62ed6b92008-01-01 01:12:31 +0000787 Operands.erase(Operands.begin()+OpNo);
788
789 if (RegInfo) {
790 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000791 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000792 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000793 }
794 }
795}
796
Dan Gohmanc76909a2009-09-25 20:36:54 +0000797/// addMemOperand - Add a MachineMemOperand to the machine instruction.
798/// This function should be used only occasionally. The setMemRefs function
799/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000800void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000801 MachineMemOperand *MO) {
802 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000803 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000804
Benjamin Kramer861ea232012-03-16 16:39:27 +0000805 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000806 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000807
Benjamin Kramer861ea232012-03-16 16:39:27 +0000808 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000809 NewMemRefs[NewNum - 1] = MO;
810
811 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000812 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000813}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000814
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000815bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000816 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000817 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000818 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000819 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000820 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000821 return true;
822 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000823 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000824 return false;
825 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000826 ++MII;
827 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000828
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000829 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000830}
831
Evan Cheng506049f2010-03-03 01:44:33 +0000832bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
833 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000834 // If opcodes or number of operands are not the same then the two
835 // instructions are obviously not identical.
836 if (Other->getOpcode() != getOpcode() ||
837 Other->getNumOperands() != getNumOperands())
838 return false;
839
Evan Chengddfd1372011-12-14 02:11:42 +0000840 if (isBundle()) {
841 // Both instructions are bundles, compare MIs inside the bundle.
842 MachineBasicBlock::const_instr_iterator I1 = *this;
843 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
844 MachineBasicBlock::const_instr_iterator I2 = *Other;
845 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
846 while (++I1 != E1 && I1->isInsideBundle()) {
847 ++I2;
848 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
849 return false;
850 }
851 }
852
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000853 // Check operands to make sure they match.
854 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
855 const MachineOperand &MO = getOperand(i);
856 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000857 if (!MO.isReg()) {
858 if (!MO.isIdenticalTo(OMO))
859 return false;
860 continue;
861 }
862
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000863 // Clients may or may not want to ignore defs when testing for equality.
864 // For example, machine CSE pass only cares about finding common
865 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000866 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000867 if (Check == IgnoreDefs)
868 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000869 else if (Check == IgnoreVRegDefs) {
870 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
871 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
872 if (MO.getReg() != OMO.getReg())
873 return false;
874 } else {
875 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000876 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000877 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
878 return false;
879 }
880 } else {
881 if (!MO.isIdenticalTo(OMO))
882 return false;
883 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
884 return false;
885 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000886 }
Devang Patel9194c672011-07-07 17:45:33 +0000887 // If DebugLoc does not match then two dbg.values are not identical.
888 if (isDebugValue())
889 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
890 && getDebugLoc() != Other->getDebugLoc())
891 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000892 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000893}
894
Chris Lattner48d7c062006-04-17 21:35:41 +0000895/// removeFromParent - This method unlinks 'this' from the containing basic
896/// block, and returns it, but does not delete it.
897MachineInstr *MachineInstr::removeFromParent() {
898 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000899
900 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000901 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000902 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000903 MachineBasicBlock::instr_iterator MII = *this; ++MII;
904 MachineBasicBlock::instr_iterator E = MBB->instr_end();
905 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000906 MachineInstr *MI = &*MII;
907 ++MII;
908 MBB->remove(MI);
909 }
910 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000911 getParent()->remove(this);
912 return this;
913}
914
915
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000916/// eraseFromParent - This method unlinks 'this' from the containing basic
917/// block, and deletes it.
918void MachineInstr::eraseFromParent() {
919 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000920 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000921 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000922 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000923 MachineBasicBlock::instr_iterator MII = *this; ++MII;
924 MachineBasicBlock::instr_iterator E = MBB->instr_end();
925 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000926 MachineInstr *MI = &*MII;
927 ++MII;
928 MBB->erase(MI);
929 }
930 }
Andrew Trickd88d2782012-06-05 21:44:23 +0000931 // Erase the individual instruction, which may itself be inside a bundle.
932 getParent()->erase_instr(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000933}
934
935
Evan Cheng19e3f312007-05-15 01:26:09 +0000936/// getNumExplicitOperands - Returns the number of non-implicit operands.
937///
938unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000939 unsigned NumOperands = MCID->getNumOperands();
940 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000941 return NumOperands;
942
Dan Gohman9407cd42009-04-15 17:59:11 +0000943 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
944 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000945 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000946 NumOperands++;
947 }
948 return NumOperands;
949}
950
Andrew Trick99a7a132012-02-08 02:17:25 +0000951/// isBundled - Return true if this instruction part of a bundle. This is true
952/// if either itself or its following instruction is marked "InsideBundle".
953bool MachineInstr::isBundled() const {
954 if (isInsideBundle())
955 return true;
956 MachineBasicBlock::const_instr_iterator nextMI = this;
957 ++nextMI;
958 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
959}
960
Evan Chengc36b7062011-01-07 23:50:32 +0000961bool MachineInstr::isStackAligningInlineAsm() const {
962 if (isInlineAsm()) {
963 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
964 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
965 return true;
966 }
967 return false;
968}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000969
Chad Rosier576cd112012-09-05 21:00:58 +0000970InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
971 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
972 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosier77fffa62012-09-05 22:17:43 +0000973 return InlineAsm::AsmDialect((ExtraInfo >> 2) & 1);
Chad Rosier576cd112012-09-05 21:00:58 +0000974}
975
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000976int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
977 unsigned *GroupNo) const {
978 assert(isInlineAsm() && "Expected an inline asm instruction");
979 assert(OpIdx < getNumOperands() && "OpIdx out of range");
980
981 // Ignore queries about the initial operands.
982 if (OpIdx < InlineAsm::MIOp_FirstOperand)
983 return -1;
984
985 unsigned Group = 0;
986 unsigned NumOps;
987 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
988 i += NumOps) {
989 const MachineOperand &FlagMO = getOperand(i);
990 // If we reach the implicit register operands, stop looking.
991 if (!FlagMO.isImm())
992 return -1;
993 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
994 if (i + NumOps > OpIdx) {
995 if (GroupNo)
996 *GroupNo = Group;
997 return i;
998 }
999 ++Group;
1000 }
1001 return -1;
1002}
1003
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001004const TargetRegisterClass*
1005MachineInstr::getRegClassConstraint(unsigned OpIdx,
1006 const TargetInstrInfo *TII,
1007 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001008 assert(getParent() && "Can't have an MBB reference here!");
1009 assert(getParent()->getParent() && "Can't have an MF reference here!");
1010 const MachineFunction &MF = *getParent()->getParent();
1011
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001012 // Most opcodes have fixed constraints in their MCInstrDesc.
1013 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001014 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001015
1016 if (!getOperand(OpIdx).isReg())
1017 return NULL;
1018
1019 // For tied uses on inline asm, get the constraint from the def.
1020 unsigned DefIdx;
1021 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1022 OpIdx = DefIdx;
1023
1024 // Inline asm stores register class constraints in the flag word.
1025 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1026 if (FlagIdx < 0)
1027 return NULL;
1028
1029 unsigned Flag = getOperand(FlagIdx).getImm();
1030 unsigned RCID;
1031 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1032 return TRI->getRegClass(RCID);
1033
1034 // Assume that all registers in a memory operand are pointers.
1035 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001036 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001037
1038 return NULL;
1039}
1040
Evan Chengddfd1372011-12-14 02:11:42 +00001041/// getBundleSize - Return the number of instructions inside the MI bundle.
1042unsigned MachineInstr::getBundleSize() const {
1043 assert(isBundle() && "Expecting a bundle");
1044
1045 MachineBasicBlock::const_instr_iterator I = *this;
1046 unsigned Size = 0;
1047 while ((++I)->isInsideBundle()) {
1048 ++Size;
1049 }
1050 assert(Size > 1 && "Malformed bundle");
1051
1052 return Size;
1053}
1054
Evan Chengfaa51072007-04-26 19:00:32 +00001055/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001056/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001057/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001058int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1059 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001060 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001061 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001062 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001063 continue;
1064 unsigned MOReg = MO.getReg();
1065 if (!MOReg)
1066 continue;
1067 if (MOReg == Reg ||
1068 (TRI &&
1069 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1070 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1071 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001072 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001073 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001074 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001075 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001076}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001077
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001078/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1079/// indicating if this instruction reads or writes Reg. This also considers
1080/// partial defines.
1081std::pair<bool,bool>
1082MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1083 SmallVectorImpl<unsigned> *Ops) const {
1084 bool PartDef = false; // Partial redefine.
1085 bool FullDef = false; // Full define.
1086 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001087
1088 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1089 const MachineOperand &MO = getOperand(i);
1090 if (!MO.isReg() || MO.getReg() != Reg)
1091 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001092 if (Ops)
1093 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001094 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001095 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001096 else if (MO.getSubReg() && !MO.isUndef())
1097 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001098 PartDef = true;
1099 else
1100 FullDef = true;
1101 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001102 // A partial redefine uses Reg unless there is also a full define.
1103 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001104}
1105
Evan Cheng6130f662008-03-05 00:59:57 +00001106/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001107/// the specified register or -1 if it is not found. If isDead is true, defs
1108/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1109/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001110int
1111MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1112 const TargetRegisterInfo *TRI) const {
1113 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001114 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001115 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001116 // Accept regmask operands when Overlap is set.
1117 // Ignore them when looking for a specific def operand (Overlap == false).
1118 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1119 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001120 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001121 continue;
1122 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001123 bool Found = (MOReg == Reg);
1124 if (!Found && TRI && isPhys &&
1125 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1126 if (Overlap)
1127 Found = TRI->regsOverlap(MOReg, Reg);
1128 else
1129 Found = TRI->isSubRegister(MOReg, Reg);
1130 }
1131 if (Found && (!isDead || MO.isDead()))
1132 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001133 }
Evan Cheng6130f662008-03-05 00:59:57 +00001134 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001135}
Evan Cheng19e3f312007-05-15 01:26:09 +00001136
Evan Chengf277ee42007-05-29 18:35:22 +00001137/// findFirstPredOperandIdx() - Find the index of the first operand in the
1138/// operand list that is used to represent the predicate. It returns -1 if
1139/// none is found.
1140int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001141 // Don't call MCID.findFirstPredOperandIdx() because this variant
1142 // is sometimes called on an instruction that's not yet complete, and
1143 // so the number of operands is less than the MCID indicates. In
1144 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001145 const MCInstrDesc &MCID = getDesc();
1146 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001147 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001148 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001149 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001150 }
1151
Evan Chengf277ee42007-05-29 18:35:22 +00001152 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001153}
Jim Grosbachee61d672011-08-24 16:44:17 +00001154
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001155// MachineOperand::TiedTo is 4 bits wide.
1156const unsigned TiedMax = 15;
1157
1158/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1159///
1160/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1161/// field. TiedTo can have these values:
1162///
1163/// 0: Operand is not tied to anything.
1164/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1165/// TiedMax: Tied to an operand >= TiedMax-1.
1166///
1167/// The tied def must be one of the first TiedMax operands on a normal
1168/// instruction. INLINEASM instructions allow more tied defs.
1169///
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001170void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001171 MachineOperand &DefMO = getOperand(DefIdx);
1172 MachineOperand &UseMO = getOperand(UseIdx);
1173 assert(DefMO.isDef() && "DefIdx must be a def operand");
1174 assert(UseMO.isUse() && "UseIdx must be a use operand");
1175 assert(!DefMO.isTied() && "Def is already tied to another use");
1176 assert(!UseMO.isTied() && "Use is already tied to another def");
1177
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001178 if (DefIdx < TiedMax)
1179 UseMO.TiedTo = DefIdx + 1;
1180 else {
1181 // Inline asm can use the group descriptors to find tied operands, but on
1182 // normal instruction, the tied def must be within the first TiedMax
1183 // operands.
1184 assert(isInlineAsm() && "DefIdx out of range");
1185 UseMO.TiedTo = TiedMax;
1186 }
1187
1188 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1189 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001190}
1191
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001192/// Given the index of a tied register operand, find the operand it is tied to.
1193/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1194/// which must exist.
1195unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001196 const MachineOperand &MO = getOperand(OpIdx);
1197 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001198
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001199 // Normally TiedTo is in range.
1200 if (MO.TiedTo < TiedMax)
1201 return MO.TiedTo - 1;
1202
1203 // Uses on normal instructions can be out of range.
1204 if (!isInlineAsm()) {
1205 // Normal tied defs must be in the 0..TiedMax-1 range.
1206 if (MO.isUse())
1207 return TiedMax - 1;
1208 // MO is a def. Search for the tied use.
1209 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1210 const MachineOperand &UseMO = getOperand(i);
1211 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1212 return i;
1213 }
1214 llvm_unreachable("Can't find tied use");
1215 }
1216
1217 // Now deal with inline asm by parsing the operand group descriptor flags.
1218 // Find the beginning of each operand group.
1219 SmallVector<unsigned, 8> GroupIdx;
1220 unsigned OpIdxGroup = ~0u;
1221 unsigned NumOps;
1222 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1223 i += NumOps) {
1224 const MachineOperand &FlagMO = getOperand(i);
1225 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1226 unsigned CurGroup = GroupIdx.size();
1227 GroupIdx.push_back(i);
1228 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1229 // OpIdx belongs to this operand group.
1230 if (OpIdx > i && OpIdx < i + NumOps)
1231 OpIdxGroup = CurGroup;
1232 unsigned TiedGroup;
1233 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1234 continue;
1235 // Operands in this group are tied to operands in TiedGroup which must be
1236 // earlier. Find the number of operands between the two groups.
1237 unsigned Delta = i - GroupIdx[TiedGroup];
1238
1239 // OpIdx is a use tied to TiedGroup.
1240 if (OpIdxGroup == CurGroup)
1241 return OpIdx - Delta;
1242
1243 // OpIdx is a def tied to this use group.
1244 if (OpIdxGroup == TiedGroup)
1245 return OpIdx + Delta;
1246 }
1247 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001248}
1249
Dan Gohmane6cd7572010-05-13 20:34:42 +00001250/// clearKillInfo - Clears kill flags on all operands.
1251///
1252void MachineInstr::clearKillInfo() {
1253 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1254 MachineOperand &MO = getOperand(i);
1255 if (MO.isReg() && MO.isUse())
1256 MO.setIsKill(false);
1257 }
1258}
1259
Evan Cheng576d1232006-12-06 08:27:42 +00001260/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1261///
1262void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1263 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1264 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001265 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001266 continue;
1267 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1268 MachineOperand &MOp = getOperand(j);
1269 if (!MOp.isIdenticalTo(MO))
1270 continue;
1271 if (MO.isKill())
1272 MOp.setIsKill();
1273 else
1274 MOp.setIsDead();
1275 break;
1276 }
1277 }
1278}
1279
Evan Cheng19e3f312007-05-15 01:26:09 +00001280/// copyPredicates - Copies predicate operand(s) from MI.
1281void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001282 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001283
Evan Chenge837dea2011-06-28 19:10:37 +00001284 const MCInstrDesc &MCID = MI->getDesc();
1285 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001286 return;
1287 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001288 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001289 // Predicated operands must be last operands.
1290 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001291 }
1292 }
1293}
1294
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001295void MachineInstr::substituteRegister(unsigned FromReg,
1296 unsigned ToReg,
1297 unsigned SubIdx,
1298 const TargetRegisterInfo &RegInfo) {
1299 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1300 if (SubIdx)
1301 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1302 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1303 MachineOperand &MO = getOperand(i);
1304 if (!MO.isReg() || MO.getReg() != FromReg)
1305 continue;
1306 MO.substPhysReg(ToReg, RegInfo);
1307 }
1308 } else {
1309 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1310 MachineOperand &MO = getOperand(i);
1311 if (!MO.isReg() || MO.getReg() != FromReg)
1312 continue;
1313 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1314 }
1315 }
1316}
1317
Evan Cheng9f1c8312008-07-03 09:09:37 +00001318/// isSafeToMove - Return true if it is safe to move this instruction. If
1319/// SawStore is set to true, it means that there is a store (or call) between
1320/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001321bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001322 AliasAnalysis *AA,
1323 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001324 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001325 //
1326 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesen4f1a56c2012-09-04 18:44:43 +00001327 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001328 // a load across an atomic load with Ordering > Monotonic.
1329 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001330 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001331 SawStore = true;
1332 return false;
1333 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001334
1335 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001336 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001337 return false;
1338
1339 // See if this instruction does a load. If so, we have to guarantee that the
1340 // loaded value doesn't change between the load and the its intended
1341 // destination. The check for isInvariantLoad gives the targe the chance to
1342 // classify the load as always returning a constant, e.g. a constant pool
1343 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001344 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001345 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001346 // end of block, we can't move it.
1347 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001348
Evan Chengb27087f2008-03-13 00:44:09 +00001349 return true;
1350}
1351
Evan Chengdf3b9932008-08-27 20:33:50 +00001352/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1353/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001354bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001355 AliasAnalysis *AA,
1356 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001357 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001358 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001359 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001360 return false;
1361 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001362 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001363 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001364 continue;
1365 // FIXME: For now, do not remat any instruction with register operands.
1366 // Later on, we can loosen the restriction is the register operands have
1367 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001368 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001369 // partially).
1370 if (MO.isUse())
1371 return false;
1372 else if (!MO.isDead() && MO.getReg() != DstReg)
1373 return false;
1374 }
1375 return true;
1376}
1377
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001378/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1379/// or volatile memory reference, or if the information describing the memory
1380/// reference is not available. Return false if it is known to have no ordered
1381/// memory references.
1382bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001383 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001384 if (!mayStore() &&
1385 !mayLoad() &&
1386 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001387 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001388 return false;
1389
1390 // Otherwise, if the instruction has no memory reference information,
1391 // conservatively assume it wasn't preserved.
1392 if (memoperands_empty())
1393 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001394
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001395 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001396 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001397 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001398 return true;
1399
1400 return false;
1401}
1402
Dan Gohmane33f44c2009-10-07 17:38:06 +00001403/// isInvariantLoad - Return true if this instruction is loading from a
1404/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001405/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001406/// of a function if it does not change. This should only return true of
1407/// *all* loads the instruction does are invariant (if it does multiple loads).
1408bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1409 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001410 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001411 return false;
1412
1413 // If the instruction has lost its memoperands, conservatively assume that
1414 // it may not be an invariant load.
1415 if (memoperands_empty())
1416 return false;
1417
1418 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1419
1420 for (mmo_iterator I = memoperands_begin(),
1421 E = memoperands_end(); I != E; ++I) {
1422 if ((*I)->isVolatile()) return false;
1423 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001424 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001425
1426 if (const Value *V = (*I)->getValue()) {
1427 // A load from a constant PseudoSourceValue is invariant.
1428 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1429 if (PSV->isConstant(MFI))
1430 continue;
1431 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001432 if (AA && AA->pointsToConstantMemory(
1433 AliasAnalysis::Location(V, (*I)->getSize(),
1434 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001435 continue;
1436 }
1437
1438 // Otherwise assume conservatively.
1439 return false;
1440 }
1441
1442 // Everything checks out.
1443 return true;
1444}
1445
Evan Cheng229694f2009-12-03 02:31:43 +00001446/// isConstantValuePHI - If the specified instruction is a PHI that always
1447/// merges together the same virtual register, return the register, otherwise
1448/// return 0.
1449unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001450 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001451 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001452 assert(getNumOperands() >= 3 &&
1453 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001454
1455 unsigned Reg = getOperand(1).getReg();
1456 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1457 if (getOperand(i).getReg() != Reg)
1458 return 0;
1459 return Reg;
1460}
1461
Evan Chengc36b7062011-01-07 23:50:32 +00001462bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001463 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001464 return true;
1465 if (isInlineAsm()) {
1466 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1467 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1468 return true;
1469 }
1470
1471 return false;
1472}
1473
Evan Chenga57fabe2010-04-08 20:02:37 +00001474/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1475///
1476bool MachineInstr::allDefsAreDead() const {
1477 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1478 const MachineOperand &MO = getOperand(i);
1479 if (!MO.isReg() || MO.isUse())
1480 continue;
1481 if (!MO.isDead())
1482 return false;
1483 }
1484 return true;
1485}
1486
Evan Chengc8f46c42010-10-22 21:49:09 +00001487/// copyImplicitOps - Copy implicit register operands from specified
1488/// instruction to this instruction.
1489void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1490 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1491 i != e; ++i) {
1492 const MachineOperand &MO = MI->getOperand(i);
1493 if (MO.isReg() && MO.isImplicit())
1494 addOperand(MO);
1495 }
1496}
1497
Brian Gaeke21326fc2004-02-13 04:39:32 +00001498void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001499 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001500}
1501
Jim Grosbachee61d672011-08-24 16:44:17 +00001502static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001503 raw_ostream &CommentOS) {
1504 const LLVMContext &Ctx = MF->getFunction()->getContext();
1505 if (!DL.isUnknown()) { // Print source line info.
1506 DIScope Scope(DL.getScope(Ctx));
1507 // Omit the directory, because it's likely to be long and uninteresting.
1508 if (Scope.Verify())
1509 CommentOS << Scope.getFilename();
1510 else
1511 CommentOS << "<unknown>";
1512 CommentOS << ':' << DL.getLine();
1513 if (DL.getCol() != 0)
1514 CommentOS << ':' << DL.getCol();
1515 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1516 if (!InlinedAtDL.isUnknown()) {
1517 CommentOS << " @[ ";
1518 printDebugLoc(InlinedAtDL, MF, CommentOS);
1519 CommentOS << " ]";
1520 }
1521 }
1522}
1523
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001524void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001525 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1526 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001527 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001528 if (const MachineBasicBlock *MBB = getParent()) {
1529 MF = MBB->getParent();
1530 if (!TM && MF)
1531 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001532 if (MF)
1533 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001534 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001535
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001536 // Save a list of virtual registers.
1537 SmallVector<unsigned, 8> VirtRegs;
1538
Dan Gohman0ba90f32009-10-31 20:19:03 +00001539 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001540 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001541 for (; StartOp < e && getOperand(StartOp).isReg() &&
1542 getOperand(StartOp).isDef() &&
1543 !getOperand(StartOp).isImplicit();
1544 ++StartOp) {
1545 if (StartOp != 0) OS << ", ";
1546 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001547 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001548 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001549 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001550 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001551
Dan Gohman0ba90f32009-10-31 20:19:03 +00001552 if (StartOp != 0)
1553 OS << " = ";
1554
1555 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001556 if (TM && TM->getInstrInfo())
1557 OS << TM->getInstrInfo()->getName(getOpcode());
1558 else
1559 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001560
Dan Gohman0ba90f32009-10-31 20:19:03 +00001561 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001562 bool OmittedAnyCallClobbers = false;
1563 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001564 unsigned AsmDescOp = ~0u;
1565 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001566
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001567 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001568 // Print asm string.
1569 OS << " ";
1570 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1571
1572 // Print HasSideEffects, IsAlignStack
1573 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1574 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1575 OS << " [sideeffect]";
1576 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1577 OS << " [alignstack]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001578 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier576cd112012-09-05 21:00:58 +00001579 OS << " [attdialect]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001580 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier576cd112012-09-05 21:00:58 +00001581 OS << " [inteldialect]";
Evan Chengc36b7062011-01-07 23:50:32 +00001582
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001583 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001584 FirstOp = false;
1585 }
1586
1587
Chris Lattner6a592272002-10-30 01:55:38 +00001588 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001589 const MachineOperand &MO = getOperand(i);
1590
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001591 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001592 VirtRegs.push_back(MO.getReg());
1593
Dan Gohman80f6c582009-11-09 19:38:45 +00001594 // Omit call-clobbered registers which aren't used anywhere. This makes
1595 // call instructions much less noisy on targets where calls clobber lots
1596 // of registers. Don't rely on MO.isDead() because we may be called before
1597 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001598 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001599 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1600 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001601 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001602 const MachineRegisterInfo &MRI = MF->getRegInfo();
1603 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1604 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001605 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1606 AI.isValid(); ++AI) {
1607 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001608 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1609 HasAliasLive = true;
1610 break;
1611 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001612 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001613 if (!HasAliasLive) {
1614 OmittedAnyCallClobbers = true;
1615 continue;
1616 }
1617 }
1618 }
1619 }
1620
1621 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001622 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001623 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001624 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1625 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001626 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001627 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001628 OS << "opt:";
1629 }
Evan Cheng59b36552010-04-28 20:03:13 +00001630 if (isDebugValue() && MO.isMetadata()) {
1631 // Pretty print DBG_VALUE instructions.
1632 const MDNode *MD = MO.getMetadata();
1633 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1634 OS << "!\"" << MDS->getString() << '\"';
1635 else
1636 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001637 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1638 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001639 } else if (i == AsmDescOp && MO.isImm()) {
1640 // Pretty print the inline asm operand descriptor.
1641 OS << '$' << AsmOpCount++;
1642 unsigned Flag = MO.getImm();
1643 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001644 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1645 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1646 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1647 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1648 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1649 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1650 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001651 }
1652
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001653 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001654 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001655 if (TM)
1656 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1657 else
1658 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001659 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001660
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001661 unsigned TiedTo = 0;
1662 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001663 OS << " tiedto:$" << TiedTo;
1664
1665 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001666
1667 // Compute the index of the next operand descriptor.
1668 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001669 } else
1670 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001671 }
1672
1673 // Briefly indicate whether any call clobbers were omitted.
1674 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001675 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001676 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001677 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001678
Dan Gohman0ba90f32009-10-31 20:19:03 +00001679 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001680 if (Flags) {
1681 if (!HaveSemi) OS << ";"; HaveSemi = true;
1682 OS << " flags: ";
1683
1684 if (Flags & FrameSetup)
1685 OS << "FrameSetup";
1686 }
1687
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001688 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001689 if (!HaveSemi) OS << ";"; HaveSemi = true;
1690
1691 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001692 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1693 i != e; ++i) {
1694 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001695 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001696 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001697 }
1698 }
1699
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001700 // Print the regclass of any virtual registers encountered.
1701 if (MRI && !VirtRegs.empty()) {
1702 if (!HaveSemi) OS << ";"; HaveSemi = true;
1703 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1704 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001705 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001706 for (unsigned j = i+1; j != VirtRegs.size();) {
1707 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1708 ++j;
1709 continue;
1710 }
1711 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001712 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001713 VirtRegs.erase(VirtRegs.begin()+j);
1714 }
1715 }
1716 }
1717
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001718 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001719 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1720 if (!HaveSemi) OS << ";"; HaveSemi = true;
1721 DIVariable DV(getOperand(e - 1).getMetadata());
1722 OS << " line no:" << DV.getLineNumber();
1723 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1724 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1725 if (!InlinedAtDL.isUnknown()) {
1726 OS << " inlined @[ ";
1727 printDebugLoc(InlinedAtDL, MF, OS);
1728 OS << " ]";
1729 }
1730 }
1731 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001732 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001733 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001734 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001735 }
1736
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001737 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001738}
1739
Owen Andersonb487e722008-01-24 01:10:07 +00001740bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001741 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001742 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001743 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001744 bool hasAliases = isPhysReg &&
1745 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001746 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001747 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001748 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1749 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001750 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001751 continue;
1752 unsigned Reg = MO.getReg();
1753 if (!Reg)
1754 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001755
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001756 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001757 if (!Found) {
1758 if (MO.isKill())
1759 // The register is already marked kill.
1760 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001761 if (isPhysReg && isRegTiedToDefOperand(i))
1762 // Two-address uses of physregs must not be marked kill.
1763 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001764 MO.setIsKill();
1765 Found = true;
1766 }
1767 } else if (hasAliases && MO.isKill() &&
1768 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001769 // A super-register kill already exists.
1770 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001771 return true;
1772 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001773 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001774 }
1775 }
1776
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001777 // Trim unneeded kill operands.
1778 while (!DeadOps.empty()) {
1779 unsigned OpIdx = DeadOps.back();
1780 if (getOperand(OpIdx).isImplicit())
1781 RemoveOperand(OpIdx);
1782 else
1783 getOperand(OpIdx).setIsKill(false);
1784 DeadOps.pop_back();
1785 }
1786
Bill Wendling4a23d722008-03-03 22:14:33 +00001787 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001788 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001789 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001790 addOperand(MachineOperand::CreateReg(IncomingReg,
1791 false /*IsDef*/,
1792 true /*IsImp*/,
1793 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001794 return true;
1795 }
Dan Gohman3f629402008-09-03 15:56:16 +00001796 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001797}
1798
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001799void MachineInstr::clearRegisterKills(unsigned Reg,
1800 const TargetRegisterInfo *RegInfo) {
1801 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1802 RegInfo = 0;
1803 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1804 MachineOperand &MO = getOperand(i);
1805 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1806 continue;
1807 unsigned OpReg = MO.getReg();
1808 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1809 MO.setIsKill(false);
1810 }
1811}
1812
Owen Andersonb487e722008-01-24 01:10:07 +00001813bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001814 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001815 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001816 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001817 bool hasAliases = isPhysReg &&
1818 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001819 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001820 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001821 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1822 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001823 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001824 continue;
1825 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001826 if (!Reg)
1827 continue;
1828
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001829 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001830 MO.setIsDead();
1831 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001832 } else if (hasAliases && MO.isDead() &&
1833 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001834 // There exists a super-register that's marked dead.
1835 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001836 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001837 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001838 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001839 }
1840 }
1841
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001842 // Trim unneeded dead operands.
1843 while (!DeadOps.empty()) {
1844 unsigned OpIdx = DeadOps.back();
1845 if (getOperand(OpIdx).isImplicit())
1846 RemoveOperand(OpIdx);
1847 else
1848 getOperand(OpIdx).setIsDead(false);
1849 DeadOps.pop_back();
1850 }
1851
Dan Gohman3f629402008-09-03 15:56:16 +00001852 // If not found, this means an alias of one of the operands is dead. Add a
1853 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001854 if (Found || !AddIfNotFound)
1855 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001856
Chris Lattner31530612009-06-24 17:54:48 +00001857 addOperand(MachineOperand::CreateReg(IncomingReg,
1858 true /*IsDef*/,
1859 true /*IsImp*/,
1860 false /*IsKill*/,
1861 true /*IsDead*/));
1862 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001863}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001864
1865void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1866 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001867 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1868 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1869 if (MO)
1870 return;
1871 } else {
1872 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1873 const MachineOperand &MO = getOperand(i);
1874 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1875 MO.getSubReg() == 0)
1876 return;
1877 }
1878 }
1879 addOperand(MachineOperand::CreateReg(IncomingReg,
1880 true /*IsDef*/,
1881 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001882}
Evan Cheng67eaa082010-03-03 23:37:30 +00001883
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001884void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001885 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001886 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001887 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1888 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001889 if (MO.isRegMask()) {
1890 HasRegMask = true;
1891 continue;
1892 }
Dan Gohmandb497122010-06-18 23:28:01 +00001893 if (!MO.isReg() || !MO.isDef()) continue;
1894 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001895 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001896 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001897 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1898 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001899 if (TRI.regsOverlap(*I, Reg)) {
1900 Dead = false;
1901 break;
1902 }
1903 // If there are no uses, including partial uses, the def is dead.
1904 if (Dead) MO.setIsDead();
1905 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001906
1907 // This is a call with a register mask operand.
1908 // Mask clobbers are always dead, so add defs for the non-dead defines.
1909 if (HasRegMask)
1910 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1911 I != E; ++I)
1912 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001913}
1914
Evan Cheng67eaa082010-03-03 23:37:30 +00001915unsigned
1916MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001917 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001918 SmallVector<size_t, 8> HashComponents;
1919 HashComponents.reserve(MI->getNumOperands() + 1);
1920 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001921 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1922 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001923 if (MO.isReg() && MO.isDef() &&
1924 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1925 continue; // Skip virtual register defs.
1926
1927 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001928 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001929 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001930}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001931
1932void MachineInstr::emitError(StringRef Msg) const {
1933 // Find the source location cookie.
1934 unsigned LocCookie = 0;
1935 const MDNode *LocMD = 0;
1936 for (unsigned i = getNumOperands(); i != 0; --i) {
1937 if (getOperand(i-1).isMetadata() &&
1938 (LocMD = getOperand(i-1).getMetadata()) &&
1939 LocMD->getNumOperands() != 0) {
1940 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1941 LocCookie = CI->getZExtValue();
1942 break;
1943 }
1944 }
1945 }
1946
1947 if (const MachineBasicBlock *MBB = getParent())
1948 if (const MachineFunction *MF = MBB->getParent())
1949 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1950 report_fatal_error(Msg);
1951}