blob: 9624e66be8ec6b6708e2d9d4af0fd6969791691b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000016#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000017#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000023#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000024#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000026#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000027#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029using namespace llvm;
30
Nate Begeman21e463b2005-10-16 05:39:50 +000031PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032 : TargetLowering(TM) {
33
34 // Fold away setcc operations if possible.
35 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000036 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037
Chris Lattnerd145a612005-09-27 22:18:25 +000038 // Use _setjmp/_longjmp instead of setjmp/longjmp.
39 setUseUnderscoreSetJmpLongJmp(true);
40
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000042 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
43 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
44 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Evan Chengc5484282006-10-04 00:56:09 +000046 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
47 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
48 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
49
Chris Lattnera54aa942006-01-29 06:26:08 +000050 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
51 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
52
Chris Lattner7c5a3d32005-08-16 17:14:42 +000053 // PowerPC has no intrinsics for these particular operations
54 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
55 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
56 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
57
Chris Lattner7c5a3d32005-08-16 17:14:42 +000058 // PowerPC has no SREM/UREM instructions
59 setOperationAction(ISD::SREM, MVT::i32, Expand);
60 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000061 setOperationAction(ISD::SREM, MVT::i64, Expand);
62 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000063
64 // We don't support sin/cos/sqrt/fmod
65 setOperationAction(ISD::FSIN , MVT::f64, Expand);
66 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000067 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000068 setOperationAction(ISD::FSIN , MVT::f32, Expand);
69 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000070 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071
72 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000073 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
75 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
76 }
77
Chris Lattner9601a862006-03-05 05:08:37 +000078 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
79 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
80
Nate Begemand88fc032006-01-14 03:14:10 +000081 // PowerPC does not have BSWAP, CTPOP or CTTZ
82 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
84 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +000085 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
86 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
87 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000088
Nate Begeman35ef9132006-01-11 21:21:00 +000089 // PowerPC does not have ROTR
90 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
91
Chris Lattner7c5a3d32005-08-16 17:14:42 +000092 // PowerPC does not have Select
93 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +000094 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095 setOperationAction(ISD::SELECT, MVT::f32, Expand);
96 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000097
Chris Lattner0b1e4e52005-08-26 17:36:52 +000098 // PowerPC wants to turn select_cc of FP into fsel when possible.
99 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
100 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000101
Nate Begeman750ac1b2006-02-01 07:19:44 +0000102 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000103 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000104
Nate Begeman81e80972006-03-17 01:40:33 +0000105 // PowerPC does not have BRCOND which requires SetCC
106 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107
Chris Lattnerf7605322005-08-31 21:09:52 +0000108 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
109 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000110
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000111 // PowerPC does not have [U|S]INT_TO_FP
112 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
113 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
114
Chris Lattner53e88452005-12-23 05:13:35 +0000115 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
116 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000117 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
118 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000119
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000120 // PowerPC does not have truncstore for i1.
121 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000122
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000123 // We cannot sextinreg(i1). Expand to shifts.
124 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
125
126
Jim Laskeyabf6d172006-01-05 01:25:28 +0000127 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000128 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000129 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000130 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000131 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000132 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000133
Nate Begeman28a6b022005-12-10 02:36:00 +0000134 // We want to legalize GlobalAddress and ConstantPool nodes into the
135 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000136 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000137 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000138 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000139 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
140 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
141 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
142
Nate Begemanee625572006-01-27 21:09:22 +0000143 // RET must be custom lowered, to meet ABI requirements
144 setOperationAction(ISD::RET , MVT::Other, Custom);
145
Nate Begemanacc398c2006-01-25 18:21:52 +0000146 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
147 setOperationAction(ISD::VASTART , MVT::Other, Custom);
148
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000149 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000150 setOperationAction(ISD::VAARG , MVT::Other, Expand);
151 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
152 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000153 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
154 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
155 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000156
Chris Lattner6d92cad2006-03-26 10:06:40 +0000157 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000158 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000159
Chris Lattnera7a58542006-06-16 17:34:12 +0000160 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000161 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000162 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
163 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000164
165 // FIXME: disable this lowered code. This generates 64-bit register values,
166 // and we don't model the fact that the top part is clobbered by calls. We
167 // need to flag these together so that the value isn't live across a call.
168 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
169
Nate Begemanae749a92005-10-25 23:48:36 +0000170 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
171 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
172 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000173 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000174 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000175 }
176
Chris Lattnera7a58542006-06-16 17:34:12 +0000177 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000178 // 64 bit PowerPC implementations can support i64 types directly
179 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000180 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
181 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000182 } else {
183 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000184 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
185 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
186 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000187 }
Evan Chengd30bf012006-03-01 01:11:20 +0000188
Nate Begeman425a9692005-11-29 08:17:20 +0000189 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000190 // First set operation action for all vector types to expand. Then we
191 // will selectively turn on ones that can be effectively codegen'd.
192 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
193 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000194 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000195 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
196 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000197
Chris Lattner7ff7e672006-04-04 17:25:31 +0000198 // We promote all shuffles to v16i8.
199 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000200 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
201
202 // We promote all non-typed operations to v4i32.
203 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
204 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
205 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
206 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
207 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
208 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
209 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
210 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
211 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
212 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
213 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
214 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000215
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000216 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000217 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
218 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
219 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
220 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
221 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000222 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000223 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
224 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
225 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000226
227 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000228 }
229
Chris Lattner7ff7e672006-04-04 17:25:31 +0000230 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
231 // with merges, splats, etc.
232 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
233
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000234 setOperationAction(ISD::AND , MVT::v4i32, Legal);
235 setOperationAction(ISD::OR , MVT::v4i32, Legal);
236 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
237 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
238 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
239 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
240
Nate Begeman425a9692005-11-29 08:17:20 +0000241 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000242 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000243 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
244 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000245
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000246 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000247 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000248 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000249 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000250
Chris Lattnerb2177b92006-03-19 06:55:52 +0000251 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
252 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000253
Chris Lattner541f91b2006-04-02 00:43:36 +0000254 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
255 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000256 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
257 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000258 }
259
Chris Lattnerc08f9022006-06-27 00:04:13 +0000260 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000261 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000262 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000263 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000264
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000265 // We have target-specific dag combine patterns for the following nodes:
266 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000267 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000268 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000269 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000270
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000271 computeRegisterProperties();
272}
273
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000274const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
275 switch (Opcode) {
276 default: return 0;
277 case PPCISD::FSEL: return "PPCISD::FSEL";
278 case PPCISD::FCFID: return "PPCISD::FCFID";
279 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
280 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000281 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000282 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
283 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000284 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000285 case PPCISD::Hi: return "PPCISD::Hi";
286 case PPCISD::Lo: return "PPCISD::Lo";
287 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
288 case PPCISD::SRL: return "PPCISD::SRL";
289 case PPCISD::SRA: return "PPCISD::SRA";
290 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000291 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
292 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000293 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000294 case PPCISD::MTCTR: return "PPCISD::MTCTR";
295 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000296 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000297 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000298 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000299 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000300 case PPCISD::LBRX: return "PPCISD::LBRX";
301 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000302 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000303 }
304}
305
Chris Lattner1a635d62006-04-14 06:01:58 +0000306//===----------------------------------------------------------------------===//
307// Node matching predicates, for use by the tblgen matching code.
308//===----------------------------------------------------------------------===//
309
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000310/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
311static bool isFloatingPointZero(SDOperand Op) {
312 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
313 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Chengc5484282006-10-04 00:56:09 +0000314 else if (ISD::isEXTLoad(Op.Val) || Op.getOpcode() == ISD::LOAD) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000315 // Maybe this has already been legalized into the constant pool?
316 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000317 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000318 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
319 }
320 return false;
321}
322
Chris Lattnerddb739e2006-04-06 17:23:16 +0000323/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
324/// true if Op is undef or if it matches the specified value.
325static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
326 return Op.getOpcode() == ISD::UNDEF ||
327 cast<ConstantSDNode>(Op)->getValue() == Val;
328}
329
330/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
331/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000332bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
333 if (!isUnary) {
334 for (unsigned i = 0; i != 16; ++i)
335 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
336 return false;
337 } else {
338 for (unsigned i = 0; i != 8; ++i)
339 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
340 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
341 return false;
342 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000343 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000344}
345
346/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
347/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000348bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
349 if (!isUnary) {
350 for (unsigned i = 0; i != 16; i += 2)
351 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
352 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
353 return false;
354 } else {
355 for (unsigned i = 0; i != 8; i += 2)
356 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
357 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
358 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
359 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
360 return false;
361 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000362 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000363}
364
Chris Lattnercaad1632006-04-06 22:02:42 +0000365/// isVMerge - Common function, used to match vmrg* shuffles.
366///
367static bool isVMerge(SDNode *N, unsigned UnitSize,
368 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000369 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
370 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
371 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
372 "Unsupported merge size!");
373
374 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
375 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
376 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000377 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000378 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000379 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000380 return false;
381 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000382 return true;
383}
384
385/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
386/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
387bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
388 if (!isUnary)
389 return isVMerge(N, UnitSize, 8, 24);
390 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000391}
392
393/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
394/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000395bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
396 if (!isUnary)
397 return isVMerge(N, UnitSize, 0, 16);
398 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000399}
400
401
Chris Lattnerd0608e12006-04-06 18:26:28 +0000402/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
403/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000404int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000405 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
406 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000407 // Find the first non-undef value in the shuffle mask.
408 unsigned i;
409 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
410 /*search*/;
411
412 if (i == 16) return -1; // all undef.
413
414 // Otherwise, check to see if the rest of the elements are consequtively
415 // numbered from this value.
416 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
417 if (ShiftAmt < i) return -1;
418 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000419
Chris Lattnerf24380e2006-04-06 22:28:36 +0000420 if (!isUnary) {
421 // Check the rest of the elements to see if they are consequtive.
422 for (++i; i != 16; ++i)
423 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
424 return -1;
425 } else {
426 // Check the rest of the elements to see if they are consequtive.
427 for (++i; i != 16; ++i)
428 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
429 return -1;
430 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000431
432 return ShiftAmt;
433}
Chris Lattneref819f82006-03-20 06:33:01 +0000434
435/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
436/// specifies a splat of a single element that is suitable for input to
437/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000438bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
439 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
440 N->getNumOperands() == 16 &&
441 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000442
Chris Lattner88a99ef2006-03-20 06:37:44 +0000443 // This is a splat operation if each element of the permute is the same, and
444 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000445 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000446 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000447 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
448 ElementBase = EltV->getValue();
449 else
450 return false; // FIXME: Handle UNDEF elements too!
451
452 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
453 return false;
454
455 // Check that they are consequtive.
456 for (unsigned i = 1; i != EltSize; ++i) {
457 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
458 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
459 return false;
460 }
461
Chris Lattner88a99ef2006-03-20 06:37:44 +0000462 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000463 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000464 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000465 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
466 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000467 for (unsigned j = 0; j != EltSize; ++j)
468 if (N->getOperand(i+j) != N->getOperand(j))
469 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000470 }
471
Chris Lattner7ff7e672006-04-04 17:25:31 +0000472 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000473}
474
475/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
476/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000477unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
478 assert(isSplatShuffleMask(N, EltSize));
479 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000480}
481
Chris Lattnere87192a2006-04-12 17:37:20 +0000482/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000483/// by using a vspltis[bhw] instruction of the specified element size, return
484/// the constant being splatted. The ByteSize field indicates the number of
485/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000486SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000487 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000488
489 // If ByteSize of the splat is bigger than the element size of the
490 // build_vector, then we have a case where we are checking for a splat where
491 // multiple elements of the buildvector are folded together into a single
492 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
493 unsigned EltSize = 16/N->getNumOperands();
494 if (EltSize < ByteSize) {
495 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
496 SDOperand UniquedVals[4];
497 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
498
499 // See if all of the elements in the buildvector agree across.
500 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
501 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
502 // If the element isn't a constant, bail fully out.
503 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
504
505
506 if (UniquedVals[i&(Multiple-1)].Val == 0)
507 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
508 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
509 return SDOperand(); // no match.
510 }
511
512 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
513 // either constant or undef values that are identical for each chunk. See
514 // if these chunks can form into a larger vspltis*.
515
516 // Check to see if all of the leading entries are either 0 or -1. If
517 // neither, then this won't fit into the immediate field.
518 bool LeadingZero = true;
519 bool LeadingOnes = true;
520 for (unsigned i = 0; i != Multiple-1; ++i) {
521 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
522
523 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
524 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
525 }
526 // Finally, check the least significant entry.
527 if (LeadingZero) {
528 if (UniquedVals[Multiple-1].Val == 0)
529 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
530 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
531 if (Val < 16)
532 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
533 }
534 if (LeadingOnes) {
535 if (UniquedVals[Multiple-1].Val == 0)
536 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
537 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
538 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
539 return DAG.getTargetConstant(Val, MVT::i32);
540 }
541
542 return SDOperand();
543 }
544
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000545 // Check to see if this buildvec has a single non-undef value in its elements.
546 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
547 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
548 if (OpVal.Val == 0)
549 OpVal = N->getOperand(i);
550 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000551 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000552 }
553
Chris Lattner140a58f2006-04-08 06:46:53 +0000554 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000555
Nate Begeman98e70cc2006-03-28 04:15:58 +0000556 unsigned ValSizeInBytes = 0;
557 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000558 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
559 Value = CN->getValue();
560 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
561 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
562 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
563 Value = FloatToBits(CN->getValue());
564 ValSizeInBytes = 4;
565 }
566
567 // If the splat value is larger than the element value, then we can never do
568 // this splat. The only case that we could fit the replicated bits into our
569 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000570 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000571
572 // If the element value is larger than the splat value, cut it in half and
573 // check to see if the two halves are equal. Continue doing this until we
574 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
575 while (ValSizeInBytes > ByteSize) {
576 ValSizeInBytes >>= 1;
577
578 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000579 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
580 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000581 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000582 }
583
584 // Properly sign extend the value.
585 int ShAmt = (4-ByteSize)*8;
586 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
587
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000588 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000589 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000590
Chris Lattner140a58f2006-04-08 06:46:53 +0000591 // Finally, if this value fits in a 5 bit sext field, return it
592 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
593 return DAG.getTargetConstant(MaskVal, MVT::i32);
594 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000595}
596
Chris Lattner1a635d62006-04-14 06:01:58 +0000597//===----------------------------------------------------------------------===//
598// LowerOperation implementation
599//===----------------------------------------------------------------------===//
600
601static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000602 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000603 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000604 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000605 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
606 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000607
608 const TargetMachine &TM = DAG.getTarget();
609
Chris Lattner059ca0f2006-06-16 21:01:35 +0000610 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
611 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
612
Chris Lattner1a635d62006-04-14 06:01:58 +0000613 // If this is a non-darwin platform, we don't support non-static relo models
614 // yet.
615 if (TM.getRelocationModel() == Reloc::Static ||
616 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
617 // Generate non-pic code that has direct accesses to the constant pool.
618 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000619 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000620 }
621
Chris Lattner35d86fe2006-07-26 21:12:04 +0000622 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000623 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000624 Hi = DAG.getNode(ISD::ADD, PtrVT,
625 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000626 }
627
Chris Lattner059ca0f2006-06-16 21:01:35 +0000628 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000629 return Lo;
630}
631
Nate Begeman37efe672006-04-22 18:53:45 +0000632static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000633 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000634 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000635 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
636 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000637
638 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000639
640 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
641 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
642
Nate Begeman37efe672006-04-22 18:53:45 +0000643 // If this is a non-darwin platform, we don't support non-static relo models
644 // yet.
645 if (TM.getRelocationModel() == Reloc::Static ||
646 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
647 // Generate non-pic code that has direct accesses to the constant pool.
648 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000649 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000650 }
651
Chris Lattner35d86fe2006-07-26 21:12:04 +0000652 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000653 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000654 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000655 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000656 }
657
Chris Lattner059ca0f2006-06-16 21:01:35 +0000658 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000659 return Lo;
660}
661
Chris Lattner1a635d62006-04-14 06:01:58 +0000662static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000663 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000664 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
665 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000666 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
667 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000668
669 const TargetMachine &TM = DAG.getTarget();
670
Chris Lattner059ca0f2006-06-16 21:01:35 +0000671 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
672 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
673
Chris Lattner1a635d62006-04-14 06:01:58 +0000674 // If this is a non-darwin platform, we don't support non-static relo models
675 // yet.
676 if (TM.getRelocationModel() == Reloc::Static ||
677 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
678 // Generate non-pic code that has direct accesses to globals.
679 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000680 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000681 }
682
Chris Lattner35d86fe2006-07-26 21:12:04 +0000683 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000684 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000685 Hi = DAG.getNode(ISD::ADD, PtrVT,
686 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000687 }
688
Chris Lattner059ca0f2006-06-16 21:01:35 +0000689 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000690
691 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
692 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
693 return Lo;
694
695 // If the global is weak or external, we have to go through the lazy
696 // resolution stub.
Chris Lattner059ca0f2006-06-16 21:01:35 +0000697 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
Chris Lattner1a635d62006-04-14 06:01:58 +0000698}
699
700static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
701 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
702
703 // If we're comparing for equality to zero, expose the fact that this is
704 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
705 // fold the new nodes.
706 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
707 if (C->isNullValue() && CC == ISD::SETEQ) {
708 MVT::ValueType VT = Op.getOperand(0).getValueType();
709 SDOperand Zext = Op.getOperand(0);
710 if (VT < MVT::i32) {
711 VT = MVT::i32;
712 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
713 }
714 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
715 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
716 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
717 DAG.getConstant(Log2b, MVT::i32));
718 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
719 }
720 // Leave comparisons against 0 and -1 alone for now, since they're usually
721 // optimized. FIXME: revisit this when we can custom lower all setcc
722 // optimizations.
723 if (C->isAllOnesValue() || C->isNullValue())
724 return SDOperand();
725 }
726
727 // If we have an integer seteq/setne, turn it into a compare against zero
728 // by subtracting the rhs from the lhs, which is faster than setting a
729 // condition register, reading it back out, and masking the correct bit.
730 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
731 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
732 MVT::ValueType VT = Op.getValueType();
733 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
734 Op.getOperand(1));
735 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
736 }
737 return SDOperand();
738}
739
740static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
741 unsigned VarArgsFrameIndex) {
742 // vastart just stores the address of the VarArgsFrameIndex slot into the
743 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +0000744 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
745 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng786225a2006-10-05 23:01:46 +0000746 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), Op.getOperand(2));
Chris Lattner1a635d62006-04-14 06:01:58 +0000747}
748
Chris Lattnerc91a4752006-06-26 22:48:35 +0000749static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
750 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000751 // TODO: add description of PPC stack frame format, or at least some docs.
752 //
753 MachineFunction &MF = DAG.getMachineFunction();
754 MachineFrameInfo *MFI = MF.getFrameInfo();
755 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +0000756 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000757 SDOperand Root = Op.getOperand(0);
758
759 unsigned ArgOffset = 24;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000760 const unsigned Num_GPR_Regs = 8;
761 const unsigned Num_FPR_Regs = 13;
762 const unsigned Num_VR_Regs = 12;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000763 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000764
765 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000766 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
767 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
768 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000769 static const unsigned GPR_64[] = { // 64-bit registers.
770 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
771 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
772 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000773 static const unsigned FPR[] = {
774 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
775 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
776 };
777 static const unsigned VR[] = {
778 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
779 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
780 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000781
782 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
783 bool isPPC64 = PtrVT == MVT::i64;
784 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000785
786 // Add DAG nodes to load the arguments or copy them out of registers. On
787 // entry to a function on PPC, the arguments start at offset 24, although the
788 // first ones are often in registers.
789 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
790 SDOperand ArgVal;
791 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000792 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
793 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
794
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000795 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000796 switch (ObjectVT) {
797 default: assert(0 && "Unhandled argument type!");
798 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000799 // All int arguments reserve stack space.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000800 ArgOffset += isPPC64 ? 8 : 4;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000801
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000802 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000803 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
804 MF.addLiveIn(GPR[GPR_idx], VReg);
805 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000806 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000807 } else {
808 needsLoad = true;
809 }
810 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000811 case MVT::i64: // PPC64
812 // All int arguments reserve stack space.
813 ArgOffset += 8;
814
815 if (GPR_idx != Num_GPR_Regs) {
816 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
817 MF.addLiveIn(GPR[GPR_idx], VReg);
818 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
819 ++GPR_idx;
820 } else {
821 needsLoad = true;
822 }
823 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000824 case MVT::f32:
825 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000826 // All FP arguments reserve stack space.
827 ArgOffset += ObjSize;
828
829 // Every 4 bytes of argument space consumes one of the GPRs available for
830 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000831 if (GPR_idx != Num_GPR_Regs) {
832 ++GPR_idx;
833 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs)
834 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000835 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000836 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000837 unsigned VReg;
838 if (ObjectVT == MVT::f32)
839 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
840 else
841 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
842 MF.addLiveIn(FPR[FPR_idx], VReg);
843 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000844 ++FPR_idx;
845 } else {
846 needsLoad = true;
847 }
848 break;
849 case MVT::v4f32:
850 case MVT::v4i32:
851 case MVT::v8i16:
852 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000853 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000854 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000855 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
856 MF.addLiveIn(VR[VR_idx], VReg);
857 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000858 ++VR_idx;
859 } else {
860 // This should be simple, but requires getting 16-byte aligned stack
861 // values.
862 assert(0 && "Loading VR argument not implemented yet!");
863 needsLoad = true;
864 }
865 break;
866 }
867
868 // We need to load the argument to a virtual register if we determined above
869 // that we ran out of physical registers of the appropriate type
870 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000871 // If the argument is actually used, emit a load from the right stack
872 // slot.
873 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
874 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Chris Lattnerc91a4752006-06-26 22:48:35 +0000875 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000876 ArgVal = DAG.getLoad(ObjectVT, Root, FIN,
877 DAG.getSrcValue(NULL));
878 } else {
879 // Don't emit a dead load.
880 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
881 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000882 }
883
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000884 ArgValues.push_back(ArgVal);
885 }
886
887 // If the function takes variable number of arguments, make a frame index for
888 // the start of the first vararg value... for expansion of llvm.va_start.
889 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
890 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +0000891 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
892 ArgOffset);
893 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000894 // If this function is vararg, store any remaining integer argument regs
895 // to their spots on the stack so that they may be loaded by deferencing the
896 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +0000897 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000898 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000899 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
900 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +0000901 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng786225a2006-10-05 23:01:46 +0000902 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN,
903 DAG.getSrcValue(NULL));
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000904 MemOps.push_back(Store);
905 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +0000906 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
907 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000908 }
909 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000910 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000911 }
912
913 ArgValues.push_back(Root);
914
915 // Return the new list of results.
916 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
917 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +0000918 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000919}
920
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000921/// isCallCompatibleAddress - Return the immediate to use if the specified
922/// 32-bit value is representable in the immediate field of a BxA instruction.
923static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
924 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
925 if (!C) return 0;
926
927 int Addr = C->getValue();
928 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
929 (Addr << 6 >> 6) != Addr)
930 return 0; // Top 6 bits have to be sext of immediate.
931
932 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
933}
934
935
Chris Lattnerabde4602006-05-16 22:56:08 +0000936static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
937 SDOperand Chain = Op.getOperand(0);
938 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
939 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
940 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
941 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +0000942 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
943
Chris Lattnerc91a4752006-06-26 22:48:35 +0000944 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
945 bool isPPC64 = PtrVT == MVT::i64;
946 unsigned PtrByteSize = isPPC64 ? 8 : 4;
947
948
Chris Lattnerabde4602006-05-16 22:56:08 +0000949 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
950 // SelectExpr to use to put the arguments in the appropriate registers.
951 std::vector<SDOperand> args_to_use;
952
953 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +0000954 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000955 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattnerc91a4752006-06-26 22:48:35 +0000956 unsigned NumBytes = 6*PtrByteSize;
Chris Lattnerabde4602006-05-16 22:56:08 +0000957
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000958 // Add up all the space actually used.
Evan Cheng4360bdc2006-05-25 00:57:32 +0000959 for (unsigned i = 0; i != NumOps; ++i)
960 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Chris Lattnerc04ba7a2006-05-16 23:54:25 +0000961
Chris Lattner7b053502006-05-30 21:21:04 +0000962 // The prolog code of the callee may store up to 8 GPR argument registers to
963 // the stack, allowing va_start to index over them in memory if its varargs.
964 // Because we cannot tell if this is needed on the caller side, we have to
965 // conservatively assume that it is needed. As such, make sure we have at
966 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000967 if (NumBytes < 6*PtrByteSize+8*PtrByteSize)
968 NumBytes = 6*PtrByteSize+8*PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000969
970 // Adjust the stack pointer for the new arguments...
971 // These operations are automatically eliminated by the prolog/epilog pass
972 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +0000973 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000974
975 // Set up a copy of the stack pointer for use loading and storing any
976 // arguments that may not fit in the registers available for argument
977 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000978 SDOperand StackPtr;
979 if (isPPC64)
980 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
981 else
982 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000983
984 // Figure out which arguments are going to go in registers, and which in
985 // memory. Also, if this is a vararg function, floating point operations
986 // must be stored to our stack, and loaded into integer regs as well, if
987 // any integer regs are available for argument passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000988 unsigned ArgOffset = 6*PtrByteSize;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000989 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000990 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +0000991 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
992 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
993 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000994 static const unsigned GPR_64[] = { // 64-bit registers.
995 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
996 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
997 };
Chris Lattner9a2a4972006-05-17 06:01:33 +0000998 static const unsigned FPR[] = {
999 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1000 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1001 };
1002 static const unsigned VR[] = {
1003 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1004 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1005 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001006 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001007 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1008 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1009
Chris Lattnerc91a4752006-06-26 22:48:35 +00001010 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1011
Chris Lattner9a2a4972006-05-17 06:01:33 +00001012 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001013 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001014 for (unsigned i = 0; i != NumOps; ++i) {
1015 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001016
1017 // PtrOff will be used to store the current argument to the stack if a
1018 // register cannot be found for it.
1019 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001020 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1021
1022 // On PPC64, promote integers to 64-bit values.
1023 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1024 unsigned ExtOp = ISD::ZERO_EXTEND;
1025 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1026 ExtOp = ISD::SIGN_EXTEND;
1027 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1028 }
1029
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001030 switch (Arg.getValueType()) {
1031 default: assert(0 && "Unexpected ValueType for argument!");
1032 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001033 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001034 if (GPR_idx != NumGPRs) {
1035 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001036 } else {
Evan Cheng786225a2006-10-05 23:01:46 +00001037 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff,
1038 DAG.getSrcValue(NULL)));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001039 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001040 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001041 break;
1042 case MVT::f32:
1043 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001044 if (FPR_idx != NumFPRs) {
1045 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1046
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001047 if (isVarArg) {
Evan Cheng786225a2006-10-05 23:01:46 +00001048 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff,
1049 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001050 MemOpChains.push_back(Store);
1051
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001052 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001053 if (GPR_idx != NumGPRs) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001054 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff,
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001055 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001056 MemOpChains.push_back(Load.getValue(1));
1057 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001058 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001059 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001060 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001061 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
1062 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff,
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001063 DAG.getSrcValue(NULL));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001064 MemOpChains.push_back(Load.getValue(1));
1065 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001066 }
1067 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001068 // If we have any FPRs remaining, we may also have GPRs remaining.
1069 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1070 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001071 if (GPR_idx != NumGPRs)
1072 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001073 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001074 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001075 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001076 } else {
Evan Cheng786225a2006-10-05 23:01:46 +00001077 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff,
1078 DAG.getSrcValue(NULL)));
Chris Lattnerabde4602006-05-16 22:56:08 +00001079 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001080 if (isPPC64)
1081 ArgOffset += 8;
1082 else
1083 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001084 break;
1085 case MVT::v4f32:
1086 case MVT::v4i32:
1087 case MVT::v8i16:
1088 case MVT::v16i8:
1089 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001090 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001091 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001092 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001093 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001094 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001095 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001096 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001097 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1098 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001099
Chris Lattner9a2a4972006-05-17 06:01:33 +00001100 // Build a sequence of copy-to-reg nodes chained together with token chain
1101 // and flag operands which copy the outgoing args into the appropriate regs.
1102 SDOperand InFlag;
1103 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1104 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1105 InFlag);
1106 InFlag = Chain.getValue(1);
1107 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001108
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001109 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001110 NodeTys.push_back(MVT::Other); // Returns a chain
1111 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1112
Chris Lattner79e490a2006-08-11 17:18:05 +00001113 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001114 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001115
1116 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1117 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1118 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001119 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001120 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001121 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1122 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1123 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1124 // If this is an absolute destination address, use the munged value.
1125 Callee = SDOperand(Dest, 0);
1126 else {
1127 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1128 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001129 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1130 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001131 InFlag = Chain.getValue(1);
1132
1133 // Copy the callee address into R12 on darwin.
1134 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1135 InFlag = Chain.getValue(1);
1136
1137 NodeTys.clear();
1138 NodeTys.push_back(MVT::Other);
1139 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001140 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001141 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001142 Callee.Val = 0;
1143 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001144
Chris Lattner4a45abf2006-06-10 01:14:28 +00001145 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001146 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001147 Ops.push_back(Chain);
1148 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001149 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001150
Chris Lattner4a45abf2006-06-10 01:14:28 +00001151 // Add argument registers to the end of the list so that they are known live
1152 // into the call.
1153 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1154 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1155 RegsToPass[i].second.getValueType()));
1156
1157 if (InFlag.Val)
1158 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001159 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001160 InFlag = Chain.getValue(1);
1161
Chris Lattner79e490a2006-08-11 17:18:05 +00001162 SDOperand ResultVals[3];
1163 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001164 NodeTys.clear();
1165
1166 // If the call has results, copy the values out of the ret val registers.
1167 switch (Op.Val->getValueType(0)) {
1168 default: assert(0 && "Unexpected ret value!");
1169 case MVT::Other: break;
1170 case MVT::i32:
1171 if (Op.Val->getValueType(1) == MVT::i32) {
1172 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001173 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001174 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1175 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001176 ResultVals[1] = Chain.getValue(0);
1177 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001178 NodeTys.push_back(MVT::i32);
1179 } else {
1180 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001181 ResultVals[0] = Chain.getValue(0);
1182 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001183 }
1184 NodeTys.push_back(MVT::i32);
1185 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001186 case MVT::i64:
1187 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001188 ResultVals[0] = Chain.getValue(0);
1189 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001190 NodeTys.push_back(MVT::i64);
1191 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001192 case MVT::f32:
1193 case MVT::f64:
1194 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1195 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001196 ResultVals[0] = Chain.getValue(0);
1197 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001198 NodeTys.push_back(Op.Val->getValueType(0));
1199 break;
1200 case MVT::v4f32:
1201 case MVT::v4i32:
1202 case MVT::v8i16:
1203 case MVT::v16i8:
1204 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1205 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001206 ResultVals[0] = Chain.getValue(0);
1207 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001208 NodeTys.push_back(Op.Val->getValueType(0));
1209 break;
1210 }
1211
Chris Lattnerabde4602006-05-16 22:56:08 +00001212 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001213 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001214 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001215
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001216 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001217 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001218 return Chain;
1219
1220 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001221 ResultVals[NumResults++] = Chain;
1222 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1223 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001224 return Res.getValue(Op.ResNo);
1225}
1226
Chris Lattner1a635d62006-04-14 06:01:58 +00001227static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1228 SDOperand Copy;
1229 switch(Op.getNumOperands()) {
1230 default:
1231 assert(0 && "Do not know how to return this many arguments!");
1232 abort();
1233 case 1:
1234 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001235 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001236 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1237 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001238 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001239 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001240 } else if (ArgVT == MVT::i64) {
1241 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001242 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001243 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001244 } else {
1245 assert(MVT::isFloatingPoint(ArgVT));
1246 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 }
1248
1249 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1250 SDOperand());
1251
1252 // If we haven't noted the R3/F1 are live out, do so now.
1253 if (DAG.getMachineFunction().liveout_empty())
1254 DAG.getMachineFunction().addLiveOut(ArgReg);
1255 break;
1256 }
Evan Cheng6848be12006-05-26 23:10:12 +00001257 case 5:
1258 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001259 SDOperand());
1260 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1261 // If we haven't noted the R3+R4 are live out, do so now.
1262 if (DAG.getMachineFunction().liveout_empty()) {
1263 DAG.getMachineFunction().addLiveOut(PPC::R3);
1264 DAG.getMachineFunction().addLiveOut(PPC::R4);
1265 }
1266 break;
1267 }
1268 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1269}
1270
1271/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1272/// possible.
1273static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1274 // Not FP? Not a fsel.
1275 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1276 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1277 return SDOperand();
1278
1279 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1280
1281 // Cannot handle SETEQ/SETNE.
1282 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1283
1284 MVT::ValueType ResVT = Op.getValueType();
1285 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1286 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1287 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1288
1289 // If the RHS of the comparison is a 0.0, we don't need to do the
1290 // subtraction at all.
1291 if (isFloatingPointZero(RHS))
1292 switch (CC) {
1293 default: break; // SETUO etc aren't handled by fsel.
1294 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001295 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001296 case ISD::SETLT:
1297 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1298 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001299 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001300 case ISD::SETGE:
1301 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1302 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1303 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1304 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001305 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001306 case ISD::SETGT:
1307 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1308 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001309 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001310 case ISD::SETLE:
1311 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1312 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1313 return DAG.getNode(PPCISD::FSEL, ResVT,
1314 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1315 }
1316
1317 SDOperand Cmp;
1318 switch (CC) {
1319 default: break; // SETUO etc aren't handled by fsel.
1320 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001321 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001322 case ISD::SETLT:
1323 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1324 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1325 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1326 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1327 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001328 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001329 case ISD::SETGE:
1330 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1331 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1332 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1333 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1334 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001335 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001336 case ISD::SETGT:
1337 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1338 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1339 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1340 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1341 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001342 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001343 case ISD::SETLE:
1344 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1345 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1346 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1347 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1348 }
1349 return SDOperand();
1350}
1351
1352static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1353 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1354 SDOperand Src = Op.getOperand(0);
1355 if (Src.getValueType() == MVT::f32)
1356 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1357
1358 SDOperand Tmp;
1359 switch (Op.getValueType()) {
1360 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1361 case MVT::i32:
1362 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1363 break;
1364 case MVT::i64:
1365 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1366 break;
1367 }
1368
1369 // Convert the FP value to an int value through memory.
1370 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1371 if (Op.getValueType() == MVT::i32)
1372 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1373 return Bits;
1374}
1375
1376static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1377 if (Op.getOperand(0).getValueType() == MVT::i64) {
1378 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1379 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1380 if (Op.getValueType() == MVT::f32)
1381 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1382 return FP;
1383 }
1384
1385 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1386 "Unhandled SINT_TO_FP type in custom expander!");
1387 // Since we only generate this in 64-bit mode, we can take advantage of
1388 // 64-bit registers. In particular, sign extend the input value into the
1389 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1390 // then lfd it and fcfid it.
1391 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1392 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001393 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1394 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001395
1396 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1397 Op.getOperand(0));
1398
1399 // STD the extended value into the stack slot.
1400 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1401 DAG.getEntryNode(), Ext64, FIdx,
1402 DAG.getSrcValue(NULL));
1403 // Load the value as a double.
1404 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
1405
1406 // FCFID it and return it.
1407 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1408 if (Op.getValueType() == MVT::f32)
1409 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1410 return FP;
1411}
1412
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001413static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1414 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001415 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001416
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001417 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001418 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001419 SDOperand Lo = Op.getOperand(0);
1420 SDOperand Hi = Op.getOperand(1);
1421 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001422
1423 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1424 DAG.getConstant(32, MVT::i32), Amt);
1425 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1426 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1427 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1428 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1429 DAG.getConstant(-32U, MVT::i32));
1430 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1431 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1432 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001433 SDOperand OutOps[] = { OutLo, OutHi };
1434 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1435 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001436}
1437
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001438static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1439 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1440 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001441
1442 // Otherwise, expand into a bunch of logical ops. Note that these ops
1443 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001444 SDOperand Lo = Op.getOperand(0);
1445 SDOperand Hi = Op.getOperand(1);
1446 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001447
1448 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1449 DAG.getConstant(32, MVT::i32), Amt);
1450 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1451 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1452 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1453 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1454 DAG.getConstant(-32U, MVT::i32));
1455 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1456 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1457 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001458 SDOperand OutOps[] = { OutLo, OutHi };
1459 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1460 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001461}
1462
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001463static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1464 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001465 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001466
1467 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001468 SDOperand Lo = Op.getOperand(0);
1469 SDOperand Hi = Op.getOperand(1);
1470 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001471
1472 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1473 DAG.getConstant(32, MVT::i32), Amt);
1474 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1475 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1476 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1477 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1478 DAG.getConstant(-32U, MVT::i32));
1479 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1480 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1481 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1482 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001483 SDOperand OutOps[] = { OutLo, OutHi };
1484 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1485 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001486}
1487
1488//===----------------------------------------------------------------------===//
1489// Vector related lowering.
1490//
1491
Chris Lattnerac225ca2006-04-12 19:07:14 +00001492// If this is a vector of constants or undefs, get the bits. A bit in
1493// UndefBits is set if the corresponding element of the vector is an
1494// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1495// zero. Return true if this is not an array of constants, false if it is.
1496//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001497static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1498 uint64_t UndefBits[2]) {
1499 // Start with zero'd results.
1500 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1501
1502 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1503 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1504 SDOperand OpVal = BV->getOperand(i);
1505
1506 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001507 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001508
1509 uint64_t EltBits = 0;
1510 if (OpVal.getOpcode() == ISD::UNDEF) {
1511 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1512 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1513 continue;
1514 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1515 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1516 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1517 assert(CN->getValueType(0) == MVT::f32 &&
1518 "Only one legal FP vector type!");
1519 EltBits = FloatToBits(CN->getValue());
1520 } else {
1521 // Nonconstant element.
1522 return true;
1523 }
1524
1525 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1526 }
1527
1528 //printf("%llx %llx %llx %llx\n",
1529 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1530 return false;
1531}
Chris Lattneref819f82006-03-20 06:33:01 +00001532
Chris Lattnerb17f1672006-04-16 01:01:29 +00001533// If this is a splat (repetition) of a value across the whole vector, return
1534// the smallest size that splats it. For example, "0x01010101010101..." is a
1535// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1536// SplatSize = 1 byte.
1537static bool isConstantSplat(const uint64_t Bits128[2],
1538 const uint64_t Undef128[2],
1539 unsigned &SplatBits, unsigned &SplatUndef,
1540 unsigned &SplatSize) {
1541
1542 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1543 // the same as the lower 64-bits, ignoring undefs.
1544 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1545 return false; // Can't be a splat if two pieces don't match.
1546
1547 uint64_t Bits64 = Bits128[0] | Bits128[1];
1548 uint64_t Undef64 = Undef128[0] & Undef128[1];
1549
1550 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1551 // undefs.
1552 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1553 return false; // Can't be a splat if two pieces don't match.
1554
1555 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1556 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1557
1558 // If the top 16-bits are different than the lower 16-bits, ignoring
1559 // undefs, we have an i32 splat.
1560 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1561 SplatBits = Bits32;
1562 SplatUndef = Undef32;
1563 SplatSize = 4;
1564 return true;
1565 }
1566
1567 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1568 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1569
1570 // If the top 8-bits are different than the lower 8-bits, ignoring
1571 // undefs, we have an i16 splat.
1572 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1573 SplatBits = Bits16;
1574 SplatUndef = Undef16;
1575 SplatSize = 2;
1576 return true;
1577 }
1578
1579 // Otherwise, we have an 8-bit splat.
1580 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1581 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1582 SplatSize = 1;
1583 return true;
1584}
1585
Chris Lattner4a998b92006-04-17 06:00:21 +00001586/// BuildSplatI - Build a canonical splati of Val with an element size of
1587/// SplatSize. Cast the result to VT.
1588static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1589 SelectionDAG &DAG) {
1590 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001591
1592 // Force vspltis[hw] -1 to vspltisb -1.
1593 if (Val == -1) SplatSize = 1;
1594
Chris Lattner4a998b92006-04-17 06:00:21 +00001595 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1596 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1597 };
1598 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1599
1600 // Build a canonical splat for this value.
1601 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00001602 SmallVector<SDOperand, 8> Ops;
1603 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
1604 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
1605 &Ops[0], Ops.size());
Chris Lattner4a998b92006-04-17 06:00:21 +00001606 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1607}
1608
Chris Lattnere7c768e2006-04-18 03:24:30 +00001609/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001610/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001611static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1612 SelectionDAG &DAG,
1613 MVT::ValueType DestVT = MVT::Other) {
1614 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1615 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001616 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1617}
1618
Chris Lattnere7c768e2006-04-18 03:24:30 +00001619/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1620/// specified intrinsic ID.
1621static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1622 SDOperand Op2, SelectionDAG &DAG,
1623 MVT::ValueType DestVT = MVT::Other) {
1624 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1625 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1626 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1627}
1628
1629
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001630/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1631/// amount. The result has the specified value type.
1632static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1633 MVT::ValueType VT, SelectionDAG &DAG) {
1634 // Force LHS/RHS to be the right type.
1635 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1636 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1637
Chris Lattnere2199452006-08-11 17:38:39 +00001638 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001639 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001640 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001641 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00001642 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001643 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
1644}
1645
Chris Lattnerf1b47082006-04-14 05:19:18 +00001646// If this is a case we can't handle, return null and let the default
1647// expansion code take care of it. If we CAN select this case, and if it
1648// selects to a single instruction, return Op. Otherwise, if we can codegen
1649// this case more efficiently than a constant pool load, lower it to the
1650// sequence of ops that should be used.
1651static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1652 // If this is a vector of constants or undefs, get the bits. A bit in
1653 // UndefBits is set if the corresponding element of the vector is an
1654 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1655 // zero.
1656 uint64_t VectorBits[2];
1657 uint64_t UndefBits[2];
1658 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1659 return SDOperand(); // Not a constant vector.
1660
Chris Lattnerb17f1672006-04-16 01:01:29 +00001661 // If this is a splat (repetition) of a value across the whole vector, return
1662 // the smallest size that splats it. For example, "0x01010101010101..." is a
1663 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1664 // SplatSize = 1 byte.
1665 unsigned SplatBits, SplatUndef, SplatSize;
1666 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1667 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1668
1669 // First, handle single instruction cases.
1670
1671 // All zeros?
1672 if (SplatBits == 0) {
1673 // Canonicalize all zero vectors to be v4i32.
1674 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1675 SDOperand Z = DAG.getConstant(0, MVT::i32);
1676 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1677 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1678 }
1679 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001680 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001681
1682 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1683 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00001684 if (SextVal >= -16 && SextVal <= 15)
1685 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00001686
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001687
1688 // Two instruction sequences.
1689
Chris Lattner4a998b92006-04-17 06:00:21 +00001690 // If this value is in the range [-32,30] and is even, use:
1691 // tmp = VSPLTI[bhw], result = add tmp, tmp
1692 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
1693 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
1694 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
1695 }
Chris Lattner6876e662006-04-17 06:58:41 +00001696
1697 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1698 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
1699 // for fneg/fabs.
1700 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
1701 // Make -1 and vspltisw -1:
1702 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
1703
1704 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001705 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
1706 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001707
1708 // xor by OnesV to invert it.
1709 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1710 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1711 }
1712
1713 // Check to see if this is a wide variety of vsplti*, binop self cases.
1714 unsigned SplatBitSize = SplatSize*8;
1715 static const char SplatCsts[] = {
1716 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001717 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00001718 };
1719 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
1720 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
1721 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
1722 int i = SplatCsts[idx];
1723
1724 // Figure out what shift amount will be used by altivec if shifted by i in
1725 // this splat size.
1726 unsigned TypeShiftAmt = i & (SplatBitSize-1);
1727
1728 // vsplti + shl self.
1729 if (SextVal == (i << (int)TypeShiftAmt)) {
1730 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1731 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1732 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
1733 Intrinsic::ppc_altivec_vslw
1734 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001735 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001736 }
1737
1738 // vsplti + srl self.
1739 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1740 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1741 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1742 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
1743 Intrinsic::ppc_altivec_vsrw
1744 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001745 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001746 }
1747
1748 // vsplti + sra self.
1749 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1750 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1751 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1752 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
1753 Intrinsic::ppc_altivec_vsraw
1754 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001755 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001756 }
1757
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001758 // vsplti + rol self.
1759 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
1760 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
1761 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1762 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1763 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
1764 Intrinsic::ppc_altivec_vrlw
1765 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001766 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001767 }
1768
1769 // t = vsplti c, result = vsldoi t, t, 1
1770 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
1771 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1772 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
1773 }
1774 // t = vsplti c, result = vsldoi t, t, 2
1775 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
1776 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1777 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
1778 }
1779 // t = vsplti c, result = vsldoi t, t, 3
1780 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
1781 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1782 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
1783 }
Chris Lattner6876e662006-04-17 06:58:41 +00001784 }
1785
Chris Lattner6876e662006-04-17 06:58:41 +00001786 // Three instruction sequences.
1787
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001788 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
1789 if (SextVal >= 0 && SextVal <= 31) {
1790 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
1791 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
1792 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
1793 }
1794 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
1795 if (SextVal >= -31 && SextVal <= 0) {
1796 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
1797 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00001798 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00001799 }
1800 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001801
Chris Lattnerf1b47082006-04-14 05:19:18 +00001802 return SDOperand();
1803}
1804
Chris Lattner59138102006-04-17 05:28:54 +00001805/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
1806/// the specified operations to build the shuffle.
1807static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
1808 SDOperand RHS, SelectionDAG &DAG) {
1809 unsigned OpNum = (PFEntry >> 26) & 0x0F;
1810 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
1811 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
1812
1813 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00001814 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00001815 OP_VMRGHW,
1816 OP_VMRGLW,
1817 OP_VSPLTISW0,
1818 OP_VSPLTISW1,
1819 OP_VSPLTISW2,
1820 OP_VSPLTISW3,
1821 OP_VSLDOI4,
1822 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00001823 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00001824 };
1825
1826 if (OpNum == OP_COPY) {
1827 if (LHSID == (1*9+2)*9+3) return LHS;
1828 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
1829 return RHS;
1830 }
1831
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001832 SDOperand OpLHS, OpRHS;
1833 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
1834 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
1835
Chris Lattner59138102006-04-17 05:28:54 +00001836 unsigned ShufIdxs[16];
1837 switch (OpNum) {
1838 default: assert(0 && "Unknown i32 permute!");
1839 case OP_VMRGHW:
1840 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
1841 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
1842 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
1843 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
1844 break;
1845 case OP_VMRGLW:
1846 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
1847 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
1848 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
1849 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
1850 break;
1851 case OP_VSPLTISW0:
1852 for (unsigned i = 0; i != 16; ++i)
1853 ShufIdxs[i] = (i&3)+0;
1854 break;
1855 case OP_VSPLTISW1:
1856 for (unsigned i = 0; i != 16; ++i)
1857 ShufIdxs[i] = (i&3)+4;
1858 break;
1859 case OP_VSPLTISW2:
1860 for (unsigned i = 0; i != 16; ++i)
1861 ShufIdxs[i] = (i&3)+8;
1862 break;
1863 case OP_VSPLTISW3:
1864 for (unsigned i = 0; i != 16; ++i)
1865 ShufIdxs[i] = (i&3)+12;
1866 break;
1867 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001868 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001869 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001870 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001871 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001872 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001873 }
Chris Lattnere2199452006-08-11 17:38:39 +00001874 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00001875 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001876 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00001877
1878 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00001879 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00001880}
1881
Chris Lattnerf1b47082006-04-14 05:19:18 +00001882/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
1883/// is a shuffle we can handle in a single instruction, return it. Otherwise,
1884/// return the code it can be lowered into. Worst case, it can always be
1885/// lowered into a vperm.
1886static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
1887 SDOperand V1 = Op.getOperand(0);
1888 SDOperand V2 = Op.getOperand(1);
1889 SDOperand PermMask = Op.getOperand(2);
1890
1891 // Cases that are handled by instructions that take permute immediates
1892 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
1893 // selected by the instruction selector.
1894 if (V2.getOpcode() == ISD::UNDEF) {
1895 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
1896 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
1897 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
1898 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
1899 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
1900 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
1901 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
1902 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
1903 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
1904 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
1905 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
1906 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
1907 return Op;
1908 }
1909 }
1910
1911 // Altivec has a variety of "shuffle immediates" that take two vector inputs
1912 // and produce a fixed permutation. If any of these match, do not lower to
1913 // VPERM.
1914 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
1915 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
1916 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
1917 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
1918 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
1919 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
1920 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
1921 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
1922 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
1923 return Op;
1924
Chris Lattner59138102006-04-17 05:28:54 +00001925 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
1926 // perfect shuffle table to emit an optimal matching sequence.
1927 unsigned PFIndexes[4];
1928 bool isFourElementShuffle = true;
1929 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
1930 unsigned EltNo = 8; // Start out undef.
1931 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
1932 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
1933 continue; // Undef, ignore it.
1934
1935 unsigned ByteSource =
1936 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
1937 if ((ByteSource & 3) != j) {
1938 isFourElementShuffle = false;
1939 break;
1940 }
1941
1942 if (EltNo == 8) {
1943 EltNo = ByteSource/4;
1944 } else if (EltNo != ByteSource/4) {
1945 isFourElementShuffle = false;
1946 break;
1947 }
1948 }
1949 PFIndexes[i] = EltNo;
1950 }
1951
1952 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
1953 // perfect shuffle vector to determine if it is cost effective to do this as
1954 // discrete instructions, or whether we should use a vperm.
1955 if (isFourElementShuffle) {
1956 // Compute the index in the perfect shuffle table.
1957 unsigned PFTableIndex =
1958 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
1959
1960 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
1961 unsigned Cost = (PFEntry >> 30);
1962
1963 // Determining when to avoid vperm is tricky. Many things affect the cost
1964 // of vperm, particularly how many times the perm mask needs to be computed.
1965 // For example, if the perm mask can be hoisted out of a loop or is already
1966 // used (perhaps because there are multiple permutes with the same shuffle
1967 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
1968 // the loop requires an extra register.
1969 //
1970 // As a compromise, we only emit discrete instructions if the shuffle can be
1971 // generated in 3 or fewer operations. When we have loop information
1972 // available, if this block is within a loop, we should avoid using vperm
1973 // for 3-operation perms and use a constant pool load instead.
1974 if (Cost < 3)
1975 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
1976 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00001977
1978 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
1979 // vector that will get spilled to the constant pool.
1980 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
1981
1982 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
1983 // that it is in input element units, not in bytes. Convert now.
1984 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
1985 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
1986
Chris Lattnere2199452006-08-11 17:38:39 +00001987 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001988 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00001989 unsigned SrcElt;
1990 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
1991 SrcElt = 0;
1992 else
1993 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00001994
1995 for (unsigned j = 0; j != BytesPerElement; ++j)
1996 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1997 MVT::i8));
1998 }
1999
Chris Lattnere2199452006-08-11 17:38:39 +00002000 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2001 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002002 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2003}
2004
Chris Lattner90564f22006-04-18 17:59:36 +00002005/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2006/// altivec comparison. If it is, return true and fill in Opc/isDot with
2007/// information about the intrinsic.
2008static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2009 bool &isDot) {
2010 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2011 CompareOpc = -1;
2012 isDot = false;
2013 switch (IntrinsicID) {
2014 default: return false;
2015 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002016 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2017 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2018 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2019 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2020 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2021 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2022 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2023 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2024 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2025 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2026 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2027 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2028 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2029
2030 // Normal Comparisons.
2031 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2032 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2033 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2034 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2035 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2036 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2037 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2038 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2039 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2040 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2041 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2042 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2043 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2044 }
Chris Lattner90564f22006-04-18 17:59:36 +00002045 return true;
2046}
2047
2048/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2049/// lower, do it, otherwise return null.
2050static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2051 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2052 // opcode number of the comparison.
2053 int CompareOpc;
2054 bool isDot;
2055 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2056 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002057
Chris Lattner90564f22006-04-18 17:59:36 +00002058 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002059 if (!isDot) {
2060 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2061 Op.getOperand(1), Op.getOperand(2),
2062 DAG.getConstant(CompareOpc, MVT::i32));
2063 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2064 }
2065
2066 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002067 SDOperand Ops[] = {
2068 Op.getOperand(2), // LHS
2069 Op.getOperand(3), // RHS
2070 DAG.getConstant(CompareOpc, MVT::i32)
2071 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002072 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002073 VTs.push_back(Op.getOperand(2).getValueType());
2074 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002075 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002076
2077 // Now that we have the comparison, emit a copy from the CR to a GPR.
2078 // This is flagged to the above dot comparison.
2079 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2080 DAG.getRegister(PPC::CR6, MVT::i32),
2081 CompNode.getValue(1));
2082
2083 // Unpack the result based on how the target uses it.
2084 unsigned BitNo; // Bit # of CR6.
2085 bool InvertBit; // Invert result?
2086 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2087 default: // Can't happen, don't crash on invalid number though.
2088 case 0: // Return the value of the EQ bit of CR6.
2089 BitNo = 0; InvertBit = false;
2090 break;
2091 case 1: // Return the inverted value of the EQ bit of CR6.
2092 BitNo = 0; InvertBit = true;
2093 break;
2094 case 2: // Return the value of the LT bit of CR6.
2095 BitNo = 2; InvertBit = false;
2096 break;
2097 case 3: // Return the inverted value of the LT bit of CR6.
2098 BitNo = 2; InvertBit = true;
2099 break;
2100 }
2101
2102 // Shift the bit into the low position.
2103 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2104 DAG.getConstant(8-(3-BitNo), MVT::i32));
2105 // Isolate the bit.
2106 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2107 DAG.getConstant(1, MVT::i32));
2108
2109 // If we are supposed to, toggle the bit.
2110 if (InvertBit)
2111 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2112 DAG.getConstant(1, MVT::i32));
2113 return Flags;
2114}
2115
2116static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2117 // Create a stack slot that is 16-byte aligned.
2118 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2119 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002120 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2121 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002122
2123 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002124 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
2125 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
Chris Lattner1a635d62006-04-14 06:01:58 +00002126 // Load it out.
2127 return DAG.getLoad(Op.getValueType(), Store, FIdx, DAG.getSrcValue(NULL));
2128}
2129
Chris Lattnere7c768e2006-04-18 03:24:30 +00002130static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002131 if (Op.getValueType() == MVT::v4i32) {
2132 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2133
2134 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2135 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2136
2137 SDOperand RHSSwap = // = vrlw RHS, 16
2138 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2139
2140 // Shrinkify inputs to v8i16.
2141 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2142 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2143 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2144
2145 // Low parts multiplied together, generating 32-bit results (we ignore the
2146 // top parts).
2147 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2148 LHS, RHS, DAG, MVT::v4i32);
2149
2150 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2151 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2152 // Shift the high parts up 16 bits.
2153 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2154 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2155 } else if (Op.getValueType() == MVT::v8i16) {
2156 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2157
Chris Lattnercea2aa72006-04-18 04:28:57 +00002158 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002159
Chris Lattnercea2aa72006-04-18 04:28:57 +00002160 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2161 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002162 } else if (Op.getValueType() == MVT::v16i8) {
2163 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2164
2165 // Multiply the even 8-bit parts, producing 16-bit sums.
2166 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2167 LHS, RHS, DAG, MVT::v8i16);
2168 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2169
2170 // Multiply the odd 8-bit parts, producing 16-bit sums.
2171 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2172 LHS, RHS, DAG, MVT::v8i16);
2173 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2174
2175 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002176 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002177 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002178 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2179 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002180 }
Chris Lattner19a81522006-04-18 03:57:35 +00002181 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002182 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002183 } else {
2184 assert(0 && "Unknown mul to lower!");
2185 abort();
2186 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002187}
2188
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002189/// LowerOperation - Provide custom lowering hooks for some operations.
2190///
Nate Begeman21e463b2005-10-16 05:39:50 +00002191SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002192 switch (Op.getOpcode()) {
2193 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002194 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2195 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002196 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002197 case ISD::SETCC: return LowerSETCC(Op, DAG);
2198 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002199 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002200 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002201 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002202 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002203
Chris Lattner1a635d62006-04-14 06:01:58 +00002204 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2205 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2206 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002207
Chris Lattner1a635d62006-04-14 06:01:58 +00002208 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002209 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2210 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2211 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002212
Chris Lattner1a635d62006-04-14 06:01:58 +00002213 // Vector-related lowering.
2214 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2215 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2216 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2217 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002218 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002219 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002220 return SDOperand();
2221}
2222
Chris Lattner1a635d62006-04-14 06:01:58 +00002223//===----------------------------------------------------------------------===//
2224// Other Lowering Code
2225//===----------------------------------------------------------------------===//
2226
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002227MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002228PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2229 MachineBasicBlock *BB) {
Chris Lattnerc08f9022006-06-27 00:04:13 +00002230 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2231 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002232 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002233 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2234 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002235 "Unexpected instr type to insert");
2236
2237 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2238 // control-flow pattern. The incoming instruction knows the destination vreg
2239 // to set, the condition code register to branch on, the true/false values to
2240 // select between, and a branch opcode to use.
2241 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2242 ilist<MachineBasicBlock>::iterator It = BB;
2243 ++It;
2244
2245 // thisMBB:
2246 // ...
2247 // TrueVal = ...
2248 // cmpTY ccX, r1, r2
2249 // bCC copy1MBB
2250 // fallthrough --> copy0MBB
2251 MachineBasicBlock *thisMBB = BB;
2252 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2253 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2254 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2255 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2256 MachineFunction *F = BB->getParent();
2257 F->getBasicBlockList().insert(It, copy0MBB);
2258 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002259 // Update machine-CFG edges by first adding all successors of the current
2260 // block to the new block which will contain the Phi node for the select.
2261 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2262 e = BB->succ_end(); i != e; ++i)
2263 sinkMBB->addSuccessor(*i);
2264 // Next, remove all successors of the current block, and add the true
2265 // and fallthrough blocks as its successors.
2266 while(!BB->succ_empty())
2267 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002268 BB->addSuccessor(copy0MBB);
2269 BB->addSuccessor(sinkMBB);
2270
2271 // copy0MBB:
2272 // %FalseValue = ...
2273 // # fallthrough to sinkMBB
2274 BB = copy0MBB;
2275
2276 // Update machine-CFG edges
2277 BB->addSuccessor(sinkMBB);
2278
2279 // sinkMBB:
2280 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2281 // ...
2282 BB = sinkMBB;
2283 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2284 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2285 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2286
2287 delete MI; // The pseudo instruction is gone now.
2288 return BB;
2289}
2290
Chris Lattner1a635d62006-04-14 06:01:58 +00002291//===----------------------------------------------------------------------===//
2292// Target Optimization Hooks
2293//===----------------------------------------------------------------------===//
2294
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002295SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2296 DAGCombinerInfo &DCI) const {
2297 TargetMachine &TM = getTargetMachine();
2298 SelectionDAG &DAG = DCI.DAG;
2299 switch (N->getOpcode()) {
2300 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002301 case PPCISD::SHL:
2302 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2303 if (C->getValue() == 0) // 0 << V -> 0.
2304 return N->getOperand(0);
2305 }
2306 break;
2307 case PPCISD::SRL:
2308 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2309 if (C->getValue() == 0) // 0 >>u V -> 0.
2310 return N->getOperand(0);
2311 }
2312 break;
2313 case PPCISD::SRA:
2314 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2315 if (C->getValue() == 0 || // 0 >>s V -> 0.
2316 C->isAllOnesValue()) // -1 >>s V -> -1.
2317 return N->getOperand(0);
2318 }
2319 break;
2320
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002321 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002322 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002323 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2324 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2325 // We allow the src/dst to be either f32/f64, but the intermediate
2326 // type must be i64.
2327 if (N->getOperand(0).getValueType() == MVT::i64) {
2328 SDOperand Val = N->getOperand(0).getOperand(0);
2329 if (Val.getValueType() == MVT::f32) {
2330 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2331 DCI.AddToWorklist(Val.Val);
2332 }
2333
2334 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002335 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002336 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002337 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002338 if (N->getValueType(0) == MVT::f32) {
2339 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2340 DCI.AddToWorklist(Val.Val);
2341 }
2342 return Val;
2343 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2344 // If the intermediate type is i32, we can avoid the load/store here
2345 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002346 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002347 }
2348 }
2349 break;
Chris Lattner51269842006-03-01 05:50:56 +00002350 case ISD::STORE:
2351 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2352 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2353 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2354 N->getOperand(1).getValueType() == MVT::i32) {
2355 SDOperand Val = N->getOperand(1).getOperand(0);
2356 if (Val.getValueType() == MVT::f32) {
2357 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2358 DCI.AddToWorklist(Val.Val);
2359 }
2360 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2361 DCI.AddToWorklist(Val.Val);
2362
2363 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2364 N->getOperand(2), N->getOperand(3));
2365 DCI.AddToWorklist(Val.Val);
2366 return Val;
2367 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002368
2369 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2370 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2371 N->getOperand(1).Val->hasOneUse() &&
2372 (N->getOperand(1).getValueType() == MVT::i32 ||
2373 N->getOperand(1).getValueType() == MVT::i16)) {
2374 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2375 // Do an any-extend to 32-bits if this is a half-word input.
2376 if (BSwapOp.getValueType() == MVT::i16)
2377 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2378
2379 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2380 N->getOperand(2), N->getOperand(3),
2381 DAG.getValueType(N->getOperand(1).getValueType()));
2382 }
2383 break;
2384 case ISD::BSWAP:
2385 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
2386 if (N->getOperand(0).getOpcode() == ISD::LOAD &&
2387 N->getOperand(0).hasOneUse() &&
2388 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2389 SDOperand Load = N->getOperand(0);
2390 // Create the byte-swapping load.
2391 std::vector<MVT::ValueType> VTs;
2392 VTs.push_back(MVT::i32);
2393 VTs.push_back(MVT::Other);
Chris Lattner79e490a2006-08-11 17:18:05 +00002394 SDOperand Ops[] = {
2395 Load.getOperand(0), // Chain
2396 Load.getOperand(1), // Ptr
2397 Load.getOperand(2), // SrcValue
2398 DAG.getValueType(N->getValueType(0)) // VT
2399 };
2400 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002401
2402 // If this is an i16 load, insert the truncate.
2403 SDOperand ResVal = BSLoad;
2404 if (N->getValueType(0) == MVT::i16)
2405 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2406
2407 // First, combine the bswap away. This makes the value produced by the
2408 // load dead.
2409 DCI.CombineTo(N, ResVal);
2410
2411 // Next, combine the load away, we give it a bogus result value but a real
2412 // chain result. The result value is dead because the bswap is dead.
2413 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2414
2415 // Return N so it doesn't get rechecked!
2416 return SDOperand(N, 0);
2417 }
2418
Chris Lattner51269842006-03-01 05:50:56 +00002419 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002420 case PPCISD::VCMP: {
2421 // If a VCMPo node already exists with exactly the same operands as this
2422 // node, use its result instead of this node (VCMPo computes both a CR6 and
2423 // a normal output).
2424 //
2425 if (!N->getOperand(0).hasOneUse() &&
2426 !N->getOperand(1).hasOneUse() &&
2427 !N->getOperand(2).hasOneUse()) {
2428
2429 // Scan all of the users of the LHS, looking for VCMPo's that match.
2430 SDNode *VCMPoNode = 0;
2431
2432 SDNode *LHSN = N->getOperand(0).Val;
2433 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2434 UI != E; ++UI)
2435 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2436 (*UI)->getOperand(1) == N->getOperand(1) &&
2437 (*UI)->getOperand(2) == N->getOperand(2) &&
2438 (*UI)->getOperand(0) == N->getOperand(0)) {
2439 VCMPoNode = *UI;
2440 break;
2441 }
2442
Chris Lattner00901202006-04-18 18:28:22 +00002443 // If there is no VCMPo node, or if the flag value has a single use, don't
2444 // transform this.
2445 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2446 break;
2447
2448 // Look at the (necessarily single) use of the flag value. If it has a
2449 // chain, this transformation is more complex. Note that multiple things
2450 // could use the value result, which we should ignore.
2451 SDNode *FlagUser = 0;
2452 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2453 FlagUser == 0; ++UI) {
2454 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2455 SDNode *User = *UI;
2456 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2457 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2458 FlagUser = User;
2459 break;
2460 }
2461 }
2462 }
2463
2464 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2465 // give up for right now.
2466 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002467 return SDOperand(VCMPoNode, 0);
2468 }
2469 break;
2470 }
Chris Lattner90564f22006-04-18 17:59:36 +00002471 case ISD::BR_CC: {
2472 // If this is a branch on an altivec predicate comparison, lower this so
2473 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2474 // lowering is done pre-legalize, because the legalizer lowers the predicate
2475 // compare down to code that is difficult to reassemble.
2476 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2477 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2478 int CompareOpc;
2479 bool isDot;
2480
2481 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2482 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2483 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2484 assert(isDot && "Can't compare against a vector result!");
2485
2486 // If this is a comparison against something other than 0/1, then we know
2487 // that the condition is never/always true.
2488 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2489 if (Val != 0 && Val != 1) {
2490 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2491 return N->getOperand(0);
2492 // Always !=, turn it into an unconditional branch.
2493 return DAG.getNode(ISD::BR, MVT::Other,
2494 N->getOperand(0), N->getOperand(4));
2495 }
2496
2497 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2498
2499 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002500 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002501 SDOperand Ops[] = {
2502 LHS.getOperand(2), // LHS of compare
2503 LHS.getOperand(3), // RHS of compare
2504 DAG.getConstant(CompareOpc, MVT::i32)
2505 };
Chris Lattner90564f22006-04-18 17:59:36 +00002506 VTs.push_back(LHS.getOperand(2).getValueType());
2507 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002508 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002509
2510 // Unpack the result based on how the target uses it.
2511 unsigned CompOpc;
2512 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2513 default: // Can't happen, don't crash on invalid number though.
2514 case 0: // Branch on the value of the EQ bit of CR6.
2515 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2516 break;
2517 case 1: // Branch on the inverted value of the EQ bit of CR6.
2518 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2519 break;
2520 case 2: // Branch on the value of the LT bit of CR6.
2521 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2522 break;
2523 case 3: // Branch on the inverted value of the LT bit of CR6.
2524 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2525 break;
2526 }
2527
2528 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2529 DAG.getRegister(PPC::CR6, MVT::i32),
2530 DAG.getConstant(CompOpc, MVT::i32),
2531 N->getOperand(4), CompNode.getValue(1));
2532 }
2533 break;
2534 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002535 }
2536
2537 return SDOperand();
2538}
2539
Chris Lattner1a635d62006-04-14 06:01:58 +00002540//===----------------------------------------------------------------------===//
2541// Inline Assembly Support
2542//===----------------------------------------------------------------------===//
2543
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002544void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2545 uint64_t Mask,
2546 uint64_t &KnownZero,
2547 uint64_t &KnownOne,
2548 unsigned Depth) const {
2549 KnownZero = 0;
2550 KnownOne = 0;
2551 switch (Op.getOpcode()) {
2552 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002553 case PPCISD::LBRX: {
2554 // lhbrx is known to have the top bits cleared out.
2555 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2556 KnownZero = 0xFFFF0000;
2557 break;
2558 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002559 case ISD::INTRINSIC_WO_CHAIN: {
2560 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2561 default: break;
2562 case Intrinsic::ppc_altivec_vcmpbfp_p:
2563 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2564 case Intrinsic::ppc_altivec_vcmpequb_p:
2565 case Intrinsic::ppc_altivec_vcmpequh_p:
2566 case Intrinsic::ppc_altivec_vcmpequw_p:
2567 case Intrinsic::ppc_altivec_vcmpgefp_p:
2568 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2569 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2570 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2571 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2572 case Intrinsic::ppc_altivec_vcmpgtub_p:
2573 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2574 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2575 KnownZero = ~1U; // All bits but the low one are known to be zero.
2576 break;
2577 }
2578 }
2579 }
2580}
2581
2582
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002583/// getConstraintType - Given a constraint letter, return the type of
2584/// constraint it is for this target.
2585PPCTargetLowering::ConstraintType
2586PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2587 switch (ConstraintLetter) {
2588 default: break;
2589 case 'b':
2590 case 'r':
2591 case 'f':
2592 case 'v':
2593 case 'y':
2594 return C_RegisterClass;
2595 }
2596 return TargetLowering::getConstraintType(ConstraintLetter);
2597}
2598
2599
Chris Lattnerddc787d2006-01-31 19:20:21 +00002600std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002601getRegClassForInlineAsmConstraint(const std::string &Constraint,
2602 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002603 if (Constraint.size() == 1) {
2604 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
2605 default: break; // Unknown constriant letter
2606 case 'b':
2607 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
2608 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2609 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2610 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2611 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2612 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2613 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2614 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2615 0);
2616 case 'r':
2617 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
2618 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2619 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2620 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2621 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2622 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2623 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2624 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2625 0);
2626 case 'f':
2627 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
2628 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
2629 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
2630 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
2631 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
2632 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
2633 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
2634 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
2635 0);
2636 case 'v':
2637 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
2638 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
2639 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
2640 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
2641 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
2642 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
2643 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
2644 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
2645 0);
2646 case 'y':
2647 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
2648 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
2649 0);
2650 }
2651 }
2652
Chris Lattner1efa40f2006-02-22 00:56:39 +00002653 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00002654}
Chris Lattner763317d2006-02-07 00:47:13 +00002655
2656// isOperandValidForConstraint
2657bool PPCTargetLowering::
2658isOperandValidForConstraint(SDOperand Op, char Letter) {
2659 switch (Letter) {
2660 default: break;
2661 case 'I':
2662 case 'J':
2663 case 'K':
2664 case 'L':
2665 case 'M':
2666 case 'N':
2667 case 'O':
2668 case 'P': {
2669 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
2670 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
2671 switch (Letter) {
2672 default: assert(0 && "Unknown constraint letter!");
2673 case 'I': // "I" is a signed 16-bit constant.
2674 return (short)Value == (int)Value;
2675 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
2676 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
2677 return (short)Value == 0;
2678 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
2679 return (Value >> 16) == 0;
2680 case 'M': // "M" is a constant that is greater than 31.
2681 return Value > 31;
2682 case 'N': // "N" is a positive constant that is an exact power of two.
2683 return (int)Value > 0 && isPowerOf2_32(Value);
2684 case 'O': // "O" is the constant zero.
2685 return Value == 0;
2686 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
2687 return (short)-Value == (int)-Value;
2688 }
2689 break;
2690 }
2691 }
2692
2693 // Handle standard constraint letters.
2694 return TargetLowering::isOperandValidForConstraint(Op, Letter);
2695}
Evan Chengc4c62572006-03-13 23:20:37 +00002696
2697/// isLegalAddressImmediate - Return true if the integer value can be used
2698/// as the offset of the target addressing mode.
2699bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2700 // PPC allows a sign-extended 16-bit immediate field.
2701 return (V > -(1 << 16) && V < (1 << 16)-1);
2702}
Reid Spencer3a9ec242006-08-28 01:02:49 +00002703
2704bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
2705 return TargetLowering::isLegalAddressImmediate(GV);
2706}