blob: 258d692b1261ff1c9ec84de07bda2f809d68a36e [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000081 bool isThumbTwo() const {
82 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
83 }
Jim Grosbach194bd892011-08-16 22:20:01 +000084 bool hasV6Ops() const {
85 return STI.getFeatureBits() & ARM::HasV6Ops;
86 }
Evan Cheng32869202011-07-08 22:36:29 +000087 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000088 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
89 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// @name Auto-generated Match Functions
93 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000094
Chris Lattner0692ee62010-09-06 19:11:01 +000095#define GET_ASSEMBLER_HEADER
96#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000097
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000098 /// }
99
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000104 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000105 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000106 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000107 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000108 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000109 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000110 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
111 StringRef Op, int Low, int High);
112 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
113 return parsePKHImm(O, "lsl", 0, 31);
114 }
115 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
116 return parsePKHImm(O, "asr", 1, 32);
117 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000118 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000119 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000120 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000121 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000122 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000123 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000124
125 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000126 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000128 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000132 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000134 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
136 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
140 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000142 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
143 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000144 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
145 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000146 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
147 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000148 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
149 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000150
151 bool validateInstruction(MCInst &Inst,
152 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000153 void processInstruction(MCInst &Inst,
154 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000155 bool shouldOmitCCOutOperand(StringRef Mnemonic,
156 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000157
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000158public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000159 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000160 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
161 Match_RequiresV6,
162 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000163 };
164
Evan Chengffc0e732011-07-09 05:47:46 +0000165 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000166 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000167 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000168
Evan Chengebdeeab2011-07-08 01:53:10 +0000169 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000170 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000171 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000172
Jim Grosbach1355cf12011-07-26 17:10:22 +0000173 // Implementation of the MCTargetAsmParser interface:
174 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
175 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000176 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000177 bool ParseDirective(AsmToken DirectiveID);
178
Jim Grosbach47a0d522011-08-16 20:45:50 +0000179 unsigned checkTargetMatchPredicate(MCInst &Inst);
180
Jim Grosbach1355cf12011-07-26 17:10:22 +0000181 bool MatchAndEmitInstruction(SMLoc IDLoc,
182 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
183 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000184};
Jim Grosbach16c74252010-10-29 14:46:02 +0000185} // end anonymous namespace
186
Chris Lattner3a697562010-10-28 17:20:03 +0000187namespace {
188
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000189/// ARMOperand - Instances of this class represent a parsed ARM machine
190/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000191class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000192 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000193 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000194 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000195 CoprocNum,
196 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000197 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000198 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000199 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000200 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000201 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000202 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000203 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000204 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000205 DPRRegisterList,
206 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000207 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000208 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000209 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000210 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000211 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000212 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000213 } Kind;
214
Sean Callanan76264762010-04-02 22:27:05 +0000215 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000216 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000217
218 union {
219 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000220 ARMCC::CondCodes Val;
221 } CC;
222
223 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000224 ARM_MB::MemBOpt Val;
225 } MBOpt;
226
227 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000228 unsigned Val;
229 } Cop;
230
231 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000232 ARM_PROC::IFlags Val;
233 } IFlags;
234
235 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000236 unsigned Val;
237 } MMask;
238
239 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000240 const char *Data;
241 unsigned Length;
242 } Tok;
243
244 struct {
245 unsigned RegNum;
246 } Reg;
247
Bill Wendling8155e5b2010-11-06 22:19:43 +0000248 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000249 const MCExpr *Val;
250 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000251
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000252 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000253 struct {
254 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000255 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
256 // was specified.
257 const MCConstantExpr *OffsetImm; // Offset immediate value
258 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
259 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000260 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000261 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000262 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000263
264 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000265 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000266 bool isAdd;
267 ARM_AM::ShiftOpc ShiftTy;
268 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000269 } PostIdxReg;
270
271 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000272 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000273 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000274 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000275 struct {
276 ARM_AM::ShiftOpc ShiftTy;
277 unsigned SrcReg;
278 unsigned ShiftReg;
279 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000280 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000281 struct {
282 ARM_AM::ShiftOpc ShiftTy;
283 unsigned SrcReg;
284 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000285 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000286 struct {
287 unsigned Imm;
288 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000289 struct {
290 unsigned LSB;
291 unsigned Width;
292 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000293 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000294
Bill Wendling146018f2010-11-06 21:42:12 +0000295 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
296public:
Sean Callanan76264762010-04-02 22:27:05 +0000297 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
298 Kind = o.Kind;
299 StartLoc = o.StartLoc;
300 EndLoc = o.EndLoc;
301 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000302 case CondCode:
303 CC = o.CC;
304 break;
Sean Callanan76264762010-04-02 22:27:05 +0000305 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000306 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000307 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000308 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000309 case Register:
310 Reg = o.Reg;
311 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000312 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000313 case DPRRegisterList:
314 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000315 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000316 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000317 case CoprocNum:
318 case CoprocReg:
319 Cop = o.Cop;
320 break;
Sean Callanan76264762010-04-02 22:27:05 +0000321 case Immediate:
322 Imm = o.Imm;
323 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000324 case MemBarrierOpt:
325 MBOpt = o.MBOpt;
326 break;
Sean Callanan76264762010-04-02 22:27:05 +0000327 case Memory:
328 Mem = o.Mem;
329 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000330 case PostIndexRegister:
331 PostIdxReg = o.PostIdxReg;
332 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000333 case MSRMask:
334 MMask = o.MMask;
335 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000336 case ProcIFlags:
337 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000338 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000339 case ShifterImmediate:
340 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000341 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000342 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000343 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000344 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000345 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000346 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000347 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000348 case RotateImmediate:
349 RotImm = o.RotImm;
350 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000351 case BitfieldDescriptor:
352 Bitfield = o.Bitfield;
353 break;
Sean Callanan76264762010-04-02 22:27:05 +0000354 }
355 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000356
Sean Callanan76264762010-04-02 22:27:05 +0000357 /// getStartLoc - Get the location of the first token of this operand.
358 SMLoc getStartLoc() const { return StartLoc; }
359 /// getEndLoc - Get the location of the last token of this operand.
360 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000361
Daniel Dunbar8462b302010-08-11 06:36:53 +0000362 ARMCC::CondCodes getCondCode() const {
363 assert(Kind == CondCode && "Invalid access!");
364 return CC.Val;
365 }
366
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000367 unsigned getCoproc() const {
368 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
369 return Cop.Val;
370 }
371
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000372 StringRef getToken() const {
373 assert(Kind == Token && "Invalid access!");
374 return StringRef(Tok.Data, Tok.Length);
375 }
376
377 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000378 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000379 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000380 }
381
Bill Wendling5fa22a12010-11-09 23:28:44 +0000382 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000383 assert((Kind == RegisterList || Kind == DPRRegisterList ||
384 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000385 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000386 }
387
Kevin Enderbycfe07242009-10-13 22:19:02 +0000388 const MCExpr *getImm() const {
389 assert(Kind == Immediate && "Invalid access!");
390 return Imm.Val;
391 }
392
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000393 ARM_MB::MemBOpt getMemBarrierOpt() const {
394 assert(Kind == MemBarrierOpt && "Invalid access!");
395 return MBOpt.Val;
396 }
397
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000398 ARM_PROC::IFlags getProcIFlags() const {
399 assert(Kind == ProcIFlags && "Invalid access!");
400 return IFlags.Val;
401 }
402
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000403 unsigned getMSRMask() const {
404 assert(Kind == MSRMask && "Invalid access!");
405 return MMask.Val;
406 }
407
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000408 bool isCoprocNum() const { return Kind == CoprocNum; }
409 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000410 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000411 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000412 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000413 bool isImm0_255() const {
414 if (Kind != Immediate)
415 return false;
416 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
417 if (!CE) return false;
418 int64_t Value = CE->getValue();
419 return Value >= 0 && Value < 256;
420 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000421 bool isImm0_7() const {
422 if (Kind != Immediate)
423 return false;
424 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
425 if (!CE) return false;
426 int64_t Value = CE->getValue();
427 return Value >= 0 && Value < 8;
428 }
429 bool isImm0_15() const {
430 if (Kind != Immediate)
431 return false;
432 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
433 if (!CE) return false;
434 int64_t Value = CE->getValue();
435 return Value >= 0 && Value < 16;
436 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000437 bool isImm0_31() const {
438 if (Kind != Immediate)
439 return false;
440 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
441 if (!CE) return false;
442 int64_t Value = CE->getValue();
443 return Value >= 0 && Value < 32;
444 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000445 bool isImm1_16() const {
446 if (Kind != Immediate)
447 return false;
448 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
449 if (!CE) return false;
450 int64_t Value = CE->getValue();
451 return Value > 0 && Value < 17;
452 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000453 bool isImm1_32() const {
454 if (Kind != Immediate)
455 return false;
456 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
457 if (!CE) return false;
458 int64_t Value = CE->getValue();
459 return Value > 0 && Value < 33;
460 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000461 bool isImm0_65535() const {
462 if (Kind != Immediate)
463 return false;
464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
465 if (!CE) return false;
466 int64_t Value = CE->getValue();
467 return Value >= 0 && Value < 65536;
468 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000469 bool isImm0_65535Expr() const {
470 if (Kind != Immediate)
471 return false;
472 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
473 // If it's not a constant expression, it'll generate a fixup and be
474 // handled later.
475 if (!CE) return true;
476 int64_t Value = CE->getValue();
477 return Value >= 0 && Value < 65536;
478 }
Jim Grosbached838482011-07-26 16:24:27 +0000479 bool isImm24bit() const {
480 if (Kind != Immediate)
481 return false;
482 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
483 if (!CE) return false;
484 int64_t Value = CE->getValue();
485 return Value >= 0 && Value <= 0xffffff;
486 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000487 bool isImmThumbSR() const {
488 if (Kind != Immediate)
489 return false;
490 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
491 if (!CE) return false;
492 int64_t Value = CE->getValue();
493 return Value > 0 && Value < 33;
494 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000495 bool isPKHLSLImm() const {
496 if (Kind != Immediate)
497 return false;
498 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
499 if (!CE) return false;
500 int64_t Value = CE->getValue();
501 return Value >= 0 && Value < 32;
502 }
503 bool isPKHASRImm() const {
504 if (Kind != Immediate)
505 return false;
506 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
507 if (!CE) return false;
508 int64_t Value = CE->getValue();
509 return Value > 0 && Value <= 32;
510 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000511 bool isARMSOImm() const {
512 if (Kind != Immediate)
513 return false;
514 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
515 if (!CE) return false;
516 int64_t Value = CE->getValue();
517 return ARM_AM::getSOImmVal(Value) != -1;
518 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000519 bool isT2SOImm() const {
520 if (Kind != Immediate)
521 return false;
522 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
523 if (!CE) return false;
524 int64_t Value = CE->getValue();
525 return ARM_AM::getT2SOImmVal(Value) != -1;
526 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000527 bool isSetEndImm() const {
528 if (Kind != Immediate)
529 return false;
530 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
531 if (!CE) return false;
532 int64_t Value = CE->getValue();
533 return Value == 1 || Value == 0;
534 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000535 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000536 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000537 bool isDPRRegList() const { return Kind == DPRRegisterList; }
538 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000539 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000540 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000541 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000542 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000543 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
544 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000545 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000546 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000547 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
548 bool isPostIdxReg() const {
549 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
550 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000551 bool isMemNoOffset() const {
552 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000553 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000554 // No offset of any kind.
555 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000556 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000557 bool isAddrMode2() const {
558 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000559 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000560 // Check for register offset.
561 if (Mem.OffsetRegNum) return true;
562 // Immediate offset in range [-4095, 4095].
563 if (!Mem.OffsetImm) return true;
564 int64_t Val = Mem.OffsetImm->getValue();
565 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000566 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000567 bool isAM2OffsetImm() const {
568 if (Kind != Immediate)
569 return false;
570 // Immediate offset in range [-4095, 4095].
571 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
572 if (!CE) return false;
573 int64_t Val = CE->getValue();
574 return Val > -4096 && Val < 4096;
575 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000576 bool isAddrMode3() const {
577 if (Kind != Memory)
578 return false;
579 // No shifts are legal for AM3.
580 if (Mem.ShiftType != ARM_AM::no_shift) return false;
581 // Check for register offset.
582 if (Mem.OffsetRegNum) return true;
583 // Immediate offset in range [-255, 255].
584 if (!Mem.OffsetImm) return true;
585 int64_t Val = Mem.OffsetImm->getValue();
586 return Val > -256 && Val < 256;
587 }
588 bool isAM3Offset() const {
589 if (Kind != Immediate && Kind != PostIndexRegister)
590 return false;
591 if (Kind == PostIndexRegister)
592 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
593 // Immediate offset in range [-255, 255].
594 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
595 if (!CE) return false;
596 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000597 // Special case, #-0 is INT32_MIN.
598 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000599 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000600 bool isAddrMode5() const {
601 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000602 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000603 // Check for register offset.
604 if (Mem.OffsetRegNum) return false;
605 // Immediate offset in range [-1020, 1020] and a multiple of 4.
606 if (!Mem.OffsetImm) return true;
607 int64_t Val = Mem.OffsetImm->getValue();
608 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000609 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000610 bool isMemRegOffset() const {
611 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000612 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000613 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000614 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000615 bool isMemThumbRR() const {
616 // Thumb reg+reg addressing is simple. Just two registers, a base and
617 // an offset. No shifts, negations or any other complicating factors.
618 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
619 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000620 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000621 return isARMLowRegister(Mem.BaseRegNum) &&
622 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
623 }
624 bool isMemThumbRIs4() const {
625 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
626 !isARMLowRegister(Mem.BaseRegNum))
627 return false;
628 // Immediate offset, multiple of 4 in range [0, 124].
629 if (!Mem.OffsetImm) return true;
630 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000631 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
632 }
Jim Grosbach38466302011-08-19 18:55:51 +0000633 bool isMemThumbRIs2() const {
634 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
635 !isARMLowRegister(Mem.BaseRegNum))
636 return false;
637 // Immediate offset, multiple of 4 in range [0, 62].
638 if (!Mem.OffsetImm) return true;
639 int64_t Val = Mem.OffsetImm->getValue();
640 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
641 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000642 bool isMemThumbRIs1() const {
643 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
644 !isARMLowRegister(Mem.BaseRegNum))
645 return false;
646 // Immediate offset in range [0, 31].
647 if (!Mem.OffsetImm) return true;
648 int64_t Val = Mem.OffsetImm->getValue();
649 return Val >= 0 && Val <= 31;
650 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000651 bool isMemThumbSPI() const {
652 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
653 return false;
654 // Immediate offset, multiple of 4 in range [0, 1020].
655 if (!Mem.OffsetImm) return true;
656 int64_t Val = Mem.OffsetImm->getValue();
657 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000658 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000659 bool isMemImm8Offset() const {
660 if (Kind != Memory || Mem.OffsetRegNum != 0)
661 return false;
662 // Immediate offset in range [-255, 255].
663 if (!Mem.OffsetImm) return true;
664 int64_t Val = Mem.OffsetImm->getValue();
665 return Val > -256 && Val < 256;
666 }
667 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000668 // If we have an immediate that's not a constant, treat it as a label
669 // reference needing a fixup. If it is a constant, it's something else
670 // and we reject it.
671 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
672 return true;
673
Jim Grosbach7ce05792011-08-03 23:50:40 +0000674 if (Kind != Memory || Mem.OffsetRegNum != 0)
675 return false;
676 // Immediate offset in range [-4095, 4095].
677 if (!Mem.OffsetImm) return true;
678 int64_t Val = Mem.OffsetImm->getValue();
679 return Val > -4096 && Val < 4096;
680 }
681 bool isPostIdxImm8() const {
682 if (Kind != Immediate)
683 return false;
684 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
685 if (!CE) return false;
686 int64_t Val = CE->getValue();
687 return Val > -256 && Val < 256;
688 }
689
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000690 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000691 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000692
693 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000694 // Add as immediates when possible. Null MCExpr = 0.
695 if (Expr == 0)
696 Inst.addOperand(MCOperand::CreateImm(0));
697 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000698 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
699 else
700 Inst.addOperand(MCOperand::CreateExpr(Expr));
701 }
702
Daniel Dunbar8462b302010-08-11 06:36:53 +0000703 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000704 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000705 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000706 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
707 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000708 }
709
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000710 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
711 assert(N == 1 && "Invalid number of operands!");
712 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
713 }
714
715 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
716 assert(N == 1 && "Invalid number of operands!");
717 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
718 }
719
Jim Grosbachd67641b2010-12-06 18:21:12 +0000720 void addCCOutOperands(MCInst &Inst, unsigned N) const {
721 assert(N == 1 && "Invalid number of operands!");
722 Inst.addOperand(MCOperand::CreateReg(getReg()));
723 }
724
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000725 void addRegOperands(MCInst &Inst, unsigned N) const {
726 assert(N == 1 && "Invalid number of operands!");
727 Inst.addOperand(MCOperand::CreateReg(getReg()));
728 }
729
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000730 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000731 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000732 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
733 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
734 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000735 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000736 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000737 }
738
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000739 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000740 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000741 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
742 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000743 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000744 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000745 }
746
747
Jim Grosbach580f4a92011-07-25 22:20:28 +0000748 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000749 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000750 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
751 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000752 }
753
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000754 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000755 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000756 const SmallVectorImpl<unsigned> &RegList = getRegList();
757 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000758 I = RegList.begin(), E = RegList.end(); I != E; ++I)
759 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000760 }
761
Bill Wendling0f630752010-11-17 04:32:08 +0000762 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
763 addRegListOperands(Inst, N);
764 }
765
766 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
767 addRegListOperands(Inst, N);
768 }
769
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000770 void addRotImmOperands(MCInst &Inst, unsigned N) const {
771 assert(N == 1 && "Invalid number of operands!");
772 // Encoded as val>>3. The printer handles display as 8, 16, 24.
773 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
774 }
775
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000776 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
777 assert(N == 1 && "Invalid number of operands!");
778 // Munge the lsb/width into a bitfield mask.
779 unsigned lsb = Bitfield.LSB;
780 unsigned width = Bitfield.Width;
781 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
782 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
783 (32 - (lsb + width)));
784 Inst.addOperand(MCOperand::CreateImm(Mask));
785 }
786
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000787 void addImmOperands(MCInst &Inst, unsigned N) const {
788 assert(N == 1 && "Invalid number of operands!");
789 addExpr(Inst, getImm());
790 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000791
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000792 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
793 assert(N == 1 && "Invalid number of operands!");
794 addExpr(Inst, getImm());
795 }
796
Jim Grosbach83ab0702011-07-13 22:01:08 +0000797 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
798 assert(N == 1 && "Invalid number of operands!");
799 addExpr(Inst, getImm());
800 }
801
802 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
803 assert(N == 1 && "Invalid number of operands!");
804 addExpr(Inst, getImm());
805 }
806
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000807 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
808 assert(N == 1 && "Invalid number of operands!");
809 addExpr(Inst, getImm());
810 }
811
Jim Grosbachf4943352011-07-25 23:09:14 +0000812 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
813 assert(N == 1 && "Invalid number of operands!");
814 // The constant encodes as the immediate-1, and we store in the instruction
815 // the bits as encoded, so subtract off one here.
816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
817 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
818 }
819
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000820 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
821 assert(N == 1 && "Invalid number of operands!");
822 // The constant encodes as the immediate-1, and we store in the instruction
823 // the bits as encoded, so subtract off one here.
824 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
825 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
826 }
827
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000828 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
829 assert(N == 1 && "Invalid number of operands!");
830 addExpr(Inst, getImm());
831 }
832
Jim Grosbachffa32252011-07-19 19:13:28 +0000833 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
834 assert(N == 1 && "Invalid number of operands!");
835 addExpr(Inst, getImm());
836 }
837
Jim Grosbached838482011-07-26 16:24:27 +0000838 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
839 assert(N == 1 && "Invalid number of operands!");
840 addExpr(Inst, getImm());
841 }
842
Jim Grosbach70939ee2011-08-17 21:51:27 +0000843 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
844 assert(N == 1 && "Invalid number of operands!");
845 // The constant encodes as the immediate, except for 32, which encodes as
846 // zero.
847 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
848 unsigned Imm = CE->getValue();
849 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
850 }
851
Jim Grosbachf6c05252011-07-21 17:23:04 +0000852 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
853 assert(N == 1 && "Invalid number of operands!");
854 addExpr(Inst, getImm());
855 }
856
857 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
858 assert(N == 1 && "Invalid number of operands!");
859 // An ASR value of 32 encodes as 0, so that's how we want to add it to
860 // the instruction as well.
861 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
862 int Val = CE->getValue();
863 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
864 }
865
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000866 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
867 assert(N == 1 && "Invalid number of operands!");
868 addExpr(Inst, getImm());
869 }
870
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000871 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
872 assert(N == 1 && "Invalid number of operands!");
873 addExpr(Inst, getImm());
874 }
875
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000876 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
877 assert(N == 1 && "Invalid number of operands!");
878 addExpr(Inst, getImm());
879 }
880
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000881 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
882 assert(N == 1 && "Invalid number of operands!");
883 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
884 }
885
Jim Grosbach7ce05792011-08-03 23:50:40 +0000886 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
887 assert(N == 1 && "Invalid number of operands!");
888 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000889 }
890
Jim Grosbach7ce05792011-08-03 23:50:40 +0000891 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
892 assert(N == 3 && "Invalid number of operands!");
893 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
894 if (!Mem.OffsetRegNum) {
895 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
896 // Special case for #-0
897 if (Val == INT32_MIN) Val = 0;
898 if (Val < 0) Val = -Val;
899 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
900 } else {
901 // For register offset, we encode the shift type and negation flag
902 // here.
903 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000904 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000905 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000906 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
907 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
908 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000909 }
910
Jim Grosbach039c2e12011-08-04 23:01:30 +0000911 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
912 assert(N == 2 && "Invalid number of operands!");
913 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
914 assert(CE && "non-constant AM2OffsetImm operand!");
915 int32_t Val = CE->getValue();
916 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
917 // Special case for #-0
918 if (Val == INT32_MIN) Val = 0;
919 if (Val < 0) Val = -Val;
920 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
921 Inst.addOperand(MCOperand::CreateReg(0));
922 Inst.addOperand(MCOperand::CreateImm(Val));
923 }
924
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000925 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
926 assert(N == 3 && "Invalid number of operands!");
927 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
928 if (!Mem.OffsetRegNum) {
929 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
930 // Special case for #-0
931 if (Val == INT32_MIN) Val = 0;
932 if (Val < 0) Val = -Val;
933 Val = ARM_AM::getAM3Opc(AddSub, Val);
934 } else {
935 // For register offset, we encode the shift type and negation flag
936 // here.
937 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
938 }
939 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
940 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
941 Inst.addOperand(MCOperand::CreateImm(Val));
942 }
943
944 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
945 assert(N == 2 && "Invalid number of operands!");
946 if (Kind == PostIndexRegister) {
947 int32_t Val =
948 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
949 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
950 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000951 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000952 }
953
954 // Constant offset.
955 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
956 int32_t Val = CE->getValue();
957 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
958 // Special case for #-0
959 if (Val == INT32_MIN) Val = 0;
960 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000961 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000962 Inst.addOperand(MCOperand::CreateReg(0));
963 Inst.addOperand(MCOperand::CreateImm(Val));
964 }
965
Jim Grosbach7ce05792011-08-03 23:50:40 +0000966 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
967 assert(N == 2 && "Invalid number of operands!");
968 // The lower two bits are always zero and as such are not encoded.
969 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
970 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
971 // Special case for #-0
972 if (Val == INT32_MIN) Val = 0;
973 if (Val < 0) Val = -Val;
974 Val = ARM_AM::getAM5Opc(AddSub, Val);
975 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
976 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000977 }
978
Jim Grosbach7ce05792011-08-03 23:50:40 +0000979 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
980 assert(N == 2 && "Invalid number of operands!");
981 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
982 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
983 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000984 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000985
Jim Grosbach7ce05792011-08-03 23:50:40 +0000986 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
987 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000988 // If this is an immediate, it's a label reference.
989 if (Kind == Immediate) {
990 addExpr(Inst, getImm());
991 Inst.addOperand(MCOperand::CreateImm(0));
992 return;
993 }
994
995 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000996 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
997 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
998 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000999 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001000
Jim Grosbach7ce05792011-08-03 23:50:40 +00001001 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1002 assert(N == 3 && "Invalid number of operands!");
1003 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001004 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001005 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1006 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1007 Inst.addOperand(MCOperand::CreateImm(Val));
1008 }
1009
1010 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1011 assert(N == 2 && "Invalid number of operands!");
1012 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1013 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1014 }
1015
Jim Grosbach60f91a32011-08-19 17:55:24 +00001016 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1017 assert(N == 2 && "Invalid number of operands!");
1018 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1019 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1020 Inst.addOperand(MCOperand::CreateImm(Val));
1021 }
1022
Jim Grosbach38466302011-08-19 18:55:51 +00001023 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1024 assert(N == 2 && "Invalid number of operands!");
1025 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1026 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1027 Inst.addOperand(MCOperand::CreateImm(Val));
1028 }
1029
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001030 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1031 assert(N == 2 && "Invalid number of operands!");
1032 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1033 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1034 Inst.addOperand(MCOperand::CreateImm(Val));
1035 }
1036
Jim Grosbachecd85892011-08-19 18:13:48 +00001037 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1038 assert(N == 2 && "Invalid number of operands!");
1039 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1040 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1041 Inst.addOperand(MCOperand::CreateImm(Val));
1042 }
1043
Jim Grosbach7ce05792011-08-03 23:50:40 +00001044 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1045 assert(N == 1 && "Invalid number of operands!");
1046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1047 assert(CE && "non-constant post-idx-imm8 operand!");
1048 int Imm = CE->getValue();
1049 bool isAdd = Imm >= 0;
1050 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1051 Inst.addOperand(MCOperand::CreateImm(Imm));
1052 }
1053
1054 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1055 assert(N == 2 && "Invalid number of operands!");
1056 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001057 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1058 }
1059
1060 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1061 assert(N == 2 && "Invalid number of operands!");
1062 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1063 // The sign, shift type, and shift amount are encoded in a single operand
1064 // using the AM2 encoding helpers.
1065 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1066 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1067 PostIdxReg.ShiftTy);
1068 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001069 }
1070
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001071 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1072 assert(N == 1 && "Invalid number of operands!");
1073 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1074 }
1075
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001076 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1077 assert(N == 1 && "Invalid number of operands!");
1078 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1079 }
1080
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001081 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001082
Chris Lattner3a697562010-10-28 17:20:03 +00001083 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1084 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001085 Op->CC.Val = CC;
1086 Op->StartLoc = S;
1087 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001088 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001089 }
1090
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001091 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1092 ARMOperand *Op = new ARMOperand(CoprocNum);
1093 Op->Cop.Val = CopVal;
1094 Op->StartLoc = S;
1095 Op->EndLoc = S;
1096 return Op;
1097 }
1098
1099 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1100 ARMOperand *Op = new ARMOperand(CoprocReg);
1101 Op->Cop.Val = CopVal;
1102 Op->StartLoc = S;
1103 Op->EndLoc = S;
1104 return Op;
1105 }
1106
Jim Grosbachd67641b2010-12-06 18:21:12 +00001107 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1108 ARMOperand *Op = new ARMOperand(CCOut);
1109 Op->Reg.RegNum = RegNum;
1110 Op->StartLoc = S;
1111 Op->EndLoc = S;
1112 return Op;
1113 }
1114
Chris Lattner3a697562010-10-28 17:20:03 +00001115 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1116 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001117 Op->Tok.Data = Str.data();
1118 Op->Tok.Length = Str.size();
1119 Op->StartLoc = S;
1120 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001121 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001122 }
1123
Bill Wendling50d0f582010-11-18 23:43:05 +00001124 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001125 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001126 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001127 Op->StartLoc = S;
1128 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001129 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001130 }
1131
Jim Grosbache8606dc2011-07-13 17:50:29 +00001132 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1133 unsigned SrcReg,
1134 unsigned ShiftReg,
1135 unsigned ShiftImm,
1136 SMLoc S, SMLoc E) {
1137 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001138 Op->RegShiftedReg.ShiftTy = ShTy;
1139 Op->RegShiftedReg.SrcReg = SrcReg;
1140 Op->RegShiftedReg.ShiftReg = ShiftReg;
1141 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001142 Op->StartLoc = S;
1143 Op->EndLoc = E;
1144 return Op;
1145 }
1146
Owen Anderson92a20222011-07-21 18:54:16 +00001147 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1148 unsigned SrcReg,
1149 unsigned ShiftImm,
1150 SMLoc S, SMLoc E) {
1151 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001152 Op->RegShiftedImm.ShiftTy = ShTy;
1153 Op->RegShiftedImm.SrcReg = SrcReg;
1154 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001155 Op->StartLoc = S;
1156 Op->EndLoc = E;
1157 return Op;
1158 }
1159
Jim Grosbach580f4a92011-07-25 22:20:28 +00001160 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001161 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001162 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1163 Op->ShifterImm.isASR = isASR;
1164 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001165 Op->StartLoc = S;
1166 Op->EndLoc = E;
1167 return Op;
1168 }
1169
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001170 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1171 ARMOperand *Op = new ARMOperand(RotateImmediate);
1172 Op->RotImm.Imm = Imm;
1173 Op->StartLoc = S;
1174 Op->EndLoc = E;
1175 return Op;
1176 }
1177
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001178 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1179 SMLoc S, SMLoc E) {
1180 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1181 Op->Bitfield.LSB = LSB;
1182 Op->Bitfield.Width = Width;
1183 Op->StartLoc = S;
1184 Op->EndLoc = E;
1185 return Op;
1186 }
1187
Bill Wendling7729e062010-11-09 22:44:22 +00001188 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001189 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001190 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001191 KindTy Kind = RegisterList;
1192
Evan Cheng275944a2011-07-25 21:32:49 +00001193 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1194 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001195 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001196 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1197 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001198 Kind = SPRRegisterList;
1199
1200 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001201 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001202 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001203 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001204 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001205 Op->StartLoc = StartLoc;
1206 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001207 return Op;
1208 }
1209
Chris Lattner3a697562010-10-28 17:20:03 +00001210 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1211 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001212 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001213 Op->StartLoc = S;
1214 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001215 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001216 }
1217
Jim Grosbach7ce05792011-08-03 23:50:40 +00001218 static ARMOperand *CreateMem(unsigned BaseRegNum,
1219 const MCConstantExpr *OffsetImm,
1220 unsigned OffsetRegNum,
1221 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001222 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001223 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001224 SMLoc S, SMLoc E) {
1225 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001226 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001227 Op->Mem.OffsetImm = OffsetImm;
1228 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001229 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001230 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001231 Op->Mem.isNegative = isNegative;
1232 Op->StartLoc = S;
1233 Op->EndLoc = E;
1234 return Op;
1235 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001236
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001237 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1238 ARM_AM::ShiftOpc ShiftTy,
1239 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001240 SMLoc S, SMLoc E) {
1241 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1242 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001243 Op->PostIdxReg.isAdd = isAdd;
1244 Op->PostIdxReg.ShiftTy = ShiftTy;
1245 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001246 Op->StartLoc = S;
1247 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001248 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001249 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001250
1251 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1252 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1253 Op->MBOpt.Val = Opt;
1254 Op->StartLoc = S;
1255 Op->EndLoc = S;
1256 return Op;
1257 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001258
1259 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1260 ARMOperand *Op = new ARMOperand(ProcIFlags);
1261 Op->IFlags.Val = IFlags;
1262 Op->StartLoc = S;
1263 Op->EndLoc = S;
1264 return Op;
1265 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001266
1267 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1268 ARMOperand *Op = new ARMOperand(MSRMask);
1269 Op->MMask.Val = MMask;
1270 Op->StartLoc = S;
1271 Op->EndLoc = S;
1272 return Op;
1273 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001274};
1275
1276} // end anonymous namespace.
1277
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001278void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001279 switch (Kind) {
1280 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001281 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001282 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001283 case CCOut:
1284 OS << "<ccout " << getReg() << ">";
1285 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001286 case CoprocNum:
1287 OS << "<coprocessor number: " << getCoproc() << ">";
1288 break;
1289 case CoprocReg:
1290 OS << "<coprocessor register: " << getCoproc() << ">";
1291 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001292 case MSRMask:
1293 OS << "<mask: " << getMSRMask() << ">";
1294 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001295 case Immediate:
1296 getImm()->print(OS);
1297 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001298 case MemBarrierOpt:
1299 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1300 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001301 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001302 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001303 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001304 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001305 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001306 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001307 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1308 << PostIdxReg.RegNum;
1309 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1310 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1311 << PostIdxReg.ShiftImm;
1312 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001313 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001314 case ProcIFlags: {
1315 OS << "<ARM_PROC::";
1316 unsigned IFlags = getProcIFlags();
1317 for (int i=2; i >= 0; --i)
1318 if (IFlags & (1 << i))
1319 OS << ARM_PROC::IFlagsToString(1 << i);
1320 OS << ">";
1321 break;
1322 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001323 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001324 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001325 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001326 case ShifterImmediate:
1327 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1328 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001329 break;
1330 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001331 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001332 << RegShiftedReg.SrcReg
1333 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1334 << ", " << RegShiftedReg.ShiftReg << ", "
1335 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001336 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001337 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001338 case ShiftedImmediate:
1339 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001340 << RegShiftedImm.SrcReg
1341 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1342 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001343 << ">";
1344 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001345 case RotateImmediate:
1346 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1347 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001348 case BitfieldDescriptor:
1349 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1350 << ", width: " << Bitfield.Width << ">";
1351 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001352 case RegisterList:
1353 case DPRRegisterList:
1354 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001355 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001356
Bill Wendling5fa22a12010-11-09 23:28:44 +00001357 const SmallVectorImpl<unsigned> &RegList = getRegList();
1358 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001359 I = RegList.begin(), E = RegList.end(); I != E; ) {
1360 OS << *I;
1361 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001362 }
1363
1364 OS << ">";
1365 break;
1366 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001367 case Token:
1368 OS << "'" << getToken() << "'";
1369 break;
1370 }
1371}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001372
1373/// @name Auto-generated Match Functions
1374/// {
1375
1376static unsigned MatchRegisterName(StringRef Name);
1377
1378/// }
1379
Bob Wilson69df7232011-02-03 21:46:10 +00001380bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1381 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001382 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001383
1384 return (RegNo == (unsigned)-1);
1385}
1386
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001387/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001388/// and if it is a register name the token is eaten and the register number is
1389/// returned. Otherwise return -1.
1390///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001391int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001392 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001393 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001394
Chris Lattnere5658fa2010-10-30 04:09:10 +00001395 // FIXME: Validate register for the current architecture; we have to do
1396 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001397 std::string upperCase = Tok.getString().str();
1398 std::string lowerCase = LowercaseString(upperCase);
1399 unsigned RegNum = MatchRegisterName(lowerCase);
1400 if (!RegNum) {
1401 RegNum = StringSwitch<unsigned>(lowerCase)
1402 .Case("r13", ARM::SP)
1403 .Case("r14", ARM::LR)
1404 .Case("r15", ARM::PC)
1405 .Case("ip", ARM::R12)
1406 .Default(0);
1407 }
1408 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001409
Chris Lattnere5658fa2010-10-30 04:09:10 +00001410 Parser.Lex(); // Eat identifier token.
1411 return RegNum;
1412}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001413
Jim Grosbach19906722011-07-13 18:49:30 +00001414// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1415// If a recoverable error occurs, return 1. If an irrecoverable error
1416// occurs, return -1. An irrecoverable error is one where tokens have been
1417// consumed in the process of trying to parse the shifter (i.e., when it is
1418// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001419int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001420 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1421 SMLoc S = Parser.getTok().getLoc();
1422 const AsmToken &Tok = Parser.getTok();
1423 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1424
1425 std::string upperCase = Tok.getString().str();
1426 std::string lowerCase = LowercaseString(upperCase);
1427 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1428 .Case("lsl", ARM_AM::lsl)
1429 .Case("lsr", ARM_AM::lsr)
1430 .Case("asr", ARM_AM::asr)
1431 .Case("ror", ARM_AM::ror)
1432 .Case("rrx", ARM_AM::rrx)
1433 .Default(ARM_AM::no_shift);
1434
1435 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001436 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001437
Jim Grosbache8606dc2011-07-13 17:50:29 +00001438 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001439
Jim Grosbache8606dc2011-07-13 17:50:29 +00001440 // The source register for the shift has already been added to the
1441 // operand list, so we need to pop it off and combine it into the shifted
1442 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001443 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001444 if (!PrevOp->isReg())
1445 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1446 int SrcReg = PrevOp->getReg();
1447 int64_t Imm = 0;
1448 int ShiftReg = 0;
1449 if (ShiftTy == ARM_AM::rrx) {
1450 // RRX Doesn't have an explicit shift amount. The encoder expects
1451 // the shift register to be the same as the source register. Seems odd,
1452 // but OK.
1453 ShiftReg = SrcReg;
1454 } else {
1455 // Figure out if this is shifted by a constant or a register (for non-RRX).
1456 if (Parser.getTok().is(AsmToken::Hash)) {
1457 Parser.Lex(); // Eat hash.
1458 SMLoc ImmLoc = Parser.getTok().getLoc();
1459 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001460 if (getParser().ParseExpression(ShiftExpr)) {
1461 Error(ImmLoc, "invalid immediate shift value");
1462 return -1;
1463 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001464 // The expression must be evaluatable as an immediate.
1465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001466 if (!CE) {
1467 Error(ImmLoc, "invalid immediate shift value");
1468 return -1;
1469 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001470 // Range check the immediate.
1471 // lsl, ror: 0 <= imm <= 31
1472 // lsr, asr: 0 <= imm <= 32
1473 Imm = CE->getValue();
1474 if (Imm < 0 ||
1475 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1476 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001477 Error(ImmLoc, "immediate shift value out of range");
1478 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001479 }
1480 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001481 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001482 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001483 if (ShiftReg == -1) {
1484 Error (L, "expected immediate or register in shift operand");
1485 return -1;
1486 }
1487 } else {
1488 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001489 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001490 return -1;
1491 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001492 }
1493
Owen Anderson92a20222011-07-21 18:54:16 +00001494 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1495 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001496 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001497 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001498 else
1499 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1500 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001501
Jim Grosbach19906722011-07-13 18:49:30 +00001502 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001503}
1504
1505
Bill Wendling50d0f582010-11-18 23:43:05 +00001506/// Try to parse a register name. The token must be an Identifier when called.
1507/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1508/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001509///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001510/// TODO this is likely to change to allow different register types and or to
1511/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001512bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001513tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001514 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001515 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001516 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001517 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001518
Bill Wendling50d0f582010-11-18 23:43:05 +00001519 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001520
Chris Lattnere5658fa2010-10-30 04:09:10 +00001521 const AsmToken &ExclaimTok = Parser.getTok();
1522 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001523 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1524 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001525 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001526 }
1527
Bill Wendling50d0f582010-11-18 23:43:05 +00001528 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001529}
1530
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001531/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1532/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1533/// "c5", ...
1534static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001535 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1536 // but efficient.
1537 switch (Name.size()) {
1538 default: break;
1539 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001540 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001541 return -1;
1542 switch (Name[1]) {
1543 default: return -1;
1544 case '0': return 0;
1545 case '1': return 1;
1546 case '2': return 2;
1547 case '3': return 3;
1548 case '4': return 4;
1549 case '5': return 5;
1550 case '6': return 6;
1551 case '7': return 7;
1552 case '8': return 8;
1553 case '9': return 9;
1554 }
1555 break;
1556 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001557 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001558 return -1;
1559 switch (Name[2]) {
1560 default: return -1;
1561 case '0': return 10;
1562 case '1': return 11;
1563 case '2': return 12;
1564 case '3': return 13;
1565 case '4': return 14;
1566 case '5': return 15;
1567 }
1568 break;
1569 }
1570
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001571 return -1;
1572}
1573
Jim Grosbach43904292011-07-25 20:14:50 +00001574/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001575/// token must be an Identifier when called, and if it is a coprocessor
1576/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001577ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001578parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001579 SMLoc S = Parser.getTok().getLoc();
1580 const AsmToken &Tok = Parser.getTok();
1581 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1582
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001583 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001584 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001585 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001586
1587 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001588 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001589 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001590}
1591
Jim Grosbach43904292011-07-25 20:14:50 +00001592/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001593/// token must be an Identifier when called, and if it is a coprocessor
1594/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001595ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001596parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001597 SMLoc S = Parser.getTok().getLoc();
1598 const AsmToken &Tok = Parser.getTok();
1599 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1600
1601 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1602 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001603 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001604
1605 Parser.Lex(); // Eat identifier token.
1606 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001607 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001608}
1609
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001610/// Parse a register list, return it if successful else return null. The first
1611/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001612bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001613parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001614 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001615 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001616 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001617
Bill Wendling7729e062010-11-09 22:44:22 +00001618 // Read the rest of the registers in the list.
1619 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001620 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001621
Bill Wendling7729e062010-11-09 22:44:22 +00001622 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001623 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001624 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001625
Sean Callanan18b83232010-01-19 21:44:56 +00001626 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001627 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001628 if (RegTok.isNot(AsmToken::Identifier)) {
1629 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001630 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001631 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001632
Jim Grosbach1355cf12011-07-26 17:10:22 +00001633 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001634 if (RegNum == -1) {
1635 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001636 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001637 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001638
Bill Wendlinge7176102010-11-06 22:36:58 +00001639 if (IsRange) {
1640 int Reg = PrevRegNum;
1641 do {
1642 ++Reg;
1643 Registers.push_back(std::make_pair(Reg, RegLoc));
1644 } while (Reg != RegNum);
1645 } else {
1646 Registers.push_back(std::make_pair(RegNum, RegLoc));
1647 }
1648
1649 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001650 } while (Parser.getTok().is(AsmToken::Comma) ||
1651 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001652
1653 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001654 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001655 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1656 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001657 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001658 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001659
Bill Wendlinge7176102010-11-06 22:36:58 +00001660 SMLoc E = RCurlyTok.getLoc();
1661 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001662
Bill Wendlinge7176102010-11-06 22:36:58 +00001663 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001664 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001665 RI = Registers.begin(), RE = Registers.end();
1666
Bill Wendling7caebff2011-01-12 21:20:59 +00001667 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001668 bool EmittedWarning = false;
1669
Bill Wendling7caebff2011-01-12 21:20:59 +00001670 DenseMap<unsigned, bool> RegMap;
1671 RegMap[HighRegNum] = true;
1672
Bill Wendlinge7176102010-11-06 22:36:58 +00001673 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001674 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001675 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001676
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001677 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001678 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001679 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001680 }
1681
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001682 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001683 Warning(RegInfo.second,
1684 "register not in ascending order in register list");
1685
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001686 RegMap[Reg] = true;
1687 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001688 }
1689
Bill Wendling50d0f582010-11-18 23:43:05 +00001690 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1691 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001692}
1693
Jim Grosbach43904292011-07-25 20:14:50 +00001694/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001695ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001696parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001697 SMLoc S = Parser.getTok().getLoc();
1698 const AsmToken &Tok = Parser.getTok();
1699 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1700 StringRef OptStr = Tok.getString();
1701
1702 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1703 .Case("sy", ARM_MB::SY)
1704 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001705 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001706 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001707 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001708 .Case("ishst", ARM_MB::ISHST)
1709 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001710 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001711 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001712 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001713 .Case("osh", ARM_MB::OSH)
1714 .Case("oshst", ARM_MB::OSHST)
1715 .Default(~0U);
1716
1717 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001718 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001719
1720 Parser.Lex(); // Eat identifier token.
1721 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001722 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001723}
1724
Jim Grosbach43904292011-07-25 20:14:50 +00001725/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001726ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001727parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001728 SMLoc S = Parser.getTok().getLoc();
1729 const AsmToken &Tok = Parser.getTok();
1730 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1731 StringRef IFlagsStr = Tok.getString();
1732
1733 unsigned IFlags = 0;
1734 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1735 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1736 .Case("a", ARM_PROC::A)
1737 .Case("i", ARM_PROC::I)
1738 .Case("f", ARM_PROC::F)
1739 .Default(~0U);
1740
1741 // If some specific iflag is already set, it means that some letter is
1742 // present more than once, this is not acceptable.
1743 if (Flag == ~0U || (IFlags & Flag))
1744 return MatchOperand_NoMatch;
1745
1746 IFlags |= Flag;
1747 }
1748
1749 Parser.Lex(); // Eat identifier token.
1750 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1751 return MatchOperand_Success;
1752}
1753
Jim Grosbach43904292011-07-25 20:14:50 +00001754/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001755ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001756parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001757 SMLoc S = Parser.getTok().getLoc();
1758 const AsmToken &Tok = Parser.getTok();
1759 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1760 StringRef Mask = Tok.getString();
1761
1762 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1763 size_t Start = 0, Next = Mask.find('_');
1764 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001765 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001766 if (Next != StringRef::npos)
1767 Flags = Mask.slice(Next+1, Mask.size());
1768
1769 // FlagsVal contains the complete mask:
1770 // 3-0: Mask
1771 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1772 unsigned FlagsVal = 0;
1773
1774 if (SpecReg == "apsr") {
1775 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001776 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001777 .Case("g", 0x4) // same as CPSR_s
1778 .Case("nzcvqg", 0xc) // same as CPSR_fs
1779 .Default(~0U);
1780
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001781 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001782 if (!Flags.empty())
1783 return MatchOperand_NoMatch;
1784 else
1785 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001786 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001787 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001788 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1789 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001790 for (int i = 0, e = Flags.size(); i != e; ++i) {
1791 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1792 .Case("c", 1)
1793 .Case("x", 2)
1794 .Case("s", 4)
1795 .Case("f", 8)
1796 .Default(~0U);
1797
1798 // If some specific flag is already set, it means that some letter is
1799 // present more than once, this is not acceptable.
1800 if (FlagsVal == ~0U || (FlagsVal & Flag))
1801 return MatchOperand_NoMatch;
1802 FlagsVal |= Flag;
1803 }
1804 } else // No match for special register.
1805 return MatchOperand_NoMatch;
1806
1807 // Special register without flags are equivalent to "fc" flags.
1808 if (!FlagsVal)
1809 FlagsVal = 0x9;
1810
1811 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1812 if (SpecReg == "spsr")
1813 FlagsVal |= 16;
1814
1815 Parser.Lex(); // Eat identifier token.
1816 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1817 return MatchOperand_Success;
1818}
1819
Jim Grosbachf6c05252011-07-21 17:23:04 +00001820ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1821parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1822 int Low, int High) {
1823 const AsmToken &Tok = Parser.getTok();
1824 if (Tok.isNot(AsmToken::Identifier)) {
1825 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1826 return MatchOperand_ParseFail;
1827 }
1828 StringRef ShiftName = Tok.getString();
1829 std::string LowerOp = LowercaseString(Op);
1830 std::string UpperOp = UppercaseString(Op);
1831 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1832 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1833 return MatchOperand_ParseFail;
1834 }
1835 Parser.Lex(); // Eat shift type token.
1836
1837 // There must be a '#' and a shift amount.
1838 if (Parser.getTok().isNot(AsmToken::Hash)) {
1839 Error(Parser.getTok().getLoc(), "'#' expected");
1840 return MatchOperand_ParseFail;
1841 }
1842 Parser.Lex(); // Eat hash token.
1843
1844 const MCExpr *ShiftAmount;
1845 SMLoc Loc = Parser.getTok().getLoc();
1846 if (getParser().ParseExpression(ShiftAmount)) {
1847 Error(Loc, "illegal expression");
1848 return MatchOperand_ParseFail;
1849 }
1850 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1851 if (!CE) {
1852 Error(Loc, "constant expression expected");
1853 return MatchOperand_ParseFail;
1854 }
1855 int Val = CE->getValue();
1856 if (Val < Low || Val > High) {
1857 Error(Loc, "immediate value out of range");
1858 return MatchOperand_ParseFail;
1859 }
1860
1861 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1862
1863 return MatchOperand_Success;
1864}
1865
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001866ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1867parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1868 const AsmToken &Tok = Parser.getTok();
1869 SMLoc S = Tok.getLoc();
1870 if (Tok.isNot(AsmToken::Identifier)) {
1871 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1872 return MatchOperand_ParseFail;
1873 }
1874 int Val = StringSwitch<int>(Tok.getString())
1875 .Case("be", 1)
1876 .Case("le", 0)
1877 .Default(-1);
1878 Parser.Lex(); // Eat the token.
1879
1880 if (Val == -1) {
1881 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1882 return MatchOperand_ParseFail;
1883 }
1884 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1885 getContext()),
1886 S, Parser.getTok().getLoc()));
1887 return MatchOperand_Success;
1888}
1889
Jim Grosbach580f4a92011-07-25 22:20:28 +00001890/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1891/// instructions. Legal values are:
1892/// lsl #n 'n' in [0,31]
1893/// asr #n 'n' in [1,32]
1894/// n == 32 encoded as n == 0.
1895ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1896parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1897 const AsmToken &Tok = Parser.getTok();
1898 SMLoc S = Tok.getLoc();
1899 if (Tok.isNot(AsmToken::Identifier)) {
1900 Error(S, "shift operator 'asr' or 'lsl' expected");
1901 return MatchOperand_ParseFail;
1902 }
1903 StringRef ShiftName = Tok.getString();
1904 bool isASR;
1905 if (ShiftName == "lsl" || ShiftName == "LSL")
1906 isASR = false;
1907 else if (ShiftName == "asr" || ShiftName == "ASR")
1908 isASR = true;
1909 else {
1910 Error(S, "shift operator 'asr' or 'lsl' expected");
1911 return MatchOperand_ParseFail;
1912 }
1913 Parser.Lex(); // Eat the operator.
1914
1915 // A '#' and a shift amount.
1916 if (Parser.getTok().isNot(AsmToken::Hash)) {
1917 Error(Parser.getTok().getLoc(), "'#' expected");
1918 return MatchOperand_ParseFail;
1919 }
1920 Parser.Lex(); // Eat hash token.
1921
1922 const MCExpr *ShiftAmount;
1923 SMLoc E = Parser.getTok().getLoc();
1924 if (getParser().ParseExpression(ShiftAmount)) {
1925 Error(E, "malformed shift expression");
1926 return MatchOperand_ParseFail;
1927 }
1928 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1929 if (!CE) {
1930 Error(E, "shift amount must be an immediate");
1931 return MatchOperand_ParseFail;
1932 }
1933
1934 int64_t Val = CE->getValue();
1935 if (isASR) {
1936 // Shift amount must be in [1,32]
1937 if (Val < 1 || Val > 32) {
1938 Error(E, "'asr' shift amount must be in range [1,32]");
1939 return MatchOperand_ParseFail;
1940 }
1941 // asr #32 encoded as asr #0.
1942 if (Val == 32) Val = 0;
1943 } else {
1944 // Shift amount must be in [1,32]
1945 if (Val < 0 || Val > 31) {
1946 Error(E, "'lsr' shift amount must be in range [0,31]");
1947 return MatchOperand_ParseFail;
1948 }
1949 }
1950
1951 E = Parser.getTok().getLoc();
1952 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1953
1954 return MatchOperand_Success;
1955}
1956
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001957/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1958/// of instructions. Legal values are:
1959/// ror #n 'n' in {0, 8, 16, 24}
1960ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1961parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1962 const AsmToken &Tok = Parser.getTok();
1963 SMLoc S = Tok.getLoc();
1964 if (Tok.isNot(AsmToken::Identifier)) {
1965 Error(S, "rotate operator 'ror' expected");
1966 return MatchOperand_ParseFail;
1967 }
1968 StringRef ShiftName = Tok.getString();
1969 if (ShiftName != "ror" && ShiftName != "ROR") {
1970 Error(S, "rotate operator 'ror' expected");
1971 return MatchOperand_ParseFail;
1972 }
1973 Parser.Lex(); // Eat the operator.
1974
1975 // A '#' and a rotate amount.
1976 if (Parser.getTok().isNot(AsmToken::Hash)) {
1977 Error(Parser.getTok().getLoc(), "'#' expected");
1978 return MatchOperand_ParseFail;
1979 }
1980 Parser.Lex(); // Eat hash token.
1981
1982 const MCExpr *ShiftAmount;
1983 SMLoc E = Parser.getTok().getLoc();
1984 if (getParser().ParseExpression(ShiftAmount)) {
1985 Error(E, "malformed rotate expression");
1986 return MatchOperand_ParseFail;
1987 }
1988 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1989 if (!CE) {
1990 Error(E, "rotate amount must be an immediate");
1991 return MatchOperand_ParseFail;
1992 }
1993
1994 int64_t Val = CE->getValue();
1995 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1996 // normally, zero is represented in asm by omitting the rotate operand
1997 // entirely.
1998 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1999 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2000 return MatchOperand_ParseFail;
2001 }
2002
2003 E = Parser.getTok().getLoc();
2004 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2005
2006 return MatchOperand_Success;
2007}
2008
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002009ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2010parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2011 SMLoc S = Parser.getTok().getLoc();
2012 // The bitfield descriptor is really two operands, the LSB and the width.
2013 if (Parser.getTok().isNot(AsmToken::Hash)) {
2014 Error(Parser.getTok().getLoc(), "'#' expected");
2015 return MatchOperand_ParseFail;
2016 }
2017 Parser.Lex(); // Eat hash token.
2018
2019 const MCExpr *LSBExpr;
2020 SMLoc E = Parser.getTok().getLoc();
2021 if (getParser().ParseExpression(LSBExpr)) {
2022 Error(E, "malformed immediate expression");
2023 return MatchOperand_ParseFail;
2024 }
2025 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2026 if (!CE) {
2027 Error(E, "'lsb' operand must be an immediate");
2028 return MatchOperand_ParseFail;
2029 }
2030
2031 int64_t LSB = CE->getValue();
2032 // The LSB must be in the range [0,31]
2033 if (LSB < 0 || LSB > 31) {
2034 Error(E, "'lsb' operand must be in the range [0,31]");
2035 return MatchOperand_ParseFail;
2036 }
2037 E = Parser.getTok().getLoc();
2038
2039 // Expect another immediate operand.
2040 if (Parser.getTok().isNot(AsmToken::Comma)) {
2041 Error(Parser.getTok().getLoc(), "too few operands");
2042 return MatchOperand_ParseFail;
2043 }
2044 Parser.Lex(); // Eat hash token.
2045 if (Parser.getTok().isNot(AsmToken::Hash)) {
2046 Error(Parser.getTok().getLoc(), "'#' expected");
2047 return MatchOperand_ParseFail;
2048 }
2049 Parser.Lex(); // Eat hash token.
2050
2051 const MCExpr *WidthExpr;
2052 if (getParser().ParseExpression(WidthExpr)) {
2053 Error(E, "malformed immediate expression");
2054 return MatchOperand_ParseFail;
2055 }
2056 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2057 if (!CE) {
2058 Error(E, "'width' operand must be an immediate");
2059 return MatchOperand_ParseFail;
2060 }
2061
2062 int64_t Width = CE->getValue();
2063 // The LSB must be in the range [1,32-lsb]
2064 if (Width < 1 || Width > 32 - LSB) {
2065 Error(E, "'width' operand must be in the range [1,32-lsb]");
2066 return MatchOperand_ParseFail;
2067 }
2068 E = Parser.getTok().getLoc();
2069
2070 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2071
2072 return MatchOperand_Success;
2073}
2074
Jim Grosbach7ce05792011-08-03 23:50:40 +00002075ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2076parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2077 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002078 // postidx_reg := '+' register {, shift}
2079 // | '-' register {, shift}
2080 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002081
2082 // This method must return MatchOperand_NoMatch without consuming any tokens
2083 // in the case where there is no match, as other alternatives take other
2084 // parse methods.
2085 AsmToken Tok = Parser.getTok();
2086 SMLoc S = Tok.getLoc();
2087 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002088 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002089 int Reg = -1;
2090 if (Tok.is(AsmToken::Plus)) {
2091 Parser.Lex(); // Eat the '+' token.
2092 haveEaten = true;
2093 } else if (Tok.is(AsmToken::Minus)) {
2094 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002095 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002096 haveEaten = true;
2097 }
2098 if (Parser.getTok().is(AsmToken::Identifier))
2099 Reg = tryParseRegister();
2100 if (Reg == -1) {
2101 if (!haveEaten)
2102 return MatchOperand_NoMatch;
2103 Error(Parser.getTok().getLoc(), "register expected");
2104 return MatchOperand_ParseFail;
2105 }
2106 SMLoc E = Parser.getTok().getLoc();
2107
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002108 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2109 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002110 if (Parser.getTok().is(AsmToken::Comma)) {
2111 Parser.Lex(); // Eat the ','.
2112 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2113 return MatchOperand_ParseFail;
2114 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002115
2116 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2117 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002118
2119 return MatchOperand_Success;
2120}
2121
Jim Grosbach251bf252011-08-10 21:56:18 +00002122ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2123parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2124 // Check for a post-index addressing register operand. Specifically:
2125 // am3offset := '+' register
2126 // | '-' register
2127 // | register
2128 // | # imm
2129 // | # + imm
2130 // | # - imm
2131
2132 // This method must return MatchOperand_NoMatch without consuming any tokens
2133 // in the case where there is no match, as other alternatives take other
2134 // parse methods.
2135 AsmToken Tok = Parser.getTok();
2136 SMLoc S = Tok.getLoc();
2137
2138 // Do immediates first, as we always parse those if we have a '#'.
2139 if (Parser.getTok().is(AsmToken::Hash)) {
2140 Parser.Lex(); // Eat the '#'.
2141 // Explicitly look for a '-', as we need to encode negative zero
2142 // differently.
2143 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2144 const MCExpr *Offset;
2145 if (getParser().ParseExpression(Offset))
2146 return MatchOperand_ParseFail;
2147 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2148 if (!CE) {
2149 Error(S, "constant expression expected");
2150 return MatchOperand_ParseFail;
2151 }
2152 SMLoc E = Tok.getLoc();
2153 // Negative zero is encoded as the flag value INT32_MIN.
2154 int32_t Val = CE->getValue();
2155 if (isNegative && Val == 0)
2156 Val = INT32_MIN;
2157
2158 Operands.push_back(
2159 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2160
2161 return MatchOperand_Success;
2162 }
2163
2164
2165 bool haveEaten = false;
2166 bool isAdd = true;
2167 int Reg = -1;
2168 if (Tok.is(AsmToken::Plus)) {
2169 Parser.Lex(); // Eat the '+' token.
2170 haveEaten = true;
2171 } else if (Tok.is(AsmToken::Minus)) {
2172 Parser.Lex(); // Eat the '-' token.
2173 isAdd = false;
2174 haveEaten = true;
2175 }
2176 if (Parser.getTok().is(AsmToken::Identifier))
2177 Reg = tryParseRegister();
2178 if (Reg == -1) {
2179 if (!haveEaten)
2180 return MatchOperand_NoMatch;
2181 Error(Parser.getTok().getLoc(), "register expected");
2182 return MatchOperand_ParseFail;
2183 }
2184 SMLoc E = Parser.getTok().getLoc();
2185
2186 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2187 0, S, E));
2188
2189 return MatchOperand_Success;
2190}
2191
Jim Grosbach1355cf12011-07-26 17:10:22 +00002192/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002193/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2194/// when they refer multiple MIOperands inside a single one.
2195bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002196cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002197 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2198 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2199
2200 // Create a writeback register dummy placeholder.
2201 Inst.addOperand(MCOperand::CreateImm(0));
2202
Jim Grosbach7ce05792011-08-03 23:50:40 +00002203 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002204 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2205 return true;
2206}
2207
Jim Grosbach548340c2011-08-11 19:22:40 +00002208/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2209/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2210/// when they refer multiple MIOperands inside a single one.
2211bool ARMAsmParser::
2212cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2213 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2214 // Create a writeback register dummy placeholder.
2215 Inst.addOperand(MCOperand::CreateImm(0));
2216 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2217 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2218 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2219 return true;
2220}
2221
Jim Grosbach1355cf12011-07-26 17:10:22 +00002222/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002223/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2224/// when they refer multiple MIOperands inside a single one.
2225bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002226cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002227 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2228 // Create a writeback register dummy placeholder.
2229 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002230 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2231 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2232 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002233 return true;
2234}
2235
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002236/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2237/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2238/// when they refer multiple MIOperands inside a single one.
2239bool ARMAsmParser::
2240cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2241 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2242 // Create a writeback register dummy placeholder.
2243 Inst.addOperand(MCOperand::CreateImm(0));
2244 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2245 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2246 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2247 return true;
2248}
2249
Jim Grosbach7ce05792011-08-03 23:50:40 +00002250/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2251/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2252/// when they refer multiple MIOperands inside a single one.
2253bool ARMAsmParser::
2254cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2255 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2256 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002257 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002258 // Create a writeback register dummy placeholder.
2259 Inst.addOperand(MCOperand::CreateImm(0));
2260 // addr
2261 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2262 // offset
2263 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2264 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002265 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2266 return true;
2267}
2268
Jim Grosbach7ce05792011-08-03 23:50:40 +00002269/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002270/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2271/// when they refer multiple MIOperands inside a single one.
2272bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002273cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2274 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2275 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002276 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002277 // Create a writeback register dummy placeholder.
2278 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002279 // addr
2280 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2281 // offset
2282 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2283 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002284 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2285 return true;
2286}
2287
Jim Grosbach7ce05792011-08-03 23:50:40 +00002288/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002289/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2290/// when they refer multiple MIOperands inside a single one.
2291bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002292cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2293 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002294 // Create a writeback register dummy placeholder.
2295 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002296 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002297 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002298 // addr
2299 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2300 // offset
2301 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2302 // pred
2303 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2304 return true;
2305}
2306
2307/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2308/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2309/// when they refer multiple MIOperands inside a single one.
2310bool ARMAsmParser::
2311cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2312 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2313 // Create a writeback register dummy placeholder.
2314 Inst.addOperand(MCOperand::CreateImm(0));
2315 // Rt
2316 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2317 // addr
2318 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2319 // offset
2320 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2321 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002322 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2323 return true;
2324}
2325
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002326/// cvtLdrdPre - Convert parsed operands to MCInst.
2327/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2328/// when they refer multiple MIOperands inside a single one.
2329bool ARMAsmParser::
2330cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2331 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2332 // Rt, Rt2
2333 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2334 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2335 // Create a writeback register dummy placeholder.
2336 Inst.addOperand(MCOperand::CreateImm(0));
2337 // addr
2338 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2339 // pred
2340 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2341 return true;
2342}
2343
Jim Grosbach14605d12011-08-11 20:28:23 +00002344/// cvtStrdPre - Convert parsed operands to MCInst.
2345/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2346/// when they refer multiple MIOperands inside a single one.
2347bool ARMAsmParser::
2348cvtStrdPre(MCInst &Inst, unsigned Opcode,
2349 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2350 // Create a writeback register dummy placeholder.
2351 Inst.addOperand(MCOperand::CreateImm(0));
2352 // Rt, Rt2
2353 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2354 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2355 // addr
2356 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2357 // pred
2358 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2359 return true;
2360}
2361
Jim Grosbach623a4542011-08-10 22:42:16 +00002362/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2363/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2364/// when they refer multiple MIOperands inside a single one.
2365bool ARMAsmParser::
2366cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2367 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2368 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2369 // Create a writeback register dummy placeholder.
2370 Inst.addOperand(MCOperand::CreateImm(0));
2371 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2372 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2373 return true;
2374}
2375
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002376/// cvtThumbMultiple- Convert parsed operands to MCInst.
2377/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2378/// when they refer multiple MIOperands inside a single one.
2379bool ARMAsmParser::
2380cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2381 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2382 // The second source operand must be the same register as the destination
2383 // operand.
2384 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002385 (((ARMOperand*)Operands[3])->getReg() !=
2386 ((ARMOperand*)Operands[5])->getReg()) &&
2387 (((ARMOperand*)Operands[3])->getReg() !=
2388 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002389 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002390 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002391 return false;
2392 }
2393 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2394 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2395 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002396 // If we have a three-operand form, use that, else the second source operand
2397 // is just the destination operand again.
2398 if (Operands.size() == 6)
2399 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2400 else
2401 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002402 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2403
2404 return true;
2405}
Jim Grosbach623a4542011-08-10 22:42:16 +00002406
Bill Wendlinge7176102010-11-06 22:36:58 +00002407/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002408/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002409bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002410parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002411 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002412 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002413 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002414 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002415 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002416
Sean Callanan18b83232010-01-19 21:44:56 +00002417 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002418 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002419 if (BaseRegNum == -1)
2420 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002421
Daniel Dunbar05710932011-01-18 05:34:17 +00002422 // The next token must either be a comma or a closing bracket.
2423 const AsmToken &Tok = Parser.getTok();
2424 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002425 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002426
Jim Grosbach7ce05792011-08-03 23:50:40 +00002427 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002428 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002429 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002430
Jim Grosbach7ce05792011-08-03 23:50:40 +00002431 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2432 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002433
Jim Grosbach7ce05792011-08-03 23:50:40 +00002434 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002435 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002436
Jim Grosbach7ce05792011-08-03 23:50:40 +00002437 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2438 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002439
Jim Grosbach7ce05792011-08-03 23:50:40 +00002440 // If we have a '#' it's an immediate offset, else assume it's a register
2441 // offset.
2442 if (Parser.getTok().is(AsmToken::Hash)) {
2443 Parser.Lex(); // Eat the '#'.
2444 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002445
Jim Grosbach7ce05792011-08-03 23:50:40 +00002446 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002447
Jim Grosbach7ce05792011-08-03 23:50:40 +00002448 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002449 if (getParser().ParseExpression(Offset))
2450 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002451
2452 // The expression has to be a constant. Memory references with relocations
2453 // don't come through here, as they use the <label> forms of the relevant
2454 // instructions.
2455 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2456 if (!CE)
2457 return Error (E, "constant expression expected");
2458
2459 // Now we should have the closing ']'
2460 E = Parser.getTok().getLoc();
2461 if (Parser.getTok().isNot(AsmToken::RBrac))
2462 return Error(E, "']' expected");
2463 Parser.Lex(); // Eat right bracket token.
2464
2465 // Don't worry about range checking the value here. That's handled by
2466 // the is*() predicates.
2467 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2468 ARM_AM::no_shift, 0, false, S,E));
2469
2470 // If there's a pre-indexing writeback marker, '!', just add it as a token
2471 // operand.
2472 if (Parser.getTok().is(AsmToken::Exclaim)) {
2473 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2474 Parser.Lex(); // Eat the '!'.
2475 }
2476
2477 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002478 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002479
2480 // The register offset is optionally preceded by a '+' or '-'
2481 bool isNegative = false;
2482 if (Parser.getTok().is(AsmToken::Minus)) {
2483 isNegative = true;
2484 Parser.Lex(); // Eat the '-'.
2485 } else if (Parser.getTok().is(AsmToken::Plus)) {
2486 // Nothing to do.
2487 Parser.Lex(); // Eat the '+'.
2488 }
2489
2490 E = Parser.getTok().getLoc();
2491 int OffsetRegNum = tryParseRegister();
2492 if (OffsetRegNum == -1)
2493 return Error(E, "register expected");
2494
2495 // If there's a shift operator, handle it.
2496 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002497 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002498 if (Parser.getTok().is(AsmToken::Comma)) {
2499 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002500 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002501 return true;
2502 }
2503
2504 // Now we should have the closing ']'
2505 E = Parser.getTok().getLoc();
2506 if (Parser.getTok().isNot(AsmToken::RBrac))
2507 return Error(E, "']' expected");
2508 Parser.Lex(); // Eat right bracket token.
2509
2510 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002511 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002512 S, E));
2513
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002514 // If there's a pre-indexing writeback marker, '!', just add it as a token
2515 // operand.
2516 if (Parser.getTok().is(AsmToken::Exclaim)) {
2517 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2518 Parser.Lex(); // Eat the '!'.
2519 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002520
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002521 return false;
2522}
2523
Jim Grosbach7ce05792011-08-03 23:50:40 +00002524/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002525/// ( lsl | lsr | asr | ror ) , # shift_amount
2526/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002527/// return true if it parses a shift otherwise it returns false.
2528bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2529 unsigned &Amount) {
2530 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002531 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002532 if (Tok.isNot(AsmToken::Identifier))
2533 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002534 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002535 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002536 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002537 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002538 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002539 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002540 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002541 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002542 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002543 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002544 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002545 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002546 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002547 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002548
Jim Grosbach7ce05792011-08-03 23:50:40 +00002549 // rrx stands alone.
2550 Amount = 0;
2551 if (St != ARM_AM::rrx) {
2552 Loc = Parser.getTok().getLoc();
2553 // A '#' and a shift amount.
2554 const AsmToken &HashTok = Parser.getTok();
2555 if (HashTok.isNot(AsmToken::Hash))
2556 return Error(HashTok.getLoc(), "'#' expected");
2557 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002558
Jim Grosbach7ce05792011-08-03 23:50:40 +00002559 const MCExpr *Expr;
2560 if (getParser().ParseExpression(Expr))
2561 return true;
2562 // Range check the immediate.
2563 // lsl, ror: 0 <= imm <= 31
2564 // lsr, asr: 0 <= imm <= 32
2565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2566 if (!CE)
2567 return Error(Loc, "shift amount must be an immediate");
2568 int64_t Imm = CE->getValue();
2569 if (Imm < 0 ||
2570 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2571 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2572 return Error(Loc, "immediate shift value out of range");
2573 Amount = Imm;
2574 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002575
2576 return false;
2577}
2578
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002579/// Parse a arm instruction operand. For now this parses the operand regardless
2580/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002581bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002582 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002583 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002584
2585 // Check if the current operand has a custom associated parser, if so, try to
2586 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002587 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2588 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002589 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002590 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2591 // there was a match, but an error occurred, in which case, just return that
2592 // the operand parsing failed.
2593 if (ResTy == MatchOperand_ParseFail)
2594 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002595
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002596 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002597 default:
2598 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002599 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002600 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002601 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002602 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002603 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002604 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002605 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002606 else if (Res == -1) // irrecoverable error
2607 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002608
2609 // Fall though for the Identifier case that is not a register or a
2610 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002611 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002612 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2613 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002614 // This was not a register so parse other operands that start with an
2615 // identifier (like labels) as expressions and create them as immediates.
2616 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002617 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002618 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002619 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002620 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002621 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2622 return false;
2623 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002624 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002625 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002626 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002627 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002628 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002629 // #42 -> immediate.
2630 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002631 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002632 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002633 const MCExpr *ImmVal;
2634 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002635 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002636 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002637 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2638 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002639 case AsmToken::Colon: {
2640 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002641 // FIXME: Check it's an expression prefix,
2642 // e.g. (FOO - :lower16:BAR) isn't legal.
2643 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002644 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002645 return true;
2646
Evan Cheng75972122011-01-13 07:58:56 +00002647 const MCExpr *SubExprVal;
2648 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002649 return true;
2650
Evan Cheng75972122011-01-13 07:58:56 +00002651 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2652 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002653 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002654 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002655 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002656 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002657 }
2658}
2659
Jim Grosbach1355cf12011-07-26 17:10:22 +00002660// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002661// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002662bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002663 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002664
2665 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002666 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002667 Parser.Lex(); // Eat ':'
2668
2669 if (getLexer().isNot(AsmToken::Identifier)) {
2670 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2671 return true;
2672 }
2673
2674 StringRef IDVal = Parser.getTok().getIdentifier();
2675 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002676 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002677 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002678 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002679 } else {
2680 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2681 return true;
2682 }
2683 Parser.Lex();
2684
2685 if (getLexer().isNot(AsmToken::Colon)) {
2686 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2687 return true;
2688 }
2689 Parser.Lex(); // Eat the last ':'
2690 return false;
2691}
2692
2693const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002694ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002695 MCSymbolRefExpr::VariantKind Variant) {
2696 // Recurse over the given expression, rebuilding it to apply the given variant
2697 // to the leftmost symbol.
2698 if (Variant == MCSymbolRefExpr::VK_None)
2699 return E;
2700
2701 switch (E->getKind()) {
2702 case MCExpr::Target:
2703 llvm_unreachable("Can't handle target expr yet");
2704 case MCExpr::Constant:
2705 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2706
2707 case MCExpr::SymbolRef: {
2708 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2709
2710 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2711 return 0;
2712
2713 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2714 }
2715
2716 case MCExpr::Unary:
2717 llvm_unreachable("Can't handle unary expressions yet");
2718
2719 case MCExpr::Binary: {
2720 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002721 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002722 const MCExpr *RHS = BE->getRHS();
2723 if (!LHS)
2724 return 0;
2725
2726 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2727 }
2728 }
2729
2730 assert(0 && "Invalid expression kind!");
2731 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002732}
2733
Daniel Dunbar352e1482011-01-11 15:59:50 +00002734/// \brief Given a mnemonic, split out possible predication code and carry
2735/// setting letters to form a canonical mnemonic and flags.
2736//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002737// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002738StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002739 unsigned &PredicationCode,
2740 bool &CarrySetting,
2741 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002742 PredicationCode = ARMCC::AL;
2743 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002744 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002745
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002746 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002747 //
2748 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002749 if ((Mnemonic == "movs" && isThumb()) ||
2750 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2751 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2752 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2753 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2754 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2755 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2756 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002757 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002758
Jim Grosbach3f00e312011-07-11 17:09:57 +00002759 // First, split out any predication code. Ignore mnemonics we know aren't
2760 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002761 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002762 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach1b7b68f2011-08-19 19:29:25 +00002763 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002764 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2765 .Case("eq", ARMCC::EQ)
2766 .Case("ne", ARMCC::NE)
2767 .Case("hs", ARMCC::HS)
2768 .Case("cs", ARMCC::HS)
2769 .Case("lo", ARMCC::LO)
2770 .Case("cc", ARMCC::LO)
2771 .Case("mi", ARMCC::MI)
2772 .Case("pl", ARMCC::PL)
2773 .Case("vs", ARMCC::VS)
2774 .Case("vc", ARMCC::VC)
2775 .Case("hi", ARMCC::HI)
2776 .Case("ls", ARMCC::LS)
2777 .Case("ge", ARMCC::GE)
2778 .Case("lt", ARMCC::LT)
2779 .Case("gt", ARMCC::GT)
2780 .Case("le", ARMCC::LE)
2781 .Case("al", ARMCC::AL)
2782 .Default(~0U);
2783 if (CC != ~0U) {
2784 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2785 PredicationCode = CC;
2786 }
Bill Wendling52925b62010-10-29 23:50:21 +00002787 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002788
Daniel Dunbar352e1482011-01-11 15:59:50 +00002789 // Next, determine if we have a carry setting bit. We explicitly ignore all
2790 // the instructions we know end in 's'.
2791 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002792 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002793 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2794 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2795 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002796 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2797 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002798 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2799 CarrySetting = true;
2800 }
2801
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002802 // The "cps" instruction can have a interrupt mode operand which is glued into
2803 // the mnemonic. Check if this is the case, split it and parse the imod op
2804 if (Mnemonic.startswith("cps")) {
2805 // Split out any imod code.
2806 unsigned IMod =
2807 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2808 .Case("ie", ARM_PROC::IE)
2809 .Case("id", ARM_PROC::ID)
2810 .Default(~0U);
2811 if (IMod != ~0U) {
2812 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2813 ProcessorIMod = IMod;
2814 }
2815 }
2816
Daniel Dunbar352e1482011-01-11 15:59:50 +00002817 return Mnemonic;
2818}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002819
2820/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2821/// inclusion of carry set or predication code operands.
2822//
2823// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002824void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002825getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002826 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002827 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2828 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2829 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2830 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002831 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002832 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2833 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002834 Mnemonic == "eor" || Mnemonic == "smlal" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002835 // FIXME: We need a better way. This really confused Thumb2
2836 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002837 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002838 CanAcceptCarrySet = true;
2839 } else {
2840 CanAcceptCarrySet = false;
2841 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002842
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002843 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2844 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2845 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2846 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002847 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002848 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002849 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002850 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2851 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002852 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002853 CanAcceptPredicationCode = false;
2854 } else {
2855 CanAcceptPredicationCode = true;
2856 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002857
Evan Chengebdeeab2011-07-08 01:53:10 +00002858 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002859 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002860 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002861 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002862}
2863
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002864bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2865 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2866
2867 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2868 // another does not. Specifically, the MOVW instruction does not. So we
2869 // special case it here and remove the defaulted (non-setting) cc_out
2870 // operand if that's the instruction we're trying to match.
2871 //
2872 // We do this as post-processing of the explicit operands rather than just
2873 // conditionally adding the cc_out in the first place because we need
2874 // to check the type of the parsed immediate operand.
2875 if (Mnemonic == "mov" && Operands.size() > 4 &&
2876 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2877 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2878 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2879 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002880
2881 // Register-register 'add' for thumb does not have a cc_out operand
2882 // when there are only two register operands.
2883 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2884 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2885 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2886 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2887 return true;
2888
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002889 return false;
2890}
2891
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002892/// Parse an arm instruction mnemonic followed by its operands.
2893bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2894 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2895 // Create the leading tokens for the mnemonic, split by '.' characters.
2896 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002897 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002898
Daniel Dunbar352e1482011-01-11 15:59:50 +00002899 // Split out the predication code and carry setting flag from the mnemonic.
2900 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002901 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002902 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002903 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002904 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002905
Jim Grosbachffa32252011-07-19 19:13:28 +00002906 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2907
2908 // FIXME: This is all a pretty gross hack. We should automatically handle
2909 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002910
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002911 // Next, add the CCOut and ConditionCode operands, if needed.
2912 //
2913 // For mnemonics which can ever incorporate a carry setting bit or predication
2914 // code, our matching model involves us always generating CCOut and
2915 // ConditionCode operands to match the mnemonic "as written" and then we let
2916 // the matcher deal with finding the right instruction or generating an
2917 // appropriate error.
2918 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002919 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002920
Jim Grosbach33c16a22011-07-14 22:04:21 +00002921 // If we had a carry-set on an instruction that can't do that, issue an
2922 // error.
2923 if (!CanAcceptCarrySet && CarrySetting) {
2924 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002925 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002926 "' can not set flags, but 's' suffix specified");
2927 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002928 // If we had a predication code on an instruction that can't do that, issue an
2929 // error.
2930 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2931 Parser.EatToEndOfStatement();
2932 return Error(NameLoc, "instruction '" + Mnemonic +
2933 "' is not predicable, but condition code specified");
2934 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002935
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002936 // Add the carry setting operand, if necessary.
2937 //
2938 // FIXME: It would be awesome if we could somehow invent a location such that
2939 // match errors on this operand would print a nice diagnostic about how the
2940 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002941 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002942 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2943 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002944
2945 // Add the predication code operand, if necessary.
2946 if (CanAcceptPredicationCode) {
2947 Operands.push_back(ARMOperand::CreateCondCode(
2948 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002949 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002950
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002951 // Add the processor imod operand, if necessary.
2952 if (ProcessorIMod) {
2953 Operands.push_back(ARMOperand::CreateImm(
2954 MCConstantExpr::Create(ProcessorIMod, getContext()),
2955 NameLoc, NameLoc));
2956 } else {
2957 // This mnemonic can't ever accept a imod, but the user wrote
2958 // one (or misspelled another mnemonic).
2959
2960 // FIXME: Issue a nice error.
2961 }
2962
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002963 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002964 while (Next != StringRef::npos) {
2965 Start = Next;
2966 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002967 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002968
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002969 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002970 }
2971
2972 // Read the remaining operands.
2973 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002974 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002975 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002976 Parser.EatToEndOfStatement();
2977 return true;
2978 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002979
2980 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002981 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002982
2983 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002984 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002985 Parser.EatToEndOfStatement();
2986 return true;
2987 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002988 }
2989 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002990
Chris Lattnercbf8a982010-09-11 16:18:25 +00002991 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2992 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002993 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002994 }
Bill Wendling146018f2010-11-06 21:42:12 +00002995
Chris Lattner34e53142010-09-08 05:10:46 +00002996 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002997
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002998 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2999 // do and don't have a cc_out optional-def operand. With some spot-checks
3000 // of the operand list, we can figure out which variant we're trying to
3001 // parse and adjust accordingly before actually matching. Reason number
3002 // #317 the table driven matcher doesn't fit well with the ARM instruction
3003 // set.
3004 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003005 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3006 Operands.erase(Operands.begin() + 1);
3007 delete Op;
3008 }
3009
Jim Grosbachcf121c32011-07-28 21:57:55 +00003010 // ARM mode 'blx' need special handling, as the register operand version
3011 // is predicable, but the label operand version is not. So, we can't rely
3012 // on the Mnemonic based checking to correctly figure out when to put
3013 // a CondCode operand in the list. If we're trying to match the label
3014 // version, remove the CondCode operand here.
3015 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3016 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3017 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3018 Operands.erase(Operands.begin() + 1);
3019 delete Op;
3020 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003021
3022 // The vector-compare-to-zero instructions have a literal token "#0" at
3023 // the end that comes to here as an immediate operand. Convert it to a
3024 // token to play nicely with the matcher.
3025 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3026 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3027 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3028 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3029 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3030 if (CE && CE->getValue() == 0) {
3031 Operands.erase(Operands.begin() + 5);
3032 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3033 delete Op;
3034 }
3035 }
Chris Lattner98986712010-01-14 22:21:20 +00003036 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003037}
3038
Jim Grosbach189610f2011-07-26 18:25:39 +00003039// Validate context-sensitive operand constraints.
3040// FIXME: We would really like to be able to tablegen'erate this.
3041bool ARMAsmParser::
3042validateInstruction(MCInst &Inst,
3043 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3044 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003045 case ARM::LDRD:
3046 case ARM::LDRD_PRE:
3047 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003048 case ARM::LDREXD: {
3049 // Rt2 must be Rt + 1.
3050 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3051 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3052 if (Rt2 != Rt + 1)
3053 return Error(Operands[3]->getStartLoc(),
3054 "destination operands must be sequential");
3055 return false;
3056 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003057 case ARM::STRD: {
3058 // Rt2 must be Rt + 1.
3059 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3060 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3061 if (Rt2 != Rt + 1)
3062 return Error(Operands[3]->getStartLoc(),
3063 "source operands must be sequential");
3064 return false;
3065 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003066 case ARM::STRD_PRE:
3067 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003068 case ARM::STREXD: {
3069 // Rt2 must be Rt + 1.
3070 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3071 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3072 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003073 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003074 "source operands must be sequential");
3075 return false;
3076 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003077 case ARM::SBFX:
3078 case ARM::UBFX: {
3079 // width must be in range [1, 32-lsb]
3080 unsigned lsb = Inst.getOperand(2).getImm();
3081 unsigned widthm1 = Inst.getOperand(3).getImm();
3082 if (widthm1 >= 32 - lsb)
3083 return Error(Operands[5]->getStartLoc(),
3084 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003085 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003086 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003087 case ARM::tLDMIA: {
3088 // Thumb LDM instructions are writeback iff the base register is not
3089 // in the register list.
3090 unsigned Rn = Inst.getOperand(0).getReg();
3091 bool doesWriteback = true;
3092 for (unsigned i = 3; i < Inst.getNumOperands(); ++i) {
3093 unsigned Reg = Inst.getOperand(i).getReg();
3094 if (Reg == Rn)
3095 doesWriteback = false;
3096 // Anything other than a low register isn't legal here.
Jim Grosbach2f7232e2011-08-19 17:57:22 +00003097 if (!isARMLowRegister(Reg))
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003098 return Error(Operands[4]->getStartLoc(),
3099 "registers must be in range r0-r7");
3100 }
3101 // If we should have writeback, then there should be a '!' token.
3102 if (doesWriteback &&
3103 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
3104 static_cast<ARMOperand*>(Operands[3])->getToken() != "!"))
3105 return Error(Operands[2]->getStartLoc(),
3106 "writeback operator '!' expected");
3107
3108 break;
3109 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003110 }
3111
3112 return false;
3113}
3114
Jim Grosbachf8fce712011-08-11 17:35:48 +00003115void ARMAsmParser::
3116processInstruction(MCInst &Inst,
3117 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3118 switch (Inst.getOpcode()) {
3119 case ARM::LDMIA_UPD:
3120 // If this is a load of a single register via a 'pop', then we should use
3121 // a post-indexed LDR instruction instead, per the ARM ARM.
3122 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3123 Inst.getNumOperands() == 5) {
3124 MCInst TmpInst;
3125 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3126 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3127 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3128 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3129 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3130 TmpInst.addOperand(MCOperand::CreateImm(4));
3131 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3132 TmpInst.addOperand(Inst.getOperand(3));
3133 Inst = TmpInst;
3134 }
3135 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003136 case ARM::STMDB_UPD:
3137 // If this is a store of a single register via a 'push', then we should use
3138 // a pre-indexed STR instruction instead, per the ARM ARM.
3139 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3140 Inst.getNumOperands() == 5) {
3141 MCInst TmpInst;
3142 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3143 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3144 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3145 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3146 TmpInst.addOperand(MCOperand::CreateImm(-4));
3147 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3148 TmpInst.addOperand(Inst.getOperand(3));
3149 Inst = TmpInst;
3150 }
3151 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003152 case ARM::tADDi8:
3153 // If the immediate is in the range 0-7, we really wanted tADDi3.
3154 if (Inst.getOperand(3).getImm() < 8)
3155 Inst.setOpcode(ARM::tADDi3);
3156 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003157 case ARM::tBcc:
3158 // If the conditional is AL, we really want tB.
3159 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3160 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003161 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003162 }
3163}
3164
Jim Grosbach47a0d522011-08-16 20:45:50 +00003165// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3166// the ARMInsts array) instead. Getting that here requires awkward
3167// API changes, though. Better way?
3168namespace llvm {
3169extern MCInstrDesc ARMInsts[];
3170}
3171static MCInstrDesc &getInstDesc(unsigned Opcode) {
3172 return ARMInsts[Opcode];
3173}
3174
3175unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3176 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3177 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003178 unsigned Opc = Inst.getOpcode();
3179 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003180 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3181 assert(MCID.hasOptionalDef() &&
3182 "optionally flag setting instruction missing optional def operand");
3183 assert(MCID.NumOperands == Inst.getNumOperands() &&
3184 "operand count mismatch!");
3185 // Find the optional-def operand (cc_out).
3186 unsigned OpNo;
3187 for (OpNo = 0;
3188 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3189 ++OpNo)
3190 ;
3191 // If we're parsing Thumb1, reject it completely.
3192 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3193 return Match_MnemonicFail;
3194 // If we're parsing Thumb2, which form is legal depends on whether we're
3195 // in an IT block.
3196 // FIXME: We don't yet do IT blocks, so just always consider it to be
3197 // that we aren't in one until we do.
3198 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3199 return Match_RequiresITBlock;
3200 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003201 // Some high-register supporting Thumb1 encodings only allow both registers
3202 // to be from r0-r7 when in Thumb2.
3203 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3204 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3205 isARMLowRegister(Inst.getOperand(2).getReg()))
3206 return Match_RequiresThumb2;
3207 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003208 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003209 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3210 isARMLowRegister(Inst.getOperand(1).getReg()))
3211 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003212 return Match_Success;
3213}
3214
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003215bool ARMAsmParser::
3216MatchAndEmitInstruction(SMLoc IDLoc,
3217 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3218 MCStreamer &Out) {
3219 MCInst Inst;
3220 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003221 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003222 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003223 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003224 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003225 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003226 // Context sensitive operand constraints aren't handled by the matcher,
3227 // so check them here.
3228 if (validateInstruction(Inst, Operands))
3229 return true;
3230
Jim Grosbachf8fce712011-08-11 17:35:48 +00003231 // Some instructions need post-processing to, for example, tweak which
3232 // encoding is selected.
3233 processInstruction(Inst, Operands);
3234
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003235 Out.EmitInstruction(Inst);
3236 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003237 case Match_MissingFeature:
3238 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3239 return true;
3240 case Match_InvalidOperand: {
3241 SMLoc ErrorLoc = IDLoc;
3242 if (ErrorInfo != ~0U) {
3243 if (ErrorInfo >= Operands.size())
3244 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003245
Chris Lattnere73d4f82010-10-28 21:41:58 +00003246 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3247 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3248 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003249
Chris Lattnere73d4f82010-10-28 21:41:58 +00003250 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003251 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003252 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003253 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003254 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003255 // The converter function will have already emited a diagnostic.
3256 return true;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003257 case Match_RequiresITBlock:
3258 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003259 case Match_RequiresV6:
3260 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3261 case Match_RequiresThumb2:
3262 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003263 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003264
Eric Christopherc223e2b2010-10-29 09:26:59 +00003265 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003266 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003267}
3268
Jim Grosbach1355cf12011-07-26 17:10:22 +00003269/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003270bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3271 StringRef IDVal = DirectiveID.getIdentifier();
3272 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003273 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003274 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003275 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003276 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003277 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003278 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003279 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003280 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003281 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003282 return true;
3283}
3284
Jim Grosbach1355cf12011-07-26 17:10:22 +00003285/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003286/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003287bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003288 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3289 for (;;) {
3290 const MCExpr *Value;
3291 if (getParser().ParseExpression(Value))
3292 return true;
3293
Chris Lattneraaec2052010-01-19 19:46:13 +00003294 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003295
3296 if (getLexer().is(AsmToken::EndOfStatement))
3297 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003298
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003299 // FIXME: Improve diagnostic.
3300 if (getLexer().isNot(AsmToken::Comma))
3301 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003302 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003303 }
3304 }
3305
Sean Callananb9a25b72010-01-19 20:27:46 +00003306 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003307 return false;
3308}
3309
Jim Grosbach1355cf12011-07-26 17:10:22 +00003310/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003311/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003312bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003313 if (getLexer().isNot(AsmToken::EndOfStatement))
3314 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003315 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003316
3317 // TODO: set thumb mode
3318 // TODO: tell the MC streamer the mode
3319 // getParser().getStreamer().Emit???();
3320 return false;
3321}
3322
Jim Grosbach1355cf12011-07-26 17:10:22 +00003323/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003324/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003325bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003326 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3327 bool isMachO = MAI.hasSubsectionsViaSymbols();
3328 StringRef Name;
3329
3330 // Darwin asm has function name after .thumb_func direction
3331 // ELF doesn't
3332 if (isMachO) {
3333 const AsmToken &Tok = Parser.getTok();
3334 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3335 return Error(L, "unexpected token in .thumb_func directive");
3336 Name = Tok.getString();
3337 Parser.Lex(); // Consume the identifier token.
3338 }
3339
Kevin Enderby515d5092009-10-15 20:48:48 +00003340 if (getLexer().isNot(AsmToken::EndOfStatement))
3341 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003342 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003343
Rafael Espindola64695402011-05-16 16:17:21 +00003344 // FIXME: assuming function name will be the line following .thumb_func
3345 if (!isMachO) {
3346 Name = Parser.getTok().getString();
3347 }
3348
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003349 // Mark symbol as a thumb symbol.
3350 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3351 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003352 return false;
3353}
3354
Jim Grosbach1355cf12011-07-26 17:10:22 +00003355/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003356/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003357bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003358 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003359 if (Tok.isNot(AsmToken::Identifier))
3360 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003361 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003362 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003363 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003364 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003365 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003366 else
3367 return Error(L, "unrecognized syntax mode in .syntax directive");
3368
3369 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003370 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003371 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003372
3373 // TODO tell the MC streamer the mode
3374 // getParser().getStreamer().Emit???();
3375 return false;
3376}
3377
Jim Grosbach1355cf12011-07-26 17:10:22 +00003378/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003379/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003380bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003381 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003382 if (Tok.isNot(AsmToken::Integer))
3383 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003384 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003385 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003386 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003387 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003388 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003389 else
3390 return Error(L, "invalid operand to .code directive");
3391
3392 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003393 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003394 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003395
Evan Cheng32869202011-07-08 22:36:29 +00003396 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003397 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003398 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003399 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3400 }
Evan Cheng32869202011-07-08 22:36:29 +00003401 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003402 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003403 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003404 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3405 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003406 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003407
Kevin Enderby515d5092009-10-15 20:48:48 +00003408 return false;
3409}
3410
Sean Callanan90b70972010-04-07 20:29:34 +00003411extern "C" void LLVMInitializeARMAsmLexer();
3412
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003413/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003414extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003415 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3416 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003417 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003418}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003419
Chris Lattner0692ee62010-09-06 19:11:01 +00003420#define GET_REGISTER_MATCHER
3421#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003422#include "ARMGenAsmMatcher.inc"