blob: fd19d671d94d3813117b00c2194b761dfe46f1d2 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
54 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 ARMII::AddrMode AddrMode);
Jim Grosbach1355cf12011-07-26 17:10:22 +000056 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
57 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
58 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 MCSymbolRefExpr::VariantKind Variant);
60
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000061
Jim Grosbach1355cf12011-07-26 17:10:22 +000062 bool parseMemoryOffsetReg(bool &Negative,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000064 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000065 const MCExpr *&ShiftAmount,
66 const MCExpr *&Offset,
67 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000068 int &OffsetRegNum,
69 SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000070 bool parseShift(enum ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +000071 const MCExpr *&ShiftAmount, SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000072 bool parseDirectiveWord(unsigned Size, SMLoc L);
73 bool parseDirectiveThumb(SMLoc L);
74 bool parseDirectiveThumbFunc(SMLoc L);
75 bool parseDirectiveCode(SMLoc L);
76 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077
Jim Grosbach1355cf12011-07-26 17:10:22 +000078 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000079 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000080 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000081 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000082
Evan Chengebdeeab2011-07-08 01:53:10 +000083 bool isThumb() const {
84 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000085 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000086 }
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000088 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000089 }
Evan Cheng32869202011-07-08 22:36:29 +000090 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000091 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
92 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000093 }
Evan Chengebdeeab2011-07-08 01:53:10 +000094
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000095 /// @name Auto-generated Match Functions
96 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000097
Chris Lattner0692ee62010-09-06 19:11:01 +000098#define GET_ASSEMBLER_HEADER
99#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000100
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000101 /// }
102
Jim Grosbach43904292011-07-25 20:14:50 +0000103 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000104 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseMemMode2Operand(
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000115 OperandMatchResultTy parseMemMode3Operand(
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000117 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
118 StringRef Op, int Low, int High);
119 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
120 return parsePKHImm(O, "lsl", 0, 31);
121 }
122 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
123 return parsePKHImm(O, "asr", 1, 32);
124 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000125 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000126 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000127 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000128
129 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000132 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000134 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000135 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000136 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000137 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000138
Jim Grosbach189610f2011-07-26 18:25:39 +0000139
140 bool validateInstruction(MCInst &Inst,
141 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
142
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000143public:
Evan Chengffc0e732011-07-09 05:47:46 +0000144 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000145 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000146 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000147
Evan Chengebdeeab2011-07-08 01:53:10 +0000148 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000149 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000150 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000151
Jim Grosbach1355cf12011-07-26 17:10:22 +0000152 // Implementation of the MCTargetAsmParser interface:
153 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
154 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000155 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000156 bool ParseDirective(AsmToken DirectiveID);
157
158 bool MatchAndEmitInstruction(SMLoc IDLoc,
159 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
160 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000161};
Jim Grosbach16c74252010-10-29 14:46:02 +0000162} // end anonymous namespace
163
Chris Lattner3a697562010-10-28 17:20:03 +0000164namespace {
165
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000166/// ARMOperand - Instances of this class represent a parsed ARM machine
167/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000168class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000169 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000170 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000171 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000172 CoprocNum,
173 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000174 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000175 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000176 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000177 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000178 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000179 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000180 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000181 DPRRegisterList,
182 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000183 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000184 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000185 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000186 RotateImmediate,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000187 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000188 } Kind;
189
Sean Callanan76264762010-04-02 22:27:05 +0000190 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000191 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000192
193 union {
194 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000195 ARMCC::CondCodes Val;
196 } CC;
197
198 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000199 ARM_MB::MemBOpt Val;
200 } MBOpt;
201
202 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000203 unsigned Val;
204 } Cop;
205
206 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000207 ARM_PROC::IFlags Val;
208 } IFlags;
209
210 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000211 unsigned Val;
212 } MMask;
213
214 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000215 const char *Data;
216 unsigned Length;
217 } Tok;
218
219 struct {
220 unsigned RegNum;
221 } Reg;
222
Bill Wendling8155e5b2010-11-06 22:19:43 +0000223 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000224 const MCExpr *Val;
225 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000226
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000227 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000228 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000229 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000230 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000231 union {
232 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
233 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
234 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000235 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000236 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000237 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000238 unsigned Preindexed : 1;
239 unsigned Postindexed : 1;
240 unsigned OffsetIsReg : 1;
241 unsigned Negative : 1; // only used when OffsetIsReg is true
242 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000243 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000244
245 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000246 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000247 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000248 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000249 struct {
250 ARM_AM::ShiftOpc ShiftTy;
251 unsigned SrcReg;
252 unsigned ShiftReg;
253 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000254 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000255 struct {
256 ARM_AM::ShiftOpc ShiftTy;
257 unsigned SrcReg;
258 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000259 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000260 struct {
261 unsigned Imm;
262 } RotImm;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000263 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000264
Bill Wendling146018f2010-11-06 21:42:12 +0000265 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
266public:
Sean Callanan76264762010-04-02 22:27:05 +0000267 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
268 Kind = o.Kind;
269 StartLoc = o.StartLoc;
270 EndLoc = o.EndLoc;
271 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000272 case CondCode:
273 CC = o.CC;
274 break;
Sean Callanan76264762010-04-02 22:27:05 +0000275 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000276 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000277 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000278 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000279 case Register:
280 Reg = o.Reg;
281 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000282 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000283 case DPRRegisterList:
284 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000285 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000286 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000287 case CoprocNum:
288 case CoprocReg:
289 Cop = o.Cop;
290 break;
Sean Callanan76264762010-04-02 22:27:05 +0000291 case Immediate:
292 Imm = o.Imm;
293 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000294 case MemBarrierOpt:
295 MBOpt = o.MBOpt;
296 break;
Sean Callanan76264762010-04-02 22:27:05 +0000297 case Memory:
298 Mem = o.Mem;
299 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000300 case MSRMask:
301 MMask = o.MMask;
302 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000303 case ProcIFlags:
304 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000305 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000306 case ShifterImmediate:
307 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000308 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000309 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000310 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000311 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000312 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000313 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000314 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000315 case RotateImmediate:
316 RotImm = o.RotImm;
317 break;
Sean Callanan76264762010-04-02 22:27:05 +0000318 }
319 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000320
Sean Callanan76264762010-04-02 22:27:05 +0000321 /// getStartLoc - Get the location of the first token of this operand.
322 SMLoc getStartLoc() const { return StartLoc; }
323 /// getEndLoc - Get the location of the last token of this operand.
324 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000325
Daniel Dunbar8462b302010-08-11 06:36:53 +0000326 ARMCC::CondCodes getCondCode() const {
327 assert(Kind == CondCode && "Invalid access!");
328 return CC.Val;
329 }
330
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000331 unsigned getCoproc() const {
332 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
333 return Cop.Val;
334 }
335
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000336 StringRef getToken() const {
337 assert(Kind == Token && "Invalid access!");
338 return StringRef(Tok.Data, Tok.Length);
339 }
340
341 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000342 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000343 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000344 }
345
Bill Wendling5fa22a12010-11-09 23:28:44 +0000346 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000347 assert((Kind == RegisterList || Kind == DPRRegisterList ||
348 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000349 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000350 }
351
Kevin Enderbycfe07242009-10-13 22:19:02 +0000352 const MCExpr *getImm() const {
353 assert(Kind == Immediate && "Invalid access!");
354 return Imm.Val;
355 }
356
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000357 ARM_MB::MemBOpt getMemBarrierOpt() const {
358 assert(Kind == MemBarrierOpt && "Invalid access!");
359 return MBOpt.Val;
360 }
361
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000362 ARM_PROC::IFlags getProcIFlags() const {
363 assert(Kind == ProcIFlags && "Invalid access!");
364 return IFlags.Val;
365 }
366
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000367 unsigned getMSRMask() const {
368 assert(Kind == MSRMask && "Invalid access!");
369 return MMask.Val;
370 }
371
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000372 /// @name Memory Operand Accessors
373 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000374 ARMII::AddrMode getMemAddrMode() const {
375 return Mem.AddrMode;
376 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000377 unsigned getMemBaseRegNum() const {
378 return Mem.BaseRegNum;
379 }
380 unsigned getMemOffsetRegNum() const {
381 assert(Mem.OffsetIsReg && "Invalid access!");
382 return Mem.Offset.RegNum;
383 }
384 const MCExpr *getMemOffset() const {
385 assert(!Mem.OffsetIsReg && "Invalid access!");
386 return Mem.Offset.Value;
387 }
388 unsigned getMemOffsetRegShifted() const {
389 assert(Mem.OffsetIsReg && "Invalid access!");
390 return Mem.OffsetRegShifted;
391 }
392 const MCExpr *getMemShiftAmount() const {
393 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
394 return Mem.ShiftAmount;
395 }
Owen Anderson00828302011-03-18 22:50:18 +0000396 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000397 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
398 return Mem.ShiftType;
399 }
400 bool getMemPreindexed() const { return Mem.Preindexed; }
401 bool getMemPostindexed() const { return Mem.Postindexed; }
402 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
403 bool getMemNegative() const { return Mem.Negative; }
404 bool getMemWriteback() const { return Mem.Writeback; }
405
406 /// @}
407
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000408 bool isCoprocNum() const { return Kind == CoprocNum; }
409 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000410 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000411 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000412 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000413 bool isImm0_255() const {
414 if (Kind != Immediate)
415 return false;
416 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
417 if (!CE) return false;
418 int64_t Value = CE->getValue();
419 return Value >= 0 && Value < 256;
420 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000421 bool isImm0_7() const {
422 if (Kind != Immediate)
423 return false;
424 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
425 if (!CE) return false;
426 int64_t Value = CE->getValue();
427 return Value >= 0 && Value < 8;
428 }
429 bool isImm0_15() const {
430 if (Kind != Immediate)
431 return false;
432 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
433 if (!CE) return false;
434 int64_t Value = CE->getValue();
435 return Value >= 0 && Value < 16;
436 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000437 bool isImm0_31() const {
438 if (Kind != Immediate)
439 return false;
440 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
441 if (!CE) return false;
442 int64_t Value = CE->getValue();
443 return Value >= 0 && Value < 32;
444 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000445 bool isImm1_16() const {
446 if (Kind != Immediate)
447 return false;
448 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
449 if (!CE) return false;
450 int64_t Value = CE->getValue();
451 return Value > 0 && Value < 17;
452 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000453 bool isImm1_32() const {
454 if (Kind != Immediate)
455 return false;
456 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
457 if (!CE) return false;
458 int64_t Value = CE->getValue();
459 return Value > 0 && Value < 33;
460 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000461 bool isImm0_65535() const {
462 if (Kind != Immediate)
463 return false;
464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
465 if (!CE) return false;
466 int64_t Value = CE->getValue();
467 return Value >= 0 && Value < 65536;
468 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000469 bool isImm0_65535Expr() const {
470 if (Kind != Immediate)
471 return false;
472 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
473 // If it's not a constant expression, it'll generate a fixup and be
474 // handled later.
475 if (!CE) return true;
476 int64_t Value = CE->getValue();
477 return Value >= 0 && Value < 65536;
478 }
Jim Grosbached838482011-07-26 16:24:27 +0000479 bool isImm24bit() const {
480 if (Kind != Immediate)
481 return false;
482 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
483 if (!CE) return false;
484 int64_t Value = CE->getValue();
485 return Value >= 0 && Value <= 0xffffff;
486 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000487 bool isPKHLSLImm() const {
488 if (Kind != Immediate)
489 return false;
490 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
491 if (!CE) return false;
492 int64_t Value = CE->getValue();
493 return Value >= 0 && Value < 32;
494 }
495 bool isPKHASRImm() const {
496 if (Kind != Immediate)
497 return false;
498 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
499 if (!CE) return false;
500 int64_t Value = CE->getValue();
501 return Value > 0 && Value <= 32;
502 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000503 bool isARMSOImm() const {
504 if (Kind != Immediate)
505 return false;
506 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
507 if (!CE) return false;
508 int64_t Value = CE->getValue();
509 return ARM_AM::getSOImmVal(Value) != -1;
510 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000511 bool isT2SOImm() const {
512 if (Kind != Immediate)
513 return false;
514 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
515 if (!CE) return false;
516 int64_t Value = CE->getValue();
517 return ARM_AM::getT2SOImmVal(Value) != -1;
518 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000519 bool isSetEndImm() const {
520 if (Kind != Immediate)
521 return false;
522 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
523 if (!CE) return false;
524 int64_t Value = CE->getValue();
525 return Value == 1 || Value == 0;
526 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000527 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000528 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000529 bool isDPRRegList() const { return Kind == DPRRegisterList; }
530 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000531 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000532 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000533 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000534 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000535 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
536 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000537 bool isRotImm() const { return Kind == RotateImmediate; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000538 bool isMemMode2() const {
539 if (getMemAddrMode() != ARMII::AddrMode2)
540 return false;
541
542 if (getMemOffsetIsReg())
543 return true;
544
545 if (getMemNegative() &&
546 !(getMemPostindexed() || getMemPreindexed()))
547 return false;
548
549 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
550 if (!CE) return false;
551 int64_t Value = CE->getValue();
552
553 // The offset must be in the range 0-4095 (imm12).
554 if (Value > 4095 || Value < -4095)
555 return false;
556
557 return true;
558 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000559 bool isMemMode3() const {
560 if (getMemAddrMode() != ARMII::AddrMode3)
561 return false;
562
563 if (getMemOffsetIsReg()) {
564 if (getMemOffsetRegShifted())
565 return false; // No shift with offset reg allowed
566 return true;
567 }
568
569 if (getMemNegative() &&
570 !(getMemPostindexed() || getMemPreindexed()))
571 return false;
572
573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
574 if (!CE) return false;
575 int64_t Value = CE->getValue();
576
577 // The offset must be in the range 0-255 (imm8).
578 if (Value > 255 || Value < -255)
579 return false;
580
581 return true;
582 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000583 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000584 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
585 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000586 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000587
Daniel Dunbar4b462672011-01-18 05:55:27 +0000588 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000589 if (!CE) return false;
590
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000591 // The offset must be a multiple of 4 in the range 0-1020.
592 int64_t Value = CE->getValue();
593 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
594 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000595 bool isMemMode7() const {
596 if (!isMemory() ||
597 getMemPreindexed() ||
598 getMemPostindexed() ||
599 getMemOffsetIsReg() ||
600 getMemNegative() ||
601 getMemWriteback())
602 return false;
603
604 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
605 if (!CE) return false;
606
607 if (CE->getValue())
608 return false;
609
610 return true;
611 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000612 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000613 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000614 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000615 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000616 }
617 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000618 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000619 return false;
620
Daniel Dunbar4b462672011-01-18 05:55:27 +0000621 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000622 if (!CE) return false;
623
624 // The offset must be a multiple of 4 in the range 0-124.
625 uint64_t Value = CE->getValue();
626 return ((Value & 0x3) == 0 && Value <= 124);
627 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000628 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000629 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000630
631 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000632 // Add as immediates when possible. Null MCExpr = 0.
633 if (Expr == 0)
634 Inst.addOperand(MCOperand::CreateImm(0));
635 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000636 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
637 else
638 Inst.addOperand(MCOperand::CreateExpr(Expr));
639 }
640
Daniel Dunbar8462b302010-08-11 06:36:53 +0000641 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000642 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000643 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000644 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
645 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000646 }
647
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000648 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
649 assert(N == 1 && "Invalid number of operands!");
650 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
651 }
652
653 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
654 assert(N == 1 && "Invalid number of operands!");
655 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
656 }
657
Jim Grosbachd67641b2010-12-06 18:21:12 +0000658 void addCCOutOperands(MCInst &Inst, unsigned N) const {
659 assert(N == 1 && "Invalid number of operands!");
660 Inst.addOperand(MCOperand::CreateReg(getReg()));
661 }
662
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000663 void addRegOperands(MCInst &Inst, unsigned N) const {
664 assert(N == 1 && "Invalid number of operands!");
665 Inst.addOperand(MCOperand::CreateReg(getReg()));
666 }
667
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000668 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000669 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000670 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
671 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
672 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000673 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000674 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000675 }
676
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000677 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000678 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000679 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
680 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000681 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000682 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000683 }
684
685
Jim Grosbach580f4a92011-07-25 22:20:28 +0000686 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000687 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000688 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
689 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000690 }
691
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000692 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000693 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000694 const SmallVectorImpl<unsigned> &RegList = getRegList();
695 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000696 I = RegList.begin(), E = RegList.end(); I != E; ++I)
697 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000698 }
699
Bill Wendling0f630752010-11-17 04:32:08 +0000700 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
701 addRegListOperands(Inst, N);
702 }
703
704 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
705 addRegListOperands(Inst, N);
706 }
707
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000708 void addRotImmOperands(MCInst &Inst, unsigned N) const {
709 assert(N == 1 && "Invalid number of operands!");
710 // Encoded as val>>3. The printer handles display as 8, 16, 24.
711 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
712 }
713
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000714 void addImmOperands(MCInst &Inst, unsigned N) const {
715 assert(N == 1 && "Invalid number of operands!");
716 addExpr(Inst, getImm());
717 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000718
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000719 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
720 assert(N == 1 && "Invalid number of operands!");
721 addExpr(Inst, getImm());
722 }
723
Jim Grosbach83ab0702011-07-13 22:01:08 +0000724 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
725 assert(N == 1 && "Invalid number of operands!");
726 addExpr(Inst, getImm());
727 }
728
729 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
730 assert(N == 1 && "Invalid number of operands!");
731 addExpr(Inst, getImm());
732 }
733
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000734 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
735 assert(N == 1 && "Invalid number of operands!");
736 addExpr(Inst, getImm());
737 }
738
Jim Grosbachf4943352011-07-25 23:09:14 +0000739 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
740 assert(N == 1 && "Invalid number of operands!");
741 // The constant encodes as the immediate-1, and we store in the instruction
742 // the bits as encoded, so subtract off one here.
743 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
744 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
745 }
746
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000747 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
748 assert(N == 1 && "Invalid number of operands!");
749 // The constant encodes as the immediate-1, and we store in the instruction
750 // the bits as encoded, so subtract off one here.
751 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
752 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
753 }
754
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000755 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
756 assert(N == 1 && "Invalid number of operands!");
757 addExpr(Inst, getImm());
758 }
759
Jim Grosbachffa32252011-07-19 19:13:28 +0000760 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
761 assert(N == 1 && "Invalid number of operands!");
762 addExpr(Inst, getImm());
763 }
764
Jim Grosbached838482011-07-26 16:24:27 +0000765 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
766 assert(N == 1 && "Invalid number of operands!");
767 addExpr(Inst, getImm());
768 }
769
Jim Grosbachf6c05252011-07-21 17:23:04 +0000770 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
771 assert(N == 1 && "Invalid number of operands!");
772 addExpr(Inst, getImm());
773 }
774
775 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
776 assert(N == 1 && "Invalid number of operands!");
777 // An ASR value of 32 encodes as 0, so that's how we want to add it to
778 // the instruction as well.
779 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
780 int Val = CE->getValue();
781 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
782 }
783
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000784 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
785 assert(N == 1 && "Invalid number of operands!");
786 addExpr(Inst, getImm());
787 }
788
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000789 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
790 assert(N == 1 && "Invalid number of operands!");
791 addExpr(Inst, getImm());
792 }
793
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000794 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
795 assert(N == 1 && "Invalid number of operands!");
796 addExpr(Inst, getImm());
797 }
798
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000799 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
800 assert(N == 1 && "Invalid number of operands!");
801 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
802 }
803
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000804 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
805 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
806 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
807
808 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000809 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000810 assert((CE || CE->getValue() == 0) &&
811 "No offset operand support in mode 7");
812 }
813
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000814 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
815 assert(isMemMode2() && "Invalid mode or number of operands!");
816 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
817 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
818
819 if (getMemOffsetIsReg()) {
820 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
821
822 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
823 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
824 int64_t ShiftAmount = 0;
825
826 if (getMemOffsetRegShifted()) {
827 ShOpc = getMemShiftType();
828 const MCConstantExpr *CE =
829 dyn_cast<MCConstantExpr>(getMemShiftAmount());
830 ShiftAmount = CE->getValue();
831 }
832
833 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
834 ShOpc, IdxMode)));
835 return;
836 }
837
838 // Create a operand placeholder to always yield the same number of operands.
839 Inst.addOperand(MCOperand::CreateReg(0));
840
841 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
842 // the difference?
843 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
844 assert(CE && "Non-constant mode 2 offset operand!");
845 int64_t Offset = CE->getValue();
846
847 if (Offset >= 0)
848 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
849 Offset, ARM_AM::no_shift, IdxMode)));
850 else
851 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
852 -Offset, ARM_AM::no_shift, IdxMode)));
853 }
854
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000855 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
856 assert(isMemMode3() && "Invalid mode or number of operands!");
857 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
858 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
859
860 if (getMemOffsetIsReg()) {
861 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
862
863 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
864 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
865 IdxMode)));
866 return;
867 }
868
869 // Create a operand placeholder to always yield the same number of operands.
870 Inst.addOperand(MCOperand::CreateReg(0));
871
872 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
873 // the difference?
874 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
875 assert(CE && "Non-constant mode 3 offset operand!");
876 int64_t Offset = CE->getValue();
877
878 if (Offset >= 0)
879 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
880 Offset, IdxMode)));
881 else
882 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
883 -Offset, IdxMode)));
884 }
885
Chris Lattner14b93852010-10-29 00:27:31 +0000886 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
887 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000888
Daniel Dunbar4b462672011-01-18 05:55:27 +0000889 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
890 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000891
Jim Grosbach80eb2332010-10-29 17:41:25 +0000892 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
893 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000894 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000895 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000896
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000897 // The MCInst offset operand doesn't include the low two bits (like
898 // the instruction encoding).
899 int64_t Offset = CE->getValue() / 4;
900 if (Offset >= 0)
901 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
902 Offset)));
903 else
904 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
905 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000906 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000907
Bill Wendlingf4caf692010-12-14 03:36:38 +0000908 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
909 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000910 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
911 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000912 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000913
Bill Wendlingf4caf692010-12-14 03:36:38 +0000914 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
915 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000916 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000918 assert(CE && "Non-constant mode offset operand!");
919 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000920 }
921
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000922 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
923 assert(N == 1 && "Invalid number of operands!");
924 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
925 }
926
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000927 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
928 assert(N == 1 && "Invalid number of operands!");
929 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
930 }
931
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000932 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000933
Chris Lattner3a697562010-10-28 17:20:03 +0000934 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
935 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000936 Op->CC.Val = CC;
937 Op->StartLoc = S;
938 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000939 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000940 }
941
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000942 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
943 ARMOperand *Op = new ARMOperand(CoprocNum);
944 Op->Cop.Val = CopVal;
945 Op->StartLoc = S;
946 Op->EndLoc = S;
947 return Op;
948 }
949
950 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
951 ARMOperand *Op = new ARMOperand(CoprocReg);
952 Op->Cop.Val = CopVal;
953 Op->StartLoc = S;
954 Op->EndLoc = S;
955 return Op;
956 }
957
Jim Grosbachd67641b2010-12-06 18:21:12 +0000958 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
959 ARMOperand *Op = new ARMOperand(CCOut);
960 Op->Reg.RegNum = RegNum;
961 Op->StartLoc = S;
962 Op->EndLoc = S;
963 return Op;
964 }
965
Chris Lattner3a697562010-10-28 17:20:03 +0000966 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
967 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000968 Op->Tok.Data = Str.data();
969 Op->Tok.Length = Str.size();
970 Op->StartLoc = S;
971 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000972 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000973 }
974
Bill Wendling50d0f582010-11-18 23:43:05 +0000975 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000976 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000977 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000978 Op->StartLoc = S;
979 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000980 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000981 }
982
Jim Grosbache8606dc2011-07-13 17:50:29 +0000983 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
984 unsigned SrcReg,
985 unsigned ShiftReg,
986 unsigned ShiftImm,
987 SMLoc S, SMLoc E) {
988 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000989 Op->RegShiftedReg.ShiftTy = ShTy;
990 Op->RegShiftedReg.SrcReg = SrcReg;
991 Op->RegShiftedReg.ShiftReg = ShiftReg;
992 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000993 Op->StartLoc = S;
994 Op->EndLoc = E;
995 return Op;
996 }
997
Owen Anderson92a20222011-07-21 18:54:16 +0000998 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
999 unsigned SrcReg,
1000 unsigned ShiftImm,
1001 SMLoc S, SMLoc E) {
1002 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001003 Op->RegShiftedImm.ShiftTy = ShTy;
1004 Op->RegShiftedImm.SrcReg = SrcReg;
1005 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001006 Op->StartLoc = S;
1007 Op->EndLoc = E;
1008 return Op;
1009 }
1010
Jim Grosbach580f4a92011-07-25 22:20:28 +00001011 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001012 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001013 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1014 Op->ShifterImm.isASR = isASR;
1015 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001016 Op->StartLoc = S;
1017 Op->EndLoc = E;
1018 return Op;
1019 }
1020
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001021 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1022 ARMOperand *Op = new ARMOperand(RotateImmediate);
1023 Op->RotImm.Imm = Imm;
1024 Op->StartLoc = S;
1025 Op->EndLoc = E;
1026 return Op;
1027 }
1028
Bill Wendling7729e062010-11-09 22:44:22 +00001029 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001030 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001031 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001032 KindTy Kind = RegisterList;
1033
Evan Cheng275944a2011-07-25 21:32:49 +00001034 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1035 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001036 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001037 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1038 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001039 Kind = SPRRegisterList;
1040
1041 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001042 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001043 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001044 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001045 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001046 Op->StartLoc = StartLoc;
1047 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001048 return Op;
1049 }
1050
Chris Lattner3a697562010-10-28 17:20:03 +00001051 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1052 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001053 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001054 Op->StartLoc = S;
1055 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001056 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001057 }
1058
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001059 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
1060 bool OffsetIsReg, const MCExpr *Offset,
1061 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001062 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +00001063 const MCExpr *ShiftAmount, bool Preindexed,
1064 bool Postindexed, bool Negative, bool Writeback,
1065 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +00001066 assert((OffsetRegNum == -1 || OffsetIsReg) &&
1067 "OffsetRegNum must imply OffsetIsReg!");
1068 assert((!OffsetRegShifted || OffsetIsReg) &&
1069 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +00001070 assert((Offset || OffsetIsReg) &&
1071 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +00001072 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
1073 "Cannot have shift amount without shifted register offset!");
1074 assert((!Offset || !OffsetIsReg) &&
1075 "Cannot have expression offset and register offset!");
1076
Chris Lattner3a697562010-10-28 17:20:03 +00001077 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001078 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +00001079 Op->Mem.BaseRegNum = BaseRegNum;
1080 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +00001081 if (OffsetIsReg)
1082 Op->Mem.Offset.RegNum = OffsetRegNum;
1083 else
1084 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +00001085 Op->Mem.OffsetRegShifted = OffsetRegShifted;
1086 Op->Mem.ShiftType = ShiftType;
1087 Op->Mem.ShiftAmount = ShiftAmount;
1088 Op->Mem.Preindexed = Preindexed;
1089 Op->Mem.Postindexed = Postindexed;
1090 Op->Mem.Negative = Negative;
1091 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +00001092
Sean Callanan76264762010-04-02 22:27:05 +00001093 Op->StartLoc = S;
1094 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001095 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001096 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001097
1098 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1099 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1100 Op->MBOpt.Val = Opt;
1101 Op->StartLoc = S;
1102 Op->EndLoc = S;
1103 return Op;
1104 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001105
1106 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1107 ARMOperand *Op = new ARMOperand(ProcIFlags);
1108 Op->IFlags.Val = IFlags;
1109 Op->StartLoc = S;
1110 Op->EndLoc = S;
1111 return Op;
1112 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001113
1114 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1115 ARMOperand *Op = new ARMOperand(MSRMask);
1116 Op->MMask.Val = MMask;
1117 Op->StartLoc = S;
1118 Op->EndLoc = S;
1119 return Op;
1120 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001121};
1122
1123} // end anonymous namespace.
1124
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001125void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001126 switch (Kind) {
1127 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001128 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001129 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001130 case CCOut:
1131 OS << "<ccout " << getReg() << ">";
1132 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001133 case CoprocNum:
1134 OS << "<coprocessor number: " << getCoproc() << ">";
1135 break;
1136 case CoprocReg:
1137 OS << "<coprocessor register: " << getCoproc() << ">";
1138 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001139 case MSRMask:
1140 OS << "<mask: " << getMSRMask() << ">";
1141 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001142 case Immediate:
1143 getImm()->print(OS);
1144 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001145 case MemBarrierOpt:
1146 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1147 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001148 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001149 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001150 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1151 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001152 if (getMemOffsetIsReg()) {
1153 OS << " offset:<register " << getMemOffsetRegNum();
1154 if (getMemOffsetRegShifted()) {
1155 OS << " offset-shift-type:" << getMemShiftType();
1156 OS << " offset-shift-amount:" << *getMemShiftAmount();
1157 }
1158 } else {
1159 OS << " offset:" << *getMemOffset();
1160 }
1161 if (getMemOffsetIsReg())
1162 OS << " (offset-is-reg)";
1163 if (getMemPreindexed())
1164 OS << " (pre-indexed)";
1165 if (getMemPostindexed())
1166 OS << " (post-indexed)";
1167 if (getMemNegative())
1168 OS << " (negative)";
1169 if (getMemWriteback())
1170 OS << " (writeback)";
1171 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001172 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001173 case ProcIFlags: {
1174 OS << "<ARM_PROC::";
1175 unsigned IFlags = getProcIFlags();
1176 for (int i=2; i >= 0; --i)
1177 if (IFlags & (1 << i))
1178 OS << ARM_PROC::IFlagsToString(1 << i);
1179 OS << ">";
1180 break;
1181 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001182 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001183 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001184 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001185 case ShifterImmediate:
1186 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1187 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001188 break;
1189 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001190 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001191 << RegShiftedReg.SrcReg
1192 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1193 << ", " << RegShiftedReg.ShiftReg << ", "
1194 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001195 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001196 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001197 case ShiftedImmediate:
1198 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001199 << RegShiftedImm.SrcReg
1200 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1201 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001202 << ">";
1203 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001204 case RotateImmediate:
1205 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1206 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001207 case RegisterList:
1208 case DPRRegisterList:
1209 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001210 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001211
Bill Wendling5fa22a12010-11-09 23:28:44 +00001212 const SmallVectorImpl<unsigned> &RegList = getRegList();
1213 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001214 I = RegList.begin(), E = RegList.end(); I != E; ) {
1215 OS << *I;
1216 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001217 }
1218
1219 OS << ">";
1220 break;
1221 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001222 case Token:
1223 OS << "'" << getToken() << "'";
1224 break;
1225 }
1226}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001227
1228/// @name Auto-generated Match Functions
1229/// {
1230
1231static unsigned MatchRegisterName(StringRef Name);
1232
1233/// }
1234
Bob Wilson69df7232011-02-03 21:46:10 +00001235bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1236 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001237 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001238
1239 return (RegNo == (unsigned)-1);
1240}
1241
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001242/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001243/// and if it is a register name the token is eaten and the register number is
1244/// returned. Otherwise return -1.
1245///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001246int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001247 const AsmToken &Tok = Parser.getTok();
1248 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001249
Chris Lattnere5658fa2010-10-30 04:09:10 +00001250 // FIXME: Validate register for the current architecture; we have to do
1251 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001252 std::string upperCase = Tok.getString().str();
1253 std::string lowerCase = LowercaseString(upperCase);
1254 unsigned RegNum = MatchRegisterName(lowerCase);
1255 if (!RegNum) {
1256 RegNum = StringSwitch<unsigned>(lowerCase)
1257 .Case("r13", ARM::SP)
1258 .Case("r14", ARM::LR)
1259 .Case("r15", ARM::PC)
1260 .Case("ip", ARM::R12)
1261 .Default(0);
1262 }
1263 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001264
Chris Lattnere5658fa2010-10-30 04:09:10 +00001265 Parser.Lex(); // Eat identifier token.
1266 return RegNum;
1267}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001268
Jim Grosbach19906722011-07-13 18:49:30 +00001269// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1270// If a recoverable error occurs, return 1. If an irrecoverable error
1271// occurs, return -1. An irrecoverable error is one where tokens have been
1272// consumed in the process of trying to parse the shifter (i.e., when it is
1273// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001274int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001275 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1276 SMLoc S = Parser.getTok().getLoc();
1277 const AsmToken &Tok = Parser.getTok();
1278 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1279
1280 std::string upperCase = Tok.getString().str();
1281 std::string lowerCase = LowercaseString(upperCase);
1282 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1283 .Case("lsl", ARM_AM::lsl)
1284 .Case("lsr", ARM_AM::lsr)
1285 .Case("asr", ARM_AM::asr)
1286 .Case("ror", ARM_AM::ror)
1287 .Case("rrx", ARM_AM::rrx)
1288 .Default(ARM_AM::no_shift);
1289
1290 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001291 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001292
Jim Grosbache8606dc2011-07-13 17:50:29 +00001293 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001294
Jim Grosbache8606dc2011-07-13 17:50:29 +00001295 // The source register for the shift has already been added to the
1296 // operand list, so we need to pop it off and combine it into the shifted
1297 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001298 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001299 if (!PrevOp->isReg())
1300 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1301 int SrcReg = PrevOp->getReg();
1302 int64_t Imm = 0;
1303 int ShiftReg = 0;
1304 if (ShiftTy == ARM_AM::rrx) {
1305 // RRX Doesn't have an explicit shift amount. The encoder expects
1306 // the shift register to be the same as the source register. Seems odd,
1307 // but OK.
1308 ShiftReg = SrcReg;
1309 } else {
1310 // Figure out if this is shifted by a constant or a register (for non-RRX).
1311 if (Parser.getTok().is(AsmToken::Hash)) {
1312 Parser.Lex(); // Eat hash.
1313 SMLoc ImmLoc = Parser.getTok().getLoc();
1314 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001315 if (getParser().ParseExpression(ShiftExpr)) {
1316 Error(ImmLoc, "invalid immediate shift value");
1317 return -1;
1318 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001319 // The expression must be evaluatable as an immediate.
1320 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001321 if (!CE) {
1322 Error(ImmLoc, "invalid immediate shift value");
1323 return -1;
1324 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001325 // Range check the immediate.
1326 // lsl, ror: 0 <= imm <= 31
1327 // lsr, asr: 0 <= imm <= 32
1328 Imm = CE->getValue();
1329 if (Imm < 0 ||
1330 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1331 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001332 Error(ImmLoc, "immediate shift value out of range");
1333 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001334 }
1335 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001336 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001337 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001338 if (ShiftReg == -1) {
1339 Error (L, "expected immediate or register in shift operand");
1340 return -1;
1341 }
1342 } else {
1343 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001344 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001345 return -1;
1346 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001347 }
1348
Owen Anderson92a20222011-07-21 18:54:16 +00001349 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1350 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001351 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001352 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001353 else
1354 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1355 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001356
Jim Grosbach19906722011-07-13 18:49:30 +00001357 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001358}
1359
1360
Bill Wendling50d0f582010-11-18 23:43:05 +00001361/// Try to parse a register name. The token must be an Identifier when called.
1362/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1363/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001364///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001365/// TODO this is likely to change to allow different register types and or to
1366/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001367bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001368tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001369 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001370 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001371 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001372 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001373
Bill Wendling50d0f582010-11-18 23:43:05 +00001374 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001375
Chris Lattnere5658fa2010-10-30 04:09:10 +00001376 const AsmToken &ExclaimTok = Parser.getTok();
1377 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001378 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1379 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001380 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001381 }
1382
Bill Wendling50d0f582010-11-18 23:43:05 +00001383 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001384}
1385
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001386/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1387/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1388/// "c5", ...
1389static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001390 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1391 // but efficient.
1392 switch (Name.size()) {
1393 default: break;
1394 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001395 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001396 return -1;
1397 switch (Name[1]) {
1398 default: return -1;
1399 case '0': return 0;
1400 case '1': return 1;
1401 case '2': return 2;
1402 case '3': return 3;
1403 case '4': return 4;
1404 case '5': return 5;
1405 case '6': return 6;
1406 case '7': return 7;
1407 case '8': return 8;
1408 case '9': return 9;
1409 }
1410 break;
1411 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001412 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001413 return -1;
1414 switch (Name[2]) {
1415 default: return -1;
1416 case '0': return 10;
1417 case '1': return 11;
1418 case '2': return 12;
1419 case '3': return 13;
1420 case '4': return 14;
1421 case '5': return 15;
1422 }
1423 break;
1424 }
1425
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001426 return -1;
1427}
1428
Jim Grosbach43904292011-07-25 20:14:50 +00001429/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001430/// token must be an Identifier when called, and if it is a coprocessor
1431/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001432ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001433parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001434 SMLoc S = Parser.getTok().getLoc();
1435 const AsmToken &Tok = Parser.getTok();
1436 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1437
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001438 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001439 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001440 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001441
1442 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001443 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001444 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001445}
1446
Jim Grosbach43904292011-07-25 20:14:50 +00001447/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001448/// token must be an Identifier when called, and if it is a coprocessor
1449/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001450ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001451parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001452 SMLoc S = Parser.getTok().getLoc();
1453 const AsmToken &Tok = Parser.getTok();
1454 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1455
1456 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1457 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001458 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001459
1460 Parser.Lex(); // Eat identifier token.
1461 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001462 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001463}
1464
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001465/// Parse a register list, return it if successful else return null. The first
1466/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001467bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001468parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001469 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001470 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001471 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001472
Bill Wendling7729e062010-11-09 22:44:22 +00001473 // Read the rest of the registers in the list.
1474 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001475 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001476
Bill Wendling7729e062010-11-09 22:44:22 +00001477 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001478 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001479 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001480
Sean Callanan18b83232010-01-19 21:44:56 +00001481 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001482 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001483 if (RegTok.isNot(AsmToken::Identifier)) {
1484 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001485 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001486 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001487
Jim Grosbach1355cf12011-07-26 17:10:22 +00001488 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001489 if (RegNum == -1) {
1490 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001491 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001492 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001493
Bill Wendlinge7176102010-11-06 22:36:58 +00001494 if (IsRange) {
1495 int Reg = PrevRegNum;
1496 do {
1497 ++Reg;
1498 Registers.push_back(std::make_pair(Reg, RegLoc));
1499 } while (Reg != RegNum);
1500 } else {
1501 Registers.push_back(std::make_pair(RegNum, RegLoc));
1502 }
1503
1504 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001505 } while (Parser.getTok().is(AsmToken::Comma) ||
1506 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001507
1508 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001509 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001510 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1511 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001512 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001513 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001514
Bill Wendlinge7176102010-11-06 22:36:58 +00001515 SMLoc E = RCurlyTok.getLoc();
1516 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001517
Bill Wendlinge7176102010-11-06 22:36:58 +00001518 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001519 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001520 RI = Registers.begin(), RE = Registers.end();
1521
Bill Wendling7caebff2011-01-12 21:20:59 +00001522 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001523 bool EmittedWarning = false;
1524
Bill Wendling7caebff2011-01-12 21:20:59 +00001525 DenseMap<unsigned, bool> RegMap;
1526 RegMap[HighRegNum] = true;
1527
Bill Wendlinge7176102010-11-06 22:36:58 +00001528 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001529 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001530 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001531
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001532 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001533 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001534 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001535 }
1536
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001537 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001538 Warning(RegInfo.second,
1539 "register not in ascending order in register list");
1540
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001541 RegMap[Reg] = true;
1542 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001543 }
1544
Bill Wendling50d0f582010-11-18 23:43:05 +00001545 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1546 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001547}
1548
Jim Grosbach43904292011-07-25 20:14:50 +00001549/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001550ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001551parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001552 SMLoc S = Parser.getTok().getLoc();
1553 const AsmToken &Tok = Parser.getTok();
1554 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1555 StringRef OptStr = Tok.getString();
1556
1557 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1558 .Case("sy", ARM_MB::SY)
1559 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001560 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001561 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001562 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001563 .Case("ishst", ARM_MB::ISHST)
1564 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001565 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001566 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001567 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001568 .Case("osh", ARM_MB::OSH)
1569 .Case("oshst", ARM_MB::OSHST)
1570 .Default(~0U);
1571
1572 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001573 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001574
1575 Parser.Lex(); // Eat identifier token.
1576 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001577 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001578}
1579
Jim Grosbach43904292011-07-25 20:14:50 +00001580/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001581ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001582parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001583 SMLoc S = Parser.getTok().getLoc();
1584 const AsmToken &Tok = Parser.getTok();
1585 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1586 StringRef IFlagsStr = Tok.getString();
1587
1588 unsigned IFlags = 0;
1589 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1590 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1591 .Case("a", ARM_PROC::A)
1592 .Case("i", ARM_PROC::I)
1593 .Case("f", ARM_PROC::F)
1594 .Default(~0U);
1595
1596 // If some specific iflag is already set, it means that some letter is
1597 // present more than once, this is not acceptable.
1598 if (Flag == ~0U || (IFlags & Flag))
1599 return MatchOperand_NoMatch;
1600
1601 IFlags |= Flag;
1602 }
1603
1604 Parser.Lex(); // Eat identifier token.
1605 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1606 return MatchOperand_Success;
1607}
1608
Jim Grosbach43904292011-07-25 20:14:50 +00001609/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001610ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001611parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001612 SMLoc S = Parser.getTok().getLoc();
1613 const AsmToken &Tok = Parser.getTok();
1614 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1615 StringRef Mask = Tok.getString();
1616
1617 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1618 size_t Start = 0, Next = Mask.find('_');
1619 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001620 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001621 if (Next != StringRef::npos)
1622 Flags = Mask.slice(Next+1, Mask.size());
1623
1624 // FlagsVal contains the complete mask:
1625 // 3-0: Mask
1626 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1627 unsigned FlagsVal = 0;
1628
1629 if (SpecReg == "apsr") {
1630 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001631 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001632 .Case("g", 0x4) // same as CPSR_s
1633 .Case("nzcvqg", 0xc) // same as CPSR_fs
1634 .Default(~0U);
1635
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001636 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001637 if (!Flags.empty())
1638 return MatchOperand_NoMatch;
1639 else
1640 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001641 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001642 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001643 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1644 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001645 for (int i = 0, e = Flags.size(); i != e; ++i) {
1646 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1647 .Case("c", 1)
1648 .Case("x", 2)
1649 .Case("s", 4)
1650 .Case("f", 8)
1651 .Default(~0U);
1652
1653 // If some specific flag is already set, it means that some letter is
1654 // present more than once, this is not acceptable.
1655 if (FlagsVal == ~0U || (FlagsVal & Flag))
1656 return MatchOperand_NoMatch;
1657 FlagsVal |= Flag;
1658 }
1659 } else // No match for special register.
1660 return MatchOperand_NoMatch;
1661
1662 // Special register without flags are equivalent to "fc" flags.
1663 if (!FlagsVal)
1664 FlagsVal = 0x9;
1665
1666 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1667 if (SpecReg == "spsr")
1668 FlagsVal |= 16;
1669
1670 Parser.Lex(); // Eat identifier token.
1671 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1672 return MatchOperand_Success;
1673}
1674
Jim Grosbach43904292011-07-25 20:14:50 +00001675/// parseMemMode2Operand - Try to parse memory addressing mode 2 operand.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001676ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001677parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001678 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001679
Jim Grosbach1355cf12011-07-26 17:10:22 +00001680 if (parseMemory(Operands, ARMII::AddrMode2))
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001681 return MatchOperand_NoMatch;
1682
1683 return MatchOperand_Success;
1684}
1685
Jim Grosbach43904292011-07-25 20:14:50 +00001686/// parseMemMode3Operand - Try to parse memory addressing mode 3 operand.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001687ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001688parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001689 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1690
Jim Grosbach1355cf12011-07-26 17:10:22 +00001691 if (parseMemory(Operands, ARMII::AddrMode3))
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001692 return MatchOperand_NoMatch;
1693
1694 return MatchOperand_Success;
1695}
1696
Jim Grosbachf6c05252011-07-21 17:23:04 +00001697ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1698parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1699 int Low, int High) {
1700 const AsmToken &Tok = Parser.getTok();
1701 if (Tok.isNot(AsmToken::Identifier)) {
1702 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1703 return MatchOperand_ParseFail;
1704 }
1705 StringRef ShiftName = Tok.getString();
1706 std::string LowerOp = LowercaseString(Op);
1707 std::string UpperOp = UppercaseString(Op);
1708 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1709 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1710 return MatchOperand_ParseFail;
1711 }
1712 Parser.Lex(); // Eat shift type token.
1713
1714 // There must be a '#' and a shift amount.
1715 if (Parser.getTok().isNot(AsmToken::Hash)) {
1716 Error(Parser.getTok().getLoc(), "'#' expected");
1717 return MatchOperand_ParseFail;
1718 }
1719 Parser.Lex(); // Eat hash token.
1720
1721 const MCExpr *ShiftAmount;
1722 SMLoc Loc = Parser.getTok().getLoc();
1723 if (getParser().ParseExpression(ShiftAmount)) {
1724 Error(Loc, "illegal expression");
1725 return MatchOperand_ParseFail;
1726 }
1727 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1728 if (!CE) {
1729 Error(Loc, "constant expression expected");
1730 return MatchOperand_ParseFail;
1731 }
1732 int Val = CE->getValue();
1733 if (Val < Low || Val > High) {
1734 Error(Loc, "immediate value out of range");
1735 return MatchOperand_ParseFail;
1736 }
1737
1738 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1739
1740 return MatchOperand_Success;
1741}
1742
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001743ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1744parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1745 const AsmToken &Tok = Parser.getTok();
1746 SMLoc S = Tok.getLoc();
1747 if (Tok.isNot(AsmToken::Identifier)) {
1748 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1749 return MatchOperand_ParseFail;
1750 }
1751 int Val = StringSwitch<int>(Tok.getString())
1752 .Case("be", 1)
1753 .Case("le", 0)
1754 .Default(-1);
1755 Parser.Lex(); // Eat the token.
1756
1757 if (Val == -1) {
1758 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1759 return MatchOperand_ParseFail;
1760 }
1761 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1762 getContext()),
1763 S, Parser.getTok().getLoc()));
1764 return MatchOperand_Success;
1765}
1766
Jim Grosbach580f4a92011-07-25 22:20:28 +00001767/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1768/// instructions. Legal values are:
1769/// lsl #n 'n' in [0,31]
1770/// asr #n 'n' in [1,32]
1771/// n == 32 encoded as n == 0.
1772ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1773parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1774 const AsmToken &Tok = Parser.getTok();
1775 SMLoc S = Tok.getLoc();
1776 if (Tok.isNot(AsmToken::Identifier)) {
1777 Error(S, "shift operator 'asr' or 'lsl' expected");
1778 return MatchOperand_ParseFail;
1779 }
1780 StringRef ShiftName = Tok.getString();
1781 bool isASR;
1782 if (ShiftName == "lsl" || ShiftName == "LSL")
1783 isASR = false;
1784 else if (ShiftName == "asr" || ShiftName == "ASR")
1785 isASR = true;
1786 else {
1787 Error(S, "shift operator 'asr' or 'lsl' expected");
1788 return MatchOperand_ParseFail;
1789 }
1790 Parser.Lex(); // Eat the operator.
1791
1792 // A '#' and a shift amount.
1793 if (Parser.getTok().isNot(AsmToken::Hash)) {
1794 Error(Parser.getTok().getLoc(), "'#' expected");
1795 return MatchOperand_ParseFail;
1796 }
1797 Parser.Lex(); // Eat hash token.
1798
1799 const MCExpr *ShiftAmount;
1800 SMLoc E = Parser.getTok().getLoc();
1801 if (getParser().ParseExpression(ShiftAmount)) {
1802 Error(E, "malformed shift expression");
1803 return MatchOperand_ParseFail;
1804 }
1805 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1806 if (!CE) {
1807 Error(E, "shift amount must be an immediate");
1808 return MatchOperand_ParseFail;
1809 }
1810
1811 int64_t Val = CE->getValue();
1812 if (isASR) {
1813 // Shift amount must be in [1,32]
1814 if (Val < 1 || Val > 32) {
1815 Error(E, "'asr' shift amount must be in range [1,32]");
1816 return MatchOperand_ParseFail;
1817 }
1818 // asr #32 encoded as asr #0.
1819 if (Val == 32) Val = 0;
1820 } else {
1821 // Shift amount must be in [1,32]
1822 if (Val < 0 || Val > 31) {
1823 Error(E, "'lsr' shift amount must be in range [0,31]");
1824 return MatchOperand_ParseFail;
1825 }
1826 }
1827
1828 E = Parser.getTok().getLoc();
1829 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1830
1831 return MatchOperand_Success;
1832}
1833
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001834/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1835/// of instructions. Legal values are:
1836/// ror #n 'n' in {0, 8, 16, 24}
1837ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1838parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1839 const AsmToken &Tok = Parser.getTok();
1840 SMLoc S = Tok.getLoc();
1841 if (Tok.isNot(AsmToken::Identifier)) {
1842 Error(S, "rotate operator 'ror' expected");
1843 return MatchOperand_ParseFail;
1844 }
1845 StringRef ShiftName = Tok.getString();
1846 if (ShiftName != "ror" && ShiftName != "ROR") {
1847 Error(S, "rotate operator 'ror' expected");
1848 return MatchOperand_ParseFail;
1849 }
1850 Parser.Lex(); // Eat the operator.
1851
1852 // A '#' and a rotate amount.
1853 if (Parser.getTok().isNot(AsmToken::Hash)) {
1854 Error(Parser.getTok().getLoc(), "'#' expected");
1855 return MatchOperand_ParseFail;
1856 }
1857 Parser.Lex(); // Eat hash token.
1858
1859 const MCExpr *ShiftAmount;
1860 SMLoc E = Parser.getTok().getLoc();
1861 if (getParser().ParseExpression(ShiftAmount)) {
1862 Error(E, "malformed rotate expression");
1863 return MatchOperand_ParseFail;
1864 }
1865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1866 if (!CE) {
1867 Error(E, "rotate amount must be an immediate");
1868 return MatchOperand_ParseFail;
1869 }
1870
1871 int64_t Val = CE->getValue();
1872 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1873 // normally, zero is represented in asm by omitting the rotate operand
1874 // entirely.
1875 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1876 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1877 return MatchOperand_ParseFail;
1878 }
1879
1880 E = Parser.getTok().getLoc();
1881 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1882
1883 return MatchOperand_Success;
1884}
1885
Jim Grosbach1355cf12011-07-26 17:10:22 +00001886/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001887/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1888/// when they refer multiple MIOperands inside a single one.
1889bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001890cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001891 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1892 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1893
1894 // Create a writeback register dummy placeholder.
1895 Inst.addOperand(MCOperand::CreateImm(0));
1896
1897 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1898 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1899 return true;
1900}
1901
Jim Grosbach1355cf12011-07-26 17:10:22 +00001902/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001903/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1904/// when they refer multiple MIOperands inside a single one.
1905bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001906cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001907 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1908 // Create a writeback register dummy placeholder.
1909 Inst.addOperand(MCOperand::CreateImm(0));
1910 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1911 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1912 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1913 return true;
1914}
1915
Jim Grosbach1355cf12011-07-26 17:10:22 +00001916/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001917/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1918/// when they refer multiple MIOperands inside a single one.
1919bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001920cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001921 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001922 // Create a writeback register dummy placeholder.
1923 Inst.addOperand(MCOperand::CreateImm(0));
Owen Anderson7b295832011-07-27 23:36:57 +00001924 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001925 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1926 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1927 return true;
1928}
1929
Jim Grosbach1355cf12011-07-26 17:10:22 +00001930/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001931/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1932/// when they refer multiple MIOperands inside a single one.
1933bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001934cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001935 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1936 // Create a writeback register dummy placeholder.
1937 Inst.addOperand(MCOperand::CreateImm(0));
1938 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1939 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1940 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1941 return true;
1942}
1943
Bill Wendlinge7176102010-11-06 22:36:58 +00001944/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001945/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001946///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001947/// TODO Only preindexing and postindexing addressing are started, unindexed
1948/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00001949bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001950parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001951 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00001952 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001953 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001954 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001955 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001956 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001957
Sean Callanan18b83232010-01-19 21:44:56 +00001958 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001959 if (BaseRegTok.isNot(AsmToken::Identifier)) {
1960 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001961 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001962 }
Jim Grosbach1355cf12011-07-26 17:10:22 +00001963 int BaseRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00001964 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001965 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001966 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001967 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001968
Daniel Dunbar05710932011-01-18 05:34:17 +00001969 // The next token must either be a comma or a closing bracket.
1970 const AsmToken &Tok = Parser.getTok();
1971 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
1972 return true;
1973
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001974 bool Preindexed = false;
1975 bool Postindexed = false;
1976 bool OffsetIsReg = false;
1977 bool Negative = false;
1978 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001979 ARMOperand *WBOp = 0;
1980 int OffsetRegNum = -1;
1981 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00001982 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001983 const MCExpr *ShiftAmount = 0;
1984 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001985
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001986 // First look for preindexed address forms, that is after the "[Rn" we now
1987 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001988 if (Tok.is(AsmToken::Comma)) {
1989 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001990 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001991
Jim Grosbach1355cf12011-07-26 17:10:22 +00001992 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
Chris Lattner550276e2010-10-28 20:52:15 +00001993 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001994 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00001995 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001996 if (RBracTok.isNot(AsmToken::RBrac)) {
1997 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001998 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001999 }
Sean Callanan76264762010-04-02 22:27:05 +00002000 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002001 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002002
Sean Callanan18b83232010-01-19 21:44:56 +00002003 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002004 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002005 // None of addrmode3 instruction uses "!"
2006 if (AddrMode == ARMII::AddrMode3)
2007 return true;
2008
Bill Wendling50d0f582010-11-18 23:43:05 +00002009 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
2010 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002011 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002012 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002013 } else { // In addressing mode 2, pre-indexed mode always end with "!"
2014 if (AddrMode == ARMII::AddrMode2)
2015 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002016 }
Daniel Dunbar05710932011-01-18 05:34:17 +00002017 } else {
2018 // The "[Rn" we have so far was not followed by a comma.
2019
Jim Grosbach80eb2332010-10-29 17:41:25 +00002020 // If there's anything other than the right brace, this is a post indexing
2021 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00002022 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002023 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002024
Sean Callanan18b83232010-01-19 21:44:56 +00002025 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00002026
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00002027 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00002028 Postindexed = true;
2029 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00002030
Chris Lattner550276e2010-10-28 20:52:15 +00002031 if (NextTok.isNot(AsmToken::Comma)) {
2032 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00002033 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00002034 }
Bill Wendling50d0f582010-11-18 23:43:05 +00002035
Sean Callananb9a25b72010-01-19 20:27:46 +00002036 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00002037
Jim Grosbach1355cf12011-07-26 17:10:22 +00002038 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00002039 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00002040 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00002041 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002042 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002043 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002044
2045 // Force Offset to exist if used.
2046 if (!OffsetIsReg) {
2047 if (!Offset)
2048 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002049 } else {
2050 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
2051 Error(E, "shift amount not supported");
2052 return true;
2053 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002054 }
2055
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002056 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
2057 Offset, OffsetRegNum, OffsetRegShifted,
2058 ShiftType, ShiftAmount, Preindexed,
2059 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002060 if (WBOp)
2061 Operands.push_back(WBOp);
2062
2063 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002064}
2065
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002066/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
2067/// we will parse the following (were +/- means that a plus or minus is
2068/// optional):
2069/// +/-Rm
2070/// +/-Rm, shift
2071/// #offset
2072/// we return false on success or an error otherwise.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002073bool ARMAsmParser::parseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00002074 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00002075 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002076 const MCExpr *&ShiftAmount,
2077 const MCExpr *&Offset,
2078 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00002079 int &OffsetRegNum,
2080 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002081 Negative = false;
2082 OffsetRegShifted = false;
2083 OffsetIsReg = false;
2084 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00002085 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00002086 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002087 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00002088 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002089 else if (NextTok.is(AsmToken::Minus)) {
2090 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002091 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002092 }
2093 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00002094 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002095 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00002096 SMLoc CurLoc = OffsetRegTok.getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002097 OffsetRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00002098 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00002099 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00002100 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00002101 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002102 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00002103
Bill Wendling12f40e92010-11-06 10:51:53 +00002104 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002105 if (OffsetRegNum != -1) {
2106 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00002107 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002108 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002109 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002110
Sean Callanan18b83232010-01-19 21:44:56 +00002111 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002112 if (parseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00002113 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002114 OffsetRegShifted = true;
2115 }
2116 }
2117 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
2118 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00002119 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002120 if (HashTok.isNot(AsmToken::Hash))
2121 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00002122
Sean Callananb9a25b72010-01-19 20:27:46 +00002123 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002124
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002125 if (getParser().ParseExpression(Offset))
2126 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002127 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002128 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002129 return false;
2130}
2131
Jim Grosbach1355cf12011-07-26 17:10:22 +00002132/// parseShift as one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002133/// ( lsl | lsr | asr | ror ) , # shift_amount
2134/// rrx
2135/// and returns true if it parses a shift otherwise it returns false.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002136bool ARMAsmParser::parseShift(ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +00002137 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00002138 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002139 if (Tok.isNot(AsmToken::Identifier))
2140 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002141 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002142 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002143 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002144 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002145 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002146 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002147 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002148 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002149 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002150 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002151 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002152 else
2153 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002154 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002155
2156 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00002157 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002158 return false;
2159
2160 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00002161 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002162 if (HashTok.isNot(AsmToken::Hash))
2163 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00002164 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002165
2166 if (getParser().ParseExpression(ShiftAmount))
2167 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002168
2169 return false;
2170}
2171
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002172/// Parse a arm instruction operand. For now this parses the operand regardless
2173/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002174bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002175 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002176 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002177
2178 // Check if the current operand has a custom associated parser, if so, try to
2179 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002180 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2181 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002182 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002183 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2184 // there was a match, but an error occurred, in which case, just return that
2185 // the operand parsing failed.
2186 if (ResTy == MatchOperand_ParseFail)
2187 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002188
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002189 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002190 default:
2191 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002192 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002193 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002194 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002195 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002196 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002197 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002198 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002199 else if (Res == -1) // irrecoverable error
2200 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002201
2202 // Fall though for the Identifier case that is not a register or a
2203 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002204 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002205 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2206 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002207 // This was not a register so parse other operands that start with an
2208 // identifier (like labels) as expressions and create them as immediates.
2209 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002210 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002211 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002212 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002213 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002214 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2215 return false;
2216 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002217 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002218 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002219 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002220 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002221 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002222 // #42 -> immediate.
2223 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002224 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002225 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002226 const MCExpr *ImmVal;
2227 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002228 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002229 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002230 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2231 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002232 case AsmToken::Colon: {
2233 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002234 // FIXME: Check it's an expression prefix,
2235 // e.g. (FOO - :lower16:BAR) isn't legal.
2236 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002237 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002238 return true;
2239
Evan Cheng75972122011-01-13 07:58:56 +00002240 const MCExpr *SubExprVal;
2241 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002242 return true;
2243
Evan Cheng75972122011-01-13 07:58:56 +00002244 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2245 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002246 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002247 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002248 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002249 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002250 }
2251}
2252
Jim Grosbach1355cf12011-07-26 17:10:22 +00002253// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002254// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002255bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002256 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002257
2258 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002259 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002260 Parser.Lex(); // Eat ':'
2261
2262 if (getLexer().isNot(AsmToken::Identifier)) {
2263 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2264 return true;
2265 }
2266
2267 StringRef IDVal = Parser.getTok().getIdentifier();
2268 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002269 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002270 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002271 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002272 } else {
2273 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2274 return true;
2275 }
2276 Parser.Lex();
2277
2278 if (getLexer().isNot(AsmToken::Colon)) {
2279 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2280 return true;
2281 }
2282 Parser.Lex(); // Eat the last ':'
2283 return false;
2284}
2285
2286const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002287ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002288 MCSymbolRefExpr::VariantKind Variant) {
2289 // Recurse over the given expression, rebuilding it to apply the given variant
2290 // to the leftmost symbol.
2291 if (Variant == MCSymbolRefExpr::VK_None)
2292 return E;
2293
2294 switch (E->getKind()) {
2295 case MCExpr::Target:
2296 llvm_unreachable("Can't handle target expr yet");
2297 case MCExpr::Constant:
2298 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2299
2300 case MCExpr::SymbolRef: {
2301 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2302
2303 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2304 return 0;
2305
2306 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2307 }
2308
2309 case MCExpr::Unary:
2310 llvm_unreachable("Can't handle unary expressions yet");
2311
2312 case MCExpr::Binary: {
2313 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002314 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002315 const MCExpr *RHS = BE->getRHS();
2316 if (!LHS)
2317 return 0;
2318
2319 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2320 }
2321 }
2322
2323 assert(0 && "Invalid expression kind!");
2324 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002325}
2326
Daniel Dunbar352e1482011-01-11 15:59:50 +00002327/// \brief Given a mnemonic, split out possible predication code and carry
2328/// setting letters to form a canonical mnemonic and flags.
2329//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002330// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002331StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002332 unsigned &PredicationCode,
2333 bool &CarrySetting,
2334 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002335 PredicationCode = ARMCC::AL;
2336 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002337 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002338
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002339 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002340 //
2341 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002342 if ((Mnemonic == "movs" && isThumb()) ||
2343 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2344 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2345 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2346 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2347 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2348 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2349 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002350 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002351
Jim Grosbach3f00e312011-07-11 17:09:57 +00002352 // First, split out any predication code. Ignore mnemonics we know aren't
2353 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002354 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002355 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002356 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002357 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2358 .Case("eq", ARMCC::EQ)
2359 .Case("ne", ARMCC::NE)
2360 .Case("hs", ARMCC::HS)
2361 .Case("cs", ARMCC::HS)
2362 .Case("lo", ARMCC::LO)
2363 .Case("cc", ARMCC::LO)
2364 .Case("mi", ARMCC::MI)
2365 .Case("pl", ARMCC::PL)
2366 .Case("vs", ARMCC::VS)
2367 .Case("vc", ARMCC::VC)
2368 .Case("hi", ARMCC::HI)
2369 .Case("ls", ARMCC::LS)
2370 .Case("ge", ARMCC::GE)
2371 .Case("lt", ARMCC::LT)
2372 .Case("gt", ARMCC::GT)
2373 .Case("le", ARMCC::LE)
2374 .Case("al", ARMCC::AL)
2375 .Default(~0U);
2376 if (CC != ~0U) {
2377 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2378 PredicationCode = CC;
2379 }
Bill Wendling52925b62010-10-29 23:50:21 +00002380 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002381
Daniel Dunbar352e1482011-01-11 15:59:50 +00002382 // Next, determine if we have a carry setting bit. We explicitly ignore all
2383 // the instructions we know end in 's'.
2384 if (Mnemonic.endswith("s") &&
2385 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002386 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2387 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2388 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2389 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002390 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2391 CarrySetting = true;
2392 }
2393
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002394 // The "cps" instruction can have a interrupt mode operand which is glued into
2395 // the mnemonic. Check if this is the case, split it and parse the imod op
2396 if (Mnemonic.startswith("cps")) {
2397 // Split out any imod code.
2398 unsigned IMod =
2399 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2400 .Case("ie", ARM_PROC::IE)
2401 .Case("id", ARM_PROC::ID)
2402 .Default(~0U);
2403 if (IMod != ~0U) {
2404 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2405 ProcessorIMod = IMod;
2406 }
2407 }
2408
Daniel Dunbar352e1482011-01-11 15:59:50 +00002409 return Mnemonic;
2410}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002411
2412/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2413/// inclusion of carry set or predication code operands.
2414//
2415// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002416void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002417getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002418 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002419 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2420 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2421 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2422 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002423 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002424 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2425 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002426 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002427 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002428 CanAcceptCarrySet = true;
2429 } else {
2430 CanAcceptCarrySet = false;
2431 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002432
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002433 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2434 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2435 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2436 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002437 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002438 Mnemonic == "setend" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002439 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002440 CanAcceptPredicationCode = false;
2441 } else {
2442 CanAcceptPredicationCode = true;
2443 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002444
Evan Chengebdeeab2011-07-08 01:53:10 +00002445 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002446 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002447 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002448 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002449}
2450
2451/// Parse an arm instruction mnemonic followed by its operands.
2452bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2453 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2454 // Create the leading tokens for the mnemonic, split by '.' characters.
2455 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002456 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002457
Daniel Dunbar352e1482011-01-11 15:59:50 +00002458 // Split out the predication code and carry setting flag from the mnemonic.
2459 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002460 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002461 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002462 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002463 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002464
Jim Grosbachffa32252011-07-19 19:13:28 +00002465 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2466
2467 // FIXME: This is all a pretty gross hack. We should automatically handle
2468 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002469
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002470 // Next, add the CCOut and ConditionCode operands, if needed.
2471 //
2472 // For mnemonics which can ever incorporate a carry setting bit or predication
2473 // code, our matching model involves us always generating CCOut and
2474 // ConditionCode operands to match the mnemonic "as written" and then we let
2475 // the matcher deal with finding the right instruction or generating an
2476 // appropriate error.
2477 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002478 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002479
Jim Grosbach33c16a22011-07-14 22:04:21 +00002480 // If we had a carry-set on an instruction that can't do that, issue an
2481 // error.
2482 if (!CanAcceptCarrySet && CarrySetting) {
2483 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002484 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002485 "' can not set flags, but 's' suffix specified");
2486 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002487 // If we had a predication code on an instruction that can't do that, issue an
2488 // error.
2489 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2490 Parser.EatToEndOfStatement();
2491 return Error(NameLoc, "instruction '" + Mnemonic +
2492 "' is not predicable, but condition code specified");
2493 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002494
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002495 // Add the carry setting operand, if necessary.
2496 //
2497 // FIXME: It would be awesome if we could somehow invent a location such that
2498 // match errors on this operand would print a nice diagnostic about how the
2499 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002500 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002501 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2502 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002503
2504 // Add the predication code operand, if necessary.
2505 if (CanAcceptPredicationCode) {
2506 Operands.push_back(ARMOperand::CreateCondCode(
2507 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002508 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002509
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002510 // Add the processor imod operand, if necessary.
2511 if (ProcessorIMod) {
2512 Operands.push_back(ARMOperand::CreateImm(
2513 MCConstantExpr::Create(ProcessorIMod, getContext()),
2514 NameLoc, NameLoc));
2515 } else {
2516 // This mnemonic can't ever accept a imod, but the user wrote
2517 // one (or misspelled another mnemonic).
2518
2519 // FIXME: Issue a nice error.
2520 }
2521
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002522 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002523 while (Next != StringRef::npos) {
2524 Start = Next;
2525 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002526 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002527
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002528 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002529 }
2530
2531 // Read the remaining operands.
2532 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002533 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002534 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002535 Parser.EatToEndOfStatement();
2536 return true;
2537 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002538
2539 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002540 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002541
2542 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002543 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002544 Parser.EatToEndOfStatement();
2545 return true;
2546 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002547 }
2548 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002549
Chris Lattnercbf8a982010-09-11 16:18:25 +00002550 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2551 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002552 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002553 }
Bill Wendling146018f2010-11-06 21:42:12 +00002554
Chris Lattner34e53142010-09-08 05:10:46 +00002555 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002556
2557
2558 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2559 // another does not. Specifically, the MOVW instruction does not. So we
2560 // special case it here and remove the defaulted (non-setting) cc_out
2561 // operand if that's the instruction we're trying to match.
2562 //
2563 // We do this post-processing of the explicit operands rather than just
2564 // conditionally adding the cc_out in the first place because we need
2565 // to check the type of the parsed immediate operand.
2566 if (Mnemonic == "mov" && Operands.size() > 4 &&
2567 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002568 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2569 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002570 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2571 Operands.erase(Operands.begin() + 1);
2572 delete Op;
2573 }
2574
Chris Lattner98986712010-01-14 22:21:20 +00002575 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002576}
2577
Jim Grosbach189610f2011-07-26 18:25:39 +00002578// Validate context-sensitive operand constraints.
2579// FIXME: We would really like to be able to tablegen'erate this.
2580bool ARMAsmParser::
2581validateInstruction(MCInst &Inst,
2582 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2583 switch (Inst.getOpcode()) {
2584 case ARM::LDREXD: {
2585 // Rt2 must be Rt + 1.
2586 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2587 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2588 if (Rt2 != Rt + 1)
2589 return Error(Operands[3]->getStartLoc(),
2590 "destination operands must be sequential");
2591 return false;
2592 }
2593 case ARM::STREXD: {
2594 // Rt2 must be Rt + 1.
2595 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2596 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2597 if (Rt2 != Rt + 1)
2598 return Error(Operands[4]->getStartLoc(),
2599 "source operands must be sequential");
2600 return false;
2601 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002602 case ARM::SBFX:
2603 case ARM::UBFX: {
2604 // width must be in range [1, 32-lsb]
2605 unsigned lsb = Inst.getOperand(2).getImm();
2606 unsigned widthm1 = Inst.getOperand(3).getImm();
2607 if (widthm1 >= 32 - lsb)
2608 return Error(Operands[5]->getStartLoc(),
2609 "bitfield width must be in range [1,32-lsb]");
2610 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002611 }
2612
2613 return false;
2614}
2615
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002616bool ARMAsmParser::
2617MatchAndEmitInstruction(SMLoc IDLoc,
2618 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2619 MCStreamer &Out) {
2620 MCInst Inst;
2621 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002622 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002623 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002624 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002625 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002626 // Context sensitive operand constraints aren't handled by the matcher,
2627 // so check them here.
2628 if (validateInstruction(Inst, Operands))
2629 return true;
2630
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002631 Out.EmitInstruction(Inst);
2632 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002633 case Match_MissingFeature:
2634 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2635 return true;
2636 case Match_InvalidOperand: {
2637 SMLoc ErrorLoc = IDLoc;
2638 if (ErrorInfo != ~0U) {
2639 if (ErrorInfo >= Operands.size())
2640 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002641
Chris Lattnere73d4f82010-10-28 21:41:58 +00002642 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2643 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2644 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002645
Chris Lattnere73d4f82010-10-28 21:41:58 +00002646 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002647 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002648 case Match_MnemonicFail:
2649 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002650 case Match_ConversionFail:
2651 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002652 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002653
Eric Christopherc223e2b2010-10-29 09:26:59 +00002654 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002655 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002656}
2657
Jim Grosbach1355cf12011-07-26 17:10:22 +00002658/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002659bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2660 StringRef IDVal = DirectiveID.getIdentifier();
2661 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002662 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002663 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002664 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002665 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002666 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002667 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002668 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002669 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002670 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002671 return true;
2672}
2673
Jim Grosbach1355cf12011-07-26 17:10:22 +00002674/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002675/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002676bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002677 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2678 for (;;) {
2679 const MCExpr *Value;
2680 if (getParser().ParseExpression(Value))
2681 return true;
2682
Chris Lattneraaec2052010-01-19 19:46:13 +00002683 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002684
2685 if (getLexer().is(AsmToken::EndOfStatement))
2686 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002687
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002688 // FIXME: Improve diagnostic.
2689 if (getLexer().isNot(AsmToken::Comma))
2690 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002691 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002692 }
2693 }
2694
Sean Callananb9a25b72010-01-19 20:27:46 +00002695 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002696 return false;
2697}
2698
Jim Grosbach1355cf12011-07-26 17:10:22 +00002699/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002700/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002701bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002702 if (getLexer().isNot(AsmToken::EndOfStatement))
2703 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002704 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002705
2706 // TODO: set thumb mode
2707 // TODO: tell the MC streamer the mode
2708 // getParser().getStreamer().Emit???();
2709 return false;
2710}
2711
Jim Grosbach1355cf12011-07-26 17:10:22 +00002712/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002713/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002714bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002715 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2716 bool isMachO = MAI.hasSubsectionsViaSymbols();
2717 StringRef Name;
2718
2719 // Darwin asm has function name after .thumb_func direction
2720 // ELF doesn't
2721 if (isMachO) {
2722 const AsmToken &Tok = Parser.getTok();
2723 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2724 return Error(L, "unexpected token in .thumb_func directive");
2725 Name = Tok.getString();
2726 Parser.Lex(); // Consume the identifier token.
2727 }
2728
Kevin Enderby515d5092009-10-15 20:48:48 +00002729 if (getLexer().isNot(AsmToken::EndOfStatement))
2730 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002731 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002732
Rafael Espindola64695402011-05-16 16:17:21 +00002733 // FIXME: assuming function name will be the line following .thumb_func
2734 if (!isMachO) {
2735 Name = Parser.getTok().getString();
2736 }
2737
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002738 // Mark symbol as a thumb symbol.
2739 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2740 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002741 return false;
2742}
2743
Jim Grosbach1355cf12011-07-26 17:10:22 +00002744/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002745/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002746bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002747 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002748 if (Tok.isNot(AsmToken::Identifier))
2749 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002750 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002751 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002752 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002753 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002754 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002755 else
2756 return Error(L, "unrecognized syntax mode in .syntax directive");
2757
2758 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002759 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002760 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002761
2762 // TODO tell the MC streamer the mode
2763 // getParser().getStreamer().Emit???();
2764 return false;
2765}
2766
Jim Grosbach1355cf12011-07-26 17:10:22 +00002767/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002768/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002769bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002770 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002771 if (Tok.isNot(AsmToken::Integer))
2772 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002773 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002774 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002775 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002776 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002777 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002778 else
2779 return Error(L, "invalid operand to .code directive");
2780
2781 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002782 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002783 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002784
Evan Cheng32869202011-07-08 22:36:29 +00002785 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002786 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002787 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002788 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2789 }
Evan Cheng32869202011-07-08 22:36:29 +00002790 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002791 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002792 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002793 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2794 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002795 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002796
Kevin Enderby515d5092009-10-15 20:48:48 +00002797 return false;
2798}
2799
Sean Callanan90b70972010-04-07 20:29:34 +00002800extern "C" void LLVMInitializeARMAsmLexer();
2801
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002802/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002803extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002804 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2805 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002806 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002807}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002808
Chris Lattner0692ee62010-09-06 19:11:01 +00002809#define GET_REGISTER_MATCHER
2810#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002811#include "ARMGenAsmMatcher.inc"