blob: 5ff23d1cef2edb6cf8dd4b3ccfa7cc6db1825697 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Nate Begemand88fc032006-01-14 03:14:10 +0000161 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
163 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
164 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000165 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
166 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
168 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
169 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000170 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
171 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Nate Begeman35ef9132006-01-11 21:21:00 +0000173 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
175 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000177 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT, MVT::i32, Expand);
179 setOperationAction(ISD::SELECT, MVT::i64, Expand);
180 setOperationAction(ISD::SELECT, MVT::f32, Expand);
181 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000182
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000183 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
185 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000186
Nate Begeman750ac1b2006-02-01 07:19:44 +0000187 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000189
Nate Begeman81e80972006-03-17 01:40:33 +0000190 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000194
Chris Lattnerf7605322005-08-31 21:09:52 +0000195 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000197
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000198 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
200 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000201
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000202 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
203 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
204 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
205 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000206
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000207 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000209
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
211 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
212 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
213 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Hal Finkel7ee74a62013-03-21 21:37:52 +0000215 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intened to support
216 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
217 // support continuation, user-level threading, and etc.. As a result, no
218 // other SjLj exception interfaces are implemented and please don't build
219 // your own exception handling based on them.
220 // LLVM/Clang supports zero-cost DWARF exception handling.
221 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
222 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
224 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000225 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
227 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000228 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
230 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
231 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
232 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000233 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
235 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000236
Nate Begeman1db3c922008-08-11 17:36:31 +0000237 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000239
240 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000241 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
242 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000243
Nate Begemanacc398c2006-01-25 18:21:52 +0000244 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000246
Evan Cheng769951f2012-07-02 22:39:56 +0000247 if (Subtarget->isSVR4ABI()) {
248 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000249 // VAARG always uses double-word chunks, so promote anything smaller.
250 setOperationAction(ISD::VAARG, MVT::i1, Promote);
251 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
252 setOperationAction(ISD::VAARG, MVT::i8, Promote);
253 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
254 setOperationAction(ISD::VAARG, MVT::i16, Promote);
255 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
256 setOperationAction(ISD::VAARG, MVT::i32, Promote);
257 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
258 setOperationAction(ISD::VAARG, MVT::Other, Expand);
259 } else {
260 // VAARG is custom lowered with the 32-bit SVR4 ABI.
261 setOperationAction(ISD::VAARG, MVT::Other, Custom);
262 setOperationAction(ISD::VAARG, MVT::i64, Custom);
263 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000264 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000266
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000267 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
269 setOperationAction(ISD::VAEND , MVT::Other, Expand);
270 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
271 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
272 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
273 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000274
Chris Lattner6d92cad2006-03-26 10:06:40 +0000275 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Dale Johannesen53e4e442008-11-07 22:54:33 +0000278 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
280 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
281 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
282 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
283 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
284 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
285 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
286 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
287 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
288 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
289 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
290 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000291
Evan Cheng769951f2012-07-02 22:39:56 +0000292 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000293 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
295 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
296 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
297 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000298 // This is just the low 32 bits of a (signed) fp->i64 conversion.
299 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000301
Chris Lattner7fbcef72006-03-24 07:53:47 +0000302 // FIXME: disable this lowered code. This generates 64-bit register values,
303 // and we don't model the fact that the top part is clobbered by calls. We
304 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000306 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000307 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000309 }
310
Evan Cheng769951f2012-07-02 22:39:56 +0000311 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000312 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000313 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000314 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000316 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
318 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
319 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000320 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000321 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
323 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
324 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000325 }
Evan Chengd30bf012006-03-01 01:11:20 +0000326
Evan Cheng769951f2012-07-02 22:39:56 +0000327 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000328 // First set operation action for all vector types to expand. Then we
329 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
331 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
332 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000334 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::ADD , VT, Legal);
336 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000341
342 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000345 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000347 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000349 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000351 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000353 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000355
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000356 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000357 setOperationAction(ISD::MUL , VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::SREM, VT, Expand);
360 setOperationAction(ISD::UDIV, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
362 setOperationAction(ISD::FDIV, VT, Expand);
363 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000364 setOperationAction(ISD::FSQRT, VT, Expand);
365 setOperationAction(ISD::FLOG, VT, Expand);
366 setOperationAction(ISD::FLOG10, VT, Expand);
367 setOperationAction(ISD::FLOG2, VT, Expand);
368 setOperationAction(ISD::FEXP, VT, Expand);
369 setOperationAction(ISD::FEXP2, VT, Expand);
370 setOperationAction(ISD::FSIN, VT, Expand);
371 setOperationAction(ISD::FCOS, VT, Expand);
372 setOperationAction(ISD::FABS, VT, Expand);
373 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000374 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000375 setOperationAction(ISD::FCEIL, VT, Expand);
376 setOperationAction(ISD::FTRUNC, VT, Expand);
377 setOperationAction(ISD::FRINT, VT, Expand);
378 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
380 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
381 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
382 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
383 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
384 setOperationAction(ISD::UDIVREM, VT, Expand);
385 setOperationAction(ISD::SDIVREM, VT, Expand);
386 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
387 setOperationAction(ISD::FPOW, VT, Expand);
388 setOperationAction(ISD::CTPOP, VT, Expand);
389 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000390 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000391 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000393 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000394 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
395
396 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
397 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
398 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
399 setTruncStoreAction(VT, InnerVT, Expand);
400 }
401 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
402 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
403 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000404 }
405
Chris Lattner7ff7e672006-04-04 17:25:31 +0000406 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
407 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::AND , MVT::v4i32, Legal);
411 setOperationAction(ISD::OR , MVT::v4i32, Legal);
412 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
413 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
414 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
415 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000416 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
417 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
418 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
419 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000420 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
421 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
422 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
423 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000424
Craig Topperc9099502012-04-20 06:31:50 +0000425 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
426 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
427 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
428 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000431 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
433 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
434 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
437 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
440 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
441 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
442 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000443
444 // Altivec does not contain unordered floating-point compare instructions
445 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
446 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
447 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
448 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
449 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
450 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000451 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Hal Finkel8cc34742012-08-04 14:10:46 +0000453 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000454 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000455 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
456 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000457
Eli Friedman4db5aca2011-08-29 18:23:02 +0000458 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
459 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000460 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000462
Duncan Sands03228082008-11-23 15:47:28 +0000463 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000464 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000465
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000467 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000468 setExceptionPointerRegister(PPC::X3);
469 setExceptionSelectorRegister(PPC::X4);
470 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000471 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000472 setExceptionPointerRegister(PPC::R3);
473 setExceptionSelectorRegister(PPC::R4);
474 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000475
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000476 // We have target-specific dag combine patterns for the following nodes:
477 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000478 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000479 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000480 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000481
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000482 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000484 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000485 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
486 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000487 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
488 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000489 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
490 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
491 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
492 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
493 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000494 }
495
Hal Finkelc6129162011-10-17 18:53:03 +0000496 setMinFunctionAlignment(2);
497 if (PPCSubTarget.isDarwin())
498 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000499
Evan Cheng769951f2012-07-02 22:39:56 +0000500 if (isPPC64 && Subtarget->isJITCodeModel())
501 // Temporary workaround for the inability of PPC64 JIT to handle jump
502 // tables.
503 setSupportJumpTables(false);
504
Eli Friedman26689ac2011-08-03 21:06:02 +0000505 setInsertFencesForAtomic(true);
506
Hal Finkel768c65f2011-11-22 16:21:04 +0000507 setSchedulingPreference(Sched::Hybrid);
508
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000509 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000510
511 // The Freescale cores does better with aggressive inlining of memcpy and
512 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
513 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
514 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000515 MaxStoresPerMemset = 32;
516 MaxStoresPerMemsetOptSize = 16;
517 MaxStoresPerMemcpy = 32;
518 MaxStoresPerMemcpyOptSize = 8;
519 MaxStoresPerMemmove = 32;
520 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000521
522 setPrefFunctionAlignment(4);
Jim Grosbach3450f802013-02-20 21:13:59 +0000523 BenefitFromCodePlacementOpt = true;
Hal Finkel621b77a2012-08-28 16:12:39 +0000524 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000525}
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
528/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000529unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000530 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000531 // Darwin passes everything on 4 byte boundary.
532 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
533 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000534
535 // 16byte and wider vectors are passed on 16byte boundary.
536 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
537 if (VTy->getBitWidth() >= 128)
538 return 16;
539
540 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
541 if (PPCSubTarget.isPPC64())
542 return 8;
543
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000544 return 4;
545}
546
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000547const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
548 switch (Opcode) {
549 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000550 case PPCISD::FSEL: return "PPCISD::FSEL";
551 case PPCISD::FCFID: return "PPCISD::FCFID";
552 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
553 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
554 case PPCISD::STFIWX: return "PPCISD::STFIWX";
555 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
556 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
557 case PPCISD::VPERM: return "PPCISD::VPERM";
558 case PPCISD::Hi: return "PPCISD::Hi";
559 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000560 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000561 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
562 case PPCISD::LOAD: return "PPCISD::LOAD";
563 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000564 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
565 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
566 case PPCISD::SRL: return "PPCISD::SRL";
567 case PPCISD::SRA: return "PPCISD::SRA";
568 case PPCISD::SHL: return "PPCISD::SHL";
569 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
570 case PPCISD::STD_32: return "PPCISD::STD_32";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000571 case PPCISD::CALL: return "PPCISD::CALL";
572 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000573 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000574 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000576 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
577 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000578 case PPCISD::MFCR: return "PPCISD::MFCR";
579 case PPCISD::VCMP: return "PPCISD::VCMP";
580 case PPCISD::VCMPo: return "PPCISD::VCMPo";
581 case PPCISD::LBRX: return "PPCISD::LBRX";
582 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000583 case PPCISD::LARX: return "PPCISD::LARX";
584 case PPCISD::STCX: return "PPCISD::STCX";
585 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
586 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000587 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000588 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000589 case PPCISD::CR6SET: return "PPCISD::CR6SET";
590 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000591 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
592 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
593 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000594 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
595 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000596 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000597 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
598 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
599 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000600 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
601 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
602 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
603 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
604 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000605 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000606 }
607}
608
Duncan Sands28b77e92011-09-06 19:07:46 +0000609EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000610 if (!VT.isVector())
611 return MVT::i32;
612 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000613}
614
Chris Lattner1a635d62006-04-14 06:01:58 +0000615//===----------------------------------------------------------------------===//
616// Node matching predicates, for use by the tblgen matching code.
617//===----------------------------------------------------------------------===//
618
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000619/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000620static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000621 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000622 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000623 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000624 // Maybe this has already been legalized into the constant pool?
625 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000626 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000627 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000628 }
629 return false;
630}
631
Chris Lattnerddb739e2006-04-06 17:23:16 +0000632/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
633/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000634static bool isConstantOrUndef(int Op, int Val) {
635 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000636}
637
638/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
639/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000640bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000641 if (!isUnary) {
642 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000644 return false;
645 } else {
646 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000647 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
648 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000649 return false;
650 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000651 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000652}
653
654/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
655/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000656bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000657 if (!isUnary) {
658 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000659 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
660 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000661 return false;
662 } else {
663 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
665 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
666 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
667 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000668 return false;
669 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000670 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000671}
672
Chris Lattnercaad1632006-04-06 22:02:42 +0000673/// isVMerge - Common function, used to match vmrg* shuffles.
674///
Nate Begeman9008ca62009-04-27 18:41:29 +0000675static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000676 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000678 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000679 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
680 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Chris Lattner116cc482006-04-06 21:11:54 +0000682 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
683 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000685 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000686 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000687 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000688 return false;
689 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000691}
692
693/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
694/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000697 if (!isUnary)
698 return isVMerge(N, UnitSize, 8, 24);
699 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000700}
701
702/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
703/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000704bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000705 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000706 if (!isUnary)
707 return isVMerge(N, UnitSize, 0, 16);
708 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000709}
710
711
Chris Lattnerd0608e12006-04-06 18:26:28 +0000712/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
713/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000714int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 "PPC only supports shuffles by bytes!");
717
718 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719
Chris Lattnerd0608e12006-04-06 18:26:28 +0000720 // Find the first non-undef value in the shuffle mask.
721 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000723 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000724
Chris Lattnerd0608e12006-04-06 18:26:28 +0000725 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Nate Begeman9008ca62009-04-27 18:41:29 +0000727 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000728 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000729 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000730 if (ShiftAmt < i) return -1;
731 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000732
Chris Lattnerf24380e2006-04-06 22:28:36 +0000733 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000734 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000735 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000736 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000737 return -1;
738 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000740 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000741 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000742 return -1;
743 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000744 return ShiftAmt;
745}
Chris Lattneref819f82006-03-20 06:33:01 +0000746
747/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
748/// specifies a splat of a single element that is suitable for input to
749/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000750bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000752 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000753
Chris Lattner88a99ef2006-03-20 06:37:44 +0000754 // This is a splat operation if each element of the permute is the same, and
755 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000756 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000757
Nate Begeman9008ca62009-04-27 18:41:29 +0000758 // FIXME: Handle UNDEF elements too!
759 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000760 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000761
Nate Begeman9008ca62009-04-27 18:41:29 +0000762 // Check that the indices are consecutive, in the case of a multi-byte element
763 // splatted with a v16i8 mask.
764 for (unsigned i = 1; i != EltSize; ++i)
765 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000766 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000767
Chris Lattner7ff7e672006-04-04 17:25:31 +0000768 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000769 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000770 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000771 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000772 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000773 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000774 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000775}
776
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000777/// isAllNegativeZeroVector - Returns true if all elements of build_vector
778/// are -0.0.
779bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000780 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
781
782 APInt APVal, APUndef;
783 unsigned BitSize;
784 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000785
Dale Johannesen1e608812009-11-13 01:45:18 +0000786 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000787 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000788 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000789
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000790 return false;
791}
792
Chris Lattneref819f82006-03-20 06:33:01 +0000793/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
794/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000795unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000796 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
797 assert(isSplatShuffleMask(SVOp, EltSize));
798 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000799}
800
Chris Lattnere87192a2006-04-12 17:37:20 +0000801/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000802/// by using a vspltis[bhw] instruction of the specified element size, return
803/// the constant being splatted. The ByteSize field indicates the number of
804/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000805SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
806 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000807
808 // If ByteSize of the splat is bigger than the element size of the
809 // build_vector, then we have a case where we are checking for a splat where
810 // multiple elements of the buildvector are folded together into a single
811 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
812 unsigned EltSize = 16/N->getNumOperands();
813 if (EltSize < ByteSize) {
814 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000815 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000816 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Chris Lattner79d9a882006-04-08 07:14:26 +0000818 // See if all of the elements in the buildvector agree across.
819 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
820 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
821 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000822 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000823
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Gabor Greifba36cb52008-08-28 21:40:38 +0000825 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000826 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
827 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000828 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000829 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000830
Chris Lattner79d9a882006-04-08 07:14:26 +0000831 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
832 // either constant or undef values that are identical for each chunk. See
833 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
Chris Lattner79d9a882006-04-08 07:14:26 +0000835 // Check to see if all of the leading entries are either 0 or -1. If
836 // neither, then this won't fit into the immediate field.
837 bool LeadingZero = true;
838 bool LeadingOnes = true;
839 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000840 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000841
Chris Lattner79d9a882006-04-08 07:14:26 +0000842 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
843 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
844 }
845 // Finally, check the least significant entry.
846 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000847 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000849 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000850 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000852 }
853 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000854 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000856 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000857 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000859 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
Dan Gohman475871a2008-07-27 21:46:04 +0000861 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000864 // Check to see if this buildvec has a single non-undef value in its elements.
865 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
866 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000867 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000868 OpVal = N->getOperand(i);
869 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000870 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000871 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000872
Gabor Greifba36cb52008-08-28 21:40:38 +0000873 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000874
Eli Friedman1a8229b2009-05-24 02:03:36 +0000875 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000876 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000877 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000878 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000879 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000881 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000882 }
883
884 // If the splat value is larger than the element value, then we can never do
885 // this splat. The only case that we could fit the replicated bits into our
886 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000887 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000889 // If the element value is larger than the splat value, cut it in half and
890 // check to see if the two halves are equal. Continue doing this until we
891 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
892 while (ValSizeInBytes > ByteSize) {
893 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000895 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000896 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
897 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000898 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000899 }
900
901 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000902 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000903
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000904 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000905 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000906
Chris Lattner140a58f2006-04-08 06:46:53 +0000907 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000908 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000910 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000911}
912
Chris Lattner1a635d62006-04-14 06:01:58 +0000913//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914// Addressing Mode Selection
915//===----------------------------------------------------------------------===//
916
917/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
918/// or 64-bit immediate, and if the value can be accurately represented as a
919/// sign extension from a 16-bit value. If so, this returns true and the
920/// immediate.
921static bool isIntS16Immediate(SDNode *N, short &Imm) {
922 if (N->getOpcode() != ISD::Constant)
923 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000924
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000925 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000927 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000929 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000930}
Dan Gohman475871a2008-07-27 21:46:04 +0000931static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000932 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000933}
934
935
936/// SelectAddressRegReg - Given the specified addressed, check to see if it
937/// can be represented as an indexed [r+r] operation. Returns false if it
938/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000939bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
940 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000941 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 short imm = 0;
943 if (N.getOpcode() == ISD::ADD) {
944 if (isIntS16Immediate(N.getOperand(1), imm))
945 return false; // r+i
946 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
947 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000948
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 Base = N.getOperand(0);
950 Index = N.getOperand(1);
951 return true;
952 } else if (N.getOpcode() == ISD::OR) {
953 if (isIntS16Immediate(N.getOperand(1), imm))
954 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000955
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 // If this is an or of disjoint bitfields, we can codegen this as an add
957 // (for better address arithmetic) if the LHS and RHS of the OR are provably
958 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000959 APInt LHSKnownZero, LHSKnownOne;
960 APInt RHSKnownZero, RHSKnownOne;
961 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000962 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000963
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000964 if (LHSKnownZero.getBoolValue()) {
965 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000966 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 // If all of the bits are known zero on the LHS or RHS, the add won't
968 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000969 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 Base = N.getOperand(0);
971 Index = N.getOperand(1);
972 return true;
973 }
974 }
975 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000976
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 return false;
978}
979
980/// Returns true if the address N can be represented by a base register plus
981/// a signed 16-bit displacement [r+imm], and if it is not better
982/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000983bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000984 SDValue &Base,
985 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000986 // FIXME dl should come from parent load or store, not from address
987 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 // If this can be more profitably realized as r+r, fail.
989 if (SelectAddressRegReg(N, Disp, Base, DAG))
990 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000991
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 if (N.getOpcode() == ISD::ADD) {
993 short imm = 0;
994 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000996 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
997 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
998 } else {
999 Base = N.getOperand(0);
1000 }
1001 return true; // [r+i]
1002 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1003 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001004 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 && "Cannot handle constant offsets yet!");
1006 Disp = N.getOperand(1).getOperand(0); // The global address.
1007 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001008 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 Disp.getOpcode() == ISD::TargetConstantPool ||
1010 Disp.getOpcode() == ISD::TargetJumpTable);
1011 Base = N.getOperand(0);
1012 return true; // [&g+r]
1013 }
1014 } else if (N.getOpcode() == ISD::OR) {
1015 short imm = 0;
1016 if (isIntS16Immediate(N.getOperand(1), imm)) {
1017 // If this is an or of disjoint bitfields, we can codegen this as an add
1018 // (for better address arithmetic) if the LHS and RHS of the OR are
1019 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001020 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001021 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001022
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001023 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001024 // If all of the bits are known zero on the LHS or RHS, the add won't
1025 // carry.
1026 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001028 return true;
1029 }
1030 }
1031 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1032 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 // If this address fits entirely in a 16-bit sext immediate field, codegen
1035 // this as "d, 0"
1036 short Imm;
1037 if (isIntS16Immediate(CN, Imm)) {
1038 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001039 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1040 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 return true;
1042 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001043
1044 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001045 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001046 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1047 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001048
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001049 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001051
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1053 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001054 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 return true;
1056 }
1057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 Disp = DAG.getTargetConstant(0, getPointerTy());
1060 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1061 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1062 else
1063 Base = N;
1064 return true; // [r+0]
1065}
1066
1067/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1068/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001069bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1070 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001071 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001072 // Check to see if we can easily represent this as an [r+r] address. This
1073 // will fail if it thinks that the address is more profitably represented as
1074 // reg+imm, e.g. where imm = 0.
1075 if (SelectAddressRegReg(N, Base, Index, DAG))
1076 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001077
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 // If the operand is an addition, always emit this as [r+r], since this is
1079 // better (for code size, and execution, as the memop does the add for free)
1080 // than emitting an explicit add.
1081 if (N.getOpcode() == ISD::ADD) {
1082 Base = N.getOperand(0);
1083 Index = N.getOperand(1);
1084 return true;
1085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001086
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001087 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001088 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1089 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001090 Index = N;
1091 return true;
1092}
1093
1094/// SelectAddressRegImmShift - Returns true if the address N can be
1095/// represented by a base register plus a signed 14-bit displacement
1096/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001097bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1098 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001099 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001100 // FIXME dl should come from the parent load or store, not the address
1101 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102 // If this can be more profitably realized as r+r, fail.
1103 if (SelectAddressRegReg(N, Disp, Base, DAG))
1104 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 if (N.getOpcode() == ISD::ADD) {
1107 short imm = 0;
1108 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001109 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001110 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1111 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1112 } else {
1113 Base = N.getOperand(0);
1114 }
1115 return true; // [r+i]
1116 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1117 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001118 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001119 && "Cannot handle constant offsets yet!");
1120 Disp = N.getOperand(1).getOperand(0); // The global address.
1121 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1122 Disp.getOpcode() == ISD::TargetConstantPool ||
1123 Disp.getOpcode() == ISD::TargetJumpTable);
1124 Base = N.getOperand(0);
1125 return true; // [&g+r]
1126 }
1127 } else if (N.getOpcode() == ISD::OR) {
1128 short imm = 0;
1129 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1130 // If this is an or of disjoint bitfields, we can codegen this as an add
1131 // (for better address arithmetic) if the LHS and RHS of the OR are
1132 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001133 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001134 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001135 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001136 // If all of the bits are known zero on the LHS or RHS, the add won't
1137 // carry.
1138 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140 return true;
1141 }
1142 }
1143 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001144 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001145 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001146 // If this address fits entirely in a 14-bit sext immediate field, codegen
1147 // this as "d, 0"
1148 short Imm;
1149 if (isIntS16Immediate(CN, Imm)) {
1150 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001151 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1152 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001153 return true;
1154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001155
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001156 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001158 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1159 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001160
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001161 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1163 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1164 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001165 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001166 return true;
1167 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001168 }
1169 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001170
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001171 Disp = DAG.getTargetConstant(0, getPointerTy());
1172 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1173 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1174 else
1175 Base = N;
1176 return true; // [r+0]
1177}
1178
1179
1180/// getPreIndexedAddressParts - returns true by value, base pointer and
1181/// offset pointer and addressing mode by reference if the node's address
1182/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001183bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1184 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001185 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001186 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001187 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
Ulrich Weigand881a7152013-03-22 14:58:48 +00001189 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001190 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001191 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001192 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001193 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1194 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001195 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001196 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001197 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001198 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001199 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001200 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001201 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001202 } else
1203 return false;
1204
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001205 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001206 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001207 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001208
Ulrich Weigand881a7152013-03-22 14:58:48 +00001209 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1210
1211 // Common code will reject creating a pre-inc form if the base pointer
1212 // is a frame index, or if N is a store and the base pointer is either
1213 // the same as or a predecessor of the value being stored. Check for
1214 // those situations here, and try with swapped Base/Offset instead.
1215 bool Swap = false;
1216
1217 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1218 Swap = true;
1219 else if (!isLoad) {
1220 SDValue Val = cast<StoreSDNode>(N)->getValue();
1221 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1222 Swap = true;
1223 }
1224
1225 if (Swap)
1226 std::swap(Base, Offset);
1227
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001228 AM = ISD::PRE_INC;
1229 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner0851b4f2006-11-15 19:55:13 +00001232 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001233 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001234 // reg + imm
1235 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1236 return false;
1237 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001238 // LDU/STU need an address with at least 4-byte alignment.
1239 if (Alignment < 4)
1240 return false;
1241
Chris Lattner0851b4f2006-11-15 19:55:13 +00001242 // reg + imm * 4.
1243 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1244 return false;
1245 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001246
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001247 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001248 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1249 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001251 LD->getExtensionType() == ISD::SEXTLOAD &&
1252 isa<ConstantSDNode>(Offset))
1253 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001254 }
1255
Chris Lattner4eab7142006-11-10 02:08:47 +00001256 AM = ISD::PRE_INC;
1257 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001258}
1259
1260//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001261// LowerOperation implementation
1262//===----------------------------------------------------------------------===//
1263
Chris Lattner1e61e692010-11-15 02:46:57 +00001264/// GetLabelAccessInfo - Return true if we should reference labels using a
1265/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1266static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001267 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1268 HiOpFlags = PPCII::MO_HA16;
1269 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001270
Chris Lattner1e61e692010-11-15 02:46:57 +00001271 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1272 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001273 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001274 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001275 if (isPIC) {
1276 HiOpFlags |= PPCII::MO_PIC_FLAG;
1277 LoOpFlags |= PPCII::MO_PIC_FLAG;
1278 }
1279
1280 // If this is a reference to a global value that requires a non-lazy-ptr, make
1281 // sure that instruction lowering adds it.
1282 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1283 HiOpFlags |= PPCII::MO_NLP_FLAG;
1284 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001285
Chris Lattner6d2ff122010-11-15 03:13:19 +00001286 if (GV->hasHiddenVisibility()) {
1287 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1288 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1289 }
1290 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001291
Chris Lattner1e61e692010-11-15 02:46:57 +00001292 return isPIC;
1293}
1294
1295static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1296 SelectionDAG &DAG) {
1297 EVT PtrVT = HiPart.getValueType();
1298 SDValue Zero = DAG.getConstant(0, PtrVT);
1299 DebugLoc DL = HiPart.getDebugLoc();
1300
1301 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1302 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303
Chris Lattner1e61e692010-11-15 02:46:57 +00001304 // With PIC, the first instruction is actually "GR+hi(&G)".
1305 if (isPIC)
1306 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1307 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001308
Chris Lattner1e61e692010-11-15 02:46:57 +00001309 // Generate non-pic code that has direct accesses to the constant pool.
1310 // The address of the global is just (hi(&g)+lo(&g)).
1311 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1312}
1313
Scott Michelfdc40a02009-02-17 22:15:04 +00001314SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001315 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001316 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001317 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001318 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001319
Roman Divacky9fb8b492012-08-24 16:26:02 +00001320 // 64-bit SVR4 ABI code is always position-independent.
1321 // The actual address of the GlobalValue is stored in the TOC.
1322 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1323 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1324 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1325 DAG.getRegister(PPC::X2, MVT::i64));
1326 }
1327
Chris Lattner1e61e692010-11-15 02:46:57 +00001328 unsigned MOHiFlag, MOLoFlag;
1329 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1330 SDValue CPIHi =
1331 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1332 SDValue CPILo =
1333 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1334 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001335}
1336
Dan Gohmand858e902010-04-17 15:26:15 +00001337SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001338 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001339 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001340
Roman Divacky9fb8b492012-08-24 16:26:02 +00001341 // 64-bit SVR4 ABI code is always position-independent.
1342 // The actual address of the GlobalValue is stored in the TOC.
1343 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1344 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1345 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1346 DAG.getRegister(PPC::X2, MVT::i64));
1347 }
1348
Chris Lattner1e61e692010-11-15 02:46:57 +00001349 unsigned MOHiFlag, MOLoFlag;
1350 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1351 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1352 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1353 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001354}
1355
Dan Gohmand858e902010-04-17 15:26:15 +00001356SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1357 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001358 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001359
Dan Gohman46510a72010-04-15 01:51:59 +00001360 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001361
Chris Lattner1e61e692010-11-15 02:46:57 +00001362 unsigned MOHiFlag, MOLoFlag;
1363 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001364 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1365 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001366 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1367}
1368
Roman Divackyfd42ed62012-06-04 17:36:38 +00001369SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1370 SelectionDAG &DAG) const {
1371
1372 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1373 DebugLoc dl = GA->getDebugLoc();
1374 const GlobalValue *GV = GA->getGlobal();
1375 EVT PtrVT = getPointerTy();
1376 bool is64bit = PPCSubTarget.isPPC64();
1377
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001378 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001379
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001380 if (Model == TLSModel::LocalExec) {
1381 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1382 PPCII::MO_TPREL16_HA);
1383 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1384 PPCII::MO_TPREL16_LO);
1385 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1386 is64bit ? MVT::i64 : MVT::i32);
1387 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1388 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1389 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001390
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001391 if (!is64bit)
1392 llvm_unreachable("only local-exec is currently supported for ppc32");
1393
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001394 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001395 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1396 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001397 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1398 PtrVT, GOTReg, TGA);
1399 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1400 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001401 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001402 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001403
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001404 if (Model == TLSModel::GeneralDynamic) {
1405 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1406 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1407 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1408 GOTReg, TGA);
1409 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1410 GOTEntryHi, TGA);
1411
1412 // We need a chain node, and don't have one handy. The underlying
1413 // call has no side effects, so using the function entry node
1414 // suffices.
1415 SDValue Chain = DAG.getEntryNode();
1416 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1417 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1418 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1419 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001420 // The return value from GET_TLS_ADDR really is in X3 already, but
1421 // some hacks are needed here to tie everything together. The extra
1422 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001423 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1424 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1425 }
1426
Bill Schmidt349c2782012-12-12 19:29:35 +00001427 if (Model == TLSModel::LocalDynamic) {
1428 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1429 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1430 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1431 GOTReg, TGA);
1432 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1433 GOTEntryHi, TGA);
1434
1435 // We need a chain node, and don't have one handy. The underlying
1436 // call has no side effects, so using the function entry node
1437 // suffices.
1438 SDValue Chain = DAG.getEntryNode();
1439 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1440 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1441 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1442 PtrVT, ParmReg, TGA);
1443 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1444 // some hacks are needed here to tie everything together. The extra
1445 // copies dissolve during subsequent transforms.
1446 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1447 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001448 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001449 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1450 }
1451
1452 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001453}
1454
Chris Lattner1e61e692010-11-15 02:46:57 +00001455SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1456 SelectionDAG &DAG) const {
1457 EVT PtrVT = Op.getValueType();
1458 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1459 DebugLoc DL = GSDN->getDebugLoc();
1460 const GlobalValue *GV = GSDN->getGlobal();
1461
Chris Lattner1e61e692010-11-15 02:46:57 +00001462 // 64-bit SVR4 ABI code is always position-independent.
1463 // The actual address of the GlobalValue is stored in the TOC.
1464 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1465 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1466 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1467 DAG.getRegister(PPC::X2, MVT::i64));
1468 }
1469
Chris Lattner6d2ff122010-11-15 03:13:19 +00001470 unsigned MOHiFlag, MOLoFlag;
1471 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001472
Chris Lattner6d2ff122010-11-15 03:13:19 +00001473 SDValue GAHi =
1474 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1475 SDValue GALo =
1476 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001477
Chris Lattner6d2ff122010-11-15 03:13:19 +00001478 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001479
Chris Lattner6d2ff122010-11-15 03:13:19 +00001480 // If the global reference is actually to a non-lazy-pointer, we have to do an
1481 // extra load to get the address of the global.
1482 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1483 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001484 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001485 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001486}
1487
Dan Gohmand858e902010-04-17 15:26:15 +00001488SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001489 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001490 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Chris Lattner1a635d62006-04-14 06:01:58 +00001492 // If we're comparing for equality to zero, expose the fact that this is
1493 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1494 // fold the new nodes.
1495 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1496 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001497 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001498 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 if (VT.bitsLT(MVT::i32)) {
1500 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001501 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001502 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001503 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001504 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1505 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001506 DAG.getConstant(Log2b, MVT::i32));
1507 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001509 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001510 // optimized. FIXME: revisit this when we can custom lower all setcc
1511 // optimizations.
1512 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001513 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner1a635d62006-04-14 06:01:58 +00001516 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001517 // by xor'ing the rhs with the lhs, which is faster than setting a
1518 // condition register, reading it back out, and masking the correct bit. The
1519 // normal approach here uses sub to do this instead of xor. Using xor exposes
1520 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001521 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001522 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001523 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001524 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001525 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001526 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001527 }
Dan Gohman475871a2008-07-27 21:46:04 +00001528 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001529}
1530
Dan Gohman475871a2008-07-27 21:46:04 +00001531SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001532 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001533 SDNode *Node = Op.getNode();
1534 EVT VT = Node->getValueType(0);
1535 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1536 SDValue InChain = Node->getOperand(0);
1537 SDValue VAListPtr = Node->getOperand(1);
1538 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1539 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001540
Roman Divackybdb226e2011-06-28 15:30:42 +00001541 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1542
1543 // gpr_index
1544 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1545 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1546 false, false, 0);
1547 InChain = GprIndex.getValue(1);
1548
1549 if (VT == MVT::i64) {
1550 // Check if GprIndex is even
1551 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1552 DAG.getConstant(1, MVT::i32));
1553 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1554 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1555 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1556 DAG.getConstant(1, MVT::i32));
1557 // Align GprIndex to be even if it isn't
1558 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1559 GprIndex);
1560 }
1561
1562 // fpr index is 1 byte after gpr
1563 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1564 DAG.getConstant(1, MVT::i32));
1565
1566 // fpr
1567 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1568 FprPtr, MachinePointerInfo(SV), MVT::i8,
1569 false, false, 0);
1570 InChain = FprIndex.getValue(1);
1571
1572 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1573 DAG.getConstant(8, MVT::i32));
1574
1575 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1576 DAG.getConstant(4, MVT::i32));
1577
1578 // areas
1579 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001580 MachinePointerInfo(), false, false,
1581 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001582 InChain = OverflowArea.getValue(1);
1583
1584 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001585 MachinePointerInfo(), false, false,
1586 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001587 InChain = RegSaveArea.getValue(1);
1588
1589 // select overflow_area if index > 8
1590 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1591 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1592
Roman Divackybdb226e2011-06-28 15:30:42 +00001593 // adjustment constant gpr_index * 4/8
1594 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1595 VT.isInteger() ? GprIndex : FprIndex,
1596 DAG.getConstant(VT.isInteger() ? 4 : 8,
1597 MVT::i32));
1598
1599 // OurReg = RegSaveArea + RegConstant
1600 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1601 RegConstant);
1602
1603 // Floating types are 32 bytes into RegSaveArea
1604 if (VT.isFloatingPoint())
1605 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1606 DAG.getConstant(32, MVT::i32));
1607
1608 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1609 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1610 VT.isInteger() ? GprIndex : FprIndex,
1611 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1612 MVT::i32));
1613
1614 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1615 VT.isInteger() ? VAListPtr : FprPtr,
1616 MachinePointerInfo(SV),
1617 MVT::i8, false, false, 0);
1618
1619 // determine if we should load from reg_save_area or overflow_area
1620 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1621
1622 // increase overflow_area by 4/8 if gpr/fpr > 8
1623 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1624 DAG.getConstant(VT.isInteger() ? 4 : 8,
1625 MVT::i32));
1626
1627 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1628 OverflowAreaPlusN);
1629
1630 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1631 OverflowAreaPtr,
1632 MachinePointerInfo(),
1633 MVT::i32, false, false, 0);
1634
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001635 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001636 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001637}
1638
Duncan Sands4a544a72011-09-06 13:37:06 +00001639SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1640 SelectionDAG &DAG) const {
1641 return Op.getOperand(0);
1642}
1643
1644SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1645 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001646 SDValue Chain = Op.getOperand(0);
1647 SDValue Trmp = Op.getOperand(1); // trampoline
1648 SDValue FPtr = Op.getOperand(2); // nested function
1649 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001650 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001651
Owen Andersone50ed302009-08-10 22:56:29 +00001652 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001654 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001655 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001656 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001657
Scott Michelfdc40a02009-02-17 22:15:04 +00001658 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001659 TargetLowering::ArgListEntry Entry;
1660
1661 Entry.Ty = IntPtrTy;
1662 Entry.Node = Trmp; Args.push_back(Entry);
1663
1664 // TrampSize == (isPPC64 ? 48 : 40);
1665 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001667 Args.push_back(Entry);
1668
1669 Entry.Node = FPtr; Args.push_back(Entry);
1670 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001671
Bill Wendling77959322008-09-17 00:30:57 +00001672 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001673 TargetLowering::CallLoweringInfo CLI(Chain,
1674 Type::getVoidTy(*DAG.getContext()),
1675 false, false, false, false, 0,
1676 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001677 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001678 /*doesNotRet=*/false,
1679 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001680 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001681 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001682 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001683
Duncan Sands4a544a72011-09-06 13:37:06 +00001684 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001685}
1686
Dan Gohman475871a2008-07-27 21:46:04 +00001687SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001688 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001689 MachineFunction &MF = DAG.getMachineFunction();
1690 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1691
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001692 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001693
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001694 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001695 // vastart just stores the address of the VarArgsFrameIndex slot into the
1696 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001698 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001699 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001700 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1701 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001702 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001703 }
1704
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001705 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001706 // We suppose the given va_list is already allocated.
1707 //
1708 // typedef struct {
1709 // char gpr; /* index into the array of 8 GPRs
1710 // * stored in the register save area
1711 // * gpr=0 corresponds to r3,
1712 // * gpr=1 to r4, etc.
1713 // */
1714 // char fpr; /* index into the array of 8 FPRs
1715 // * stored in the register save area
1716 // * fpr=0 corresponds to f1,
1717 // * fpr=1 to f2, etc.
1718 // */
1719 // char *overflow_arg_area;
1720 // /* location on stack that holds
1721 // * the next overflow argument
1722 // */
1723 // char *reg_save_area;
1724 // /* where r3:r10 and f1:f8 (if saved)
1725 // * are stored
1726 // */
1727 // } va_list[1];
1728
1729
Dan Gohman1e93df62010-04-17 14:41:14 +00001730 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1731 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001732
Nicolas Geoffray01119992007-04-03 13:59:52 +00001733
Owen Andersone50ed302009-08-10 22:56:29 +00001734 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001735
Dan Gohman1e93df62010-04-17 14:41:14 +00001736 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1737 PtrVT);
1738 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1739 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001740
Duncan Sands83ec4b62008-06-06 12:08:01 +00001741 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001742 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001743
Duncan Sands83ec4b62008-06-06 12:08:01 +00001744 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001746
1747 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001749
Dan Gohman69de1932008-02-06 22:27:42 +00001750 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001751
Nicolas Geoffray01119992007-04-03 13:59:52 +00001752 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001753 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001754 Op.getOperand(1),
1755 MachinePointerInfo(SV),
1756 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001757 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001758 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001760
Nicolas Geoffray01119992007-04-03 13:59:52 +00001761 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001763 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1764 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001765 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001766 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001767 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001768
Nicolas Geoffray01119992007-04-03 13:59:52 +00001769 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001771 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1772 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001773 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001774 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001776
1777 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001778 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1779 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001780 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001781
Chris Lattner1a635d62006-04-14 06:01:58 +00001782}
1783
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001784#include "PPCGenCallingConv.inc"
1785
Bill Schmidt212af6a2013-02-06 17:33:58 +00001786static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1787 CCValAssign::LocInfo &LocInfo,
1788 ISD::ArgFlagsTy &ArgFlags,
1789 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 return true;
1791}
1792
Bill Schmidt212af6a2013-02-06 17:33:58 +00001793static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1794 MVT &LocVT,
1795 CCValAssign::LocInfo &LocInfo,
1796 ISD::ArgFlagsTy &ArgFlags,
1797 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001798 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1800 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1801 };
1802 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001803
Tilmann Schellerffd02002009-07-03 06:45:56 +00001804 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1805
1806 // Skip one register if the first unallocated register has an even register
1807 // number and there are still argument registers available which have not been
1808 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1809 // need to skip a register if RegNum is odd.
1810 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1811 State.AllocateReg(ArgRegs[RegNum]);
1812 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001813
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814 // Always return false here, as this function only makes sure that the first
1815 // unallocated register has an odd register number and does not actually
1816 // allocate a register for the current argument.
1817 return false;
1818}
1819
Bill Schmidt212af6a2013-02-06 17:33:58 +00001820static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1821 MVT &LocVT,
1822 CCValAssign::LocInfo &LocInfo,
1823 ISD::ArgFlagsTy &ArgFlags,
1824 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001825 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1827 PPC::F8
1828 };
1829
1830 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001831
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1833
1834 // If there is only one Floating-point register left we need to put both f64
1835 // values of a split ppc_fp128 value on the stack.
1836 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1837 State.AllocateReg(ArgRegs[RegNum]);
1838 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001839
Tilmann Schellerffd02002009-07-03 06:45:56 +00001840 // Always return false here, as this function only makes sure that the two f64
1841 // values a ppc_fp128 value is split into are both passed in registers or both
1842 // passed on the stack and does not actually allocate a register for the
1843 // current argument.
1844 return false;
1845}
1846
Chris Lattner9f0bc652007-02-25 05:34:32 +00001847/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001848/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001849static const uint16_t *GetFPR() {
1850 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001851 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001852 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001853 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001854
Chris Lattner9f0bc652007-02-25 05:34:32 +00001855 return FPR;
1856}
1857
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001858/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1859/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001860static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001861 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001862 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001863 if (Flags.isByVal())
1864 ArgSize = Flags.getByValSize();
1865 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1866
1867 return ArgSize;
1868}
1869
Dan Gohman475871a2008-07-27 21:46:04 +00001870SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001872 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 const SmallVectorImpl<ISD::InputArg>
1874 &Ins,
1875 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001876 SmallVectorImpl<SDValue> &InVals)
1877 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001878 if (PPCSubTarget.isSVR4ABI()) {
1879 if (PPCSubTarget.isPPC64())
1880 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1881 dl, DAG, InVals);
1882 else
1883 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1884 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001885 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001886 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1887 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 }
1889}
1890
1891SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001892PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001894 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 const SmallVectorImpl<ISD::InputArg>
1896 &Ins,
1897 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001898 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001900 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001901 // +-----------------------------------+
1902 // +--> | Back chain |
1903 // | +-----------------------------------+
1904 // | | Floating-point register save area |
1905 // | +-----------------------------------+
1906 // | | General register save area |
1907 // | +-----------------------------------+
1908 // | | CR save word |
1909 // | +-----------------------------------+
1910 // | | VRSAVE save word |
1911 // | +-----------------------------------+
1912 // | | Alignment padding |
1913 // | +-----------------------------------+
1914 // | | Vector register save area |
1915 // | +-----------------------------------+
1916 // | | Local variable space |
1917 // | +-----------------------------------+
1918 // | | Parameter list area |
1919 // | +-----------------------------------+
1920 // | | LR save word |
1921 // | +-----------------------------------+
1922 // SP--> +--- | Back chain |
1923 // +-----------------------------------+
1924 //
1925 // Specifications:
1926 // System V Application Binary Interface PowerPC Processor Supplement
1927 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001928
Tilmann Schellerffd02002009-07-03 06:45:56 +00001929 MachineFunction &MF = DAG.getMachineFunction();
1930 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001931 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001932
Owen Andersone50ed302009-08-10 22:56:29 +00001933 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001934 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001935 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1936 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937 unsigned PtrByteSize = 4;
1938
1939 // Assign locations to all of the incoming arguments.
1940 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001941 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001942 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001943
1944 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001945 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
Bill Schmidt212af6a2013-02-06 17:33:58 +00001947 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001948
Tilmann Schellerffd02002009-07-03 06:45:56 +00001949 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1950 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001951
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952 // Arguments stored in registers.
1953 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001954 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001955 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001956
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001958 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001961 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001962 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001964 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001967 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 case MVT::v16i8:
1970 case MVT::v8i16:
1971 case MVT::v4i32:
1972 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001973 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001974 break;
1975 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001976
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001978 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001980
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001982 } else {
1983 // Argument stored in memory.
1984 assert(VA.isMemLoc());
1985
1986 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1987 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001988 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001989
1990 // Create load nodes to retrieve arguments from the stack.
1991 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001992 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1993 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001994 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995 }
1996 }
1997
1998 // Assign locations to all of the incoming aggregate by value arguments.
1999 // Aggregates passed by value are stored in the local variable space of the
2000 // caller's stack frame, right above the parameter list area.
2001 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002002 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002003 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002004
2005 // Reserve stack space for the allocations in CCInfo.
2006 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2007
Bill Schmidt212af6a2013-02-06 17:33:58 +00002008 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002009
2010 // Area that is at least reserved in the caller of this function.
2011 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002012
Tilmann Schellerffd02002009-07-03 06:45:56 +00002013 // Set the size that is at least reserved in caller of this function. Tail
2014 // call optimized function's reserved stack space needs to be aligned so that
2015 // taking the difference between two stack areas will result in an aligned
2016 // stack.
2017 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2018
2019 MinReservedArea =
2020 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002021 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002022
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002023 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002024 getStackAlignment();
2025 unsigned AlignMask = TargetAlign-1;
2026 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002027
Tilmann Schellerffd02002009-07-03 06:45:56 +00002028 FI->setMinReservedArea(MinReservedArea);
2029
2030 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002031
Tilmann Schellerffd02002009-07-03 06:45:56 +00002032 // If the function takes variable number of arguments, make a frame index for
2033 // the start of the first vararg value... for expansion of llvm.va_start.
2034 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002035 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002036 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2037 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2038 };
2039 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2040
Craig Topperc5eaae42012-03-11 07:57:25 +00002041 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002042 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2043 PPC::F8
2044 };
2045 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2046
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2048 NumGPArgRegs));
2049 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2050 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002051
2052 // Make room for NumGPArgRegs and NumFPArgRegs.
2053 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002055
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 FuncInfo->setVarArgsStackOffset(
2057 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002058 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002059
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2061 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002063 // The fixed integer arguments of a variadic function are stored to the
2064 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2065 // the result of va_next.
2066 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2067 // Get an existing live-in vreg, or add a new one.
2068 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2069 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002070 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002071
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002073 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2074 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002075 MemOps.push_back(Store);
2076 // Increment the address by four for the next argument to store
2077 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2078 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2079 }
2080
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002081 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2082 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002083 // The double arguments are stored to the VarArgsFrameIndex
2084 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002085 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2086 // Get an existing live-in vreg, or add a new one.
2087 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2088 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002089 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002090
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002092 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2093 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002094 MemOps.push_back(Store);
2095 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002097 PtrVT);
2098 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2099 }
2100 }
2101
2102 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002105
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002107}
2108
Bill Schmidt726c2372012-10-23 15:51:16 +00002109// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2110// value to MVT::i64 and then truncate to the correct register size.
2111SDValue
2112PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2113 SelectionDAG &DAG, SDValue ArgVal,
2114 DebugLoc dl) const {
2115 if (Flags.isSExt())
2116 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2117 DAG.getValueType(ObjectVT));
2118 else if (Flags.isZExt())
2119 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2120 DAG.getValueType(ObjectVT));
2121
2122 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2123}
2124
2125// Set the size that is at least reserved in caller of this function. Tail
2126// call optimized functions' reserved stack space needs to be aligned so that
2127// taking the difference between two stack areas will result in an aligned
2128// stack.
2129void
2130PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2131 unsigned nAltivecParamsAtEnd,
2132 unsigned MinReservedArea,
2133 bool isPPC64) const {
2134 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2135 // Add the Altivec parameters at the end, if needed.
2136 if (nAltivecParamsAtEnd) {
2137 MinReservedArea = ((MinReservedArea+15)/16)*16;
2138 MinReservedArea += 16*nAltivecParamsAtEnd;
2139 }
2140 MinReservedArea =
2141 std::max(MinReservedArea,
2142 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2143 unsigned TargetAlign
2144 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2145 getStackAlignment();
2146 unsigned AlignMask = TargetAlign-1;
2147 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2148 FI->setMinReservedArea(MinReservedArea);
2149}
2150
Tilmann Schellerffd02002009-07-03 06:45:56 +00002151SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002152PPCTargetLowering::LowerFormalArguments_64SVR4(
2153 SDValue Chain,
2154 CallingConv::ID CallConv, bool isVarArg,
2155 const SmallVectorImpl<ISD::InputArg>
2156 &Ins,
2157 DebugLoc dl, SelectionDAG &DAG,
2158 SmallVectorImpl<SDValue> &InVals) const {
2159 // TODO: add description of PPC stack frame format, or at least some docs.
2160 //
2161 MachineFunction &MF = DAG.getMachineFunction();
2162 MachineFrameInfo *MFI = MF.getFrameInfo();
2163 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2164
2165 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2166 // Potential tail calls could cause overwriting of argument stack slots.
2167 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2168 (CallConv == CallingConv::Fast));
2169 unsigned PtrByteSize = 8;
2170
2171 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2172 // Area that is at least reserved in caller of this function.
2173 unsigned MinReservedArea = ArgOffset;
2174
2175 static const uint16_t GPR[] = {
2176 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2177 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2178 };
2179
2180 static const uint16_t *FPR = GetFPR();
2181
2182 static const uint16_t VR[] = {
2183 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2184 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2185 };
2186
2187 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2188 const unsigned Num_FPR_Regs = 13;
2189 const unsigned Num_VR_Regs = array_lengthof(VR);
2190
2191 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2192
2193 // Add DAG nodes to load the arguments or copy them out of registers. On
2194 // entry to a function on PPC, the arguments start after the linkage area,
2195 // although the first ones are often in registers.
2196
2197 SmallVector<SDValue, 8> MemOps;
2198 unsigned nAltivecParamsAtEnd = 0;
2199 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002200 unsigned CurArgIdx = 0;
2201 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002202 SDValue ArgVal;
2203 bool needsLoad = false;
2204 EVT ObjectVT = Ins[ArgNo].VT;
2205 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2206 unsigned ArgSize = ObjSize;
2207 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002208 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2209 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002210
2211 unsigned CurArgOffset = ArgOffset;
2212
2213 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2214 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2215 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2216 if (isVarArg) {
2217 MinReservedArea = ((MinReservedArea+15)/16)*16;
2218 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2219 Flags,
2220 PtrByteSize);
2221 } else
2222 nAltivecParamsAtEnd++;
2223 } else
2224 // Calculate min reserved area.
2225 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2226 Flags,
2227 PtrByteSize);
2228
2229 // FIXME the codegen can be much improved in some cases.
2230 // We do not have to keep everything in memory.
2231 if (Flags.isByVal()) {
2232 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2233 ObjSize = Flags.getByValSize();
2234 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002235 // Empty aggregate parameters do not take up registers. Examples:
2236 // struct { } a;
2237 // union { } b;
2238 // int c[0];
2239 // etc. However, we have to provide a place-holder in InVals, so
2240 // pretend we have an 8-byte item at the current address for that
2241 // purpose.
2242 if (!ObjSize) {
2243 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2244 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2245 InVals.push_back(FIN);
2246 continue;
2247 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002248 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002249 if (ObjSize < PtrByteSize)
2250 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002251 // The value of the object is its address.
2252 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2253 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2254 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002255
2256 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002257 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002258 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002259 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002260 SDValue Store;
2261
2262 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2263 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2264 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2265 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2266 MachinePointerInfo(FuncArg, CurArgOffset),
2267 ObjType, false, false, 0);
2268 } else {
2269 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2270 // store the whole register as-is to the parameter save area
2271 // slot. The address of the parameter was already calculated
2272 // above (InVals.push_back(FIN)) to be the right-justified
2273 // offset within the slot. For this store, we need a new
2274 // frame index that points at the beginning of the slot.
2275 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2276 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2277 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2278 MachinePointerInfo(FuncArg, ArgOffset),
2279 false, false, 0);
2280 }
2281
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002282 MemOps.push_back(Store);
2283 ++GPR_idx;
2284 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002285 // Whether we copied from a register or not, advance the offset
2286 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002287 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002288 continue;
2289 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002290
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002291 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2292 // Store whatever pieces of the object are in registers
2293 // to memory. ArgOffset will be the address of the beginning
2294 // of the object.
2295 if (GPR_idx != Num_GPR_Regs) {
2296 unsigned VReg;
2297 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2298 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2299 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2300 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002301 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002302 MachinePointerInfo(FuncArg, ArgOffset),
2303 false, false, 0);
2304 MemOps.push_back(Store);
2305 ++GPR_idx;
2306 ArgOffset += PtrByteSize;
2307 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002308 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002309 break;
2310 }
2311 }
2312 continue;
2313 }
2314
2315 switch (ObjectVT.getSimpleVT().SimpleTy) {
2316 default: llvm_unreachable("Unhandled argument type!");
2317 case MVT::i32:
2318 case MVT::i64:
2319 if (GPR_idx != Num_GPR_Regs) {
2320 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2321 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2322
Bill Schmidt726c2372012-10-23 15:51:16 +00002323 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002324 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2325 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002326 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002327
2328 ++GPR_idx;
2329 } else {
2330 needsLoad = true;
2331 ArgSize = PtrByteSize;
2332 }
2333 ArgOffset += 8;
2334 break;
2335
2336 case MVT::f32:
2337 case MVT::f64:
2338 // Every 8 bytes of argument space consumes one of the GPRs available for
2339 // argument passing.
2340 if (GPR_idx != Num_GPR_Regs) {
2341 ++GPR_idx;
2342 }
2343 if (FPR_idx != Num_FPR_Regs) {
2344 unsigned VReg;
2345
2346 if (ObjectVT == MVT::f32)
2347 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2348 else
2349 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2350
2351 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2352 ++FPR_idx;
2353 } else {
2354 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002355 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002356 }
2357
2358 ArgOffset += 8;
2359 break;
2360 case MVT::v4f32:
2361 case MVT::v4i32:
2362 case MVT::v8i16:
2363 case MVT::v16i8:
2364 // Note that vector arguments in registers don't reserve stack space,
2365 // except in varargs functions.
2366 if (VR_idx != Num_VR_Regs) {
2367 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2368 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2369 if (isVarArg) {
2370 while ((ArgOffset % 16) != 0) {
2371 ArgOffset += PtrByteSize;
2372 if (GPR_idx != Num_GPR_Regs)
2373 GPR_idx++;
2374 }
2375 ArgOffset += 16;
2376 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2377 }
2378 ++VR_idx;
2379 } else {
2380 // Vectors are aligned.
2381 ArgOffset = ((ArgOffset+15)/16)*16;
2382 CurArgOffset = ArgOffset;
2383 ArgOffset += 16;
2384 needsLoad = true;
2385 }
2386 break;
2387 }
2388
2389 // We need to load the argument to a virtual register if we determined
2390 // above that we ran out of physical registers of the appropriate type.
2391 if (needsLoad) {
2392 int FI = MFI->CreateFixedObject(ObjSize,
2393 CurArgOffset + (ArgSize - ObjSize),
2394 isImmutable);
2395 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2396 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2397 false, false, false, 0);
2398 }
2399
2400 InVals.push_back(ArgVal);
2401 }
2402
2403 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002404 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002405 // taking the difference between two stack areas will result in an aligned
2406 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002407 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002408
2409 // If the function takes variable number of arguments, make a frame index for
2410 // the start of the first vararg value... for expansion of llvm.va_start.
2411 if (isVarArg) {
2412 int Depth = ArgOffset;
2413
2414 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002415 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002416 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2417
2418 // If this function is vararg, store any remaining integer argument regs
2419 // to their spots on the stack so that they may be loaded by deferencing the
2420 // result of va_next.
2421 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2422 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2423 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2424 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2425 MachinePointerInfo(), false, false, 0);
2426 MemOps.push_back(Store);
2427 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002428 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002429 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2430 }
2431 }
2432
2433 if (!MemOps.empty())
2434 Chain = DAG.getNode(ISD::TokenFactor, dl,
2435 MVT::Other, &MemOps[0], MemOps.size());
2436
2437 return Chain;
2438}
2439
2440SDValue
2441PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002442 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002443 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002444 const SmallVectorImpl<ISD::InputArg>
2445 &Ins,
2446 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002447 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002448 // TODO: add description of PPC stack frame format, or at least some docs.
2449 //
2450 MachineFunction &MF = DAG.getMachineFunction();
2451 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002452 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002453
Owen Andersone50ed302009-08-10 22:56:29 +00002454 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002455 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002456 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002457 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2458 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002459 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002460
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002461 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002462 // Area that is at least reserved in caller of this function.
2463 unsigned MinReservedArea = ArgOffset;
2464
Craig Topperb78ca422012-03-11 07:16:55 +00002465 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002466 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2467 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2468 };
Craig Topperb78ca422012-03-11 07:16:55 +00002469 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002470 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2471 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2472 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002473
Craig Topperb78ca422012-03-11 07:16:55 +00002474 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002475
Craig Topperb78ca422012-03-11 07:16:55 +00002476 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002477 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2478 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2479 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002480
Owen Anderson718cb662007-09-07 04:06:50 +00002481 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002482 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002483 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002484
2485 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002486
Craig Topperb78ca422012-03-11 07:16:55 +00002487 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002488
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002489 // In 32-bit non-varargs functions, the stack space for vectors is after the
2490 // stack space for non-vectors. We do not use this space unless we have
2491 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002492 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002493 // that out...for the pathological case, compute VecArgOffset as the
2494 // start of the vector parameter area. Computing VecArgOffset is the
2495 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002496 unsigned VecArgOffset = ArgOffset;
2497 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002498 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002499 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002500 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002501 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002502
Duncan Sands276dcbd2008-03-21 09:14:45 +00002503 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002504 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002505 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002506 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002507 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2508 VecArgOffset += ArgSize;
2509 continue;
2510 }
2511
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002513 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 case MVT::i32:
2515 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002516 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002517 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 case MVT::i64: // PPC64
2519 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002520 // FIXME: We are guaranteed to be !isPPC64 at this point.
2521 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002522 VecArgOffset += 8;
2523 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002524 case MVT::v4f32:
2525 case MVT::v4i32:
2526 case MVT::v8i16:
2527 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002528 // Nothing to do, we're only looking at Nonvector args here.
2529 break;
2530 }
2531 }
2532 }
2533 // We've found where the vector parameter area in memory is. Skip the
2534 // first 12 parameters; these don't use that memory.
2535 VecArgOffset = ((VecArgOffset+15)/16)*16;
2536 VecArgOffset += 12*16;
2537
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002538 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002539 // entry to a function on PPC, the arguments start after the linkage area,
2540 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002541
Dan Gohman475871a2008-07-27 21:46:04 +00002542 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002543 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002544 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2545 // When passing anonymous aggregates, this is currently not true.
2546 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002547 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2548 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002549 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002550 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002551 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002552 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002553 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002554 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002555
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002556 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002557
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2560 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002561 if (isVarArg || isPPC64) {
2562 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002563 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002564 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565 PtrByteSize);
2566 } else nAltivecParamsAtEnd++;
2567 } else
2568 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002569 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002570 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002571 PtrByteSize);
2572
Dale Johannesen8419dd62008-03-07 20:27:40 +00002573 // FIXME the codegen can be much improved in some cases.
2574 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002575 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002576 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002577 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002578 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002579 // Objects of size 1 and 2 are right justified, everything else is
2580 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002581 if (ObjSize==1 || ObjSize==2) {
2582 CurArgOffset = CurArgOffset + (4 - ObjSize);
2583 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002584 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002585 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002586 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002587 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002588 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002589 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002590 unsigned VReg;
2591 if (isPPC64)
2592 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2593 else
2594 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002595 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002596 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002597 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002598 MachinePointerInfo(FuncArg,
2599 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002600 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002601 MemOps.push_back(Store);
2602 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002603 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002604
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002606
Dale Johannesen7f96f392008-03-08 01:41:42 +00002607 continue;
2608 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002609 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2610 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002611 // to memory. ArgOffset will be the address of the beginning
2612 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002613 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002614 unsigned VReg;
2615 if (isPPC64)
2616 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2617 else
2618 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002619 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002620 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002621 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002622 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002623 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002624 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002625 MemOps.push_back(Store);
2626 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002627 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002628 } else {
2629 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2630 break;
2631 }
2632 }
2633 continue;
2634 }
2635
Owen Anderson825b72b2009-08-11 20:47:22 +00002636 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002637 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002638 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002639 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002640 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002641 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002642 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002643 ++GPR_idx;
2644 } else {
2645 needsLoad = true;
2646 ArgSize = PtrByteSize;
2647 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002648 // All int arguments reserve stack space in the Darwin ABI.
2649 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002650 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002651 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002652 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002653 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002654 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002655 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002657
Bill Schmidt726c2372012-10-23 15:51:16 +00002658 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002659 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002660 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002661 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002662
Chris Lattnerc91a4752006-06-26 22:48:35 +00002663 ++GPR_idx;
2664 } else {
2665 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002666 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002667 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002668 // All int arguments reserve stack space in the Darwin ABI.
2669 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002670 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002671
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 case MVT::f32:
2673 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002674 // Every 4 bytes of argument space consumes one of the GPRs available for
2675 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002676 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002677 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002678 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002679 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002680 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002681 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002682 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002683
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002685 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002686 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002687 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002688
Dan Gohman98ca4f22009-08-05 01:29:28 +00002689 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002690 ++FPR_idx;
2691 } else {
2692 needsLoad = true;
2693 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002694
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002695 // All FP arguments reserve stack space in the Darwin ABI.
2696 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002697 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 case MVT::v4f32:
2699 case MVT::v4i32:
2700 case MVT::v8i16:
2701 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002702 // Note that vector arguments in registers don't reserve stack space,
2703 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002704 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002705 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002707 if (isVarArg) {
2708 while ((ArgOffset % 16) != 0) {
2709 ArgOffset += PtrByteSize;
2710 if (GPR_idx != Num_GPR_Regs)
2711 GPR_idx++;
2712 }
2713 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002714 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002715 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002716 ++VR_idx;
2717 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002718 if (!isVarArg && !isPPC64) {
2719 // Vectors go after all the nonvectors.
2720 CurArgOffset = VecArgOffset;
2721 VecArgOffset += 16;
2722 } else {
2723 // Vectors are aligned.
2724 ArgOffset = ((ArgOffset+15)/16)*16;
2725 CurArgOffset = ArgOffset;
2726 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002727 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002728 needsLoad = true;
2729 }
2730 break;
2731 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002732
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002733 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002734 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002735 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002736 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002737 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002738 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002739 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002740 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002741 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002742 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002743
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002745 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002746
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002747 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002748 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002749 // taking the difference between two stack areas will result in an aligned
2750 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002751 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002752
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002753 // If the function takes variable number of arguments, make a frame index for
2754 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002755 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002756 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002757
Dan Gohman1e93df62010-04-17 14:41:14 +00002758 FuncInfo->setVarArgsFrameIndex(
2759 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002760 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002761 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002762
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002763 // If this function is vararg, store any remaining integer argument regs
2764 // to their spots on the stack so that they may be loaded by deferencing the
2765 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002766 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002767 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002768
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002769 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002770 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002771 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002772 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002773
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002775 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2776 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002777 MemOps.push_back(Store);
2778 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002779 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002780 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002781 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002782 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002783
Dale Johannesen8419dd62008-03-07 20:27:40 +00002784 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002785 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002786 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002787
Dan Gohman98ca4f22009-08-05 01:29:28 +00002788 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002789}
2790
Bill Schmidt419f3762012-09-19 15:42:13 +00002791/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2792/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002793static unsigned
2794CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2795 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002796 bool isVarArg,
2797 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002798 const SmallVectorImpl<ISD::OutputArg>
2799 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002800 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002801 unsigned &nAltivecParamsAtEnd) {
2802 // Count how many bytes are to be pushed on the stack, including the linkage
2803 // area, and parameter passing area. We start with 24/48 bytes, which is
2804 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002805 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002806 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002807 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2808
2809 // Add up all the space actually used.
2810 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2811 // they all go in registers, but we must reserve stack space for them for
2812 // possible use by the caller. In varargs or 64-bit calls, parameters are
2813 // assigned stack space in order, with padding so Altivec parameters are
2814 // 16-byte aligned.
2815 nAltivecParamsAtEnd = 0;
2816 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002818 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002819 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002820 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2821 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822 if (!isVarArg && !isPPC64) {
2823 // Non-varargs Altivec parameters go after all the non-Altivec
2824 // parameters; handle those later so we know how much padding we need.
2825 nAltivecParamsAtEnd++;
2826 continue;
2827 }
2828 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2829 NumBytes = ((NumBytes+15)/16)*16;
2830 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002831 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002832 }
2833
2834 // Allow for Altivec parameters at the end, if needed.
2835 if (nAltivecParamsAtEnd) {
2836 NumBytes = ((NumBytes+15)/16)*16;
2837 NumBytes += 16*nAltivecParamsAtEnd;
2838 }
2839
2840 // The prolog code of the callee may store up to 8 GPR argument registers to
2841 // the stack, allowing va_start to index over them in memory if its varargs.
2842 // Because we cannot tell if this is needed on the caller side, we have to
2843 // conservatively assume that it is needed. As such, make sure we have at
2844 // least enough stack space for the caller to store the 8 GPRs.
2845 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002846 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002847
2848 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002849 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2850 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2851 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 unsigned AlignMask = TargetAlign-1;
2853 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2854 }
2855
2856 return NumBytes;
2857}
2858
2859/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002860/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002861static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002862 unsigned ParamSize) {
2863
Dale Johannesenb60d5192009-11-24 01:09:07 +00002864 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865
2866 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2867 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2868 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2869 // Remember only if the new adjustement is bigger.
2870 if (SPDiff < FI->getTailCallSPDelta())
2871 FI->setTailCallSPDelta(SPDiff);
2872
2873 return SPDiff;
2874}
2875
Dan Gohman98ca4f22009-08-05 01:29:28 +00002876/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2877/// for tail call optimization. Targets which want to do tail call
2878/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002879bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002881 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882 bool isVarArg,
2883 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002884 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002885 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002886 return false;
2887
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002888 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002889 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002890 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002891
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002893 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002894 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2895 // Functions containing by val parameters are not supported.
2896 for (unsigned i = 0; i != Ins.size(); i++) {
2897 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2898 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002899 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002900
2901 // Non PIC/GOT tail calls are supported.
2902 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2903 return true;
2904
2905 // At the moment we can only do local tail calls (in same module, hidden
2906 // or protected) if we are generating PIC.
2907 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2908 return G->getGlobal()->hasHiddenVisibility()
2909 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910 }
2911
2912 return false;
2913}
2914
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002915/// isCallCompatibleAddress - Return the immediate to use if the specified
2916/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002917static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002918 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2919 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002920
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002921 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002922 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002923 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002924 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002925
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002926 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002927 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002928}
2929
Dan Gohman844731a2008-05-13 00:00:25 +00002930namespace {
2931
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002932struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002933 SDValue Arg;
2934 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935 int FrameIdx;
2936
2937 TailCallArgumentInfo() : FrameIdx(0) {}
2938};
2939
Dan Gohman844731a2008-05-13 00:00:25 +00002940}
2941
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002942/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2943static void
2944StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002945 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002946 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002947 SmallVector<SDValue, 8> &MemOpChains,
2948 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002950 SDValue Arg = TailCallArgs[i].Arg;
2951 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 int FI = TailCallArgs[i].FrameIdx;
2953 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002954 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002955 MachinePointerInfo::getFixedStack(FI),
2956 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 }
2958}
2959
2960/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2961/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002962static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002963 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002964 SDValue Chain,
2965 SDValue OldRetAddr,
2966 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002967 int SPDiff,
2968 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002969 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002970 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002971 if (SPDiff) {
2972 // Calculate the new stack slot for the return address.
2973 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002974 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002975 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002976 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002977 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002978 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002979 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002980 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002981 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002982 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002983
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002984 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2985 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002986 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002987 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002988 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002989 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002990 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002991 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2992 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002993 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002994 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002995 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002996 }
2997 return Chain;
2998}
2999
3000/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3001/// the position of the argument.
3002static void
3003CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003004 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003005 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3006 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003007 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003008 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003010 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003011 TailCallArgumentInfo Info;
3012 Info.Arg = Arg;
3013 Info.FrameIdxOp = FIN;
3014 Info.FrameIdx = FI;
3015 TailCallArguments.push_back(Info);
3016}
3017
3018/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3019/// stack slot. Returns the chain as result and the loaded frame pointers in
3020/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003021SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003022 int SPDiff,
3023 SDValue Chain,
3024 SDValue &LROpOut,
3025 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003026 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003027 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003028 if (SPDiff) {
3029 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003030 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003031 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003032 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003033 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003034 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003035
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003036 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3037 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003038 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003039 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003040 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003041 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003042 Chain = SDValue(FPOpOut.getNode(), 1);
3043 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003044 }
3045 return Chain;
3046}
3047
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003048/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003049/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003050/// specified by the specific parameter attribute. The copy will be passed as
3051/// a byval function parameter.
3052/// Sometimes what we are copying is the end of a larger object, the part that
3053/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003054static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003055CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003056 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003057 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003059 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003060 false, false, MachinePointerInfo(0),
3061 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003062}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003063
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003064/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3065/// tail calls.
3066static void
Dan Gohman475871a2008-07-27 21:46:04 +00003067LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3068 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003069 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003070 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003071 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003072 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003073 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003074 if (!isTailCall) {
3075 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003076 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003077 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003078 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003079 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003080 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003081 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003082 DAG.getConstant(ArgOffset, PtrVT));
3083 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003084 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3085 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003086 // Calculate and remember argument location.
3087 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3088 TailCallArguments);
3089}
3090
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003091static
3092void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3093 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3094 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3095 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3096 MachineFunction &MF = DAG.getMachineFunction();
3097
3098 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3099 // might overwrite each other in case of tail call optimization.
3100 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003101 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003102 InFlag = SDValue();
3103 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3104 MemOpChains2, dl);
3105 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003107 &MemOpChains2[0], MemOpChains2.size());
3108
3109 // Store the return address to the appropriate stack slot.
3110 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3111 isPPC64, isDarwinABI, dl);
3112
3113 // Emit callseq_end just before tailcall node.
3114 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3115 DAG.getIntPtrConstant(0, true), InFlag);
3116 InFlag = Chain.getValue(1);
3117}
3118
3119static
3120unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3121 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3122 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003123 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003124 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003125
Chris Lattnerb9082582010-11-14 23:42:06 +00003126 bool isPPC64 = PPCSubTarget.isPPC64();
3127 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3128
Owen Andersone50ed302009-08-10 22:56:29 +00003129 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003131 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003132
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003133 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003134
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003135 bool needIndirectCall = true;
3136 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 // If this is an absolute destination address, use the munged value.
3138 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003139 needIndirectCall = false;
3140 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003141
Chris Lattnerb9082582010-11-14 23:42:06 +00003142 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3143 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3144 // Use indirect calls for ALL functions calls in JIT mode, since the
3145 // far-call stubs may be outside relocation limits for a BL instruction.
3146 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3147 unsigned OpFlags = 0;
3148 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003149 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003150 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003151 (G->getGlobal()->isDeclaration() ||
3152 G->getGlobal()->isWeakForLinker())) {
3153 // PC-relative references to external symbols should go through $stub,
3154 // unless we're building with the leopard linker or later, which
3155 // automatically synthesizes these stubs.
3156 OpFlags = PPCII::MO_DARWIN_STUB;
3157 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003158
Chris Lattnerb9082582010-11-14 23:42:06 +00003159 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3160 // every direct call is) turn it into a TargetGlobalAddress /
3161 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003162 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003163 Callee.getValueType(),
3164 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003165 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003166 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003167 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003168
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003169 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003170 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003171
Chris Lattnerb9082582010-11-14 23:42:06 +00003172 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003173 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003174 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003175 // PC-relative references to external symbols should go through $stub,
3176 // unless we're building with the leopard linker or later, which
3177 // automatically synthesizes these stubs.
3178 OpFlags = PPCII::MO_DARWIN_STUB;
3179 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003180
Chris Lattnerb9082582010-11-14 23:42:06 +00003181 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3182 OpFlags);
3183 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003184 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003185
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003186 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003187 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3188 // to do the call, we can't use PPCISD::CALL.
3189 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003190
3191 if (isSVR4ABI && isPPC64) {
3192 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3193 // entry point, but to the function descriptor (the function entry point
3194 // address is part of the function descriptor though).
3195 // The function descriptor is a three doubleword structure with the
3196 // following fields: function entry point, TOC base address and
3197 // environment pointer.
3198 // Thus for a call through a function pointer, the following actions need
3199 // to be performed:
3200 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003201 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003202 // 2. Load the address of the function entry point from the function
3203 // descriptor.
3204 // 3. Load the TOC of the callee from the function descriptor into r2.
3205 // 4. Load the environment pointer from the function descriptor into
3206 // r11.
3207 // 5. Branch to the function entry point address.
3208 // 6. On return of the callee, the TOC of the caller needs to be
3209 // restored (this is done in FinishCall()).
3210 //
3211 // All those operations are flagged together to ensure that no other
3212 // operations can be scheduled in between. E.g. without flagging the
3213 // operations together, a TOC access in the caller could be scheduled
3214 // between the load of the callee TOC and the branch to the callee, which
3215 // results in the TOC access going through the TOC of the callee instead
3216 // of going through the TOC of the caller, which leads to incorrect code.
3217
3218 // Load the address of the function entry point from the function
3219 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003220 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003221 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3222 InFlag.getNode() ? 3 : 2);
3223 Chain = LoadFuncPtr.getValue(1);
3224 InFlag = LoadFuncPtr.getValue(2);
3225
3226 // Load environment pointer into r11.
3227 // Offset of the environment pointer within the function descriptor.
3228 SDValue PtrOff = DAG.getIntPtrConstant(16);
3229
3230 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3231 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3232 InFlag);
3233 Chain = LoadEnvPtr.getValue(1);
3234 InFlag = LoadEnvPtr.getValue(2);
3235
3236 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3237 InFlag);
3238 Chain = EnvVal.getValue(0);
3239 InFlag = EnvVal.getValue(1);
3240
3241 // Load TOC of the callee into r2. We are using a target-specific load
3242 // with r2 hard coded, because the result of a target-independent load
3243 // would never go directly into r2, since r2 is a reserved register (which
3244 // prevents the register allocator from allocating it), resulting in an
3245 // additional register being allocated and an unnecessary move instruction
3246 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003247 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003248 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3249 Callee, InFlag);
3250 Chain = LoadTOCPtr.getValue(0);
3251 InFlag = LoadTOCPtr.getValue(1);
3252
3253 MTCTROps[0] = Chain;
3254 MTCTROps[1] = LoadFuncPtr;
3255 MTCTROps[2] = InFlag;
3256 }
3257
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003258 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3259 2 + (InFlag.getNode() != 0));
3260 InFlag = Chain.getValue(1);
3261
3262 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003264 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003265 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003266 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003267 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003268 // Add use of X11 (holding environment pointer)
3269 if (isSVR4ABI && isPPC64)
3270 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003271 // Add CTR register as callee so a bctr can be emitted later.
3272 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003273 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003274 }
3275
3276 // If this is a direct call, pass the chain and the callee.
3277 if (Callee.getNode()) {
3278 Ops.push_back(Chain);
3279 Ops.push_back(Callee);
3280 }
3281 // If this is a tail call add stack pointer delta.
3282 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003284
3285 // Add argument registers to the end of the list so that they are known live
3286 // into the call.
3287 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3288 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3289 RegsToPass[i].second.getValueType()));
3290
3291 return CallOpc;
3292}
3293
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003294static
3295bool isLocalCall(const SDValue &Callee)
3296{
3297 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003298 return !G->getGlobal()->isDeclaration() &&
3299 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003300 return false;
3301}
3302
Dan Gohman98ca4f22009-08-05 01:29:28 +00003303SDValue
3304PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003305 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003306 const SmallVectorImpl<ISD::InputArg> &Ins,
3307 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003308 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003309
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003310 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003311 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003312 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003313 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003314
3315 // Copy all of the result registers out of their specified physreg.
3316 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3317 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003318 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003319
3320 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3321 VA.getLocReg(), VA.getLocVT(), InFlag);
3322 Chain = Val.getValue(1);
3323 InFlag = Val.getValue(2);
3324
3325 switch (VA.getLocInfo()) {
3326 default: llvm_unreachable("Unknown loc info!");
3327 case CCValAssign::Full: break;
3328 case CCValAssign::AExt:
3329 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3330 break;
3331 case CCValAssign::ZExt:
3332 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3333 DAG.getValueType(VA.getValVT()));
3334 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3335 break;
3336 case CCValAssign::SExt:
3337 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3338 DAG.getValueType(VA.getValVT()));
3339 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3340 break;
3341 }
3342
3343 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003344 }
3345
Dan Gohman98ca4f22009-08-05 01:29:28 +00003346 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003347}
3348
Dan Gohman98ca4f22009-08-05 01:29:28 +00003349SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003350PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3351 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003352 SelectionDAG &DAG,
3353 SmallVector<std::pair<unsigned, SDValue>, 8>
3354 &RegsToPass,
3355 SDValue InFlag, SDValue Chain,
3356 SDValue &Callee,
3357 int SPDiff, unsigned NumBytes,
3358 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003359 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003360 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003361 SmallVector<SDValue, 8> Ops;
3362 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3363 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003364 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003365
Hal Finkel82b38212012-08-28 02:10:27 +00003366 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3367 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3368 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3369
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003370 // When performing tail call optimization the callee pops its arguments off
3371 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003372 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003373 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003374 (CallConv == CallingConv::Fast &&
3375 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003376
Roman Divackye46137f2012-03-06 16:41:49 +00003377 // Add a register mask operand representing the call-preserved registers.
3378 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3379 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3380 assert(Mask && "Missing call preserved mask for calling convention");
3381 Ops.push_back(DAG.getRegisterMask(Mask));
3382
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003383 if (InFlag.getNode())
3384 Ops.push_back(InFlag);
3385
3386 // Emit tail call.
3387 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003388 assert(((Callee.getOpcode() == ISD::Register &&
3389 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3390 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3391 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3392 isa<ConstantSDNode>(Callee)) &&
3393 "Expecting an global address, external symbol, absolute value or register");
3394
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003396 }
3397
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003398 // Add a NOP immediately after the branch instruction when using the 64-bit
3399 // SVR4 ABI. At link time, if caller and callee are in a different module and
3400 // thus have a different TOC, the call will be replaced with a call to a stub
3401 // function which saves the current TOC, loads the TOC of the callee and
3402 // branches to the callee. The NOP will be replaced with a load instruction
3403 // which restores the TOC of the caller from the TOC save slot of the current
3404 // stack frame. If caller and callee belong to the same module (and have the
3405 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003406
3407 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003408 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003409 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003410 // This is a call through a function pointer.
3411 // Restore the caller TOC from the save area into R2.
3412 // See PrepareCall() for more information about calls through function
3413 // pointers in the 64-bit SVR4 ABI.
3414 // We are using a target-specific load with r2 hard coded, because the
3415 // result of a target-independent load would never go directly into r2,
3416 // since r2 is a reserved register (which prevents the register allocator
3417 // from allocating it), resulting in an additional register being
3418 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003419 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003420 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003421 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003422 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003423 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003424 }
3425
Hal Finkel5b00cea2012-03-31 14:45:15 +00003426 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3427 InFlag = Chain.getValue(1);
3428
3429 if (needsTOCRestore) {
3430 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3431 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3432 InFlag = Chain.getValue(1);
3433 }
3434
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003435 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3436 DAG.getIntPtrConstant(BytesCalleePops, true),
3437 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003438 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003439 InFlag = Chain.getValue(1);
3440
Dan Gohman98ca4f22009-08-05 01:29:28 +00003441 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3442 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003443}
3444
Dan Gohman98ca4f22009-08-05 01:29:28 +00003445SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003446PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003447 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003448 SelectionDAG &DAG = CLI.DAG;
3449 DebugLoc &dl = CLI.DL;
3450 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3451 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3452 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3453 SDValue Chain = CLI.Chain;
3454 SDValue Callee = CLI.Callee;
3455 bool &isTailCall = CLI.IsTailCall;
3456 CallingConv::ID CallConv = CLI.CallConv;
3457 bool isVarArg = CLI.IsVarArg;
3458
Evan Cheng0c439eb2010-01-27 00:07:07 +00003459 if (isTailCall)
3460 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3461 Ins, DAG);
3462
Bill Schmidt726c2372012-10-23 15:51:16 +00003463 if (PPCSubTarget.isSVR4ABI()) {
3464 if (PPCSubTarget.isPPC64())
3465 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3466 isTailCall, Outs, OutVals, Ins,
3467 dl, DAG, InVals);
3468 else
3469 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3470 isTailCall, Outs, OutVals, Ins,
3471 dl, DAG, InVals);
3472 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003473
Bill Schmidt726c2372012-10-23 15:51:16 +00003474 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3475 isTailCall, Outs, OutVals, Ins,
3476 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003477}
3478
3479SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003480PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3481 CallingConv::ID CallConv, bool isVarArg,
3482 bool isTailCall,
3483 const SmallVectorImpl<ISD::OutputArg> &Outs,
3484 const SmallVectorImpl<SDValue> &OutVals,
3485 const SmallVectorImpl<ISD::InputArg> &Ins,
3486 DebugLoc dl, SelectionDAG &DAG,
3487 SmallVectorImpl<SDValue> &InVals) const {
3488 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003489 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003490
Dan Gohman98ca4f22009-08-05 01:29:28 +00003491 assert((CallConv == CallingConv::C ||
3492 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493
Tilmann Schellerffd02002009-07-03 06:45:56 +00003494 unsigned PtrByteSize = 4;
3495
3496 MachineFunction &MF = DAG.getMachineFunction();
3497
3498 // Mark this function as potentially containing a function that contains a
3499 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3500 // and restoring the callers stack pointer in this functions epilog. This is
3501 // done because by tail calling the called function might overwrite the value
3502 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003503 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3504 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003505 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003506
Tilmann Schellerffd02002009-07-03 06:45:56 +00003507 // Count how many bytes are to be pushed on the stack, including the linkage
3508 // area, parameter list area and the part of the local variable space which
3509 // contains copies of aggregates which are passed by value.
3510
3511 // Assign locations to all of the outgoing arguments.
3512 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003513 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003514 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003515
3516 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003517 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003518
3519 if (isVarArg) {
3520 // Handle fixed and variable vector arguments differently.
3521 // Fixed vector arguments go into registers as long as registers are
3522 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003523 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003524
Tilmann Schellerffd02002009-07-03 06:45:56 +00003525 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003526 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003527 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003528 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003529
Dan Gohman98ca4f22009-08-05 01:29:28 +00003530 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003531 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3532 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003533 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003534 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3535 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003536 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003537
Tilmann Schellerffd02002009-07-03 06:45:56 +00003538 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003539#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003540 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003541 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003542#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003543 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003544 }
3545 }
3546 } else {
3547 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003548 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003549 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003550
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551 // Assign locations to all of the outgoing aggregate by value arguments.
3552 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003553 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003554 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003555
3556 // Reserve stack space for the allocations in CCInfo.
3557 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3558
Bill Schmidt212af6a2013-02-06 17:33:58 +00003559 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003560
3561 // Size of the linkage area, parameter list area and the part of the local
3562 // space variable where copies of aggregates which are passed by value are
3563 // stored.
3564 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003565
Tilmann Schellerffd02002009-07-03 06:45:56 +00003566 // Calculate by how many bytes the stack has to be adjusted in case of tail
3567 // call optimization.
3568 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3569
3570 // Adjust the stack pointer for the new arguments...
3571 // These operations are automatically eliminated by the prolog/epilog pass
3572 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3573 SDValue CallSeqStart = Chain;
3574
3575 // Load the return address and frame pointer so it can be moved somewhere else
3576 // later.
3577 SDValue LROp, FPOp;
3578 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3579 dl);
3580
3581 // Set up a copy of the stack pointer for use loading and storing any
3582 // arguments that may not fit in the registers available for argument
3583 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003585
Tilmann Schellerffd02002009-07-03 06:45:56 +00003586 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3587 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3588 SmallVector<SDValue, 8> MemOpChains;
3589
Roman Divacky0aaa9192011-08-30 17:04:16 +00003590 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003591 // Walk the register/memloc assignments, inserting copies/loads.
3592 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3593 i != e;
3594 ++i) {
3595 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003596 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003597 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003598
Tilmann Schellerffd02002009-07-03 06:45:56 +00003599 if (Flags.isByVal()) {
3600 // Argument is an aggregate which is passed by value, thus we need to
3601 // create a copy of it in the local variable space of the current stack
3602 // frame (which is the stack frame of the caller) and pass the address of
3603 // this copy to the callee.
3604 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3605 CCValAssign &ByValVA = ByValArgLocs[j++];
3606 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003607
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 // Memory reserved in the local variable space of the callers stack frame.
3609 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003610
Tilmann Schellerffd02002009-07-03 06:45:56 +00003611 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3612 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003613
Tilmann Schellerffd02002009-07-03 06:45:56 +00003614 // Create a copy of the argument in the local area of the current
3615 // stack frame.
3616 SDValue MemcpyCall =
3617 CreateCopyOfByValArgument(Arg, PtrOff,
3618 CallSeqStart.getNode()->getOperand(0),
3619 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003620
Tilmann Schellerffd02002009-07-03 06:45:56 +00003621 // This must go outside the CALLSEQ_START..END.
3622 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3623 CallSeqStart.getNode()->getOperand(1));
3624 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3625 NewCallSeqStart.getNode());
3626 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003627
Tilmann Schellerffd02002009-07-03 06:45:56 +00003628 // Pass the address of the aggregate copy on the stack either in a
3629 // physical register or in the parameter list area of the current stack
3630 // frame to the callee.
3631 Arg = PtrOff;
3632 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003633
Tilmann Schellerffd02002009-07-03 06:45:56 +00003634 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003635 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003636 // Put argument in a physical register.
3637 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3638 } else {
3639 // Put argument in the parameter list area of the current stack frame.
3640 assert(VA.isMemLoc());
3641 unsigned LocMemOffset = VA.getLocMemOffset();
3642
3643 if (!isTailCall) {
3644 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3645 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3646
3647 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003648 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003649 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003650 } else {
3651 // Calculate and remember argument location.
3652 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3653 TailCallArguments);
3654 }
3655 }
3656 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003657
Tilmann Schellerffd02002009-07-03 06:45:56 +00003658 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003660 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003661
Tilmann Schellerffd02002009-07-03 06:45:56 +00003662 // Build a sequence of copy-to-reg nodes chained together with token chain
3663 // and flag operands which copy the outgoing args into the appropriate regs.
3664 SDValue InFlag;
3665 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3666 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3667 RegsToPass[i].second, InFlag);
3668 InFlag = Chain.getValue(1);
3669 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003670
Hal Finkel82b38212012-08-28 02:10:27 +00003671 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3672 // registers.
3673 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003674 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3675 SDValue Ops[] = { Chain, InFlag };
3676
Hal Finkel82b38212012-08-28 02:10:27 +00003677 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003678 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3679
Hal Finkel82b38212012-08-28 02:10:27 +00003680 InFlag = Chain.getValue(1);
3681 }
3682
Chris Lattnerb9082582010-11-14 23:42:06 +00003683 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003684 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3685 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003686
Dan Gohman98ca4f22009-08-05 01:29:28 +00003687 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3688 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3689 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003690}
3691
Bill Schmidt726c2372012-10-23 15:51:16 +00003692// Copy an argument into memory, being careful to do this outside the
3693// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003694SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003695PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3696 SDValue CallSeqStart,
3697 ISD::ArgFlagsTy Flags,
3698 SelectionDAG &DAG,
3699 DebugLoc dl) const {
3700 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3701 CallSeqStart.getNode()->getOperand(0),
3702 Flags, DAG, dl);
3703 // The MEMCPY must go outside the CALLSEQ_START..END.
3704 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3705 CallSeqStart.getNode()->getOperand(1));
3706 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3707 NewCallSeqStart.getNode());
3708 return NewCallSeqStart;
3709}
3710
3711SDValue
3712PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003713 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003714 bool isTailCall,
3715 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003716 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003717 const SmallVectorImpl<ISD::InputArg> &Ins,
3718 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003719 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003720
Bill Schmidt726c2372012-10-23 15:51:16 +00003721 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003722
Bill Schmidt726c2372012-10-23 15:51:16 +00003723 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3724 unsigned PtrByteSize = 8;
3725
3726 MachineFunction &MF = DAG.getMachineFunction();
3727
3728 // Mark this function as potentially containing a function that contains a
3729 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3730 // and restoring the callers stack pointer in this functions epilog. This is
3731 // done because by tail calling the called function might overwrite the value
3732 // in this function's (MF) stack pointer stack slot 0(SP).
3733 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3734 CallConv == CallingConv::Fast)
3735 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3736
3737 unsigned nAltivecParamsAtEnd = 0;
3738
3739 // Count how many bytes are to be pushed on the stack, including the linkage
3740 // area, and parameter passing area. We start with at least 48 bytes, which
3741 // is reserved space for [SP][CR][LR][3 x unused].
3742 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3743 // of this call.
3744 unsigned NumBytes =
3745 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3746 Outs, OutVals, nAltivecParamsAtEnd);
3747
3748 // Calculate by how many bytes the stack has to be adjusted in case of tail
3749 // call optimization.
3750 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3751
3752 // To protect arguments on the stack from being clobbered in a tail call,
3753 // force all the loads to happen before doing any other lowering.
3754 if (isTailCall)
3755 Chain = DAG.getStackArgumentTokenFactor(Chain);
3756
3757 // Adjust the stack pointer for the new arguments...
3758 // These operations are automatically eliminated by the prolog/epilog pass
3759 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3760 SDValue CallSeqStart = Chain;
3761
3762 // Load the return address and frame pointer so it can be move somewhere else
3763 // later.
3764 SDValue LROp, FPOp;
3765 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3766 dl);
3767
3768 // Set up a copy of the stack pointer for use loading and storing any
3769 // arguments that may not fit in the registers available for argument
3770 // passing.
3771 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3772
3773 // Figure out which arguments are going to go in registers, and which in
3774 // memory. Also, if this is a vararg function, floating point operations
3775 // must be stored to our stack, and loaded into integer regs as well, if
3776 // any integer regs are available for argument passing.
3777 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3778 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3779
3780 static const uint16_t GPR[] = {
3781 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3782 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3783 };
3784 static const uint16_t *FPR = GetFPR();
3785
3786 static const uint16_t VR[] = {
3787 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3788 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3789 };
3790 const unsigned NumGPRs = array_lengthof(GPR);
3791 const unsigned NumFPRs = 13;
3792 const unsigned NumVRs = array_lengthof(VR);
3793
3794 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3795 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3796
3797 SmallVector<SDValue, 8> MemOpChains;
3798 for (unsigned i = 0; i != NumOps; ++i) {
3799 SDValue Arg = OutVals[i];
3800 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3801
3802 // PtrOff will be used to store the current argument to the stack if a
3803 // register cannot be found for it.
3804 SDValue PtrOff;
3805
3806 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3807
3808 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3809
3810 // Promote integers to 64-bit values.
3811 if (Arg.getValueType() == MVT::i32) {
3812 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3813 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3814 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3815 }
3816
3817 // FIXME memcpy is used way more than necessary. Correctness first.
3818 // Note: "by value" is code for passing a structure by value, not
3819 // basic types.
3820 if (Flags.isByVal()) {
3821 // Note: Size includes alignment padding, so
3822 // struct x { short a; char b; }
3823 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3824 // These are the proper values we need for right-justifying the
3825 // aggregate in a parameter register.
3826 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003827
3828 // An empty aggregate parameter takes up no storage and no
3829 // registers.
3830 if (Size == 0)
3831 continue;
3832
Bill Schmidt726c2372012-10-23 15:51:16 +00003833 // All aggregates smaller than 8 bytes must be passed right-justified.
3834 if (Size==1 || Size==2 || Size==4) {
3835 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3836 if (GPR_idx != NumGPRs) {
3837 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3838 MachinePointerInfo(), VT,
3839 false, false, 0);
3840 MemOpChains.push_back(Load.getValue(1));
3841 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3842
3843 ArgOffset += PtrByteSize;
3844 continue;
3845 }
3846 }
3847
3848 if (GPR_idx == NumGPRs && Size < 8) {
3849 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3850 PtrOff.getValueType());
3851 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3852 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3853 CallSeqStart,
3854 Flags, DAG, dl);
3855 ArgOffset += PtrByteSize;
3856 continue;
3857 }
3858 // Copy entire object into memory. There are cases where gcc-generated
3859 // code assumes it is there, even if it could be put entirely into
3860 // registers. (This is not what the doc says.)
3861
3862 // FIXME: The above statement is likely due to a misunderstanding of the
3863 // documents. All arguments must be copied into the parameter area BY
3864 // THE CALLEE in the event that the callee takes the address of any
3865 // formal argument. That has not yet been implemented. However, it is
3866 // reasonable to use the stack area as a staging area for the register
3867 // load.
3868
3869 // Skip this for small aggregates, as we will use the same slot for a
3870 // right-justified copy, below.
3871 if (Size >= 8)
3872 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3873 CallSeqStart,
3874 Flags, DAG, dl);
3875
3876 // When a register is available, pass a small aggregate right-justified.
3877 if (Size < 8 && GPR_idx != NumGPRs) {
3878 // The easiest way to get this right-justified in a register
3879 // is to copy the structure into the rightmost portion of a
3880 // local variable slot, then load the whole slot into the
3881 // register.
3882 // FIXME: The memcpy seems to produce pretty awful code for
3883 // small aggregates, particularly for packed ones.
3884 // FIXME: It would be preferable to use the slot in the
3885 // parameter save area instead of a new local variable.
3886 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3887 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3888 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3889 CallSeqStart,
3890 Flags, DAG, dl);
3891
3892 // Load the slot into the register.
3893 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3894 MachinePointerInfo(),
3895 false, false, false, 0);
3896 MemOpChains.push_back(Load.getValue(1));
3897 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3898
3899 // Done with this argument.
3900 ArgOffset += PtrByteSize;
3901 continue;
3902 }
3903
3904 // For aggregates larger than PtrByteSize, copy the pieces of the
3905 // object that fit into registers from the parameter save area.
3906 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3907 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3908 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3909 if (GPR_idx != NumGPRs) {
3910 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3911 MachinePointerInfo(),
3912 false, false, false, 0);
3913 MemOpChains.push_back(Load.getValue(1));
3914 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3915 ArgOffset += PtrByteSize;
3916 } else {
3917 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3918 break;
3919 }
3920 }
3921 continue;
3922 }
3923
3924 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3925 default: llvm_unreachable("Unexpected ValueType for argument!");
3926 case MVT::i32:
3927 case MVT::i64:
3928 if (GPR_idx != NumGPRs) {
3929 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3930 } else {
3931 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3932 true, isTailCall, false, MemOpChains,
3933 TailCallArguments, dl);
3934 }
3935 ArgOffset += PtrByteSize;
3936 break;
3937 case MVT::f32:
3938 case MVT::f64:
3939 if (FPR_idx != NumFPRs) {
3940 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3941
3942 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003943 // A single float or an aggregate containing only a single float
3944 // must be passed right-justified in the stack doubleword, and
3945 // in the GPR, if one is available.
3946 SDValue StoreOff;
3947 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3948 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3949 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3950 } else
3951 StoreOff = PtrOff;
3952
3953 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003954 MachinePointerInfo(), false, false, 0);
3955 MemOpChains.push_back(Store);
3956
3957 // Float varargs are always shadowed in available integer registers
3958 if (GPR_idx != NumGPRs) {
3959 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3960 MachinePointerInfo(), false, false,
3961 false, 0);
3962 MemOpChains.push_back(Load.getValue(1));
3963 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3964 }
3965 } else if (GPR_idx != NumGPRs)
3966 // If we have any FPRs remaining, we may also have GPRs remaining.
3967 ++GPR_idx;
3968 } else {
3969 // Single-precision floating-point values are mapped to the
3970 // second (rightmost) word of the stack doubleword.
3971 if (Arg.getValueType() == MVT::f32) {
3972 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3973 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3974 }
3975
3976 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3977 true, isTailCall, false, MemOpChains,
3978 TailCallArguments, dl);
3979 }
3980 ArgOffset += 8;
3981 break;
3982 case MVT::v4f32:
3983 case MVT::v4i32:
3984 case MVT::v8i16:
3985 case MVT::v16i8:
3986 if (isVarArg) {
3987 // These go aligned on the stack, or in the corresponding R registers
3988 // when within range. The Darwin PPC ABI doc claims they also go in
3989 // V registers; in fact gcc does this only for arguments that are
3990 // prototyped, not for those that match the ... We do it for all
3991 // arguments, seems to work.
3992 while (ArgOffset % 16 !=0) {
3993 ArgOffset += PtrByteSize;
3994 if (GPR_idx != NumGPRs)
3995 GPR_idx++;
3996 }
3997 // We could elide this store in the case where the object fits
3998 // entirely in R registers. Maybe later.
3999 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4000 DAG.getConstant(ArgOffset, PtrVT));
4001 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4002 MachinePointerInfo(), false, false, 0);
4003 MemOpChains.push_back(Store);
4004 if (VR_idx != NumVRs) {
4005 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4006 MachinePointerInfo(),
4007 false, false, false, 0);
4008 MemOpChains.push_back(Load.getValue(1));
4009 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4010 }
4011 ArgOffset += 16;
4012 for (unsigned i=0; i<16; i+=PtrByteSize) {
4013 if (GPR_idx == NumGPRs)
4014 break;
4015 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4016 DAG.getConstant(i, PtrVT));
4017 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4018 false, false, false, 0);
4019 MemOpChains.push_back(Load.getValue(1));
4020 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4021 }
4022 break;
4023 }
4024
4025 // Non-varargs Altivec params generally go in registers, but have
4026 // stack space allocated at the end.
4027 if (VR_idx != NumVRs) {
4028 // Doesn't have GPR space allocated.
4029 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4030 } else {
4031 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4032 true, isTailCall, true, MemOpChains,
4033 TailCallArguments, dl);
4034 ArgOffset += 16;
4035 }
4036 break;
4037 }
4038 }
4039
4040 if (!MemOpChains.empty())
4041 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4042 &MemOpChains[0], MemOpChains.size());
4043
4044 // Check if this is an indirect call (MTCTR/BCTRL).
4045 // See PrepareCall() for more information about calls through function
4046 // pointers in the 64-bit SVR4 ABI.
4047 if (!isTailCall &&
4048 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4049 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4050 !isBLACompatibleAddress(Callee, DAG)) {
4051 // Load r2 into a virtual register and store it to the TOC save area.
4052 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4053 // TOC save area offset.
4054 SDValue PtrOff = DAG.getIntPtrConstant(40);
4055 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4056 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4057 false, false, 0);
4058 // R12 must contain the address of an indirect callee. This does not
4059 // mean the MTCTR instruction must use R12; it's easier to model this
4060 // as an extra parameter, so do that.
4061 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4062 }
4063
4064 // Build a sequence of copy-to-reg nodes chained together with token chain
4065 // and flag operands which copy the outgoing args into the appropriate regs.
4066 SDValue InFlag;
4067 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4068 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4069 RegsToPass[i].second, InFlag);
4070 InFlag = Chain.getValue(1);
4071 }
4072
4073 if (isTailCall)
4074 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4075 FPOp, true, TailCallArguments);
4076
4077 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4078 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4079 Ins, InVals);
4080}
4081
4082SDValue
4083PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4084 CallingConv::ID CallConv, bool isVarArg,
4085 bool isTailCall,
4086 const SmallVectorImpl<ISD::OutputArg> &Outs,
4087 const SmallVectorImpl<SDValue> &OutVals,
4088 const SmallVectorImpl<ISD::InputArg> &Ins,
4089 DebugLoc dl, SelectionDAG &DAG,
4090 SmallVectorImpl<SDValue> &InVals) const {
4091
4092 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004093
Owen Andersone50ed302009-08-10 22:56:29 +00004094 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004096 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004097
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004098 MachineFunction &MF = DAG.getMachineFunction();
4099
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004100 // Mark this function as potentially containing a function that contains a
4101 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4102 // and restoring the callers stack pointer in this functions epilog. This is
4103 // done because by tail calling the called function might overwrite the value
4104 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004105 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4106 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004107 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4108
4109 unsigned nAltivecParamsAtEnd = 0;
4110
Chris Lattnerabde4602006-05-16 22:56:08 +00004111 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004112 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004113 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004114 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004115 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004116 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004117 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004118
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004119 // Calculate by how many bytes the stack has to be adjusted in case of tail
4120 // call optimization.
4121 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004122
Dan Gohman98ca4f22009-08-05 01:29:28 +00004123 // To protect arguments on the stack from being clobbered in a tail call,
4124 // force all the loads to happen before doing any other lowering.
4125 if (isTailCall)
4126 Chain = DAG.getStackArgumentTokenFactor(Chain);
4127
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004128 // Adjust the stack pointer for the new arguments...
4129 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004130 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004131 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004132
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004133 // Load the return address and frame pointer so it can be move somewhere else
4134 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004135 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004136 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4137 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004138
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004139 // Set up a copy of the stack pointer for use loading and storing any
4140 // arguments that may not fit in the registers available for argument
4141 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004142 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004143 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004145 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004147
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004148 // Figure out which arguments are going to go in registers, and which in
4149 // memory. Also, if this is a vararg function, floating point operations
4150 // must be stored to our stack, and loaded into integer regs as well, if
4151 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004152 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004153 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004154
Craig Topperb78ca422012-03-11 07:16:55 +00004155 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004156 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4157 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4158 };
Craig Topperb78ca422012-03-11 07:16:55 +00004159 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004160 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4161 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4162 };
Craig Topperb78ca422012-03-11 07:16:55 +00004163 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004164
Craig Topperb78ca422012-03-11 07:16:55 +00004165 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004166 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4167 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4168 };
Owen Anderson718cb662007-09-07 04:06:50 +00004169 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004170 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004171 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004172
Craig Topperb78ca422012-03-11 07:16:55 +00004173 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004174
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004175 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004176 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4177
Dan Gohman475871a2008-07-27 21:46:04 +00004178 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004179 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004180 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004181 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004182
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004183 // PtrOff will be used to store the current argument to the stack if a
4184 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004185 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004186
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004187 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004188
Dale Johannesen39355f92009-02-04 02:34:38 +00004189 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004190
4191 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004193 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4194 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004196 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004197
Dale Johannesen8419dd62008-03-07 20:27:40 +00004198 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004199 // Note: "by value" is code for passing a structure by value, not
4200 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004201 if (Flags.isByVal()) {
4202 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004203 // Very small objects are passed right-justified. Everything else is
4204 // passed left-justified.
4205 if (Size==1 || Size==2) {
4206 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004207 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004208 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004209 MachinePointerInfo(), VT,
4210 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004211 MemOpChains.push_back(Load.getValue(1));
4212 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004213
4214 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004215 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004216 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4217 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004218 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004219 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4220 CallSeqStart,
4221 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004222 ArgOffset += PtrByteSize;
4223 }
4224 continue;
4225 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004226 // Copy entire object into memory. There are cases where gcc-generated
4227 // code assumes it is there, even if it could be put entirely into
4228 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004229 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4230 CallSeqStart,
4231 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004232
4233 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4234 // copy the pieces of the object that fit into registers from the
4235 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004236 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004237 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004238 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004239 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004240 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4241 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004242 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004243 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004244 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004245 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004246 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004247 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004248 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004249 }
4250 }
4251 continue;
4252 }
4253
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004255 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 case MVT::i32:
4257 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004258 if (GPR_idx != NumGPRs) {
4259 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004260 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004261 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4262 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004263 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004264 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004265 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004266 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 case MVT::f32:
4268 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004269 if (FPR_idx != NumFPRs) {
4270 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4271
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004272 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004273 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4274 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004275 MemOpChains.push_back(Store);
4276
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004277 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004278 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004279 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004280 MachinePointerInfo(), false, false,
4281 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004282 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004283 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004284 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004286 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004287 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004288 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4289 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004290 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004291 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004292 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004293 }
4294 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004295 // If we have any FPRs remaining, we may also have GPRs remaining.
4296 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4297 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004298 if (GPR_idx != NumGPRs)
4299 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004301 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4302 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004303 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004304 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004305 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4306 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004307 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004308 if (isPPC64)
4309 ArgOffset += 8;
4310 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004312 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 case MVT::v4f32:
4314 case MVT::v4i32:
4315 case MVT::v8i16:
4316 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004317 if (isVarArg) {
4318 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004319 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004320 // V registers; in fact gcc does this only for arguments that are
4321 // prototyped, not for those that match the ... We do it for all
4322 // arguments, seems to work.
4323 while (ArgOffset % 16 !=0) {
4324 ArgOffset += PtrByteSize;
4325 if (GPR_idx != NumGPRs)
4326 GPR_idx++;
4327 }
4328 // We could elide this store in the case where the object fits
4329 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004330 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004331 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004332 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4333 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004334 MemOpChains.push_back(Store);
4335 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004336 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004337 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004338 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004339 MemOpChains.push_back(Load.getValue(1));
4340 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4341 }
4342 ArgOffset += 16;
4343 for (unsigned i=0; i<16; i+=PtrByteSize) {
4344 if (GPR_idx == NumGPRs)
4345 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004346 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004347 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004348 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004349 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004350 MemOpChains.push_back(Load.getValue(1));
4351 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4352 }
4353 break;
4354 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004355
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004356 // Non-varargs Altivec params generally go in registers, but have
4357 // stack space allocated at the end.
4358 if (VR_idx != NumVRs) {
4359 // Doesn't have GPR space allocated.
4360 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4361 } else if (nAltivecParamsAtEnd==0) {
4362 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004363 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4364 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004365 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004366 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004367 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004368 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004369 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004370 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004371 // If all Altivec parameters fit in registers, as they usually do,
4372 // they get stack space following the non-Altivec parameters. We
4373 // don't track this here because nobody below needs it.
4374 // If there are more Altivec parameters than fit in registers emit
4375 // the stores here.
4376 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4377 unsigned j = 0;
4378 // Offset is aligned; skip 1st 12 params which go in V registers.
4379 ArgOffset = ((ArgOffset+15)/16)*16;
4380 ArgOffset += 12*16;
4381 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004382 SDValue Arg = OutVals[i];
4383 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4385 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004386 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004387 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004388 // We are emitting Altivec params in order.
4389 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4390 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004391 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004392 ArgOffset += 16;
4393 }
4394 }
4395 }
4396 }
4397
Chris Lattner9a2a4972006-05-17 06:01:33 +00004398 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004399 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004400 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004401
Dale Johannesenf7b73042010-03-09 20:15:42 +00004402 // On Darwin, R12 must contain the address of an indirect callee. This does
4403 // not mean the MTCTR instruction must use R12; it's easier to model this as
4404 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004405 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004406 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4407 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4408 !isBLACompatibleAddress(Callee, DAG))
4409 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4410 PPC::R12), Callee));
4411
Chris Lattner9a2a4972006-05-17 06:01:33 +00004412 // Build a sequence of copy-to-reg nodes chained together with token chain
4413 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004414 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004415 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004416 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004417 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004418 InFlag = Chain.getValue(1);
4419 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Chris Lattnerb9082582010-11-14 23:42:06 +00004421 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004422 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4423 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004424
Dan Gohman98ca4f22009-08-05 01:29:28 +00004425 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4426 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4427 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004428}
4429
Hal Finkeld712f932011-10-14 19:51:36 +00004430bool
4431PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4432 MachineFunction &MF, bool isVarArg,
4433 const SmallVectorImpl<ISD::OutputArg> &Outs,
4434 LLVMContext &Context) const {
4435 SmallVector<CCValAssign, 16> RVLocs;
4436 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4437 RVLocs, Context);
4438 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4439}
4440
Dan Gohman98ca4f22009-08-05 01:29:28 +00004441SDValue
4442PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004443 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004444 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004445 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004446 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004447
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004448 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004449 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004450 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004451 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004452
Dan Gohman475871a2008-07-27 21:46:04 +00004453 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004454 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004455
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004456 // Copy the result values into the output registers.
4457 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4458 CCValAssign &VA = RVLocs[i];
4459 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004460
4461 SDValue Arg = OutVals[i];
4462
4463 switch (VA.getLocInfo()) {
4464 default: llvm_unreachable("Unknown loc info!");
4465 case CCValAssign::Full: break;
4466 case CCValAssign::AExt:
4467 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4468 break;
4469 case CCValAssign::ZExt:
4470 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4471 break;
4472 case CCValAssign::SExt:
4473 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4474 break;
4475 }
4476
4477 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004478 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004479 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004480 }
4481
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004482 RetOps[0] = Chain; // Update chain.
4483
4484 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004485 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004486 RetOps.push_back(Flag);
4487
4488 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4489 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004490}
4491
Dan Gohman475871a2008-07-27 21:46:04 +00004492SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004493 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004494 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004495 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004496
Jim Laskeyefc7e522006-12-04 22:04:42 +00004497 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004498 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004499
4500 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004501 bool isPPC64 = Subtarget.isPPC64();
4502 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004503 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004504
4505 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004506 SDValue Chain = Op.getOperand(0);
4507 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004508
Jim Laskeyefc7e522006-12-04 22:04:42 +00004509 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004510 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4511 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004512 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004513
Jim Laskeyefc7e522006-12-04 22:04:42 +00004514 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004515 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Jim Laskeyefc7e522006-12-04 22:04:42 +00004517 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004518 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004519 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004520}
4521
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004522
4523
Dan Gohman475871a2008-07-27 21:46:04 +00004524SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004525PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004526 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004527 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004528 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004529 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004530
4531 // Get current frame pointer save index. The users of this index will be
4532 // primarily DYNALLOC instructions.
4533 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4534 int RASI = FI->getReturnAddrSaveIndex();
4535
4536 // If the frame pointer save index hasn't been defined yet.
4537 if (!RASI) {
4538 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004539 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004540 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004541 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004542 // Save the result.
4543 FI->setReturnAddrSaveIndex(RASI);
4544 }
4545 return DAG.getFrameIndex(RASI, PtrVT);
4546}
4547
Dan Gohman475871a2008-07-27 21:46:04 +00004548SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004549PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4550 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004551 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004552 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004553 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004554
4555 // Get current frame pointer save index. The users of this index will be
4556 // primarily DYNALLOC instructions.
4557 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4558 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004559
Jim Laskey2f616bf2006-11-16 22:43:37 +00004560 // If the frame pointer save index hasn't been defined yet.
4561 if (!FPSI) {
4562 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004563 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004564 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004565
Jim Laskey2f616bf2006-11-16 22:43:37 +00004566 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004567 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004568 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004569 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004570 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004571 return DAG.getFrameIndex(FPSI, PtrVT);
4572}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004573
Dan Gohman475871a2008-07-27 21:46:04 +00004574SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004575 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004576 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004577 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004578 SDValue Chain = Op.getOperand(0);
4579 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004580 DebugLoc dl = Op.getDebugLoc();
4581
Jim Laskey2f616bf2006-11-16 22:43:37 +00004582 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004583 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004584 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004585 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004586 DAG.getConstant(0, PtrVT), Size);
4587 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004588 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004589 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004590 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004592 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004593}
4594
Hal Finkel7ee74a62013-03-21 21:37:52 +00004595SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4596 SelectionDAG &DAG) const {
4597 DebugLoc DL = Op.getDebugLoc();
4598 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4599 DAG.getVTList(MVT::i32, MVT::Other),
4600 Op.getOperand(0), Op.getOperand(1));
4601}
4602
4603SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4604 SelectionDAG &DAG) const {
4605 DebugLoc DL = Op.getDebugLoc();
4606 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4607 Op.getOperand(0), Op.getOperand(1));
4608}
4609
Chris Lattner1a635d62006-04-14 06:01:58 +00004610/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4611/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004612SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004613 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004614 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4615 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004616 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004617
Chris Lattner1a635d62006-04-14 06:01:58 +00004618 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004619
Chris Lattner1a635d62006-04-14 06:01:58 +00004620 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004621 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004622
Owen Andersone50ed302009-08-10 22:56:29 +00004623 EVT ResVT = Op.getValueType();
4624 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004625 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4626 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004627 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004628
Chris Lattner1a635d62006-04-14 06:01:58 +00004629 // If the RHS of the comparison is a 0.0, we don't need to do the
4630 // subtraction at all.
4631 if (isFloatingPointZero(RHS))
4632 switch (CC) {
4633 default: break; // SETUO etc aren't handled by fsel.
4634 case ISD::SETULT:
4635 case ISD::SETLT:
4636 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004637 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004638 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4640 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004641 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004642 case ISD::SETUGT:
4643 case ISD::SETGT:
4644 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004645 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004646 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4648 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004649 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004651 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004652
Dan Gohman475871a2008-07-27 21:46:04 +00004653 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004654 switch (CC) {
4655 default: break; // SETUO etc aren't handled by fsel.
4656 case ISD::SETULT:
4657 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004658 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4660 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004661 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004662 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004663 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004664 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004665 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4666 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004667 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004668 case ISD::SETUGT:
4669 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004670 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4672 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004673 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004674 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004675 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004676 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4678 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004679 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004680 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004681 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004682}
4683
Chris Lattner1f873002007-11-28 18:44:47 +00004684// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004685SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004686 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004687 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004688 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 if (Src.getValueType() == MVT::f32)
4690 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004691
Dan Gohman475871a2008-07-27 21:46:04 +00004692 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004694 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004696 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004697 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004699 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 case MVT::i64:
4701 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004702 break;
4703 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004704
Chris Lattner1a635d62006-04-14 06:01:58 +00004705 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004707
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004708 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004709 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4710 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004711
4712 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4713 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004715 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004716 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004717 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004718 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004719}
4720
Dan Gohmand858e902010-04-17 15:26:15 +00004721SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4722 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004723 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004724 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004726 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004727
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004729 SDValue SINT = Op.getOperand(0);
4730 // When converting to single-precision, we actually need to convert
4731 // to double-precision first and then round to single-precision.
4732 // To avoid double-rounding effects during that operation, we have
4733 // to prepare the input operand. Bits that might be truncated when
4734 // converting to double-precision are replaced by a bit that won't
4735 // be lost at this stage, but is below the single-precision rounding
4736 // position.
4737 //
4738 // However, if -enable-unsafe-fp-math is in effect, accept double
4739 // rounding to avoid the extra overhead.
4740 if (Op.getValueType() == MVT::f32 &&
4741 !DAG.getTarget().Options.UnsafeFPMath) {
4742
4743 // Twiddle input to make sure the low 11 bits are zero. (If this
4744 // is the case, we are guaranteed the value will fit into the 53 bit
4745 // mantissa of an IEEE double-precision value without rounding.)
4746 // If any of those low 11 bits were not zero originally, make sure
4747 // bit 12 (value 2048) is set instead, so that the final rounding
4748 // to single-precision gets the correct result.
4749 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4750 SINT, DAG.getConstant(2047, MVT::i64));
4751 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4752 Round, DAG.getConstant(2047, MVT::i64));
4753 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4754 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4755 Round, DAG.getConstant(-2048, MVT::i64));
4756
4757 // However, we cannot use that value unconditionally: if the magnitude
4758 // of the input value is small, the bit-twiddling we did above might
4759 // end up visibly changing the output. Fortunately, in that case, we
4760 // don't need to twiddle bits since the original input will convert
4761 // exactly to double-precision floating-point already. Therefore,
4762 // construct a conditional to use the original value if the top 11
4763 // bits are all sign-bit copies, and use the rounded value computed
4764 // above otherwise.
4765 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4766 SINT, DAG.getConstant(53, MVT::i32));
4767 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4768 Cond, DAG.getConstant(1, MVT::i64));
4769 Cond = DAG.getSetCC(dl, MVT::i32,
4770 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4771
4772 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4773 }
4774 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4776 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004777 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004779 return FP;
4780 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004781
Owen Anderson825b72b2009-08-11 20:47:22 +00004782 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004783 "Unhandled SINT_TO_FP type in custom expander!");
4784 // Since we only generate this in 64-bit mode, we can take advantage of
4785 // 64-bit registers. In particular, sign extend the input value into the
4786 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4787 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004788 MachineFunction &MF = DAG.getMachineFunction();
4789 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004790 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004791 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004792 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004793
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004795 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004796
Chris Lattner1a635d62006-04-14 06:01:58 +00004797 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004798 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004799 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004800 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004801 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4802 SDValue Store =
4803 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4804 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004805 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004806 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004807 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004808
Chris Lattner1a635d62006-04-14 06:01:58 +00004809 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4811 if (Op.getValueType() == MVT::f32)
4812 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004813 return FP;
4814}
4815
Dan Gohmand858e902010-04-17 15:26:15 +00004816SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4817 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004818 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004819 /*
4820 The rounding mode is in bits 30:31 of FPSR, and has the following
4821 settings:
4822 00 Round to nearest
4823 01 Round to 0
4824 10 Round to +inf
4825 11 Round to -inf
4826
4827 FLT_ROUNDS, on the other hand, expects the following:
4828 -1 Undefined
4829 0 Round to 0
4830 1 Round to nearest
4831 2 Round to +inf
4832 3 Round to -inf
4833
4834 To perform the conversion, we do:
4835 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4836 */
4837
4838 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004839 EVT VT = Op.getValueType();
4840 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004842
4843 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004844 EVT NodeTys[] = {
4845 MVT::f64, // return register
4846 MVT::Glue // unused in this context
4847 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004848 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004849
4850 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004851 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004852 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004853 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004854 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004855
4856 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004857 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004858 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004859 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004860 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004861
4862 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004863 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004864 DAG.getNode(ISD::AND, dl, MVT::i32,
4865 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004866 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 DAG.getNode(ISD::SRL, dl, MVT::i32,
4868 DAG.getNode(ISD::AND, dl, MVT::i32,
4869 DAG.getNode(ISD::XOR, dl, MVT::i32,
4870 CWD, DAG.getConstant(3, MVT::i32)),
4871 DAG.getConstant(3, MVT::i32)),
4872 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004873
Dan Gohman475871a2008-07-27 21:46:04 +00004874 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004876
Duncan Sands83ec4b62008-06-06 12:08:01 +00004877 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004878 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004879}
4880
Dan Gohmand858e902010-04-17 15:26:15 +00004881SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004882 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004883 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004884 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004885 assert(Op.getNumOperands() == 3 &&
4886 VT == Op.getOperand(1).getValueType() &&
4887 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004888
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004889 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004890 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004891 SDValue Lo = Op.getOperand(0);
4892 SDValue Hi = Op.getOperand(1);
4893 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004894 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004895
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004896 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004897 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004898 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4899 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4900 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4901 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004902 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004903 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4904 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4905 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004906 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004907 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004908}
4909
Dan Gohmand858e902010-04-17 15:26:15 +00004910SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004911 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004912 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004913 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004914 assert(Op.getNumOperands() == 3 &&
4915 VT == Op.getOperand(1).getValueType() &&
4916 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004917
Dan Gohman9ed06db2008-03-07 20:36:53 +00004918 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004919 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004920 SDValue Lo = Op.getOperand(0);
4921 SDValue Hi = Op.getOperand(1);
4922 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004923 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004924
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004925 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004926 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004927 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4928 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4929 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4930 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004931 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004932 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4933 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4934 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004935 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004936 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004937}
4938
Dan Gohmand858e902010-04-17 15:26:15 +00004939SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004940 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004941 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004942 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004943 assert(Op.getNumOperands() == 3 &&
4944 VT == Op.getOperand(1).getValueType() &&
4945 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004946
Dan Gohman9ed06db2008-03-07 20:36:53 +00004947 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004948 SDValue Lo = Op.getOperand(0);
4949 SDValue Hi = Op.getOperand(1);
4950 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004951 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004952
Dale Johannesenf5d97892009-02-04 01:48:28 +00004953 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004954 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004955 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4956 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4957 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4958 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004959 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004960 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4961 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4962 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004963 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004964 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004965 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004966}
4967
4968//===----------------------------------------------------------------------===//
4969// Vector related lowering.
4970//
4971
Chris Lattner4a998b92006-04-17 06:00:21 +00004972/// BuildSplatI - Build a canonical splati of Val with an element size of
4973/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004974static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004975 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004976 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004977
Owen Andersone50ed302009-08-10 22:56:29 +00004978 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004979 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004980 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004981
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004983
Chris Lattner70fa4932006-12-01 01:45:39 +00004984 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4985 if (Val == -1)
4986 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004987
Owen Andersone50ed302009-08-10 22:56:29 +00004988 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004989
Chris Lattner4a998b92006-04-17 06:00:21 +00004990 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004992 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004993 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004994 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4995 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004996 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004997}
4998
Chris Lattnere7c768e2006-04-18 03:24:30 +00004999/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005000/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005001static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005002 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005003 EVT DestVT = MVT::Other) {
5004 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005005 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005007}
5008
Chris Lattnere7c768e2006-04-18 03:24:30 +00005009/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5010/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005011static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005012 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005013 DebugLoc dl, EVT DestVT = MVT::Other) {
5014 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005015 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005016 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005017}
5018
5019
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005020/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5021/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005022static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005023 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005024 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005025 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5026 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005027
Nate Begeman9008ca62009-04-27 18:41:29 +00005028 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005029 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005030 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005031 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005032 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005033}
5034
Chris Lattnerf1b47082006-04-14 05:19:18 +00005035// If this is a case we can't handle, return null and let the default
5036// expansion code take care of it. If we CAN select this case, and if it
5037// selects to a single instruction, return Op. Otherwise, if we can codegen
5038// this case more efficiently than a constant pool load, lower it to the
5039// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005040SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5041 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005042 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005043 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5044 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005045
Bob Wilson24e338e2009-03-02 23:24:16 +00005046 // Check if this is a splat of a constant value.
5047 APInt APSplatBits, APSplatUndef;
5048 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005049 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005050 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005051 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005052 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005053
Bob Wilsonf2950b02009-03-03 19:26:27 +00005054 unsigned SplatBits = APSplatBits.getZExtValue();
5055 unsigned SplatUndef = APSplatUndef.getZExtValue();
5056 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005057
Bob Wilsonf2950b02009-03-03 19:26:27 +00005058 // First, handle single instruction cases.
5059
5060 // All zeros?
5061 if (SplatBits == 0) {
5062 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5064 SDValue Z = DAG.getConstant(0, MVT::i32);
5065 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005066 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005067 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005068 return Op;
5069 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005070
Bob Wilsonf2950b02009-03-03 19:26:27 +00005071 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5072 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5073 (32-SplatBitSize));
5074 if (SextVal >= -16 && SextVal <= 15)
5075 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005076
5077
Bob Wilsonf2950b02009-03-03 19:26:27 +00005078 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005079
Bob Wilsonf2950b02009-03-03 19:26:27 +00005080 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005081 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5082 // If this value is in the range [17,31] and is odd, use:
5083 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5084 // If this value is in the range [-31,-17] and is odd, use:
5085 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5086 // Note the last two are three-instruction sequences.
5087 if (SextVal >= -32 && SextVal <= 31) {
5088 // To avoid having these optimizations undone by constant folding,
5089 // we convert to a pseudo that will be expanded later into one of
5090 // the above forms.
5091 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005092 EVT VT = Op.getValueType();
5093 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5094 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5095 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005096 }
5097
5098 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5099 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5100 // for fneg/fabs.
5101 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5102 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005104
5105 // Make the VSLW intrinsic, computing 0x8000_0000.
5106 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5107 OnesV, DAG, dl);
5108
5109 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005111 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005112 }
5113
5114 // Check to see if this is a wide variety of vsplti*, binop self cases.
5115 static const signed char SplatCsts[] = {
5116 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5117 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5118 };
5119
5120 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5121 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5122 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5123 int i = SplatCsts[idx];
5124
5125 // Figure out what shift amount will be used by altivec if shifted by i in
5126 // this splat size.
5127 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5128
5129 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005130 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005132 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5133 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5134 Intrinsic::ppc_altivec_vslw
5135 };
5136 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005137 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005139
Bob Wilsonf2950b02009-03-03 19:26:27 +00005140 // vsplti + srl self.
5141 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005143 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5144 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5145 Intrinsic::ppc_altivec_vsrw
5146 };
5147 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005148 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005149 }
5150
Bob Wilsonf2950b02009-03-03 19:26:27 +00005151 // vsplti + sra self.
5152 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005153 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005154 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5155 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5156 Intrinsic::ppc_altivec_vsraw
5157 };
5158 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005159 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005161
Bob Wilsonf2950b02009-03-03 19:26:27 +00005162 // vsplti + rol self.
5163 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5164 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005166 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5167 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5168 Intrinsic::ppc_altivec_vrlw
5169 };
5170 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005171 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005173
Bob Wilsonf2950b02009-03-03 19:26:27 +00005174 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005175 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005177 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005178 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005179 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005180 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005182 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005183 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005184 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005185 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005186 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005187 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5188 }
5189 }
5190
Dan Gohman475871a2008-07-27 21:46:04 +00005191 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005192}
5193
Chris Lattner59138102006-04-17 05:28:54 +00005194/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5195/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005196static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005197 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005198 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005199 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005200 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005201 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Chris Lattner59138102006-04-17 05:28:54 +00005203 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005204 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005205 OP_VMRGHW,
5206 OP_VMRGLW,
5207 OP_VSPLTISW0,
5208 OP_VSPLTISW1,
5209 OP_VSPLTISW2,
5210 OP_VSPLTISW3,
5211 OP_VSLDOI4,
5212 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005213 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005214 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
Chris Lattner59138102006-04-17 05:28:54 +00005216 if (OpNum == OP_COPY) {
5217 if (LHSID == (1*9+2)*9+3) return LHS;
5218 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5219 return RHS;
5220 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005221
Dan Gohman475871a2008-07-27 21:46:04 +00005222 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005223 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5224 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Nate Begeman9008ca62009-04-27 18:41:29 +00005226 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005227 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005228 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005229 case OP_VMRGHW:
5230 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5231 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5232 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5233 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5234 break;
5235 case OP_VMRGLW:
5236 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5237 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5238 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5239 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5240 break;
5241 case OP_VSPLTISW0:
5242 for (unsigned i = 0; i != 16; ++i)
5243 ShufIdxs[i] = (i&3)+0;
5244 break;
5245 case OP_VSPLTISW1:
5246 for (unsigned i = 0; i != 16; ++i)
5247 ShufIdxs[i] = (i&3)+4;
5248 break;
5249 case OP_VSPLTISW2:
5250 for (unsigned i = 0; i != 16; ++i)
5251 ShufIdxs[i] = (i&3)+8;
5252 break;
5253 case OP_VSPLTISW3:
5254 for (unsigned i = 0; i != 16; ++i)
5255 ShufIdxs[i] = (i&3)+12;
5256 break;
5257 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005258 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005259 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005260 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005261 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005262 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005263 }
Owen Andersone50ed302009-08-10 22:56:29 +00005264 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005265 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5266 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005268 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005269}
5270
Chris Lattnerf1b47082006-04-14 05:19:18 +00005271/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5272/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5273/// return the code it can be lowered into. Worst case, it can always be
5274/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005275SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005276 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005277 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005278 SDValue V1 = Op.getOperand(0);
5279 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005281 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005282
Chris Lattnerf1b47082006-04-14 05:19:18 +00005283 // Cases that are handled by instructions that take permute immediates
5284 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5285 // selected by the instruction selector.
5286 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5288 PPC::isSplatShuffleMask(SVOp, 2) ||
5289 PPC::isSplatShuffleMask(SVOp, 4) ||
5290 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5291 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5292 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5293 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5294 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5295 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5296 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5297 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5298 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005299 return Op;
5300 }
5301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005302
Chris Lattnerf1b47082006-04-14 05:19:18 +00005303 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5304 // and produce a fixed permutation. If any of these match, do not lower to
5305 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5307 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5308 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5309 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5310 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5311 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5312 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5313 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5314 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005315 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005316
Chris Lattner59138102006-04-17 05:28:54 +00005317 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5318 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005319 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005320
Chris Lattner59138102006-04-17 05:28:54 +00005321 unsigned PFIndexes[4];
5322 bool isFourElementShuffle = true;
5323 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5324 unsigned EltNo = 8; // Start out undef.
5325 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005326 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005327 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005328
Nate Begeman9008ca62009-04-27 18:41:29 +00005329 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005330 if ((ByteSource & 3) != j) {
5331 isFourElementShuffle = false;
5332 break;
5333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Chris Lattner59138102006-04-17 05:28:54 +00005335 if (EltNo == 8) {
5336 EltNo = ByteSource/4;
5337 } else if (EltNo != ByteSource/4) {
5338 isFourElementShuffle = false;
5339 break;
5340 }
5341 }
5342 PFIndexes[i] = EltNo;
5343 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005344
5345 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005346 // perfect shuffle vector to determine if it is cost effective to do this as
5347 // discrete instructions, or whether we should use a vperm.
5348 if (isFourElementShuffle) {
5349 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005350 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005351 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005352
Chris Lattner59138102006-04-17 05:28:54 +00005353 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5354 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005355
Chris Lattner59138102006-04-17 05:28:54 +00005356 // Determining when to avoid vperm is tricky. Many things affect the cost
5357 // of vperm, particularly how many times the perm mask needs to be computed.
5358 // For example, if the perm mask can be hoisted out of a loop or is already
5359 // used (perhaps because there are multiple permutes with the same shuffle
5360 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5361 // the loop requires an extra register.
5362 //
5363 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005364 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005365 // available, if this block is within a loop, we should avoid using vperm
5366 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005367 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005368 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattnerf1b47082006-04-14 05:19:18 +00005371 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5372 // vector that will get spilled to the constant pool.
5373 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005374
Chris Lattnerf1b47082006-04-14 05:19:18 +00005375 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5376 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005377 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005378 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005379
Dan Gohman475871a2008-07-27 21:46:04 +00005380 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005381 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5382 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005383
Chris Lattnerf1b47082006-04-14 05:19:18 +00005384 for (unsigned j = 0; j != BytesPerElement; ++j)
5385 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005388
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005390 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005391 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005392}
5393
Chris Lattner90564f22006-04-18 17:59:36 +00005394/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5395/// altivec comparison. If it is, return true and fill in Opc/isDot with
5396/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005397static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005398 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005399 unsigned IntrinsicID =
5400 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005401 CompareOpc = -1;
5402 isDot = false;
5403 switch (IntrinsicID) {
5404 default: return false;
5405 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005406 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5407 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5408 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5409 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5410 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5411 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5412 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5413 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5414 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5415 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5416 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5417 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5418 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
Chris Lattner1a635d62006-04-14 06:01:58 +00005420 // Normal Comparisons.
5421 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5422 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5423 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5424 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5425 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5426 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5427 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5428 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5429 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5430 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5431 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5432 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5433 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5434 }
Chris Lattner90564f22006-04-18 17:59:36 +00005435 return true;
5436}
5437
5438/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5439/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005440SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005441 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005442 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5443 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005444 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005445 int CompareOpc;
5446 bool isDot;
5447 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005448 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005449
Chris Lattner90564f22006-04-18 17:59:36 +00005450 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005451 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005452 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005453 Op.getOperand(1), Op.getOperand(2),
5454 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005455 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005457
Chris Lattner1a635d62006-04-14 06:01:58 +00005458 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005459 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005460 Op.getOperand(2), // LHS
5461 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005463 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005464 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005465 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005466
Chris Lattner1a635d62006-04-14 06:01:58 +00005467 // Now that we have the comparison, emit a copy from the CR to a GPR.
5468 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005469 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5470 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005471 CompNode.getValue(1));
5472
Chris Lattner1a635d62006-04-14 06:01:58 +00005473 // Unpack the result based on how the target uses it.
5474 unsigned BitNo; // Bit # of CR6.
5475 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005476 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005477 default: // Can't happen, don't crash on invalid number though.
5478 case 0: // Return the value of the EQ bit of CR6.
5479 BitNo = 0; InvertBit = false;
5480 break;
5481 case 1: // Return the inverted value of the EQ bit of CR6.
5482 BitNo = 0; InvertBit = true;
5483 break;
5484 case 2: // Return the value of the LT bit of CR6.
5485 BitNo = 2; InvertBit = false;
5486 break;
5487 case 3: // Return the inverted value of the LT bit of CR6.
5488 BitNo = 2; InvertBit = true;
5489 break;
5490 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005491
Chris Lattner1a635d62006-04-14 06:01:58 +00005492 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005493 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5494 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005495 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5497 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Chris Lattner1a635d62006-04-14 06:01:58 +00005499 // If we are supposed to, toggle the bit.
5500 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5502 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005503 return Flags;
5504}
5505
Scott Michelfdc40a02009-02-17 22:15:04 +00005506SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005507 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005508 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005509 // Create a stack slot that is 16-byte aligned.
5510 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005511 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005512 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005513 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Chris Lattner1a635d62006-04-14 06:01:58 +00005515 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005516 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005517 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005518 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005519 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005520 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005521 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005522}
5523
Dan Gohmand858e902010-04-17 15:26:15 +00005524SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005525 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005527 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005528
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5530 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005531
Dan Gohman475871a2008-07-27 21:46:04 +00005532 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005533 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005535 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005536 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5537 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5538 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005539
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005540 // Low parts multiplied together, generating 32-bit results (we ignore the
5541 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005542 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005544
Dan Gohman475871a2008-07-27 21:46:04 +00005545 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005547 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005548 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005549 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5551 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005552 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005553
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005555
Chris Lattnercea2aa72006-04-18 04:28:57 +00005556 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005557 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005559 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005560
Chris Lattner19a81522006-04-18 03:57:35 +00005561 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005562 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005564 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005565
Chris Lattner19a81522006-04-18 03:57:35 +00005566 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005567 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005569 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005570
Chris Lattner19a81522006-04-18 03:57:35 +00005571 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005572 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005573 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005574 Ops[i*2 ] = 2*i+1;
5575 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005576 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005578 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005579 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005580 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005581}
5582
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005583/// LowerOperation - Provide custom lowering hooks for some operations.
5584///
Dan Gohmand858e902010-04-17 15:26:15 +00005585SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005586 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005587 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005588 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005589 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005590 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005591 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005592 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005593 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005594 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5595 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005596 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005597 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005598
5599 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005600 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005601
Jim Laskeyefc7e522006-12-04 22:04:42 +00005602 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005603 case ISD::DYNAMIC_STACKALLOC:
5604 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005605
Hal Finkel7ee74a62013-03-21 21:37:52 +00005606 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5607 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5608
Chris Lattner1a635d62006-04-14 06:01:58 +00005609 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005610 case ISD::FP_TO_UINT:
5611 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005612 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005613 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005614 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005615
Chris Lattner1a635d62006-04-14 06:01:58 +00005616 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005617 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5618 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5619 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005620
Chris Lattner1a635d62006-04-14 06:01:58 +00005621 // Vector-related lowering.
5622 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5623 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5624 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5625 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005626 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005627
Chris Lattner3fc027d2007-12-08 06:59:59 +00005628 // Frame & Return address.
5629 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005630 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005631 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005632}
5633
Duncan Sands1607f052008-12-01 11:39:25 +00005634void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5635 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005636 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005637 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005638 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005639 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005640 default:
Craig Topperbc219812012-02-07 02:50:20 +00005641 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005642 case ISD::VAARG: {
5643 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5644 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5645 return;
5646
5647 EVT VT = N->getValueType(0);
5648
5649 if (VT == MVT::i64) {
5650 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5651
5652 Results.push_back(NewNode);
5653 Results.push_back(NewNode.getValue(1));
5654 }
5655 return;
5656 }
Duncan Sands1607f052008-12-01 11:39:25 +00005657 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 assert(N->getValueType(0) == MVT::ppcf128);
5659 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005660 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005662 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005663 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005665 DAG.getIntPtrConstant(1));
5666
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005667 // Add the two halves of the long double in round-to-zero mode.
5668 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005669
5670 // We know the low half is about to be thrown away, so just use something
5671 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005673 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005674 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005675 }
Duncan Sands1607f052008-12-01 11:39:25 +00005676 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005677 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005678 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005679 }
5680}
5681
5682
Chris Lattner1a635d62006-04-14 06:01:58 +00005683//===----------------------------------------------------------------------===//
5684// Other Lowering Code
5685//===----------------------------------------------------------------------===//
5686
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005687MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005688PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005689 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005690 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005691 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5692
5693 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5694 MachineFunction *F = BB->getParent();
5695 MachineFunction::iterator It = BB;
5696 ++It;
5697
5698 unsigned dest = MI->getOperand(0).getReg();
5699 unsigned ptrA = MI->getOperand(1).getReg();
5700 unsigned ptrB = MI->getOperand(2).getReg();
5701 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005702 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005703
5704 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5705 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5706 F->insert(It, loopMBB);
5707 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005708 exitMBB->splice(exitMBB->begin(), BB,
5709 llvm::next(MachineBasicBlock::iterator(MI)),
5710 BB->end());
5711 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005712
5713 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005714 unsigned TmpReg = (!BinOpcode) ? incr :
5715 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005716 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5717 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005718
5719 // thisMBB:
5720 // ...
5721 // fallthrough --> loopMBB
5722 BB->addSuccessor(loopMBB);
5723
5724 // loopMBB:
5725 // l[wd]arx dest, ptr
5726 // add r0, dest, incr
5727 // st[wd]cx. r0, ptr
5728 // bne- loopMBB
5729 // fallthrough --> exitMBB
5730 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005731 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005732 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005733 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005734 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5735 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005736 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005737 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005738 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005739 BB->addSuccessor(loopMBB);
5740 BB->addSuccessor(exitMBB);
5741
5742 // exitMBB:
5743 // ...
5744 BB = exitMBB;
5745 return BB;
5746}
5747
5748MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005749PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005750 MachineBasicBlock *BB,
5751 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005752 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005753 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005754 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5755 // In 64 bit mode we have to use 64 bits for addresses, even though the
5756 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5757 // registers without caring whether they're 32 or 64, but here we're
5758 // doing actual arithmetic on the addresses.
5759 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005760 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005761
5762 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5763 MachineFunction *F = BB->getParent();
5764 MachineFunction::iterator It = BB;
5765 ++It;
5766
5767 unsigned dest = MI->getOperand(0).getReg();
5768 unsigned ptrA = MI->getOperand(1).getReg();
5769 unsigned ptrB = MI->getOperand(2).getReg();
5770 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005771 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005772
5773 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5774 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5775 F->insert(It, loopMBB);
5776 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005777 exitMBB->splice(exitMBB->begin(), BB,
5778 llvm::next(MachineBasicBlock::iterator(MI)),
5779 BB->end());
5780 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005781
5782 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005783 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005784 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5785 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005786 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5787 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5788 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5789 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5790 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5791 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5792 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5793 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5794 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5795 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005796 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005797 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005798 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005799
5800 // thisMBB:
5801 // ...
5802 // fallthrough --> loopMBB
5803 BB->addSuccessor(loopMBB);
5804
5805 // The 4-byte load must be aligned, while a char or short may be
5806 // anywhere in the word. Hence all this nasty bookkeeping code.
5807 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5808 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005809 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005810 // rlwinm ptr, ptr1, 0, 0, 29
5811 // slw incr2, incr, shift
5812 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5813 // slw mask, mask2, shift
5814 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005815 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005816 // add tmp, tmpDest, incr2
5817 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005818 // and tmp3, tmp, mask
5819 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005820 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005821 // bne- loopMBB
5822 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005823 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005824 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005825 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005826 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005827 .addReg(ptrA).addReg(ptrB);
5828 } else {
5829 Ptr1Reg = ptrB;
5830 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005831 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005832 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005833 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005834 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5835 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005836 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005837 .addReg(Ptr1Reg).addImm(0).addImm(61);
5838 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005839 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005840 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005841 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005842 .addReg(incr).addReg(ShiftReg);
5843 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005844 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005845 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005846 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5847 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005848 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005849 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005850 .addReg(Mask2Reg).addReg(ShiftReg);
5851
5852 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005853 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005854 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005855 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005856 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005857 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005858 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005859 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005860 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005861 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005862 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005863 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005864 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005865 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005866 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005867 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005868 BB->addSuccessor(loopMBB);
5869 BB->addSuccessor(exitMBB);
5870
5871 // exitMBB:
5872 // ...
5873 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005874 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5875 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005876 return BB;
5877}
5878
Hal Finkel7ee74a62013-03-21 21:37:52 +00005879llvm::MachineBasicBlock*
5880PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5881 MachineBasicBlock *MBB) const {
5882 DebugLoc DL = MI->getDebugLoc();
5883 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5884
5885 MachineFunction *MF = MBB->getParent();
5886 MachineRegisterInfo &MRI = MF->getRegInfo();
5887
5888 const BasicBlock *BB = MBB->getBasicBlock();
5889 MachineFunction::iterator I = MBB;
5890 ++I;
5891
5892 // Memory Reference
5893 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5894 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5895
5896 unsigned DstReg = MI->getOperand(0).getReg();
5897 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5898 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5899 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5900 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5901
5902 MVT PVT = getPointerTy();
5903 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5904 "Invalid Pointer Size!");
5905 // For v = setjmp(buf), we generate
5906 //
5907 // thisMBB:
5908 // SjLjSetup mainMBB
5909 // bl mainMBB
5910 // v_restore = 1
5911 // b sinkMBB
5912 //
5913 // mainMBB:
5914 // buf[LabelOffset] = LR
5915 // v_main = 0
5916 //
5917 // sinkMBB:
5918 // v = phi(main, restore)
5919 //
5920
5921 MachineBasicBlock *thisMBB = MBB;
5922 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
5923 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
5924 MF->insert(I, mainMBB);
5925 MF->insert(I, sinkMBB);
5926
5927 MachineInstrBuilder MIB;
5928
5929 // Transfer the remainder of BB and its successor edges to sinkMBB.
5930 sinkMBB->splice(sinkMBB->begin(), MBB,
5931 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
5932 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
5933
5934 // Note that the structure of the jmp_buf used here is not compatible
5935 // with that used by libc, and is not designed to be. Specifically, it
5936 // stores only those 'reserved' registers that LLVM does not otherwise
5937 // understand how to spill. Also, by convention, by the time this
5938 // intrinsic is called, Clang has already stored the frame address in the
5939 // first slot of the buffer and stack address in the third. Following the
5940 // X86 target code, we'll store the jump address in the second slot. We also
5941 // need to save the TOC pointer (R2) to handle jumps between shared
5942 // libraries, and that will be stored in the fourth slot. The thread
5943 // identifier (R13) is not affected.
5944
5945 // thisMBB:
5946 const int64_t LabelOffset = 1 * PVT.getStoreSize();
5947 const int64_t TOCOffset = 3 * PVT.getStoreSize();
5948
5949 // Prepare IP either in reg.
5950 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
5951 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
5952 unsigned BufReg = MI->getOperand(1).getReg();
5953
5954 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
5955 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
5956 .addReg(PPC::X2)
5957 .addImm(TOCOffset / 4)
5958 .addReg(BufReg);
5959
5960 MIB.setMemRefs(MMOBegin, MMOEnd);
5961 }
5962
5963 // Setup
5964 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
5965 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
5966
5967 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
5968
5969 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
5970 .addMBB(mainMBB);
5971 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
5972
5973 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
5974 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
5975
5976 // mainMBB:
5977 // mainDstReg = 0
5978 MIB = BuildMI(mainMBB, DL,
5979 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
5980
5981 // Store IP
5982 if (PPCSubTarget.isPPC64()) {
5983 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
5984 .addReg(LabelReg)
5985 .addImm(LabelOffset / 4)
5986 .addReg(BufReg);
5987 } else {
5988 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
5989 .addReg(LabelReg)
5990 .addImm(LabelOffset)
5991 .addReg(BufReg);
5992 }
5993
5994 MIB.setMemRefs(MMOBegin, MMOEnd);
5995
5996 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
5997 mainMBB->addSuccessor(sinkMBB);
5998
5999 // sinkMBB:
6000 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6001 TII->get(PPC::PHI), DstReg)
6002 .addReg(mainDstReg).addMBB(mainMBB)
6003 .addReg(restoreDstReg).addMBB(thisMBB);
6004
6005 MI->eraseFromParent();
6006 return sinkMBB;
6007}
6008
6009MachineBasicBlock *
6010PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6011 MachineBasicBlock *MBB) const {
6012 DebugLoc DL = MI->getDebugLoc();
6013 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6014
6015 MachineFunction *MF = MBB->getParent();
6016 MachineRegisterInfo &MRI = MF->getRegInfo();
6017
6018 // Memory Reference
6019 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6020 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6021
6022 MVT PVT = getPointerTy();
6023 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6024 "Invalid Pointer Size!");
6025
6026 const TargetRegisterClass *RC =
6027 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6028 unsigned Tmp = MRI.createVirtualRegister(RC);
6029 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6030 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6031 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6032
6033 MachineInstrBuilder MIB;
6034
6035 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6036 const int64_t SPOffset = 2 * PVT.getStoreSize();
6037 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6038
6039 unsigned BufReg = MI->getOperand(0).getReg();
6040
6041 // Reload FP (the jumped-to function may not have had a
6042 // frame pointer, and if so, then its r31 will be restored
6043 // as necessary).
6044 if (PVT == MVT::i64) {
6045 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6046 .addImm(0)
6047 .addReg(BufReg);
6048 } else {
6049 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6050 .addImm(0)
6051 .addReg(BufReg);
6052 }
6053 MIB.setMemRefs(MMOBegin, MMOEnd);
6054
6055 // Reload IP
6056 if (PVT == MVT::i64) {
6057 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6058 .addImm(LabelOffset / 4)
6059 .addReg(BufReg);
6060 } else {
6061 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6062 .addImm(LabelOffset)
6063 .addReg(BufReg);
6064 }
6065 MIB.setMemRefs(MMOBegin, MMOEnd);
6066
6067 // Reload SP
6068 if (PVT == MVT::i64) {
6069 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6070 .addImm(SPOffset / 4)
6071 .addReg(BufReg);
6072 } else {
6073 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6074 .addImm(SPOffset)
6075 .addReg(BufReg);
6076 }
6077 MIB.setMemRefs(MMOBegin, MMOEnd);
6078
6079 // FIXME: When we also support base pointers, that register must also be
6080 // restored here.
6081
6082 // Reload TOC
6083 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6084 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6085 .addImm(TOCOffset / 4)
6086 .addReg(BufReg);
6087
6088 MIB.setMemRefs(MMOBegin, MMOEnd);
6089 }
6090
6091 // Jump
6092 BuildMI(*MBB, MI, DL,
6093 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6094 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6095
6096 MI->eraseFromParent();
6097 return MBB;
6098}
6099
Dale Johannesen97efa362008-08-28 17:53:09 +00006100MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006101PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006102 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006103 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6104 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6105 return emitEHSjLjSetJmp(MI, BB);
6106 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6107 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6108 return emitEHSjLjLongJmp(MI, BB);
6109 }
6110
Evan Chengc0f64ff2006-11-27 23:37:22 +00006111 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006112
6113 // To "insert" these instructions we actually have to insert their
6114 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006115 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006116 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006117 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006118
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006119 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006120
Hal Finkel009f7af2012-06-22 23:10:08 +00006121 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6122 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6123 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6124 PPC::ISEL8 : PPC::ISEL;
6125 unsigned SelectPred = MI->getOperand(4).getImm();
6126 DebugLoc dl = MI->getDebugLoc();
6127
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006128 unsigned SubIdx;
6129 bool SwapOps;
6130 switch (SelectPred) {
6131 default: llvm_unreachable("invalid predicate for isel");
6132 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
6133 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
6134 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
6135 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
6136 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
6137 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
6138 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
6139 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
Hal Finkel009f7af2012-06-22 23:10:08 +00006140 }
6141
6142 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006143 .addReg(MI->getOperand(SwapOps? 3 : 2).getReg())
6144 .addReg(MI->getOperand(SwapOps? 2 : 3).getReg())
6145 .addReg(MI->getOperand(1).getReg(), 0, SubIdx);
Hal Finkel009f7af2012-06-22 23:10:08 +00006146 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6147 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6148 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6149 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6150 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6151
Evan Cheng53301922008-07-12 02:23:19 +00006152
6153 // The incoming instruction knows the destination vreg to set, the
6154 // condition code register to branch on, the true/false values to
6155 // select between, and a branch opcode to use.
6156
6157 // thisMBB:
6158 // ...
6159 // TrueVal = ...
6160 // cmpTY ccX, r1, r2
6161 // bCC copy1MBB
6162 // fallthrough --> copy0MBB
6163 MachineBasicBlock *thisMBB = BB;
6164 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6165 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6166 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006167 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006168 F->insert(It, copy0MBB);
6169 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006170
6171 // Transfer the remainder of BB and its successor edges to sinkMBB.
6172 sinkMBB->splice(sinkMBB->begin(), BB,
6173 llvm::next(MachineBasicBlock::iterator(MI)),
6174 BB->end());
6175 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6176
Evan Cheng53301922008-07-12 02:23:19 +00006177 // Next, add the true and fallthrough blocks as its successors.
6178 BB->addSuccessor(copy0MBB);
6179 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006180
Dan Gohman14152b42010-07-06 20:24:04 +00006181 BuildMI(BB, dl, TII->get(PPC::BCC))
6182 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6183
Evan Cheng53301922008-07-12 02:23:19 +00006184 // copy0MBB:
6185 // %FalseValue = ...
6186 // # fallthrough to sinkMBB
6187 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006188
Evan Cheng53301922008-07-12 02:23:19 +00006189 // Update machine-CFG edges
6190 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006191
Evan Cheng53301922008-07-12 02:23:19 +00006192 // sinkMBB:
6193 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6194 // ...
6195 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006196 BuildMI(*BB, BB->begin(), dl,
6197 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006198 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6199 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6200 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006201 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6202 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6203 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6204 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006205 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6206 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6207 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6208 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006209
6210 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6211 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6212 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6213 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006214 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6215 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6216 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6217 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006218
6219 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6220 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6221 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6222 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006223 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6224 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6225 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6226 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006227
6228 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6229 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6230 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6231 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006232 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6233 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6234 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6235 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006236
6237 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006238 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006239 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006240 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006241 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006242 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006243 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006244 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006245
6246 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6247 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6248 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6249 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006250 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6251 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6252 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6253 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006254
Dale Johannesen0e55f062008-08-29 18:29:46 +00006255 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6256 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6257 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6258 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6259 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6260 BB = EmitAtomicBinary(MI, BB, false, 0);
6261 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6262 BB = EmitAtomicBinary(MI, BB, true, 0);
6263
Evan Cheng53301922008-07-12 02:23:19 +00006264 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6265 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6266 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6267
6268 unsigned dest = MI->getOperand(0).getReg();
6269 unsigned ptrA = MI->getOperand(1).getReg();
6270 unsigned ptrB = MI->getOperand(2).getReg();
6271 unsigned oldval = MI->getOperand(3).getReg();
6272 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006273 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006274
Dale Johannesen65e39732008-08-25 18:53:26 +00006275 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6276 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6277 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006278 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006279 F->insert(It, loop1MBB);
6280 F->insert(It, loop2MBB);
6281 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006282 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006283 exitMBB->splice(exitMBB->begin(), BB,
6284 llvm::next(MachineBasicBlock::iterator(MI)),
6285 BB->end());
6286 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006287
6288 // thisMBB:
6289 // ...
6290 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006291 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006292
Dale Johannesen65e39732008-08-25 18:53:26 +00006293 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006294 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006295 // cmp[wd] dest, oldval
6296 // bne- midMBB
6297 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006298 // st[wd]cx. newval, ptr
6299 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006300 // b exitBB
6301 // midMBB:
6302 // st[wd]cx. dest, ptr
6303 // exitBB:
6304 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006305 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006306 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006307 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006308 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006309 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006310 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6311 BB->addSuccessor(loop2MBB);
6312 BB->addSuccessor(midMBB);
6313
6314 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006315 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006316 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006317 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006318 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006319 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006320 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006321 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006322
Dale Johannesen65e39732008-08-25 18:53:26 +00006323 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006324 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006325 .addReg(dest).addReg(ptrA).addReg(ptrB);
6326 BB->addSuccessor(exitMBB);
6327
Evan Cheng53301922008-07-12 02:23:19 +00006328 // exitMBB:
6329 // ...
6330 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006331 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6332 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6333 // We must use 64-bit registers for addresses when targeting 64-bit,
6334 // since we're actually doing arithmetic on them. Other registers
6335 // can be 32-bit.
6336 bool is64bit = PPCSubTarget.isPPC64();
6337 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6338
6339 unsigned dest = MI->getOperand(0).getReg();
6340 unsigned ptrA = MI->getOperand(1).getReg();
6341 unsigned ptrB = MI->getOperand(2).getReg();
6342 unsigned oldval = MI->getOperand(3).getReg();
6343 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006344 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006345
6346 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6347 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6348 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6349 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6350 F->insert(It, loop1MBB);
6351 F->insert(It, loop2MBB);
6352 F->insert(It, midMBB);
6353 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006354 exitMBB->splice(exitMBB->begin(), BB,
6355 llvm::next(MachineBasicBlock::iterator(MI)),
6356 BB->end());
6357 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006358
6359 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006360 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006361 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6362 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006363 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6364 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6365 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6366 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6367 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6368 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6369 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6370 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6371 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6372 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6373 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6374 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6375 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6376 unsigned Ptr1Reg;
6377 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006378 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006379 // thisMBB:
6380 // ...
6381 // fallthrough --> loopMBB
6382 BB->addSuccessor(loop1MBB);
6383
6384 // The 4-byte load must be aligned, while a char or short may be
6385 // anywhere in the word. Hence all this nasty bookkeeping code.
6386 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6387 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006388 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006389 // rlwinm ptr, ptr1, 0, 0, 29
6390 // slw newval2, newval, shift
6391 // slw oldval2, oldval,shift
6392 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6393 // slw mask, mask2, shift
6394 // and newval3, newval2, mask
6395 // and oldval3, oldval2, mask
6396 // loop1MBB:
6397 // lwarx tmpDest, ptr
6398 // and tmp, tmpDest, mask
6399 // cmpw tmp, oldval3
6400 // bne- midMBB
6401 // loop2MBB:
6402 // andc tmp2, tmpDest, mask
6403 // or tmp4, tmp2, newval3
6404 // stwcx. tmp4, ptr
6405 // bne- loop1MBB
6406 // b exitBB
6407 // midMBB:
6408 // stwcx. tmpDest, ptr
6409 // exitBB:
6410 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006411 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006412 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006413 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006414 .addReg(ptrA).addReg(ptrB);
6415 } else {
6416 Ptr1Reg = ptrB;
6417 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006418 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006419 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006420 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006421 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6422 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006423 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006424 .addReg(Ptr1Reg).addImm(0).addImm(61);
6425 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006426 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006427 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006428 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006429 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006430 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006431 .addReg(oldval).addReg(ShiftReg);
6432 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006433 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006434 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006435 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6436 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6437 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006438 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006439 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006440 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006441 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006442 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006443 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006444 .addReg(OldVal2Reg).addReg(MaskReg);
6445
6446 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006447 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006448 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006449 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6450 .addReg(TmpDestReg).addReg(MaskReg);
6451 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006452 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006453 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006454 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6455 BB->addSuccessor(loop2MBB);
6456 BB->addSuccessor(midMBB);
6457
6458 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006459 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6460 .addReg(TmpDestReg).addReg(MaskReg);
6461 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6462 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6463 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006464 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006465 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006466 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006467 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006468 BB->addSuccessor(loop1MBB);
6469 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006470
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006471 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006472 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006473 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006474 BB->addSuccessor(exitMBB);
6475
6476 // exitMBB:
6477 // ...
6478 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006479 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6480 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006481 } else if (MI->getOpcode() == PPC::FADDrtz) {
6482 // This pseudo performs an FADD with rounding mode temporarily forced
6483 // to round-to-zero. We emit this via custom inserter since the FPSCR
6484 // is not modeled at the SelectionDAG level.
6485 unsigned Dest = MI->getOperand(0).getReg();
6486 unsigned Src1 = MI->getOperand(1).getReg();
6487 unsigned Src2 = MI->getOperand(2).getReg();
6488 DebugLoc dl = MI->getDebugLoc();
6489
6490 MachineRegisterInfo &RegInfo = F->getRegInfo();
6491 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6492
6493 // Save FPSCR value.
6494 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6495
6496 // Set rounding mode to round-to-zero.
6497 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6498 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6499
6500 // Perform addition.
6501 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6502
6503 // Restore FPSCR value.
6504 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006505 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006506 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006507 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006508
Dan Gohman14152b42010-07-06 20:24:04 +00006509 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006510 return BB;
6511}
6512
Chris Lattner1a635d62006-04-14 06:01:58 +00006513//===----------------------------------------------------------------------===//
6514// Target Optimization Hooks
6515//===----------------------------------------------------------------------===//
6516
Duncan Sands25cf2272008-11-24 14:53:14 +00006517SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6518 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006519 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006520 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006521 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006522 switch (N->getOpcode()) {
6523 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006524 case PPCISD::SHL:
6525 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006526 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006527 return N->getOperand(0);
6528 }
6529 break;
6530 case PPCISD::SRL:
6531 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006532 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006533 return N->getOperand(0);
6534 }
6535 break;
6536 case PPCISD::SRA:
6537 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006538 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006539 C->isAllOnesValue()) // -1 >>s V -> -1.
6540 return N->getOperand(0);
6541 }
6542 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006543
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006544 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006545 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006546 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6547 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6548 // We allow the src/dst to be either f32/f64, but the intermediate
6549 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006550 if (N->getOperand(0).getValueType() == MVT::i64 &&
6551 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006552 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006553 if (Val.getValueType() == MVT::f32) {
6554 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006555 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006556 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006557
Owen Anderson825b72b2009-08-11 20:47:22 +00006558 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006559 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006560 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006561 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006562 if (N->getValueType(0) == MVT::f32) {
6563 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006564 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006565 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006566 }
6567 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006568 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006569 // If the intermediate type is i32, we can avoid the load/store here
6570 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006571 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006572 }
6573 }
6574 break;
Chris Lattner51269842006-03-01 05:50:56 +00006575 case ISD::STORE:
6576 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6577 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006578 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006579 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006580 N->getOperand(1).getValueType() == MVT::i32 &&
6581 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006582 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 if (Val.getValueType() == MVT::f32) {
6584 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006585 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006586 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006587 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006588 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006589
Owen Anderson825b72b2009-08-11 20:47:22 +00006590 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006591 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006592 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006593 return Val;
6594 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006595
Chris Lattnerd9989382006-07-10 20:56:58 +00006596 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006597 if (cast<StoreSDNode>(N)->isUnindexed() &&
6598 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006599 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 (N->getOperand(1).getValueType() == MVT::i32 ||
6601 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006602 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006603 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006604 if (BSwapOp.getValueType() == MVT::i16)
6605 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006606
Dan Gohmanc76909a2009-09-25 20:36:54 +00006607 SDValue Ops[] = {
6608 N->getOperand(0), BSwapOp, N->getOperand(2),
6609 DAG.getValueType(N->getOperand(1).getValueType())
6610 };
6611 return
6612 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6613 Ops, array_lengthof(Ops),
6614 cast<StoreSDNode>(N)->getMemoryVT(),
6615 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006616 }
6617 break;
6618 case ISD::BSWAP:
6619 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006620 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006621 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006622 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006623 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006624 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006625 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006626 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006627 LD->getChain(), // Chain
6628 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006629 DAG.getValueType(N->getValueType(0)) // VT
6630 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006631 SDValue BSLoad =
6632 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6633 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6634 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006635
Scott Michelfdc40a02009-02-17 22:15:04 +00006636 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006637 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 if (N->getValueType(0) == MVT::i16)
6639 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006640
Chris Lattnerd9989382006-07-10 20:56:58 +00006641 // First, combine the bswap away. This makes the value produced by the
6642 // load dead.
6643 DCI.CombineTo(N, ResVal);
6644
6645 // Next, combine the load away, we give it a bogus result value but a real
6646 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006647 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006648
Chris Lattnerd9989382006-07-10 20:56:58 +00006649 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006650 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006651 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006652
Chris Lattner51269842006-03-01 05:50:56 +00006653 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006654 case PPCISD::VCMP: {
6655 // If a VCMPo node already exists with exactly the same operands as this
6656 // node, use its result instead of this node (VCMPo computes both a CR6 and
6657 // a normal output).
6658 //
6659 if (!N->getOperand(0).hasOneUse() &&
6660 !N->getOperand(1).hasOneUse() &&
6661 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006662
Chris Lattner4468c222006-03-31 06:02:07 +00006663 // Scan all of the users of the LHS, looking for VCMPo's that match.
6664 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006665
Gabor Greifba36cb52008-08-28 21:40:38 +00006666 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006667 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6668 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006669 if (UI->getOpcode() == PPCISD::VCMPo &&
6670 UI->getOperand(1) == N->getOperand(1) &&
6671 UI->getOperand(2) == N->getOperand(2) &&
6672 UI->getOperand(0) == N->getOperand(0)) {
6673 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006674 break;
6675 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006676
Chris Lattner00901202006-04-18 18:28:22 +00006677 // If there is no VCMPo node, or if the flag value has a single use, don't
6678 // transform this.
6679 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6680 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006681
6682 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006683 // chain, this transformation is more complex. Note that multiple things
6684 // could use the value result, which we should ignore.
6685 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006686 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006687 FlagUser == 0; ++UI) {
6688 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006689 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006690 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006691 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006692 FlagUser = User;
6693 break;
6694 }
6695 }
6696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006697
Chris Lattner00901202006-04-18 18:28:22 +00006698 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6699 // give up for right now.
6700 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006701 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006702 }
6703 break;
6704 }
Chris Lattner90564f22006-04-18 17:59:36 +00006705 case ISD::BR_CC: {
6706 // If this is a branch on an altivec predicate comparison, lower this so
6707 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6708 // lowering is done pre-legalize, because the legalizer lowers the predicate
6709 // compare down to code that is difficult to reassemble.
6710 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006711 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006712 int CompareOpc;
6713 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006714
Chris Lattner90564f22006-04-18 17:59:36 +00006715 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6716 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6717 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6718 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006719
Chris Lattner90564f22006-04-18 17:59:36 +00006720 // If this is a comparison against something other than 0/1, then we know
6721 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006722 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006723 if (Val != 0 && Val != 1) {
6724 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6725 return N->getOperand(0);
6726 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006728 N->getOperand(0), N->getOperand(4));
6729 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006730
Chris Lattner90564f22006-04-18 17:59:36 +00006731 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006732
Chris Lattner90564f22006-04-18 17:59:36 +00006733 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006735 LHS.getOperand(2), // LHS of compare
6736 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006737 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006738 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006739 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006740 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006741
Chris Lattner90564f22006-04-18 17:59:36 +00006742 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006743 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006744 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006745 default: // Can't happen, don't crash on invalid number though.
6746 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006747 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006748 break;
6749 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006750 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006751 break;
6752 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006753 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006754 break;
6755 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006756 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006757 break;
6758 }
6759
Owen Anderson825b72b2009-08-11 20:47:22 +00006760 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6761 DAG.getConstant(CompOpc, MVT::i32),
6762 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006763 N->getOperand(4), CompNode.getValue(1));
6764 }
6765 break;
6766 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006767 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006768
Dan Gohman475871a2008-07-27 21:46:04 +00006769 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006770}
6771
Chris Lattner1a635d62006-04-14 06:01:58 +00006772//===----------------------------------------------------------------------===//
6773// Inline Assembly Support
6774//===----------------------------------------------------------------------===//
6775
Dan Gohman475871a2008-07-27 21:46:04 +00006776void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006777 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006778 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006779 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006780 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006781 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006782 switch (Op.getOpcode()) {
6783 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006784 case PPCISD::LBRX: {
6785 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006786 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006787 KnownZero = 0xFFFF0000;
6788 break;
6789 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006790 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006791 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006792 default: break;
6793 case Intrinsic::ppc_altivec_vcmpbfp_p:
6794 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6795 case Intrinsic::ppc_altivec_vcmpequb_p:
6796 case Intrinsic::ppc_altivec_vcmpequh_p:
6797 case Intrinsic::ppc_altivec_vcmpequw_p:
6798 case Intrinsic::ppc_altivec_vcmpgefp_p:
6799 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6800 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6801 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6802 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6803 case Intrinsic::ppc_altivec_vcmpgtub_p:
6804 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6805 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6806 KnownZero = ~1U; // All bits but the low one are known to be zero.
6807 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006808 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006809 }
6810 }
6811}
6812
6813
Chris Lattner4234f572007-03-25 02:14:49 +00006814/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006815/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006816PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006817PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6818 if (Constraint.size() == 1) {
6819 switch (Constraint[0]) {
6820 default: break;
6821 case 'b':
6822 case 'r':
6823 case 'f':
6824 case 'v':
6825 case 'y':
6826 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006827 case 'Z':
6828 // FIXME: While Z does indicate a memory constraint, it specifically
6829 // indicates an r+r address (used in conjunction with the 'y' modifier
6830 // in the replacement string). Currently, we're forcing the base
6831 // register to be r0 in the asm printer (which is interpreted as zero)
6832 // and forming the complete address in the second register. This is
6833 // suboptimal.
6834 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006835 }
6836 }
6837 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006838}
6839
John Thompson44ab89e2010-10-29 17:29:13 +00006840/// Examine constraint type and operand type and determine a weight value.
6841/// This object must already have been set up with the operand type
6842/// and the current alternative constraint selected.
6843TargetLowering::ConstraintWeight
6844PPCTargetLowering::getSingleConstraintMatchWeight(
6845 AsmOperandInfo &info, const char *constraint) const {
6846 ConstraintWeight weight = CW_Invalid;
6847 Value *CallOperandVal = info.CallOperandVal;
6848 // If we don't have a value, we can't do a match,
6849 // but allow it at the lowest weight.
6850 if (CallOperandVal == NULL)
6851 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006852 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006853 // Look at the constraint type.
6854 switch (*constraint) {
6855 default:
6856 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6857 break;
6858 case 'b':
6859 if (type->isIntegerTy())
6860 weight = CW_Register;
6861 break;
6862 case 'f':
6863 if (type->isFloatTy())
6864 weight = CW_Register;
6865 break;
6866 case 'd':
6867 if (type->isDoubleTy())
6868 weight = CW_Register;
6869 break;
6870 case 'v':
6871 if (type->isVectorTy())
6872 weight = CW_Register;
6873 break;
6874 case 'y':
6875 weight = CW_Register;
6876 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006877 case 'Z':
6878 weight = CW_Memory;
6879 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006880 }
6881 return weight;
6882}
6883
Scott Michelfdc40a02009-02-17 22:15:04 +00006884std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006885PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006886 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006887 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006888 // GCC RS6000 Constraint Letters
6889 switch (Constraint[0]) {
6890 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00006891 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
6892 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
6893 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006894 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006895 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006896 return std::make_pair(0U, &PPC::G8RCRegClass);
6897 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006898 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006899 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006900 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006901 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006902 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006903 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006904 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006905 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006906 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006907 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006908 }
6909 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006910
Chris Lattner331d1bc2006-11-02 01:44:04 +00006911 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006912}
Chris Lattner763317d2006-02-07 00:47:13 +00006913
Chris Lattner331d1bc2006-11-02 01:44:04 +00006914
Chris Lattner48884cd2007-08-25 00:47:38 +00006915/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006916/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006917void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006918 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006919 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006920 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006921 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006922
Eric Christopher100c8332011-06-02 23:16:42 +00006923 // Only support length 1 constraints.
6924 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006925
Eric Christopher100c8332011-06-02 23:16:42 +00006926 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006927 switch (Letter) {
6928 default: break;
6929 case 'I':
6930 case 'J':
6931 case 'K':
6932 case 'L':
6933 case 'M':
6934 case 'N':
6935 case 'O':
6936 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006937 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006938 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006939 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006940 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006941 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006942 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006943 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006944 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006945 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006946 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6947 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006948 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006949 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006950 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006951 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006952 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006953 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006954 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006955 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006956 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006957 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006958 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006959 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006960 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006961 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006962 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006963 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006964 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006965 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006966 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006967 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006968 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006969 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006970 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006971 }
6972 break;
6973 }
6974 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006975
Gabor Greifba36cb52008-08-28 21:40:38 +00006976 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006977 Ops.push_back(Result);
6978 return;
6979 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006980
Chris Lattner763317d2006-02-07 00:47:13 +00006981 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006982 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006983}
Evan Chengc4c62572006-03-13 23:20:37 +00006984
Chris Lattnerc9addb72007-03-30 23:15:24 +00006985// isLegalAddressingMode - Return true if the addressing mode represented
6986// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006987bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006988 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006989 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006990
Chris Lattnerc9addb72007-03-30 23:15:24 +00006991 // PPC allows a sign-extended 16-bit immediate field.
6992 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6993 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006994
Chris Lattnerc9addb72007-03-30 23:15:24 +00006995 // No global is ever allowed as a base.
6996 if (AM.BaseGV)
6997 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006998
6999 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007000 switch (AM.Scale) {
7001 case 0: // "r+i" or just "i", depending on HasBaseReg.
7002 break;
7003 case 1:
7004 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7005 return false;
7006 // Otherwise we have r+r or r+i.
7007 break;
7008 case 2:
7009 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7010 return false;
7011 // Allow 2*r as r+r.
7012 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007013 default:
7014 // No other scales are supported.
7015 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007017
Chris Lattnerc9addb72007-03-30 23:15:24 +00007018 return true;
7019}
7020
Evan Chengc4c62572006-03-13 23:20:37 +00007021/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007022/// as the offset of the target addressing mode for load / store of the
7023/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007024bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007025 // PPC allows a sign-extended 16-bit immediate field.
7026 return (V > -(1 << 16) && V < (1 << 16)-1);
7027}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007028
Craig Topperc89c7442012-03-27 07:21:54 +00007029bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007030 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007031}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007032
Dan Gohmand858e902010-04-17 15:26:15 +00007033SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7034 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007035 MachineFunction &MF = DAG.getMachineFunction();
7036 MachineFrameInfo *MFI = MF.getFrameInfo();
7037 MFI->setReturnAddressIsTaken(true);
7038
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007039 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007040 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007041
Dale Johannesen08673d22010-05-03 22:59:34 +00007042 // Make sure the function does not optimize away the store of the RA to
7043 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007044 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007045 FuncInfo->setLRStoreRequired();
7046 bool isPPC64 = PPCSubTarget.isPPC64();
7047 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7048
7049 if (Depth > 0) {
7050 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7051 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007052
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007053 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007054 isPPC64? MVT::i64 : MVT::i32);
7055 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7056 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7057 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007058 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007059 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007060
Chris Lattner3fc027d2007-12-08 06:59:59 +00007061 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007062 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007063 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007064 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007065}
7066
Dan Gohmand858e902010-04-17 15:26:15 +00007067SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7068 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007069 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007070 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007071
Owen Andersone50ed302009-08-10 22:56:29 +00007072 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007074
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007075 MachineFunction &MF = DAG.getMachineFunction();
7076 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007077 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007078
7079 // Naked functions never have a frame pointer, and so we use r1. For all
7080 // other functions, this decision must be delayed until during PEI.
7081 unsigned FrameReg;
7082 if (MF.getFunction()->getAttributes().hasAttribute(
7083 AttributeSet::FunctionIndex, Attribute::Naked))
7084 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7085 else
7086 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7087
Dale Johannesen08673d22010-05-03 22:59:34 +00007088 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7089 PtrVT);
7090 while (Depth--)
7091 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007092 FrameAddr, MachinePointerInfo(), false, false,
7093 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007094 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007095}
Dan Gohman54aeea32008-10-21 03:41:46 +00007096
7097bool
7098PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7099 // The PowerPC target isn't yet aware of offsets.
7100 return false;
7101}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007102
Evan Cheng42642d02010-04-01 20:10:42 +00007103/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007104/// and store operations as a result of memset, memcpy, and memmove
7105/// lowering. If DstAlign is zero that means it's safe to destination
7106/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7107/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007108/// probably because the source does not need to be loaded. If 'IsMemset' is
7109/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7110/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7111/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007112/// It returns EVT::Other if the type should be determined using generic
7113/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007114EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7115 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007116 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007117 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007118 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007119 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007121 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007123 }
7124}
Hal Finkel3f31d492012-04-01 19:23:08 +00007125
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007126bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7127 bool *Fast) const {
7128 if (DisablePPCUnaligned)
7129 return false;
7130
7131 // PowerPC supports unaligned memory access for simple non-vector types.
7132 // Although accessing unaligned addresses is not as efficient as accessing
7133 // aligned addresses, it is generally more efficient than manual expansion,
7134 // and generally only traps for software emulation when crossing page
7135 // boundaries.
7136
7137 if (!VT.isSimple())
7138 return false;
7139
7140 if (VT.getSimpleVT().isVector())
7141 return false;
7142
7143 if (VT == MVT::ppcf128)
7144 return false;
7145
7146 if (Fast)
7147 *Fast = true;
7148
7149 return true;
7150}
7151
Hal Finkel070b8db2012-06-22 00:49:52 +00007152/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7153/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7154/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7155/// is expanded to mul + add.
7156bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7157 if (!VT.isSimple())
7158 return false;
7159
7160 switch (VT.getSimpleVT().SimpleTy) {
7161 case MVT::f32:
7162 case MVT::f64:
7163 case MVT::v4f32:
7164 return true;
7165 default:
7166 break;
7167 }
7168
7169 return false;
7170}
7171
Hal Finkel3f31d492012-04-01 19:23:08 +00007172Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007173 if (DisableILPPref)
7174 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007175
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007176 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007177}
7178