blob: 5f2342ff4d3ab805132b5b729841db0e7e40d1f6 [file] [log] [blame]
Nate Begeman8c00f8c2005-08-04 07:12:09 +00001//===-- X86Subtarget.cpp - X86 Subtarget Information ------------*- C++ -*-===//
Nate Begemanfb5792f2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86Subtarget.h"
Evan Chenga26eb5e2006-10-06 09:17:41 +000015#include "X86GenSubtarget.inc"
Nate Begemanfb5792f2005-07-12 01:41:54 +000016#include "llvm/Module.h"
Jim Laskey05a059d2006-09-07 12:23:47 +000017#include "llvm/Support/CommandLine.h"
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000018#include "llvm/Target/TargetMachine.h"
Nate Begemanfb5792f2005-07-12 01:41:54 +000019using namespace llvm;
20
Jim Laskey05a059d2006-09-07 12:23:47 +000021cl::opt<X86Subtarget::AsmWriterFlavorTy>
Anton Korobeynikov7f705592007-01-12 19:20:47 +000022AsmWriterFlavor("x86-asm-syntax", cl::init(X86Subtarget::Unset),
Jim Laskey05a059d2006-09-07 12:23:47 +000023 cl::desc("Choose style of code to emit from X86 backend:"),
24 cl::values(
Anton Korobeynikov7f705592007-01-12 19:20:47 +000025 clEnumValN(X86Subtarget::ATT, "att", " Emit AT&T-style assembly"),
26 clEnumValN(X86Subtarget::Intel, "intel", " Emit Intel-style assembly"),
Chris Lattnercdb341d2006-09-07 22:29:41 +000027 clEnumValEnd));
Jim Laskey05a059d2006-09-07 12:23:47 +000028
Evan Cheng751c0e12006-10-16 21:00:37 +000029
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000030/// True if accessing the GV requires an extra load. For Windows, dllimported
31/// symbols are indirect, loading the value at address GV rather then the
32/// value of GV itself. This means that the GlobalAddress must be in the base
33/// or index register of the address, not the GV offset field.
Anton Korobeynikov48c8e3d2006-12-20 20:40:30 +000034bool X86Subtarget::GVRequiresExtraLoad(const GlobalValue* GV,
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000035 const TargetMachine& TM,
Anton Korobeynikov48c8e3d2006-12-20 20:40:30 +000036 bool isDirectCall) const
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000037{
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000038 if (TM.getRelocationModel() != Reloc::Static)
Anton Korobeynikov7f705592007-01-12 19:20:47 +000039 if (isTargetDarwin() || isPICStyleGOT()) {
Anton Korobeynikov15fccf12006-12-20 01:03:20 +000040 return (!isDirectCall &&
41 (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
42 (GV->isExternal() && !GV->hasNotBeenReadFromBytecode())));
Anton Korobeynikov317848f2007-01-03 11:43:14 +000043 } else if (isTargetCygMing() || isTargetWindows()) {
Anton Korobeynikov15fccf12006-12-20 01:03:20 +000044 return (GV->hasDLLImportLinkage());
45 }
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000046
47 return false;
48}
49
Chris Lattner1e39a152006-01-28 06:05:41 +000050/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
51/// specified arguments. If we can't run cpuid on the host, return true.
Evan Cheng751c0e12006-10-16 21:00:37 +000052bool X86::GetCpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
53 unsigned *rECX, unsigned *rEDX) {
Evan Cheng25ab6902006-09-08 06:48:29 +000054#if defined(__x86_64__)
Evan Chengf896d1e2006-10-17 00:24:49 +000055 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
56 asm ("movq\t%%rbx, %%rsi\n\t"
57 "cpuid\n\t"
58 "xchgq\t%%rbx, %%rsi\n\t"
Evan Cheng25ab6902006-09-08 06:48:29 +000059 : "=a" (*rEAX),
60 "=S" (*rEBX),
61 "=c" (*rECX),
62 "=d" (*rEDX)
63 : "a" (value));
64 return false;
65#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
Evan Cheng559806f2006-01-27 08:10:46 +000066#if defined(__GNUC__)
Evan Chengaacf9992006-11-08 20:35:37 +000067 asm ("movl\t%%ebx, %%esi\n\t"
Evan Cheng559806f2006-01-27 08:10:46 +000068 "cpuid\n\t"
Evan Chengaacf9992006-11-08 20:35:37 +000069 "xchgl\t%%ebx, %%esi\n\t"
Jeff Cohen41adb0d2006-01-28 18:09:06 +000070 : "=a" (*rEAX),
71 "=S" (*rEBX),
72 "=c" (*rECX),
73 "=d" (*rEDX)
Evan Cheng559806f2006-01-27 08:10:46 +000074 : "a" (value));
Chris Lattner1e39a152006-01-28 06:05:41 +000075 return false;
Jeff Cohen41adb0d2006-01-28 18:09:06 +000076#elif defined(_MSC_VER)
77 __asm {
78 mov eax,value
79 cpuid
80 mov esi,rEAX
81 mov dword ptr [esi],eax
82 mov esi,rEBX
83 mov dword ptr [esi],ebx
84 mov esi,rECX
85 mov dword ptr [esi],ecx
86 mov esi,rEDX
87 mov dword ptr [esi],edx
88 }
89 return false;
Evan Cheng559806f2006-01-27 08:10:46 +000090#endif
91#endif
Chris Lattner1e39a152006-01-28 06:05:41 +000092 return true;
Evan Cheng559806f2006-01-27 08:10:46 +000093}
94
Evan Chenga26eb5e2006-10-06 09:17:41 +000095void X86Subtarget::AutoDetectSubtargetFeatures() {
Evan Chengb3a7e212006-01-27 19:30:30 +000096 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Jeff Cohena3496402006-01-28 18:47:32 +000097 union {
Jeff Cohen216d2812006-01-28 19:48:34 +000098 unsigned u[3];
99 char c[12];
Jeff Cohena3496402006-01-28 18:47:32 +0000100 } text;
Chris Lattner3b6f4972006-11-20 18:16:05 +0000101
Evan Cheng751c0e12006-10-16 21:00:37 +0000102 if (X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1))
Evan Chengabc346c2006-10-06 08:21:07 +0000103 return;
Chris Lattner3b6f4972006-11-20 18:16:05 +0000104
Evan Chengabc346c2006-10-06 08:21:07 +0000105 // FIXME: support for AMD family of processors.
106 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
Evan Cheng751c0e12006-10-16 21:00:37 +0000107 X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
Evan Chengabc346c2006-10-06 08:21:07 +0000108
109 if ((EDX >> 23) & 0x1) X86SSELevel = MMX;
110 if ((EDX >> 25) & 0x1) X86SSELevel = SSE1;
111 if ((EDX >> 26) & 0x1) X86SSELevel = SSE2;
112 if (ECX & 0x1) X86SSELevel = SSE3;
113
Evan Cheng751c0e12006-10-16 21:00:37 +0000114 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
Evan Chengabc346c2006-10-06 08:21:07 +0000115 HasX86_64 = (EDX >> 29) & 0x1;
Evan Cheng559806f2006-01-27 08:10:46 +0000116 }
117}
Evan Cheng97c7fc32006-01-26 09:53:06 +0000118
Evan Chenga26eb5e2006-10-06 09:17:41 +0000119static const char *GetCurrentX86CPU() {
120 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Evan Cheng751c0e12006-10-16 21:00:37 +0000121 if (X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
Evan Chenga26eb5e2006-10-06 09:17:41 +0000122 return "generic";
123 unsigned Family = (EAX >> 8) & 0xf; // Bits 8 - 11
124 unsigned Model = (EAX >> 4) & 0xf; // Bits 4 - 7
Evan Cheng751c0e12006-10-16 21:00:37 +0000125 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
Evan Cheng3cff9f82006-10-06 18:57:51 +0000126 bool Em64T = (EDX >> 29) & 0x1;
Evan Chenga26eb5e2006-10-06 09:17:41 +0000127
128 union {
129 unsigned u[3];
130 char c[12];
131 } text;
132
Evan Cheng751c0e12006-10-16 21:00:37 +0000133 X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
Evan Chenga26eb5e2006-10-06 09:17:41 +0000134 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
135 switch (Family) {
136 case 3:
137 return "i386";
138 case 4:
139 return "i486";
140 case 5:
141 switch (Model) {
142 case 4: return "pentium-mmx";
143 default: return "pentium";
144 }
145 case 6:
146 switch (Model) {
147 case 1: return "pentiumpro";
148 case 3:
149 case 5:
150 case 6: return "pentium2";
151 case 7:
152 case 8:
153 case 10:
154 case 11: return "pentium3";
155 case 9:
156 case 13: return "pentium-m";
157 case 14: return "yonah";
158 case 15: return "core2";
159 default: return "i686";
160 }
161 case 15: {
162 switch (Model) {
163 case 3:
164 case 4:
165 return (Em64T) ? "nocona" : "prescott";
166 default:
167 return (Em64T) ? "x86-64" : "pentium4";
168 }
169 }
170
171 default:
172 return "generic";
173 }
174 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
175 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
176 // appears to be no way to generate the wide variety of AMD-specific targets
177 // from the information returned from CPUID.
178 switch (Family) {
179 case 4:
180 return "i486";
181 case 5:
182 switch (Model) {
183 case 6:
184 case 7: return "k6";
185 case 8: return "k6-2";
186 case 9:
187 case 13: return "k6-3";
188 default: return "pentium";
189 }
190 case 6:
191 switch (Model) {
192 case 4: return "athlon-tbird";
193 case 6:
194 case 7:
195 case 8: return "athlon-mp";
196 case 10: return "athlon-xp";
197 default: return "athlon";
198 }
199 case 15:
200 switch (Model) {
201 case 5: return "athlon-fx"; // also opteron
202 default: return "athlon64";
203 }
204
205 default:
206 return "generic";
207 }
208 } else {
209 return "generic";
210 }
211}
212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213X86Subtarget::X86Subtarget(const Module &M, const std::string &FS, bool is64Bit)
Evan Cheng8e0055d2006-10-04 18:33:00 +0000214 : AsmFlavor(AsmWriterFlavor)
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000215 , PICStyle(PICStyle::None)
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 , X86SSELevel(NoMMXSSE)
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 , HasX86_64(false)
218 , stackAlignment(8)
219 // FIXME: this is a known good value for Yonah. How about others?
220 , MinRepStrSizeThreshold(128)
221 , Is64Bit(is64Bit)
222 , TargetType(isELF) { // Default to ELF unless otherwise specified.
Chris Lattner104988a2006-01-27 22:37:09 +0000223
Evan Cheng97c7fc32006-01-26 09:53:06 +0000224 // Determine default and user specified characteristics
Evan Chenga26eb5e2006-10-06 09:17:41 +0000225 if (!FS.empty()) {
226 // If feature string is not empty, parse features string.
227 std::string CPU = GetCurrentX86CPU();
228 ParseSubtargetFeatures(FS, CPU);
Chris Lattner3b6f4972006-11-20 18:16:05 +0000229
230 if (Is64Bit && !HasX86_64)
Bill Wendlingf5da1332006-12-07 22:21:48 +0000231 cerr << "Warning: Generation of 64-bit code for a 32-bit processor "
232 << "requested.\n";
Chris Lattner3b6f4972006-11-20 18:16:05 +0000233 if (Is64Bit && X86SSELevel < SSE2)
Bill Wendlingf5da1332006-12-07 22:21:48 +0000234 cerr << "Warning: 64-bit processors all have at least SSE2.\n";
Chris Lattner3b6f4972006-11-20 18:16:05 +0000235 } else {
236 // Otherwise, use CPUID to auto-detect feature set.
237 AutoDetectSubtargetFeatures();
238 }
239
240 // If requesting codegen for X86-64, make sure that 64-bit and SSE2 features
241 // are enabled. These are available on all x86-64 CPUs.
242 if (Is64Bit) {
243 HasX86_64 = true;
244 if (X86SSELevel < SSE2)
245 X86SSELevel = SSE2;
Evan Cheng25ab6902006-09-08 06:48:29 +0000246 }
247
Nate Begemanfb5792f2005-07-12 01:41:54 +0000248 // Set the boolean corresponding to the current target triple, or the default
249 // if one cannot be determined, to true.
250 const std::string& TT = M.getTargetTriple();
251 if (TT.length() > 5) {
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000252 if (TT.find("cygwin") != std::string::npos)
Chris Lattnere5600e52005-11-21 22:31:58 +0000253 TargetType = isCygwin;
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000254 else if (TT.find("mingw") != std::string::npos)
255 TargetType = isMingw;
Chris Lattnere5600e52005-11-21 22:31:58 +0000256 else if (TT.find("darwin") != std::string::npos)
257 TargetType = isDarwin;
258 else if (TT.find("win32") != std::string::npos)
259 TargetType = isWindows;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000260 } else if (TT.empty()) {
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000261#if defined(__CYGWIN__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000262 TargetType = isCygwin;
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000263#elif defined(__MINGW32__)
264 TargetType = isMingw;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000265#elif defined(__APPLE__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000266 TargetType = isDarwin;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000267#elif defined(_WIN32)
Chris Lattnere5600e52005-11-21 22:31:58 +0000268 TargetType = isWindows;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000269#endif
270 }
271
Chris Lattnercdb341d2006-09-07 22:29:41 +0000272 // If the asm syntax hasn't been overridden on the command line, use whatever
273 // the target wants.
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000274 if (AsmFlavor == X86Subtarget::Unset) {
Chris Lattnercdb341d2006-09-07 22:29:41 +0000275 if (TargetType == isWindows) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000276 AsmFlavor = X86Subtarget::Intel;
Chris Lattnercdb341d2006-09-07 22:29:41 +0000277 } else {
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000278 AsmFlavor = X86Subtarget::ATT;
Chris Lattnercdb341d2006-09-07 22:29:41 +0000279 }
280 }
281
Evan Chengb4809b22006-11-29 02:00:40 +0000282 if (TargetType == isDarwin ||
283 TargetType == isCygwin ||
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000284 TargetType == isMingw ||
Evan Chengb4809b22006-11-29 02:00:40 +0000285 (TargetType == isELF && Is64Bit))
Nate Begemanfb5792f2005-07-12 01:41:54 +0000286 stackAlignment = 16;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000287}