blob: 66e11e81ab4a51aa9fc72bed677da388f79481d2 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the X86 machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-emitter"
16#include "X86InstrInfo.h"
Evan Chengaf743252008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "X86Relocations.h"
21#include "X86.h"
22#include "llvm/PassManager.h"
23#include "llvm/CodeGen/MachineCodeEmitter.h"
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +000025#include "llvm/CodeGen/ObjectCodeEmitter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
27#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/CodeGen/Passes.h"
30#include "llvm/Function.h"
31#include "llvm/ADT/Statistic.h"
Daniel Dunbar2f379632009-08-27 08:12:55 +000032#include "llvm/MC/MCCodeEmitter.h"
Daniel Dunbar6e966212009-08-31 08:08:38 +000033#include "llvm/MC/MCExpr.h"
Daniel Dunbar2f379632009-08-27 08:12:55 +000034#include "llvm/MC/MCInst.h"
Evan Cheng872bd4b2008-03-14 07:13:42 +000035#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
Daniel Dunbar005975c2009-07-25 00:23:56 +000037#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
39using namespace llvm;
40
41STATISTIC(NumEmitted, "Number of machine instructions emitted");
42
43namespace {
Chris Lattner5b6b1782009-08-16 02:45:18 +000044 template<class CodeEmitter>
Nick Lewycky492d06e2009-10-25 06:33:48 +000045 class Emitter : public MachineFunctionPass {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046 const X86InstrInfo *II;
47 const TargetData *TD;
Dan Gohmanb41dfba2008-05-14 01:58:56 +000048 X86TargetMachine &TM;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000049 CodeEmitter &MCE;
Evan Chengaf743252008-01-05 02:26:58 +000050 intptr_t PICBaseOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 bool Is64BitMode;
Evan Cheng8ee6bab2007-12-22 09:40:20 +000052 bool IsPIC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053 public:
54 static char ID;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000055 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Dan Gohman26f8c272008-09-04 17:05:41 +000056 : MachineFunctionPass(&ID), II(0), TD(0), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000057 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Cheng28e7e162008-01-04 10:46:51 +000058 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000059 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 const X86InstrInfo &ii, const TargetData &td, bool is64)
Dan Gohman26f8c272008-09-04 17:05:41 +000061 : MachineFunctionPass(&ID), II(&ii), TD(&td), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000062 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Cheng28e7e162008-01-04 10:46:51 +000063 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064
65 bool runOnMachineFunction(MachineFunction &MF);
66
67 virtual const char *getPassName() const {
68 return "X86 Machine Code Emitter";
69 }
70
Evan Cheng0729ccf2008-01-05 00:41:47 +000071 void emitInstruction(const MachineInstr &MI,
Chris Lattner5b930372008-01-07 07:27:27 +000072 const TargetInstrDesc *Desc);
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000073
74 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanf5f72242009-07-31 23:44:16 +000075 AU.setPreservesAll();
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000076 AU.addRequired<MachineModuleInfo>();
77 MachineFunctionPass::getAnalysisUsage(AU);
78 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
80 private:
81 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000082 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +000083 intptr_t Disp = 0, intptr_t PCAdj = 0,
Evan Cheng8af22c42008-11-10 01:08:07 +000084 bool NeedStub = false, bool Indirect = false);
Evan Chengf0123872008-01-03 02:56:28 +000085 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohman5ad09472008-10-24 01:57:54 +000086 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Chengf0123872008-01-03 02:56:28 +000087 intptr_t PCAdj = 0);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000088 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +000089 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090
91 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +000092 intptr_t Adj = 0, bool IsPCRel = true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093
94 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng5d0d34e2008-10-17 17:14:20 +000095 void emitRegModRMByte(unsigned RegOpcodeField);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
97 void emitConstant(uint64_t Val, unsigned Size);
98
99 void emitMemModRMByte(const MachineInstr &MI,
100 unsigned Op, unsigned RegOpcodeField,
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000101 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
Dan Gohman06844672008-02-08 03:29:40 +0000103 unsigned getX86RegNum(unsigned RegNo) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 };
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000105
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000106template<class CodeEmitter>
107 char Emitter<CodeEmitter>::ID = 0;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000108} // end anonymous namespace.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109
110/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000111/// to the specified templated MachineCodeEmitter object.
112
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000113FunctionPass *llvm::createX86CodeEmitterPass(X86TargetMachine &TM,
114 MachineCodeEmitter &MCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000115 return new Emitter<MachineCodeEmitter>(TM, MCE);
116}
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000117FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
118 JITCodeEmitter &JCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000119 return new Emitter<JITCodeEmitter>(TM, JCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120}
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000121FunctionPass *llvm::createX86ObjectCodeEmitterPass(X86TargetMachine &TM,
122 ObjectCodeEmitter &OCE) {
123 return new Emitter<ObjectCodeEmitter>(TM, OCE);
124}
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000125
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000126template<class CodeEmitter>
127bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Dale Johannesenc501c082008-08-11 23:46:25 +0000128
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000129 MCE.setModuleInfo(&getAnalysis<MachineModuleInfo>());
130
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000131 II = TM.getInstrInfo();
132 TD = TM.getTargetData();
Evan Cheng28e7e162008-01-04 10:46:51 +0000133 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chengae50ca32008-05-20 01:56:59 +0000134 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000135
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136 do {
Daniel Dunbar005975c2009-07-25 00:23:56 +0000137 DEBUG(errs() << "JITTing function '"
138 << MF.getFunction()->getName() << "'\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 MCE.startFunction(MF);
140 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
141 MBB != E; ++MBB) {
142 MCE.StartMachineBasicBlock(MBB);
143 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0729ccf2008-01-05 00:41:47 +0000144 I != E; ++I) {
Chris Lattner5b930372008-01-07 07:27:27 +0000145 const TargetInstrDesc &Desc = I->getDesc();
146 emitInstruction(*I, &Desc);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000147 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner5b930372008-01-07 07:27:27 +0000148 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0729ccf2008-01-05 00:41:47 +0000149 emitInstruction(*I, &II->get(X86::POP32r));
150 NumEmitted++; // Keep track of the # of mi's emitted
151 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 }
153 } while (MCE.finishFunction(MF));
154
155 return false;
156}
157
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158/// emitPCRelativeBlockAddress - This method keeps track of the information
159/// necessary to resolve the address of this block later and emits a dummy
160/// value.
161///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000162template<class CodeEmitter>
163void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 // Remember where this reference was and where it is to so we can
165 // deal with it later.
166 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
167 X86::reloc_pcrel_word, MBB));
168 MCE.emitWordLE(0);
169}
170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171/// emitGlobalAddress - Emit the specified address to the code stream assuming
172/// this is part of a "take the address of a global" instruction.
173///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000174template<class CodeEmitter>
175void Emitter<CodeEmitter>::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000176 intptr_t Disp /* = 0 */,
177 intptr_t PCAdj /* = 0 */,
Evan Cheng28e7e162008-01-04 10:46:51 +0000178 bool NeedStub /* = false */,
Evan Cheng8af22c42008-11-10 01:08:07 +0000179 bool Indirect /* = false */) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000180 intptr_t RelocCST = Disp;
Evan Chengf0123872008-01-03 02:56:28 +0000181 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000182 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000183 else if (Reloc == X86::reloc_pcrel_word)
184 RelocCST = PCAdj;
Evan Cheng8af22c42008-11-10 01:08:07 +0000185 MachineRelocation MR = Indirect
186 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
187 GV, RelocCST, NeedStub)
Evan Cheng28e7e162008-01-04 10:46:51 +0000188 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
189 GV, RelocCST, NeedStub);
190 MCE.addRelocation(MR);
Dan Gohman5ad09472008-10-24 01:57:54 +0000191 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000193 MCE.emitDWordLE(Disp);
194 else
195 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196}
197
198/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
199/// be emitted to the current location in the function, and allow it to be PC
200/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000201template<class CodeEmitter>
202void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
203 unsigned Reloc) {
Evan Chengaf743252008-01-05 02:26:58 +0000204 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000206 Reloc, ES, RelocCST));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000208 MCE.emitDWordLE(0);
209 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211}
212
213/// emitConstPoolAddress - Arrange for the address of an constant pool
214/// to be emitted to the current location in the function, and allow it to be PC
215/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000216template<class CodeEmitter>
217void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000218 intptr_t Disp /* = 0 */,
Evan Chengf0123872008-01-03 02:56:28 +0000219 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000220 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000221 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000222 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000223 else if (Reloc == X86::reloc_pcrel_word)
224 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000226 Reloc, CPI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000227 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000229 MCE.emitDWordLE(Disp);
230 else
231 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232}
233
234/// emitJumpTableAddress - Arrange for the address of a jump table to
235/// be emitted to the current location in the function, and allow it to be PC
236/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000237template<class CodeEmitter>
238void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +0000239 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000240 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000241 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000242 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000243 else if (Reloc == X86::reloc_pcrel_word)
244 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000246 Reloc, JTI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000247 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000249 MCE.emitDWordLE(0);
250 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252}
253
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000254template<class CodeEmitter>
255unsigned Emitter<CodeEmitter>::getX86RegNum(unsigned RegNo) const {
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000256 return II->getRegisterInfo().getX86RegNum(RegNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257}
258
259inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
260 unsigned RM) {
261 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
262 return RM | (RegOpcode << 3) | (Mod << 6);
263}
264
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000265template<class CodeEmitter>
266void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
267 unsigned RegOpcodeFld){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
269}
270
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000271template<class CodeEmitter>
272void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000273 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
274}
275
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000276template<class CodeEmitter>
277void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
278 unsigned Index,
279 unsigned Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 // SIB byte is in the same format as the ModRMByte...
281 MCE.emitByte(ModRMByte(SS, Index, Base));
282}
283
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000284template<class CodeEmitter>
285void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 // Output the constant in little endian byte order...
287 for (unsigned i = 0; i != Size; ++i) {
288 MCE.emitByte(Val & 255);
289 Val >>= 8;
290 }
291}
292
293/// isDisp8 - Return true if this signed displacement fits in a 8-bit
294/// sign-extended field.
295static bool isDisp8(int Value) {
296 return Value == (signed char)Value;
297}
298
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000299static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
300 const TargetMachine &TM) {
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000301 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesen2b65b742008-08-12 18:23:48 +0000302 // mechanism as 32-bit mode.
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000303 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
304 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
305 return false;
306
Chris Lattner8b1d2b92009-07-10 06:07:08 +0000307 // Return true if this is a reference to a stub containing the address of the
308 // global, not the global itself.
Chris Lattner6d62ab92009-07-10 06:29:59 +0000309 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Cheng28e7e162008-01-04 10:46:51 +0000310}
311
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000312template<class CodeEmitter>
313void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000314 int DispVal,
315 intptr_t Adj /* = 0 */,
316 bool IsPCRel /* = true */) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 // If this is a simple integer displacement that doesn't require a relocation,
318 // emit it now.
319 if (!RelocOp) {
320 emitConstant(DispVal, 4);
321 return;
322 }
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000323
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 // Otherwise, this is something that requires a relocation. Emit it as such
325 // now.
Daniel Dunbar064aca12009-09-01 22:07:06 +0000326 unsigned RelocType = Is64BitMode ?
327 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
328 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000329 if (RelocOp->isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000331 // But it's probably not beneficial. If the MCE supports using RIP directly
332 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendlingf3a655f2008-02-26 10:57:23 +0000333 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
334 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Evan Cheng28e7e162008-01-04 10:46:51 +0000335 bool NeedStub = isa<Function>(RelocOp->getGlobal());
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000336 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Daniel Dunbar064aca12009-09-01 22:07:06 +0000337 emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(),
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000338 Adj, NeedStub, Indirect);
Daniel Dunbar8ac6c042009-09-01 22:06:53 +0000339 } else if (RelocOp->isSymbol()) {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000340 emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000341 } else if (RelocOp->isCPI()) {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000342 emitConstPoolAddress(RelocOp->getIndex(), RelocType,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000343 RelocOp->getOffset(), Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 } else {
Daniel Dunbar064aca12009-09-01 22:07:06 +0000345 assert(RelocOp->isJTI() && "Unexpected machine operand!");
346 emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 }
348}
349
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000350template<class CodeEmitter>
351void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Chris Lattner5b6b1782009-08-16 02:45:18 +0000352 unsigned Op,unsigned RegOpcodeField,
353 intptr_t PCAdj) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 const MachineOperand &Op3 = MI.getOperand(Op+3);
355 int DispVal = 0;
356 const MachineOperand *DispForReloc = 0;
357
358 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000359 if (Op3.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 DispForReloc = &Op3;
Daniel Dunbar8ac6c042009-09-01 22:06:53 +0000361 } else if (Op3.isSymbol()) {
362 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000363 } else if (Op3.isCPI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000364 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 DispForReloc = &Op3;
366 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000367 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 DispVal += Op3.getOffset();
369 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000370 } else if (Op3.isJTI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000371 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 DispForReloc = &Op3;
373 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000374 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 }
376 } else {
377 DispVal = Op3.getImm();
378 }
379
380 const MachineOperand &Base = MI.getOperand(Op);
381 const MachineOperand &Scale = MI.getOperand(Op+1);
382 const MachineOperand &IndexReg = MI.getOperand(Op+2);
383
384 unsigned BaseReg = Base.getReg();
385
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000386 // Indicate that the displacement will use an pcrel or absolute reference
387 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
388 // while others, unless explicit asked to use RIP, use absolute references.
389 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
390
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 // Is a SIB byte needed?
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000392 // If no BaseReg, issue a RIP relative instruction only if the MCE can
393 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
394 // 2-7) and absolute references.
Evan Cheng92569ce2009-05-12 00:07:35 +0000395 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000396 IndexReg.getReg() == 0 &&
397 ((BaseReg == 0 && MCE.earlyResolveAddresses()) || BaseReg == X86::RIP ||
398 (BaseReg != 0 && getX86RegNum(BaseReg) != N86::ESP))) {
399 if (BaseReg == 0 || BaseReg == X86::RIP) { // Just a displacement?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 // Emit special case [disp32] encoding
401 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000402 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 } else {
404 unsigned BaseRegNo = getX86RegNum(BaseReg);
405 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
406 // Emit simple indirect register encoding... [EAX] f.e.
407 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
408 } else if (!DispForReloc && isDisp8(DispVal)) {
409 // Emit the disp8 encoding... [REG+disp8]
410 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
411 emitConstant(DispVal, 1);
412 } else {
413 // Emit the most general non-SIB encoding: [REG+disp32]
414 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000415 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 }
417 }
418
419 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
420 assert(IndexReg.getReg() != X86::ESP &&
421 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
422
423 bool ForceDisp32 = false;
424 bool ForceDisp8 = false;
425 if (BaseReg == 0) {
426 // If there is no base register, we emit the special case SIB byte with
427 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
428 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
429 ForceDisp32 = true;
430 } else if (DispForReloc) {
431 // Emit the normal disp32 encoding.
432 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
433 ForceDisp32 = true;
434 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
435 // Emit no displacement ModR/M byte
436 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
437 } else if (isDisp8(DispVal)) {
438 // Emit the disp8 encoding...
439 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
440 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
441 } else {
442 // Emit the normal disp32 encoding...
443 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
444 }
445
446 // Calculate what the SS field value should be...
447 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
448 unsigned SS = SSTable[Scale.getImm()];
449
450 if (BaseReg == 0) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000451 // Handle the SIB byte for the case where there is no base, see Intel
452 // Manual 2A, table 2-7. The displacement has already been output.
Mon P Wang67b7fe22008-10-31 19:13:42 +0000453 unsigned IndexRegNo;
454 if (IndexReg.getReg())
455 IndexRegNo = getX86RegNum(IndexReg.getReg());
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000456 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
457 IndexRegNo = 4;
Mon P Wang67b7fe22008-10-31 19:13:42 +0000458 emitSIBByte(SS, IndexRegNo, 5);
Dan Gohman85a356f2008-11-10 22:09:58 +0000459 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 unsigned BaseRegNo = getX86RegNum(BaseReg);
461 unsigned IndexRegNo;
462 if (IndexReg.getReg())
463 IndexRegNo = getX86RegNum(IndexReg.getReg());
464 else
465 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
466 emitSIBByte(SS, IndexRegNo, BaseRegNo);
467 }
468
469 // Do we need to output a displacement?
470 if (ForceDisp8) {
471 emitConstant(DispVal, 1);
472 } else if (DispVal != 0 || ForceDisp32) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000473 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 }
475 }
476}
477
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000478template<class CodeEmitter>
Chris Lattner5b6b1782009-08-16 02:45:18 +0000479void Emitter<CodeEmitter>::emitInstruction(const MachineInstr &MI,
480 const TargetInstrDesc *Desc) {
Bill Wendlingbdfa3be2009-08-03 00:11:34 +0000481 DEBUG(errs() << MI);
Evan Cheng872bd4b2008-03-14 07:13:42 +0000482
Devang Patel5450fc12009-10-06 02:19:11 +0000483 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin8ad296e2009-07-16 21:07:26 +0000484
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 unsigned Opcode = Desc->Opcode;
486
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000487 // Emit the lock opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000488 if (Desc->TSFlags & X86II::LOCK)
489 MCE.emitByte(0xF0);
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000490
Duncan Sandsa707cf82008-10-11 19:34:24 +0000491 // Emit segment override opcode prefix as needed.
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000492 switch (Desc->TSFlags & X86II::SegOvrMask) {
493 case X86II::FS:
494 MCE.emitByte(0x64);
495 break;
496 case X86II::GS:
497 MCE.emitByte(0x65);
498 break;
Edwin Törökbd448e32009-07-14 16:55:14 +0000499 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +0000500 case 0: break; // No segment override!
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000501 }
502
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 // Emit the repeat opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000504 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP)
505 MCE.emitByte(0xF3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506
507 // Emit the operand size opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000508 if (Desc->TSFlags & X86II::OpSize)
509 MCE.emitByte(0x66);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510
511 // Emit the address size opcode prefix as needed.
Chris Lattner5b6b1782009-08-16 02:45:18 +0000512 if (Desc->TSFlags & X86II::AdSize)
513 MCE.emitByte(0x67);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514
515 bool Need0FPrefix = false;
516 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Cheng0c835a82008-04-03 08:53:17 +0000517 case X86II::TB: // Two-byte opcode prefix
518 case X86II::T8: // 0F 38
519 case X86II::TA: // 0F 3A
520 Need0FPrefix = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +0000522 case X86II::TF: // F2 0F 38
523 MCE.emitByte(0xF2);
524 Need0FPrefix = true;
525 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 case X86II::REP: break; // already handled.
527 case X86II::XS: // F3 0F
528 MCE.emitByte(0xF3);
529 Need0FPrefix = true;
530 break;
531 case X86II::XD: // F2 0F
532 MCE.emitByte(0xF2);
533 Need0FPrefix = true;
534 break;
535 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
536 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
537 MCE.emitByte(0xD8+
538 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
539 >> X86II::Op0Shift));
540 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +0000541 default: llvm_unreachable("Invalid prefix!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 case 0: break; // No prefix!
543 }
544
Chris Lattner5b6b1782009-08-16 02:45:18 +0000545 // Handle REX prefix.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 if (Is64BitMode) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000547 if (unsigned REX = X86InstrInfo::determineREX(MI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 MCE.emitByte(0x40 | REX);
549 }
550
551 // 0x0F escape code must be emitted just before the opcode.
552 if (Need0FPrefix)
553 MCE.emitByte(0x0F);
554
Evan Cheng0c835a82008-04-03 08:53:17 +0000555 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattner5b6b1782009-08-16 02:45:18 +0000556 case X86II::TF: // F2 0F 38
557 case X86II::T8: // 0F 38
Evan Cheng0c835a82008-04-03 08:53:17 +0000558 MCE.emitByte(0x38);
559 break;
560 case X86II::TA: // 0F 3A
561 MCE.emitByte(0x3A);
562 break;
563 }
564
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000566 unsigned NumOps = Desc->getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 unsigned CurOp = 0;
568 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chengd49dbb82008-04-18 20:55:36 +0000569 ++CurOp;
570 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
571 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
572 --NumOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573
574 unsigned char BaseOpcode = II->getBaseOpcodeFor(Desc);
575 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000576 default:
577 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 case X86II::Pseudo:
Evan Cheng0729ccf2008-01-05 00:41:47 +0000579 // Remember the current PC offset, this is the PIC relocation
580 // base address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 switch (Opcode) {
582 default:
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000583 llvm_unreachable("psuedo instructions should be removed before code"
584 " emission");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000585 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000586 case TargetInstrInfo::INLINEASM:
Evan Cheng4e1a7202008-11-19 23:21:11 +0000587 // We allow inline assembler nodes with empty bodies - they can
588 // implicitly define registers, which is ok for JIT.
Chris Lattner89357002009-10-12 04:22:44 +0000589 if (MI.getOperand(0).getSymbolName()[0])
590 llvm_report_error("JIT does not support inline asm!");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000591 break;
Dan Gohmanfa607c92008-07-01 00:05:16 +0000592 case TargetInstrInfo::DBG_LABEL:
593 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffrayd326c7a2009-09-08 07:36:18 +0000594 case TargetInstrInfo::GC_LABEL:
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000595 MCE.emitLabel(MI.getOperand(0).getImm());
596 break;
Evan Chengb74b4b62008-03-17 06:56:52 +0000597 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen8f12c7c2009-09-28 20:32:26 +0000598 case TargetInstrInfo::KILL:
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000599 case X86::DWARF_LOC:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 case X86::FP_REG_KILL:
601 break;
Evan Chengaf743252008-01-05 02:26:58 +0000602 case X86::MOVPC32r: {
Evan Cheng0729ccf2008-01-05 00:41:47 +0000603 // This emits the "call" portion of this pseudo instruction.
604 MCE.emitByte(BaseOpcode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000605 emitConstant(0, X86InstrInfo::sizeOfImm(Desc));
Evan Chengaf743252008-01-05 02:26:58 +0000606 // Remember PIC base.
Evan Cheng6e561c72008-12-10 02:32:19 +0000607 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000608 X86JITInfo *JTI = TM.getJITInfo();
Evan Chengaf743252008-01-05 02:26:58 +0000609 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0729ccf2008-01-05 00:41:47 +0000610 break;
611 }
Evan Chengaf743252008-01-05 02:26:58 +0000612 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 CurOp = NumOps;
614 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000615 case X86II::RawFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 MCE.emitByte(BaseOpcode);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000617
Chris Lattner5b6b1782009-08-16 02:45:18 +0000618 if (CurOp == NumOps)
619 break;
620
621 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling0768ef62008-08-21 08:38:54 +0000622
Chris Lattner5b6b1782009-08-16 02:45:18 +0000623 DEBUG(errs() << "RawFrm CurOp " << CurOp << "\n");
624 DEBUG(errs() << "isMBB " << MO.isMBB() << "\n");
625 DEBUG(errs() << "isGlobal " << MO.isGlobal() << "\n");
626 DEBUG(errs() << "isSymbol " << MO.isSymbol() << "\n");
627 DEBUG(errs() << "isImm " << MO.isImm() << "\n");
Bill Wendling0768ef62008-08-21 08:38:54 +0000628
Chris Lattner5b6b1782009-08-16 02:45:18 +0000629 if (MO.isMBB()) {
630 emitPCRelativeBlockAddress(MO.getMBB());
631 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 }
Chris Lattner5b6b1782009-08-16 02:45:18 +0000633
634 if (MO.isGlobal()) {
635 // Assume undefined functions may be outside the Small codespace.
636 bool NeedStub =
637 (Is64BitMode &&
638 (TM.getCodeModel() == CodeModel::Large ||
639 TM.getSubtarget<X86Subtarget>().isTargetDarwin())) ||
640 Opcode == X86::TAILJMPd;
641 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
642 MO.getOffset(), 0, NeedStub);
643 break;
644 }
645
646 if (MO.isSymbol()) {
647 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
648 break;
649 }
650
651 assert(MO.isImm() && "Unknown RawFrm operand!");
652 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) {
653 // Fix up immediate operand for pc relative calls.
654 intptr_t Imm = (intptr_t)MO.getImm();
655 Imm = Imm - MCE.getCurrentPCValue() - 4;
656 emitConstant(Imm, X86InstrInfo::sizeOfImm(Desc));
657 } else
658 emitConstant(MO.getImm(), X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 break;
Chris Lattner5b6b1782009-08-16 02:45:18 +0000660 }
661
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000662 case X86II::AddRegFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
664
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000665 if (CurOp == NumOps)
666 break;
667
668 const MachineOperand &MO1 = MI.getOperand(CurOp++);
669 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
670 if (MO1.isImm()) {
671 emitConstant(MO1.getImm(), Size);
672 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000674
675 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
676 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
677 if (Opcode == X86::MOV64ri64i32)
678 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
679 // This should not occur on Darwin for relocatable objects.
680 if (Opcode == X86::MOV64ri)
681 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
682 if (MO1.isGlobal()) {
683 bool NeedStub = isa<Function>(MO1.getGlobal());
684 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
685 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
686 NeedStub, Indirect);
687 } else if (MO1.isSymbol())
688 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
689 else if (MO1.isCPI())
690 emitConstPoolAddress(MO1.getIndex(), rt);
691 else if (MO1.isJTI())
692 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 break;
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000694 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695
696 case X86II::MRMDestReg: {
697 MCE.emitByte(BaseOpcode);
698 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
699 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
700 CurOp += 2;
701 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000702 emitConstant(MI.getOperand(CurOp++).getImm(),
703 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 break;
705 }
706 case X86II::MRMDestMem: {
707 MCE.emitByte(BaseOpcode);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000708 emitMemModRMByte(MI, CurOp,
709 getX86RegNum(MI.getOperand(CurOp + X86AddrNumOperands)
710 .getReg()));
711 CurOp += X86AddrNumOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000713 emitConstant(MI.getOperand(CurOp++).getImm(),
714 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 break;
716 }
717
718 case X86II::MRMSrcReg:
719 MCE.emitByte(BaseOpcode);
720 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
721 getX86RegNum(MI.getOperand(CurOp).getReg()));
722 CurOp += 2;
723 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000724 emitConstant(MI.getOperand(CurOp++).getImm(),
725 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 break;
727
728 case X86II::MRMSrcMem: {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000729 // FIXME: Maybe lea should have its own form?
730 int AddrOperands;
731 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
732 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
733 AddrOperands = X86AddrNumOperands - 1; // No segment register
734 else
735 AddrOperands = X86AddrNumOperands;
736
737 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Rafael Espindola7f69c042009-03-28 17:03:24 +0000738 X86InstrInfo::sizeOfImm(Desc) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739
740 MCE.emitByte(BaseOpcode);
741 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
742 PCAdj);
Rafael Espindolabca99f72009-04-08 21:14:34 +0000743 CurOp += AddrOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000745 emitConstant(MI.getOperand(CurOp++).getImm(),
746 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 break;
748 }
749
750 case X86II::MRM0r: case X86II::MRM1r:
751 case X86II::MRM2r: case X86II::MRM3r:
752 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000753 case X86II::MRM6r: case X86II::MRM7r: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 MCE.emitByte(BaseOpcode);
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000755
Bill Wendling6ee76552009-05-28 23:40:46 +0000756 // Special handling of lfence, mfence, monitor, and mwait.
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000757 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +0000758 Desc->getOpcode() == X86::MFENCE ||
759 Desc->getOpcode() == X86::MONITOR ||
760 Desc->getOpcode() == X86::MWAIT) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000761 emitRegModRMByte((Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000762
763 switch (Desc->getOpcode()) {
764 default: break;
765 case X86::MONITOR:
766 MCE.emitByte(0xC8);
767 break;
768 case X86::MWAIT:
769 MCE.emitByte(0xC9);
770 break;
771 }
772 } else {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000773 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
774 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000775 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000777 if (CurOp == NumOps)
778 break;
779
780 const MachineOperand &MO1 = MI.getOperand(CurOp++);
781 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
782 if (MO1.isImm()) {
783 emitConstant(MO1.getImm(), Size);
784 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000786
787 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
788 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
789 if (Opcode == X86::MOV64ri32)
790 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
791 if (MO1.isGlobal()) {
792 bool NeedStub = isa<Function>(MO1.getGlobal());
793 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
794 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
795 NeedStub, Indirect);
796 } else if (MO1.isSymbol())
797 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
798 else if (MO1.isCPI())
799 emitConstPoolAddress(MO1.getIndex(), rt);
800 else if (MO1.isJTI())
801 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 break;
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000803 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
805 case X86II::MRM0m: case X86II::MRM1m:
806 case X86II::MRM2m: case X86II::MRM3m:
807 case X86II::MRM4m: case X86II::MRM5m:
808 case X86II::MRM6m: case X86II::MRM7m: {
Rafael Espindola7f69c042009-03-28 17:03:24 +0000809 intptr_t PCAdj = (CurOp + X86AddrNumOperands != NumOps) ?
Dale Johannesen1a51cff2009-05-06 19:04:30 +0000810 (MI.getOperand(CurOp+X86AddrNumOperands).isImm() ?
811 X86InstrInfo::sizeOfImm(Desc) : 4) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812
813 MCE.emitByte(BaseOpcode);
814 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
815 PCAdj);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000816 CurOp += X86AddrNumOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000818 if (CurOp == NumOps)
819 break;
820
821 const MachineOperand &MO = MI.getOperand(CurOp++);
822 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
823 if (MO.isImm()) {
824 emitConstant(MO.getImm(), Size);
825 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000827
828 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
829 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
830 if (Opcode == X86::MOV64mi32)
831 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
832 if (MO.isGlobal()) {
833 bool NeedStub = isa<Function>(MO.getGlobal());
834 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
835 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
836 NeedStub, Indirect);
837 } else if (MO.isSymbol())
838 emitExternalSymbolAddress(MO.getSymbolName(), rt);
839 else if (MO.isCPI())
840 emitConstPoolAddress(MO.getIndex(), rt);
841 else if (MO.isJTI())
842 emitJumpTableAddress(MO.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 break;
844 }
845
846 case X86II::MRMInitReg:
847 MCE.emitByte(BaseOpcode);
848 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
849 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
850 getX86RegNum(MI.getOperand(CurOp).getReg()));
851 ++CurOp;
852 break;
853 }
854
Evan Cheng6032b652008-03-05 02:08:03 +0000855 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török4d9756a2009-07-08 20:53:28 +0000856#ifndef NDEBUG
Chris Lattner5b6b1782009-08-16 02:45:18 +0000857 errs() << "Cannot encode all operands of: " << MI << "\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000858#endif
Edwin Törökbd448e32009-07-14 16:55:14 +0000859 llvm_unreachable(0);
Evan Cheng6032b652008-03-05 02:08:03 +0000860 }
Devang Patel5450fc12009-10-06 02:19:11 +0000861
862 MCE.processDebugLoc(MI.getDebugLoc(), false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863}
Daniel Dunbar2f379632009-08-27 08:12:55 +0000864
865// Adapt the Emitter / CodeEmitter interfaces to MCCodeEmitter.
866//
867// FIXME: This is a total hack designed to allow work on llvm-mc to proceed
868// without being blocked on various cleanups needed to support a clean interface
869// to instruction encoding.
870//
871// Look away!
872
873#include "llvm/DerivedTypes.h"
874
875namespace {
876class MCSingleInstructionCodeEmitter : public MachineCodeEmitter {
877 uint8_t Data[256];
878
879public:
880 MCSingleInstructionCodeEmitter() { reset(); }
881
882 void reset() {
883 BufferBegin = Data;
884 BufferEnd = array_endof(Data);
885 CurBufferPtr = Data;
886 }
887
888 StringRef str() {
889 return StringRef(reinterpret_cast<char*>(BufferBegin),
890 CurBufferPtr - BufferBegin);
891 }
892
893 virtual void startFunction(MachineFunction &F) {}
894 virtual bool finishFunction(MachineFunction &F) { return false; }
895 virtual void emitLabel(uint64_t LabelID) {}
896 virtual void StartMachineBasicBlock(MachineBasicBlock *MBB) {}
897 virtual bool earlyResolveAddresses() const { return false; }
898 virtual void addRelocation(const MachineRelocation &MR) { }
899 virtual uintptr_t getConstantPoolEntryAddress(unsigned Index) const {
900 return 0;
901 }
902 virtual uintptr_t getJumpTableEntryAddress(unsigned Index) const {
903 return 0;
904 }
905 virtual uintptr_t getMachineBasicBlockAddress(MachineBasicBlock *MBB) const {
906 return 0;
907 }
908 virtual uintptr_t getLabelAddress(uint64_t LabelID) const {
909 return 0;
910 }
911 virtual void setModuleInfo(MachineModuleInfo* Info) {}
912};
913
914class X86MCCodeEmitter : public MCCodeEmitter {
915 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
916 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
917
918private:
919 X86TargetMachine &TM;
920 llvm::Function *DummyF;
921 TargetData *DummyTD;
922 mutable llvm::MachineFunction *DummyMF;
923 llvm::MachineBasicBlock *DummyMBB;
924
925 MCSingleInstructionCodeEmitter *InstrEmitter;
926 Emitter<MachineCodeEmitter> *Emit;
927
928public:
929 X86MCCodeEmitter(X86TargetMachine &_TM) : TM(_TM) {
930 // Verily, thou shouldst avert thine eyes.
931 const llvm::FunctionType *FTy =
932 FunctionType::get(llvm::Type::getVoidTy(getGlobalContext()), false);
933 DummyF = Function::Create(FTy, GlobalValue::InternalLinkage);
934 DummyTD = new TargetData("");
935 DummyMF = new MachineFunction(DummyF, TM);
936 DummyMBB = DummyMF->CreateMachineBasicBlock();
937
938 InstrEmitter = new MCSingleInstructionCodeEmitter();
939 Emit = new Emitter<MachineCodeEmitter>(TM, *InstrEmitter,
940 *TM.getInstrInfo(),
941 *DummyTD, false);
942 }
943 ~X86MCCodeEmitter() {
944 delete Emit;
945 delete InstrEmitter;
946 delete DummyMF;
947 delete DummyF;
948 }
949
950 bool AddRegToInstr(const MCInst &MI, MachineInstr *Instr,
951 unsigned Start) const {
952 if (Start + 1 > MI.getNumOperands())
953 return false;
954
955 const MCOperand &Op = MI.getOperand(Start);
956 if (!Op.isReg()) return false;
957
958 Instr->addOperand(MachineOperand::CreateReg(Op.getReg(), false));
959 return true;
960 }
961
962 bool AddImmToInstr(const MCInst &MI, MachineInstr *Instr,
963 unsigned Start) const {
964 if (Start + 1 > MI.getNumOperands())
965 return false;
966
967 const MCOperand &Op = MI.getOperand(Start);
968 if (Op.isImm()) {
969 Instr->addOperand(MachineOperand::CreateImm(Op.getImm()));
970 return true;
971 }
Daniel Dunbar6e966212009-08-31 08:08:38 +0000972 if (!Op.isExpr())
Daniel Dunbar2f379632009-08-27 08:12:55 +0000973 return false;
974
Daniel Dunbar6e966212009-08-31 08:08:38 +0000975 const MCExpr *Expr = Op.getExpr();
976 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) {
977 Instr->addOperand(MachineOperand::CreateImm(CE->getValue()));
Daniel Dunbara8d310b2009-08-30 06:17:49 +0000978 return true;
979 }
980
Daniel Dunbar2f379632009-08-27 08:12:55 +0000981 // FIXME: Relocation / fixup.
982 Instr->addOperand(MachineOperand::CreateImm(0));
983 return true;
984 }
985
986 bool AddLMemToInstr(const MCInst &MI, MachineInstr *Instr,
987 unsigned Start) const {
988 return (AddRegToInstr(MI, Instr, Start + 0) &&
989 AddImmToInstr(MI, Instr, Start + 1) &&
990 AddRegToInstr(MI, Instr, Start + 2) &&
991 AddImmToInstr(MI, Instr, Start + 3));
992 }
993
994 bool AddMemToInstr(const MCInst &MI, MachineInstr *Instr,
995 unsigned Start) const {
996 return (AddRegToInstr(MI, Instr, Start + 0) &&
997 AddImmToInstr(MI, Instr, Start + 1) &&
998 AddRegToInstr(MI, Instr, Start + 2) &&
999 AddImmToInstr(MI, Instr, Start + 3) &&
1000 AddRegToInstr(MI, Instr, Start + 4));
1001 }
1002
1003 void EncodeInstruction(const MCInst &MI, raw_ostream &OS) const {
1004 // Don't look yet!
1005
1006 // Convert the MCInst to a MachineInstr so we can (ab)use the regular
1007 // emitter.
1008 const X86InstrInfo &II = *TM.getInstrInfo();
1009 const TargetInstrDesc &Desc = II.get(MI.getOpcode());
1010 MachineInstr *Instr = DummyMF->CreateMachineInstr(Desc, DebugLoc());
1011 DummyMBB->push_back(Instr);
1012
1013 unsigned Opcode = MI.getOpcode();
1014 unsigned NumOps = MI.getNumOperands();
1015 unsigned CurOp = 0;
1016 if (NumOps > 1 && Desc.getOperandConstraint(1, TOI::TIED_TO) != -1) {
1017 Instr->addOperand(MachineOperand::CreateReg(0, false));
1018 ++CurOp;
1019 } else if (NumOps > 2 &&
1020 Desc.getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
1021 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
1022 --NumOps;
1023
1024 bool OK = true;
1025 switch (Desc.TSFlags & X86II::FormMask) {
1026 case X86II::MRMDestReg:
1027 case X86II::MRMSrcReg:
1028 // Matching doesn't fill this in completely, we have to choose operand 0
1029 // for a tied register.
1030 OK &= AddRegToInstr(MI, Instr, 0); CurOp++;
1031 OK &= AddRegToInstr(MI, Instr, CurOp++);
1032 if (CurOp < NumOps)
1033 OK &= AddImmToInstr(MI, Instr, CurOp);
1034 break;
1035
1036 case X86II::RawFrm:
1037 if (CurOp < NumOps) {
1038 // Hack to make branches work.
1039 if (!(Desc.TSFlags & X86II::ImmMask) &&
Daniel Dunbar6e966212009-08-31 08:08:38 +00001040 MI.getOperand(0).isExpr() &&
1041 isa<MCSymbolRefExpr>(MI.getOperand(0).getExpr()))
Daniel Dunbar2f379632009-08-27 08:12:55 +00001042 Instr->addOperand(MachineOperand::CreateMBB(DummyMBB));
1043 else
1044 OK &= AddImmToInstr(MI, Instr, CurOp);
1045 }
1046 break;
1047
1048 case X86II::AddRegFrm:
1049 OK &= AddRegToInstr(MI, Instr, CurOp++);
1050 if (CurOp < NumOps)
1051 OK &= AddImmToInstr(MI, Instr, CurOp);
1052 break;
1053
1054 case X86II::MRM0r: case X86II::MRM1r:
1055 case X86II::MRM2r: case X86II::MRM3r:
1056 case X86II::MRM4r: case X86II::MRM5r:
1057 case X86II::MRM6r: case X86II::MRM7r:
1058 // Matching doesn't fill this in completely, we have to choose operand 0
1059 // for a tied register.
1060 OK &= AddRegToInstr(MI, Instr, 0); CurOp++;
1061 if (CurOp < NumOps)
1062 OK &= AddImmToInstr(MI, Instr, CurOp);
1063 break;
1064
1065 case X86II::MRM0m: case X86II::MRM1m:
1066 case X86II::MRM2m: case X86II::MRM3m:
1067 case X86II::MRM4m: case X86II::MRM5m:
1068 case X86II::MRM6m: case X86II::MRM7m:
1069 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1070 if (CurOp < NumOps)
1071 OK &= AddImmToInstr(MI, Instr, CurOp);
1072 break;
1073
1074 case X86II::MRMSrcMem:
1075 OK &= AddRegToInstr(MI, Instr, CurOp++);
1076 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
1077 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
1078 OK &= AddLMemToInstr(MI, Instr, CurOp);
1079 else
1080 OK &= AddMemToInstr(MI, Instr, CurOp);
1081 break;
1082
1083 case X86II::MRMDestMem:
1084 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1085 OK &= AddRegToInstr(MI, Instr, CurOp);
1086 break;
1087
1088 default:
1089 case X86II::MRMInitReg:
1090 case X86II::Pseudo:
1091 OK = false;
1092 break;
1093 }
1094
1095 if (!OK) {
1096 errs() << "couldn't convert inst '";
Chris Lattnerad1950e2009-09-03 05:39:09 +00001097 MI.dump();
Daniel Dunbar2f379632009-08-27 08:12:55 +00001098 errs() << "' to machine instr:\n";
1099 Instr->dump();
1100 }
1101
1102 InstrEmitter->reset();
1103 if (OK)
1104 Emit->emitInstruction(*Instr, &Desc);
1105 OS << InstrEmitter->str();
1106
1107 Instr->eraseFromParent();
1108 }
1109};
1110}
1111
1112// Ok, now you can look.
1113MCCodeEmitter *llvm::createX86MCCodeEmitter(const Target &,
1114 TargetMachine &TM) {
1115 return new X86MCCodeEmitter(static_cast<X86TargetMachine&>(TM));
1116}