blob: 4d4e1b8c2176c0090fdf5b53649bf17a34e0b222 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman6f2766d2008-08-19 22:31:46 +000014#include "llvm/Instructions.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000015#include "llvm/CodeGen/FastISel.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
17#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000018#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000019#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000020#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000021#include "llvm/Target/TargetMachine.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000022using namespace llvm;
23
Dan Gohmanbdedd442008-08-20 00:11:48 +000024/// SelectBinaryOp - Select and emit code for a binary operator instruction,
25/// which has an opcode which directly corresponds to the given ISD opcode.
26///
27bool FastISel::SelectBinaryOp(Instruction *I, ISD::NodeType ISDOpcode,
28 DenseMap<const Value*, unsigned> &ValueMap) {
Dan Gohmanbdedd442008-08-20 00:11:48 +000029 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
30 if (VT == MVT::Other || !VT.isSimple())
31 // Unhandled type. Halt "fast" selection and bail.
32 return false;
Dan Gohmanb71fea22008-08-26 20:52:40 +000033 // We only handle legal types. For example, on x86-32 the instruction
34 // selector contains all of the 64-bit instructions from x86-64,
35 // under the assumption that i64 won't be used if the target doesn't
36 // support it.
37 if (!TLI.isTypeLegal(VT))
38 return false;
Dan Gohmanbdedd442008-08-20 00:11:48 +000039
Dan Gohmand5fe57d2008-08-21 01:41:07 +000040 unsigned Op0 = ValueMap[I->getOperand(0)];
41 if (Op0 == 0)
42 // Unhandled operand. Halt "fast" selection and bail.
43 return false;
44
45 // Check if the second operand is a constant and handle it appropriately.
46 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
47 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
48 CI->getZExtValue(), VT.getSimpleVT());
49 if (ResultReg == 0)
50 // Target-specific code wasn't able to find a machine opcode for
51 // the given ISD opcode and type. Halt "fast" selection and bail.
52 return false;
53
54 // We successfully emitted code for the given LLVM Instruction.
55 ValueMap[I] = ResultReg;
56 return true;
57 }
58
59 unsigned Op1 = ValueMap[I->getOperand(1)];
60 if (Op1 == 0)
61 // Unhandled operand. Halt "fast" selection and bail.
62 return false;
63
Owen Anderson0f84e4e2008-08-25 23:58:18 +000064 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
65 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +000066 if (ResultReg == 0)
67 // Target-specific code wasn't able to find a machine opcode for
68 // the given ISD opcode and type. Halt "fast" selection and bail.
69 return false;
70
Dan Gohman8014e862008-08-20 00:23:20 +000071 // We successfully emitted code for the given LLVM Instruction.
Dan Gohmanbdedd442008-08-20 00:11:48 +000072 ValueMap[I] = ResultReg;
73 return true;
74}
75
76bool FastISel::SelectGetElementPtr(Instruction *I,
77 DenseMap<const Value*, unsigned> &ValueMap) {
Evan Cheng83785c82008-08-20 22:45:34 +000078 unsigned N = ValueMap[I->getOperand(0)];
79 if (N == 0)
80 // Unhandled operand. Halt "fast" selection and bail.
81 return false;
82
83 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +000084 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +000085 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
86 OI != E; ++OI) {
87 Value *Idx = *OI;
88 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
89 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
90 if (Field) {
91 // N = N + Offset
92 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
93 // FIXME: This can be optimized by combining the add with a
94 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +000095 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +000096 if (N == 0)
97 // Unhandled operand. Halt "fast" selection and bail.
98 return false;
99 }
100 Ty = StTy->getElementType(Field);
101 } else {
102 Ty = cast<SequentialType>(Ty)->getElementType();
103
104 // If this is a constant subscript, handle it quickly.
105 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
106 if (CI->getZExtValue() == 0) continue;
107 uint64_t Offs =
108 TD.getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000109 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000110 if (N == 0)
111 // Unhandled operand. Halt "fast" selection and bail.
112 return false;
113 continue;
114 }
115
116 // N = N + Idx * ElementSize;
117 uint64_t ElementSize = TD.getABITypeSize(Ty);
118 unsigned IdxN = ValueMap[Idx];
119 if (IdxN == 0)
120 // Unhandled operand. Halt "fast" selection and bail.
121 return false;
122
123 // If the index is smaller or larger than intptr_t, truncate or extend
124 // it.
Evan Cheng2076aa82008-08-21 01:19:11 +0000125 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
Evan Cheng83785c82008-08-20 22:45:34 +0000126 if (IdxVT.bitsLT(VT))
Dan Gohman80bc6e22008-08-26 20:57:08 +0000127 IdxN = FastEmit_r(IdxVT.getSimpleVT(), VT, ISD::SIGN_EXTEND, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000128 else if (IdxVT.bitsGT(VT))
Dan Gohman80bc6e22008-08-26 20:57:08 +0000129 IdxN = FastEmit_r(IdxVT.getSimpleVT(), VT, ISD::TRUNCATE, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000130 if (IdxN == 0)
131 // Unhandled operand. Halt "fast" selection and bail.
132 return false;
133
Dan Gohman80bc6e22008-08-26 20:57:08 +0000134 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000135 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000136 if (IdxN == 0)
137 // Unhandled operand. Halt "fast" selection and bail.
138 return false;
139 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000140 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000141 if (N == 0)
142 // Unhandled operand. Halt "fast" selection and bail.
143 return false;
144 }
145 }
146
147 // We successfully emitted code for the given LLVM Instruction.
148 ValueMap[I] = N;
149 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000150}
151
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000152BasicBlock::iterator
Dan Gohmanb7864a92008-08-20 18:09:02 +0000153FastISel::SelectInstructions(BasicBlock::iterator Begin,
154 BasicBlock::iterator End,
Dan Gohmanbb466332008-08-20 21:05:57 +0000155 DenseMap<const Value*, unsigned> &ValueMap,
Dan Gohman6ecf5092008-08-23 02:44:46 +0000156 DenseMap<const BasicBlock*,
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000157 MachineBasicBlock *> &MBBMap,
Dan Gohmanbb466332008-08-20 21:05:57 +0000158 MachineBasicBlock *mbb) {
159 MBB = mbb;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000160 BasicBlock::iterator I = Begin;
161
162 for (; I != End; ++I) {
163 switch (I->getOpcode()) {
Dan Gohman8014e862008-08-20 00:23:20 +0000164 case Instruction::Add: {
165 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
166 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
167 }
168 case Instruction::Sub: {
169 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
170 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
171 }
172 case Instruction::Mul: {
173 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
174 if (!SelectBinaryOp(I, Opc, ValueMap)) return I; break;
175 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000176 case Instruction::SDiv:
177 if (!SelectBinaryOp(I, ISD::SDIV, ValueMap)) return I; break;
178 case Instruction::UDiv:
179 if (!SelectBinaryOp(I, ISD::UDIV, ValueMap)) return I; break;
180 case Instruction::FDiv:
181 if (!SelectBinaryOp(I, ISD::FDIV, ValueMap)) return I; break;
182 case Instruction::SRem:
183 if (!SelectBinaryOp(I, ISD::SREM, ValueMap)) return I; break;
184 case Instruction::URem:
185 if (!SelectBinaryOp(I, ISD::UREM, ValueMap)) return I; break;
186 case Instruction::FRem:
187 if (!SelectBinaryOp(I, ISD::FREM, ValueMap)) return I; break;
188 case Instruction::Shl:
189 if (!SelectBinaryOp(I, ISD::SHL, ValueMap)) return I; break;
190 case Instruction::LShr:
191 if (!SelectBinaryOp(I, ISD::SRL, ValueMap)) return I; break;
192 case Instruction::AShr:
193 if (!SelectBinaryOp(I, ISD::SRA, ValueMap)) return I; break;
194 case Instruction::And:
195 if (!SelectBinaryOp(I, ISD::AND, ValueMap)) return I; break;
196 case Instruction::Or:
197 if (!SelectBinaryOp(I, ISD::OR, ValueMap)) return I; break;
198 case Instruction::Xor:
199 if (!SelectBinaryOp(I, ISD::XOR, ValueMap)) return I; break;
200
201 case Instruction::GetElementPtr:
202 if (!SelectGetElementPtr(I, ValueMap)) return I;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000203 break;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000204
Dan Gohman6f2766d2008-08-19 22:31:46 +0000205 case Instruction::Br: {
206 BranchInst *BI = cast<BranchInst>(I);
207
Dan Gohmane6798b72008-08-20 01:17:01 +0000208 if (BI->isUnconditional()) {
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000209 MachineFunction::iterator NextMBB =
Dan Gohmane6798b72008-08-20 01:17:01 +0000210 next(MachineFunction::iterator(MBB));
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000211 BasicBlock *LLVMSucc = BI->getSuccessor(0);
212 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
213
214 if (NextMBB != MF.end() && MSucc == NextMBB) {
215 // The unconditional fall-through case, which needs no instructions.
216 } else {
217 // The unconditional branch case.
218 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
Dan Gohmane6798b72008-08-20 01:17:01 +0000219 }
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000220 MBB->addSuccessor(MSucc);
221 break;
Dan Gohman6f2766d2008-08-19 22:31:46 +0000222 }
223
Dan Gohman3c8f36f2008-08-22 21:28:19 +0000224 // Conditional branches are not handed yet.
225 // Halt "fast" selection and bail.
Dan Gohman6f2766d2008-08-19 22:31:46 +0000226 return I;
227 }
Dan Gohman3b7753b2008-08-22 17:37:48 +0000228
229 case Instruction::PHI:
230 // PHI nodes are already emitted.
231 break;
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000232
233 case Instruction::BitCast:
234 // BitCast consists of either an immediate to register move
235 // or a register to register move.
236 if (ConstantInt* CI = dyn_cast<ConstantInt>(I->getOperand(0))) {
237 if (I->getType()->isInteger()) {
238 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/false);
Owen Anderson46aa2f52008-08-26 17:44:42 +0000239 unsigned result = FastEmit_i(VT.getSimpleVT(), VT.getSimpleVT(),
240 ISD::Constant,
241 CI->getZExtValue());
242 if (!result)
243 return I;
244
245 ValueMap[I] = result;
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000246 break;
247 } else
248 // TODO: Support vector and fp constants.
249 return I;
Owen Andersond894f1d2008-08-25 21:32:34 +0000250 } else if (!isa<Constant>(I->getOperand(0))) {
251 // Bitcasts of non-constant values become reg-reg copies.
252 MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
Owen Anderson46aa2f52008-08-26 17:44:42 +0000253 MVT DstVT = MVT::getMVT(I->getType());
Owen Andersond894f1d2008-08-25 21:32:34 +0000254
255 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
256 DstVT == MVT::Other || !DstVT.isSimple() ||
257 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
258 // Unhandled type. Halt "fast" selection and bail.
259 return I;
Owen Andersond894f1d2008-08-25 21:32:34 +0000260
Owen Andersond894f1d2008-08-25 21:32:34 +0000261 unsigned Op0 = ValueMap[I->getOperand(0)];
Owen Andersond894f1d2008-08-25 21:32:34 +0000262 if (Op0 == 0)
263 // Unhandled operand. Halt "fast" selection and bail.
264 return false;
265
Owen Anderson77a21872008-08-26 18:51:24 +0000266 // First, try to perform the bitcast by inserting a reg-reg copy.
267 unsigned ResultReg = 0;
268 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
269 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
270 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
271 ResultReg = createResultReg(DstClass);
272
273 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
274 Op0, DstClass, SrcClass);
275 if (!InsertedCopy)
276 ResultReg = 0;
277 }
278
279 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
280 if (!ResultReg)
281 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
282 ISD::BIT_CONVERT, Op0);
283
284 if (!ResultReg)
Owen Anderson940f83e2008-08-26 18:03:31 +0000285 return I;
Owen Andersond894f1d2008-08-25 21:32:34 +0000286
Owen Anderson940f83e2008-08-26 18:03:31 +0000287 ValueMap[I] = ResultReg;
Owen Andersond894f1d2008-08-25 21:32:34 +0000288 break;
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000289 } else
Owen Anderson46aa2f52008-08-26 17:44:42 +0000290 // TODO: Casting a non-integral constant?
291 return I;
292
293 case Instruction::FPToSI:
294 if (!isa<ConstantFP>(I->getOperand(0))) {
295 MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
296 MVT DstVT = MVT::getMVT(I->getType());
297
298 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
299 DstVT == MVT::Other || !DstVT.isSimple() ||
300 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
301 // Unhandled type. Halt "fast" selection and bail.
302 return I;
Owen Anderson46aa2f52008-08-26 17:44:42 +0000303
304 unsigned InputReg = ValueMap[I->getOperand(0)];
305 if (!InputReg)
306 // Unhandled operand. Halt "fast" selection and bail.
307 return I;
308
309 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
310 DstVT.getSimpleVT(),
311 ISD::FP_TO_SINT,
312 InputReg);
313 if (!ResultReg)
314 return I;
315
316 ValueMap[I] = ResultReg;
317 break;
318 } else
319 // TODO: Materialize the FP constant and then convert,
320 // or attempt constant folding.
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000321 return I;
Dan Gohman3b7753b2008-08-22 17:37:48 +0000322
Owen Andersona843b8d2008-08-26 20:37:00 +0000323 case Instruction::SIToFP:
324 if (!isa<ConstantInt>(I->getOperand(0))) {
325 MVT SrcVT = MVT::getMVT(I->getOperand(0)->getType());
326 MVT DstVT = MVT::getMVT(I->getType());
327
328 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
329 DstVT == MVT::Other || !DstVT.isSimple() ||
330 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
331 // Unhandled type. Halt "fast" selection and bail.
332 return I;
333
334 unsigned InputReg = ValueMap[I->getOperand(0)];
335 if (!InputReg)
336 // Unhandled operan. Halt "fast" selection and bail.
337 return I;
338
339 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
340 DstVT.getSimpleVT(),
341 ISD::SINT_TO_FP,
342 InputReg);
343 if (!ResultReg)
344 return I;
345
346 ValueMap[I] = ResultReg;
347 break;
348 } else
349 // TODO: Materialize constant and convert to FP.
350 return I;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000351 default:
352 // Unhandled instruction. Halt "fast" selection and bail.
353 return I;
354 }
355 }
356
357 return I;
358}
359
Dan Gohmanbb466332008-08-20 21:05:57 +0000360FastISel::FastISel(MachineFunction &mf)
Dan Gohman22bb3112008-08-22 00:20:26 +0000361 : MF(mf),
362 MRI(mf.getRegInfo()),
363 TM(mf.getTarget()),
364 TD(*TM.getTargetData()),
365 TII(*TM.getInstrInfo()),
366 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000367}
368
Dan Gohmane285a742008-08-14 21:51:29 +0000369FastISel::~FastISel() {}
370
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000371unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType, ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000372 return 0;
373}
374
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000375unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
376 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000377 return 0;
378}
379
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000380unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
381 ISD::NodeType, unsigned /*Op0*/,
382 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000383 return 0;
384}
385
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000386unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
387 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000388 return 0;
389}
390
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000391unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
392 ISD::NodeType, unsigned /*Op0*/,
393 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000394 return 0;
395}
396
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000397unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
398 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000399 unsigned /*Op0*/, unsigned /*Op1*/,
400 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000401 return 0;
402}
403
404/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
405/// to emit an instruction with an immediate operand using FastEmit_ri.
406/// If that fails, it materializes the immediate into a register and try
407/// FastEmit_rr instead.
408unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000409 unsigned Op0, uint64_t Imm,
410 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000411 unsigned ResultReg = 0;
412 // First check if immediate type is legal. If not, we can't use the ri form.
413 if (TLI.getOperationAction(ISD::Constant, ImmType) == TargetLowering::Legal)
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000414 ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000415 if (ResultReg != 0)
416 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000417 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000418 if (MaterialReg == 0)
419 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000420 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000421}
422
423unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
424 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000425}
426
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000427unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000428 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000429 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000430 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000431
Dan Gohmanfd903942008-08-20 23:53:10 +0000432 BuildMI(MBB, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000433 return ResultReg;
434}
435
436unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
437 const TargetRegisterClass *RC,
438 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000439 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000440 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000441
Dan Gohmanfd903942008-08-20 23:53:10 +0000442 BuildMI(MBB, II, ResultReg).addReg(Op0);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000443 return ResultReg;
444}
445
446unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
447 const TargetRegisterClass *RC,
448 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000449 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000450 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000451
Dan Gohmanfd903942008-08-20 23:53:10 +0000452 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000453 return ResultReg;
454}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000455
456unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
457 const TargetRegisterClass *RC,
458 unsigned Op0, uint64_t Imm) {
459 unsigned ResultReg = createResultReg(RC);
460 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
461
462 BuildMI(MBB, II, ResultReg).addReg(Op0).addImm(Imm);
463 return ResultReg;
464}
465
466unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
467 const TargetRegisterClass *RC,
468 unsigned Op0, unsigned Op1, uint64_t Imm) {
469 unsigned ResultReg = createResultReg(RC);
470 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
471
472 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
473 return ResultReg;
474}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000475
476unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
477 const TargetRegisterClass *RC,
478 uint64_t Imm) {
479 unsigned ResultReg = createResultReg(RC);
480 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
481
482 BuildMI(MBB, II, ResultReg).addImm(Imm);
483 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000484}