blob: b0a684eee1a28cc94436295e4b424bcd74ac1fd9 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Bill Schmidt212af6a2013-02-06 17:33:58 +000040static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
41 CCValAssign::LocInfo &LocInfo,
42 ISD::ArgFlagsTy &ArgFlags,
43 CCState &State);
44static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000045 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000046 CCValAssign::LocInfo &LocInfo,
47 ISD::ArgFlagsTy &ArgFlags,
48 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000049static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
50 MVT &LocVT,
51 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000054
Hal Finkel77838f92012-06-04 02:21:00 +000055static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
56cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Hal Finkel71ffcfe2012-06-10 19:32:29 +000058static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
59cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
60
Hal Finkel2d37f7b2013-03-15 15:27:13 +000061static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
62cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
63
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
65 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000066 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000067
Bill Schmidt240b9b62013-05-13 19:34:37 +000068 if (TM.getSubtargetImpl()->isSVR4ABI())
69 return new PPC64LinuxTargetObjectFile();
70
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000071 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000072}
73
Chris Lattner331d1bc2006-11-02 01:44:04 +000074PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000075 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000076 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000077 PPCRegInfo = TM.getRegisterInfo();
Hal Finkelff56d1a2013-04-05 23:29:01 +000078 PPCII = TM.getInstrInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000079
Nate Begeman405e3ec2005-10-21 00:02:42 +000080 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000081
Chris Lattnerd145a612005-09-27 22:18:25 +000082 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000083 setUseUnderscoreSetJmp(true);
84 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000085
Chris Lattner749dc722010-10-10 18:34:00 +000086 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
87 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000088 bool isPPC64 = Subtarget->isPPC64();
89 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000090
Chris Lattner7c5a3d32005-08-16 17:14:42 +000091 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000092 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
93 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
94 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000095
Evan Chengc5484282006-10-04 00:56:09 +000096 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000097 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
98 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000099
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000101
Chris Lattner94e509c2006-11-10 23:58:45 +0000102 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
108 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
109 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
110 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
111 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
112 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000113
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000114 // This is used in the ppcf128->int sequence. Note it has different semantics
115 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000117
Roman Divacky0016f732012-08-16 18:19:29 +0000118 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000119 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
120 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
121 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
122 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
123 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000124 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000125
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000126 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::SREM, MVT::i32, Expand);
128 setOperationAction(ISD::UREM, MVT::i32, Expand);
129 setOperationAction(ISD::SREM, MVT::i64, Expand);
130 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000131
132 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
134 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
135 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
136 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
137 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
138 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
139 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
140 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000142 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f64, Expand);
144 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f64, Expand);
147 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::FSIN , MVT::f32, Expand);
150 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000151 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FREM , MVT::f32, Expand);
153 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000154 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000155
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000159 if (!Subtarget->hasFSQRT() &&
160 !(TM.Options.UnsafeFPMath &&
161 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000163
164 if (!Subtarget->hasFSQRT() &&
165 !(TM.Options.UnsafeFPMath &&
166 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
170 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000171
Hal Finkelf5d5c432013-03-29 08:57:48 +0000172 if (Subtarget->hasFPRND()) {
173 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
174 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
175 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
176
177 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
178 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
179 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
180
181 // frin does not implement "ties to even." Thus, this is safe only in
182 // fast-math mode.
183 if (TM.Options.UnsafeFPMath) {
184 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
185 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000186
187 // These need to set FE_INEXACT, and use a custom inserter.
188 setOperationAction(ISD::FRINT, MVT::f64, Legal);
189 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000190 }
191 }
192
Nate Begemand88fc032006-01-14 03:14:10 +0000193 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000196 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
197 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000200 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
201 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000202
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000203 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000204 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000205 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
206 } else {
207 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
208 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
209 }
210
Nate Begeman35ef9132006-01-11 21:21:00 +0000211 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
213 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000215 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::SELECT, MVT::i32, Expand);
217 setOperationAction(ISD::SELECT, MVT::i64, Expand);
218 setOperationAction(ISD::SELECT, MVT::f32, Expand);
219 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000221 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
223 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000224
Nate Begeman750ac1b2006-02-01 07:19:44 +0000225 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Nate Begeman81e80972006-03-17 01:40:33 +0000228 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000230
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Chris Lattnerf7605322005-08-31 21:09:52 +0000233 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000235
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000236 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
238 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000239
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000240 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
241 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
242 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
243 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000244
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000245 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000247
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
249 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
250 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
251 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Hal Finkele9150472013-03-27 19:10:42 +0000253 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000254 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
255 // support continuation, user-level threading, and etc.. As a result, no
256 // other SjLj exception interfaces are implemented and please don't build
257 // your own exception handling based on them.
258 // LLVM/Clang supports zero-cost DWARF exception handling.
259 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
260 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
262 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000263 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
265 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000266 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
268 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
269 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000271 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
273 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000274
Nate Begeman1db3c922008-08-11 17:36:31 +0000275 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000277
278 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000279 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
280 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000281
Nate Begemanacc398c2006-01-25 18:21:52 +0000282 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Evan Cheng769951f2012-07-02 22:39:56 +0000285 if (Subtarget->isSVR4ABI()) {
286 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000287 // VAARG always uses double-word chunks, so promote anything smaller.
288 setOperationAction(ISD::VAARG, MVT::i1, Promote);
289 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
290 setOperationAction(ISD::VAARG, MVT::i8, Promote);
291 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
292 setOperationAction(ISD::VAARG, MVT::i16, Promote);
293 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
294 setOperationAction(ISD::VAARG, MVT::i32, Promote);
295 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
296 setOperationAction(ISD::VAARG, MVT::Other, Expand);
297 } else {
298 // VAARG is custom lowered with the 32-bit SVR4 ABI.
299 setOperationAction(ISD::VAARG, MVT::Other, Custom);
300 setOperationAction(ISD::VAARG, MVT::i64, Custom);
301 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000302 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000304
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000305 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
307 setOperationAction(ISD::VAEND , MVT::Other, Expand);
308 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
309 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
310 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000312
Chris Lattner6d92cad2006-03-26 10:06:40 +0000313 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000315
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000316 // To handle counter-based loop conditions.
317 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
318
Dale Johannesen53e4e442008-11-07 22:54:33 +0000319 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
321 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
322 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
323 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
324 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
325 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
326 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
327 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
328 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
329 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
330 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
331 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000332
Evan Cheng769951f2012-07-02 22:39:56 +0000333 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000334 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
337 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
338 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000339 // This is just the low 32 bits of a (signed) fp->i64 conversion.
340 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000342
Hal Finkel46479192013-04-01 17:52:07 +0000343 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000344 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000345 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000346 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000348 }
349
Hal Finkel46479192013-04-01 17:52:07 +0000350 // With the instructions enabled under FPCVT, we can do everything.
351 if (PPCSubTarget.hasFPCVT()) {
352 if (Subtarget->has64BitSupport()) {
353 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
355 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
356 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
357 }
358
359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
362 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
363 }
364
Evan Cheng769951f2012-07-02 22:39:56 +0000365 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000366 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000367 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000368 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000370 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
372 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
373 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000374 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000375 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
377 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
378 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000379 }
Evan Chengd30bf012006-03-01 01:11:20 +0000380
Evan Cheng769951f2012-07-02 22:39:56 +0000381 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000382 // First set operation action for all vector types to expand. Then we
383 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
385 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
386 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000387
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000388 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000389 setOperationAction(ISD::ADD , VT, Legal);
390 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Chris Lattner7ff7e672006-04-04 17:25:31 +0000392 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000395
396 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000399 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000401 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000407 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000410 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000411 setOperationAction(ISD::MUL , VT, Expand);
412 setOperationAction(ISD::SDIV, VT, Expand);
413 setOperationAction(ISD::SREM, VT, Expand);
414 setOperationAction(ISD::UDIV, VT, Expand);
415 setOperationAction(ISD::UREM, VT, Expand);
416 setOperationAction(ISD::FDIV, VT, Expand);
417 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000418 setOperationAction(ISD::FSQRT, VT, Expand);
419 setOperationAction(ISD::FLOG, VT, Expand);
420 setOperationAction(ISD::FLOG10, VT, Expand);
421 setOperationAction(ISD::FLOG2, VT, Expand);
422 setOperationAction(ISD::FEXP, VT, Expand);
423 setOperationAction(ISD::FEXP2, VT, Expand);
424 setOperationAction(ISD::FSIN, VT, Expand);
425 setOperationAction(ISD::FCOS, VT, Expand);
426 setOperationAction(ISD::FABS, VT, Expand);
427 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000428 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000429 setOperationAction(ISD::FCEIL, VT, Expand);
430 setOperationAction(ISD::FTRUNC, VT, Expand);
431 setOperationAction(ISD::FRINT, VT, Expand);
432 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000433 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
434 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
435 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
436 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
437 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
438 setOperationAction(ISD::UDIVREM, VT, Expand);
439 setOperationAction(ISD::SDIVREM, VT, Expand);
440 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
441 setOperationAction(ISD::FPOW, VT, Expand);
442 setOperationAction(ISD::CTPOP, VT, Expand);
443 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000444 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000445 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000446 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000447 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000448 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
449
450 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
451 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
452 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
453 setTruncStoreAction(VT, InnerVT, Expand);
454 }
455 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
456 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
457 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000458 }
459
Chris Lattner7ff7e672006-04-04 17:25:31 +0000460 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
461 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::AND , MVT::v4i32, Legal);
465 setOperationAction(ISD::OR , MVT::v4i32, Legal);
466 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
467 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
468 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
469 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000470 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
471 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
472 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
473 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000474 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
475 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
476 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
477 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000478
Craig Topperc9099502012-04-20 06:31:50 +0000479 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
480 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
481 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
482 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000485 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000486
487 if (TM.Options.UnsafeFPMath) {
488 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
489 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
490 }
491
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
493 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
494 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
497 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
500 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
501 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
502 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000503
504 // Altivec does not contain unordered floating-point compare instructions
505 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
506 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
507 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
508 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
509 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
510 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000511 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000512
Hal Finkel8cc34742012-08-04 14:10:46 +0000513 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000514 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000515 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
516 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000517
Eli Friedman4db5aca2011-08-29 18:23:02 +0000518 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
519 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000520 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
521 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000522
Duncan Sands03228082008-11-23 15:47:28 +0000523 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000524 // Altivec instructions set fields to all zeros or all ones.
525 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000526
Evan Cheng769951f2012-07-02 22:39:56 +0000527 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000528 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000529 setExceptionPointerRegister(PPC::X3);
530 setExceptionSelectorRegister(PPC::X4);
531 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000532 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000533 setExceptionPointerRegister(PPC::R3);
534 setExceptionSelectorRegister(PPC::R4);
535 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000536
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000537 // We have target-specific dag combine patterns for the following nodes:
538 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel80d10de2013-05-24 23:00:14 +0000539 setTargetDAGCombine(ISD::LOAD);
Chris Lattner51269842006-03-01 05:50:56 +0000540 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000541 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000542 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000543
Hal Finkel827307b2013-04-03 04:01:11 +0000544 // Use reciprocal estimates.
545 if (TM.Options.UnsafeFPMath) {
546 setTargetDAGCombine(ISD::FDIV);
547 setTargetDAGCombine(ISD::FSQRT);
548 }
549
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000550 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000551 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000552 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000553 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
554 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000555 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
556 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000557 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
558 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
559 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
560 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
561 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000562 }
563
Hal Finkelc6129162011-10-17 18:53:03 +0000564 setMinFunctionAlignment(2);
565 if (PPCSubTarget.isDarwin())
566 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000567
Evan Cheng769951f2012-07-02 22:39:56 +0000568 if (isPPC64 && Subtarget->isJITCodeModel())
569 // Temporary workaround for the inability of PPC64 JIT to handle jump
570 // tables.
571 setSupportJumpTables(false);
572
Eli Friedman26689ac2011-08-03 21:06:02 +0000573 setInsertFencesForAtomic(true);
574
Hal Finkel768c65f2011-11-22 16:21:04 +0000575 setSchedulingPreference(Sched::Hybrid);
576
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000577 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000578
579 // The Freescale cores does better with aggressive inlining of memcpy and
580 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
581 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
582 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000583 MaxStoresPerMemset = 32;
584 MaxStoresPerMemsetOptSize = 16;
585 MaxStoresPerMemcpy = 32;
586 MaxStoresPerMemcpyOptSize = 8;
587 MaxStoresPerMemmove = 32;
588 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000589
590 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000591 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000592}
593
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000594/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
595/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000596unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000597 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000598 // Darwin passes everything on 4 byte boundary.
599 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
600 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000601
602 // 16byte and wider vectors are passed on 16byte boundary.
603 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
604 if (VTy->getBitWidth() >= 128)
605 return 16;
606
607 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
608 if (PPCSubTarget.isPPC64())
609 return 8;
610
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000611 return 4;
612}
613
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000614const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
615 switch (Opcode) {
616 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000617 case PPCISD::FSEL: return "PPCISD::FSEL";
618 case PPCISD::FCFID: return "PPCISD::FCFID";
619 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
620 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000621 case PPCISD::FRE: return "PPCISD::FRE";
622 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000623 case PPCISD::STFIWX: return "PPCISD::STFIWX";
624 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
625 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
626 case PPCISD::VPERM: return "PPCISD::VPERM";
627 case PPCISD::Hi: return "PPCISD::Hi";
628 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000629 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000630 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
631 case PPCISD::LOAD: return "PPCISD::LOAD";
632 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000633 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
634 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
635 case PPCISD::SRL: return "PPCISD::SRL";
636 case PPCISD::SRA: return "PPCISD::SRA";
637 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000638 case PPCISD::CALL: return "PPCISD::CALL";
639 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000640 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000641 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000642 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000643 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
644 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000645 case PPCISD::MFCR: return "PPCISD::MFCR";
646 case PPCISD::VCMP: return "PPCISD::VCMP";
647 case PPCISD::VCMPo: return "PPCISD::VCMPo";
648 case PPCISD::LBRX: return "PPCISD::LBRX";
649 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000650 case PPCISD::LARX: return "PPCISD::LARX";
651 case PPCISD::STCX: return "PPCISD::STCX";
652 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000653 case PPCISD::BDNZ: return "PPCISD::BDNZ";
654 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng53301922008-07-12 02:23:19 +0000655 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000656 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000657 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000658 case PPCISD::CR6SET: return "PPCISD::CR6SET";
659 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000660 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
661 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
662 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000663 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
664 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000665 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000666 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
667 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
668 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000669 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
670 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
671 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
672 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
673 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000674 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000675 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000676 }
677}
678
Matt Arsenault225ed702013-05-18 00:21:46 +0000679EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000680 if (!VT.isVector())
681 return MVT::i32;
682 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000683}
684
Chris Lattner1a635d62006-04-14 06:01:58 +0000685//===----------------------------------------------------------------------===//
686// Node matching predicates, for use by the tblgen matching code.
687//===----------------------------------------------------------------------===//
688
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000689/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000690static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000691 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000692 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000693 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000694 // Maybe this has already been legalized into the constant pool?
695 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000696 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000697 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000698 }
699 return false;
700}
701
Chris Lattnerddb739e2006-04-06 17:23:16 +0000702/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
703/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000704static bool isConstantOrUndef(int Op, int Val) {
705 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000706}
707
708/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
709/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000710bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000711 if (!isUnary) {
712 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000714 return false;
715 } else {
716 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000717 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
718 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000719 return false;
720 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000721 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000722}
723
724/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
725/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000726bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000727 if (!isUnary) {
728 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000729 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
730 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000731 return false;
732 } else {
733 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000734 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
735 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
736 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
737 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000738 return false;
739 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000740 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000741}
742
Chris Lattnercaad1632006-04-06 22:02:42 +0000743/// isVMerge - Common function, used to match vmrg* shuffles.
744///
Nate Begeman9008ca62009-04-27 18:41:29 +0000745static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000746 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000748 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000749 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
750 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner116cc482006-04-06 21:11:54 +0000752 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
753 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000754 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000755 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000756 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000757 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000758 return false;
759 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000760 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000761}
762
763/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
764/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000766 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000767 if (!isUnary)
768 return isVMerge(N, UnitSize, 8, 24);
769 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000770}
771
772/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
773/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000774bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000776 if (!isUnary)
777 return isVMerge(N, UnitSize, 0, 16);
778 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000779}
780
781
Chris Lattnerd0608e12006-04-06 18:26:28 +0000782/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
783/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000784int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000786 "PPC only supports shuffles by bytes!");
787
788 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000789
Chris Lattnerd0608e12006-04-06 18:26:28 +0000790 // Find the first non-undef value in the shuffle mask.
791 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000792 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000793 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000794
Chris Lattnerd0608e12006-04-06 18:26:28 +0000795 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000796
Nate Begeman9008ca62009-04-27 18:41:29 +0000797 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000798 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000799 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000800 if (ShiftAmt < i) return -1;
801 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000802
Chris Lattnerf24380e2006-04-06 22:28:36 +0000803 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000804 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000805 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000806 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000807 return -1;
808 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000809 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000810 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000811 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000812 return -1;
813 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000814 return ShiftAmt;
815}
Chris Lattneref819f82006-03-20 06:33:01 +0000816
817/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
818/// specifies a splat of a single element that is suitable for input to
819/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000820bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000822 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner88a99ef2006-03-20 06:37:44 +0000824 // This is a splat operation if each element of the permute is the same, and
825 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000826 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000827
Nate Begeman9008ca62009-04-27 18:41:29 +0000828 // FIXME: Handle UNDEF elements too!
829 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000830 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000831
Nate Begeman9008ca62009-04-27 18:41:29 +0000832 // Check that the indices are consecutive, in the case of a multi-byte element
833 // splatted with a v16i8 mask.
834 for (unsigned i = 1; i != EltSize; ++i)
835 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000836 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattner7ff7e672006-04-04 17:25:31 +0000838 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000839 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000840 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000841 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000842 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000843 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000844 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000845}
846
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000847/// isAllNegativeZeroVector - Returns true if all elements of build_vector
848/// are -0.0.
849bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000850 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
851
852 APInt APVal, APUndef;
853 unsigned BitSize;
854 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000855
Dale Johannesen1e608812009-11-13 01:45:18 +0000856 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000857 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000858 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000859
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000860 return false;
861}
862
Chris Lattneref819f82006-03-20 06:33:01 +0000863/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
864/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000865unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000866 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
867 assert(isSplatShuffleMask(SVOp, EltSize));
868 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000869}
870
Chris Lattnere87192a2006-04-12 17:37:20 +0000871/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000872/// by using a vspltis[bhw] instruction of the specified element size, return
873/// the constant being splatted. The ByteSize field indicates the number of
874/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000875SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
876 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000877
878 // If ByteSize of the splat is bigger than the element size of the
879 // build_vector, then we have a case where we are checking for a splat where
880 // multiple elements of the buildvector are folded together into a single
881 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
882 unsigned EltSize = 16/N->getNumOperands();
883 if (EltSize < ByteSize) {
884 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000885 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000886 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Chris Lattner79d9a882006-04-08 07:14:26 +0000888 // See if all of the elements in the buildvector agree across.
889 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
890 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
891 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000892 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000893
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Gabor Greifba36cb52008-08-28 21:40:38 +0000895 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000896 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
897 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000898 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000899 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattner79d9a882006-04-08 07:14:26 +0000901 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
902 // either constant or undef values that are identical for each chunk. See
903 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Chris Lattner79d9a882006-04-08 07:14:26 +0000905 // Check to see if all of the leading entries are either 0 or -1. If
906 // neither, then this won't fit into the immediate field.
907 bool LeadingZero = true;
908 bool LeadingOnes = true;
909 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000910 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattner79d9a882006-04-08 07:14:26 +0000912 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
913 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
914 }
915 // Finally, check the least significant entry.
916 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000917 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000919 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000920 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000922 }
923 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000924 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000926 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000927 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000929 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Dan Gohman475871a2008-07-27 21:46:04 +0000931 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000932 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000934 // Check to see if this buildvec has a single non-undef value in its elements.
935 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
936 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000937 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000938 OpVal = N->getOperand(i);
939 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000940 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000941 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000942
Gabor Greifba36cb52008-08-28 21:40:38 +0000943 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000944
Eli Friedman1a8229b2009-05-24 02:03:36 +0000945 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000946 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000947 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000948 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000949 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000951 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000952 }
953
954 // If the splat value is larger than the element value, then we can never do
955 // this splat. The only case that we could fit the replicated bits into our
956 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000957 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000958
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000959 // If the element value is larger than the splat value, cut it in half and
960 // check to see if the two halves are equal. Continue doing this until we
961 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
962 while (ValSizeInBytes > ByteSize) {
963 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000964
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000965 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000966 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
967 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000968 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000969 }
970
971 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000972 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000973
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000974 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000975 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000976
Chris Lattner140a58f2006-04-08 06:46:53 +0000977 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000978 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000980 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000981}
982
Chris Lattner1a635d62006-04-14 06:01:58 +0000983//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984// Addressing Mode Selection
985//===----------------------------------------------------------------------===//
986
987/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
988/// or 64-bit immediate, and if the value can be accurately represented as a
989/// sign extension from a 16-bit value. If so, this returns true and the
990/// immediate.
991static bool isIntS16Immediate(SDNode *N, short &Imm) {
992 if (N->getOpcode() != ISD::Constant)
993 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000994
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000995 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000997 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000999 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000}
Dan Gohman475871a2008-07-27 21:46:04 +00001001static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001002 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003}
1004
1005
1006/// SelectAddressRegReg - Given the specified addressed, check to see if it
1007/// can be represented as an indexed [r+r] operation. Returns false if it
1008/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +00001009bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1010 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001011 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 short imm = 0;
1013 if (N.getOpcode() == ISD::ADD) {
1014 if (isIntS16Immediate(N.getOperand(1), imm))
1015 return false; // r+i
1016 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1017 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 Base = N.getOperand(0);
1020 Index = N.getOperand(1);
1021 return true;
1022 } else if (N.getOpcode() == ISD::OR) {
1023 if (isIntS16Immediate(N.getOperand(1), imm))
1024 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001025
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 // If this is an or of disjoint bitfields, we can codegen this as an add
1027 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1028 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001029 APInt LHSKnownZero, LHSKnownOne;
1030 APInt RHSKnownZero, RHSKnownOne;
1031 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001032 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001034 if (LHSKnownZero.getBoolValue()) {
1035 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001036 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 // If all of the bits are known zero on the LHS or RHS, the add won't
1038 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001039 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 Base = N.getOperand(0);
1041 Index = N.getOperand(1);
1042 return true;
1043 }
1044 }
1045 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001046
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 return false;
1048}
1049
1050/// Returns true if the address N can be represented by a base register plus
1051/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand347a5072013-05-16 17:58:02 +00001052/// represented as reg+reg. If Aligned is true, only accept displacements
1053/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +00001054bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001055 SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +00001056 SelectionDAG &DAG,
1057 bool Aligned) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001058 // FIXME dl should come from parent load or store, not from address
1059 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 // If this can be more profitably realized as r+r, fail.
1061 if (SelectAddressRegReg(N, Disp, Base, DAG))
1062 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 if (N.getOpcode() == ISD::ADD) {
1065 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001066 if (isIntS16Immediate(N.getOperand(1), imm) &&
1067 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001068 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1070 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1071 } else {
1072 Base = N.getOperand(0);
1073 }
1074 return true; // [r+i]
1075 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1076 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001077 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 && "Cannot handle constant offsets yet!");
1079 Disp = N.getOperand(1).getOperand(0); // The global address.
1080 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001081 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 Disp.getOpcode() == ISD::TargetConstantPool ||
1083 Disp.getOpcode() == ISD::TargetJumpTable);
1084 Base = N.getOperand(0);
1085 return true; // [&g+r]
1086 }
1087 } else if (N.getOpcode() == ISD::OR) {
1088 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001089 if (isIntS16Immediate(N.getOperand(1), imm) &&
1090 (!Aligned || (imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 // If this is an or of disjoint bitfields, we can codegen this as an add
1092 // (for better address arithmetic) if the LHS and RHS of the OR are
1093 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001094 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001095 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001096
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001097 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001098 // If all of the bits are known zero on the LHS or RHS, the add won't
1099 // carry.
1100 Base = N.getOperand(0);
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001101 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102 return true;
1103 }
1104 }
1105 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1106 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 // If this address fits entirely in a 16-bit sext immediate field, codegen
1109 // this as "d, 0"
1110 short Imm;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001111 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001113 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1114 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001115 return true;
1116 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001117
1118 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand347a5072013-05-16 17:58:02 +00001119 if ((CN->getValueType(0) == MVT::i32 ||
1120 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1121 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001122 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001124 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001126
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1128 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001129 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001130 return true;
1131 }
1132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001133
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001134 Disp = DAG.getTargetConstant(0, getPointerTy());
1135 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1136 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1137 else
1138 Base = N;
1139 return true; // [r+0]
1140}
1141
1142/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1143/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001144bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1145 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001146 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001147 // Check to see if we can easily represent this as an [r+r] address. This
1148 // will fail if it thinks that the address is more profitably represented as
1149 // reg+imm, e.g. where imm = 0.
1150 if (SelectAddressRegReg(N, Base, Index, DAG))
1151 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001152
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001153 // If the operand is an addition, always emit this as [r+r], since this is
1154 // better (for code size, and execution, as the memop does the add for free)
1155 // than emitting an explicit add.
1156 if (N.getOpcode() == ISD::ADD) {
1157 Base = N.getOperand(0);
1158 Index = N.getOperand(1);
1159 return true;
1160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001162 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001163 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1164 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001165 Index = N;
1166 return true;
1167}
1168
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001169
1170/// getPreIndexedAddressParts - returns true by value, base pointer and
1171/// offset pointer and addressing mode by reference if the node's address
1172/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001173bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1174 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001175 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001176 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001177 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001178
Ulrich Weigand881a7152013-03-22 14:58:48 +00001179 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001180 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001181 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001182 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001183 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1184 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001185 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001186 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001187 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001188 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001189 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001190 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001191 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001192 } else
1193 return false;
1194
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001195 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001196 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001197 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001198
Ulrich Weigand881a7152013-03-22 14:58:48 +00001199 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1200
1201 // Common code will reject creating a pre-inc form if the base pointer
1202 // is a frame index, or if N is a store and the base pointer is either
1203 // the same as or a predecessor of the value being stored. Check for
1204 // those situations here, and try with swapped Base/Offset instead.
1205 bool Swap = false;
1206
1207 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1208 Swap = true;
1209 else if (!isLoad) {
1210 SDValue Val = cast<StoreSDNode>(N)->getValue();
1211 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1212 Swap = true;
1213 }
1214
1215 if (Swap)
1216 std::swap(Base, Offset);
1217
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001218 AM = ISD::PRE_INC;
1219 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001220 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001221
Ulrich Weigand347a5072013-05-16 17:58:02 +00001222 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 if (VT != MVT::i64) {
Ulrich Weigand347a5072013-05-16 17:58:02 +00001224 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001225 return false;
1226 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001227 // LDU/STU need an address with at least 4-byte alignment.
1228 if (Alignment < 4)
1229 return false;
1230
Ulrich Weigand347a5072013-05-16 17:58:02 +00001231 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001232 return false;
1233 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001234
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001235 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001236 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1237 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001239 LD->getExtensionType() == ISD::SEXTLOAD &&
1240 isa<ConstantSDNode>(Offset))
1241 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001242 }
1243
Chris Lattner4eab7142006-11-10 02:08:47 +00001244 AM = ISD::PRE_INC;
1245 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001246}
1247
1248//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001249// LowerOperation implementation
1250//===----------------------------------------------------------------------===//
1251
Chris Lattner1e61e692010-11-15 02:46:57 +00001252/// GetLabelAccessInfo - Return true if we should reference labels using a
1253/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1254static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001255 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1256 HiOpFlags = PPCII::MO_HA16;
1257 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001258
Chris Lattner1e61e692010-11-15 02:46:57 +00001259 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1260 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001261 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001262 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001263 if (isPIC) {
1264 HiOpFlags |= PPCII::MO_PIC_FLAG;
1265 LoOpFlags |= PPCII::MO_PIC_FLAG;
1266 }
1267
1268 // If this is a reference to a global value that requires a non-lazy-ptr, make
1269 // sure that instruction lowering adds it.
1270 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1271 HiOpFlags |= PPCII::MO_NLP_FLAG;
1272 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001273
Chris Lattner6d2ff122010-11-15 03:13:19 +00001274 if (GV->hasHiddenVisibility()) {
1275 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1276 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1277 }
1278 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001279
Chris Lattner1e61e692010-11-15 02:46:57 +00001280 return isPIC;
1281}
1282
1283static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1284 SelectionDAG &DAG) {
1285 EVT PtrVT = HiPart.getValueType();
1286 SDValue Zero = DAG.getConstant(0, PtrVT);
1287 DebugLoc DL = HiPart.getDebugLoc();
1288
1289 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1290 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001291
Chris Lattner1e61e692010-11-15 02:46:57 +00001292 // With PIC, the first instruction is actually "GR+hi(&G)".
1293 if (isPIC)
1294 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1295 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001296
Chris Lattner1e61e692010-11-15 02:46:57 +00001297 // Generate non-pic code that has direct accesses to the constant pool.
1298 // The address of the global is just (hi(&g)+lo(&g)).
1299 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1300}
1301
Scott Michelfdc40a02009-02-17 22:15:04 +00001302SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001303 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001304 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001305 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001306 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001307
Roman Divacky9fb8b492012-08-24 16:26:02 +00001308 // 64-bit SVR4 ABI code is always position-independent.
1309 // The actual address of the GlobalValue is stored in the TOC.
1310 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1311 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1312 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1313 DAG.getRegister(PPC::X2, MVT::i64));
1314 }
1315
Chris Lattner1e61e692010-11-15 02:46:57 +00001316 unsigned MOHiFlag, MOLoFlag;
1317 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1318 SDValue CPIHi =
1319 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1320 SDValue CPILo =
1321 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1322 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001323}
1324
Dan Gohmand858e902010-04-17 15:26:15 +00001325SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001326 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001327 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001328
Roman Divacky9fb8b492012-08-24 16:26:02 +00001329 // 64-bit SVR4 ABI code is always position-independent.
1330 // The actual address of the GlobalValue is stored in the TOC.
1331 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1332 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1333 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1334 DAG.getRegister(PPC::X2, MVT::i64));
1335 }
1336
Chris Lattner1e61e692010-11-15 02:46:57 +00001337 unsigned MOHiFlag, MOLoFlag;
1338 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1339 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1340 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1341 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001342}
1343
Dan Gohmand858e902010-04-17 15:26:15 +00001344SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1345 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001346 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001347
Dan Gohman46510a72010-04-15 01:51:59 +00001348 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001349
Chris Lattner1e61e692010-11-15 02:46:57 +00001350 unsigned MOHiFlag, MOLoFlag;
1351 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001352 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1353 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001354 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1355}
1356
Roman Divackyfd42ed62012-06-04 17:36:38 +00001357SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1358 SelectionDAG &DAG) const {
1359
1360 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1361 DebugLoc dl = GA->getDebugLoc();
1362 const GlobalValue *GV = GA->getGlobal();
1363 EVT PtrVT = getPointerTy();
1364 bool is64bit = PPCSubTarget.isPPC64();
1365
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001366 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001367
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001368 if (Model == TLSModel::LocalExec) {
1369 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1370 PPCII::MO_TPREL16_HA);
1371 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1372 PPCII::MO_TPREL16_LO);
1373 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1374 is64bit ? MVT::i64 : MVT::i32);
1375 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1376 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1377 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001378
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001379 if (!is64bit)
1380 llvm_unreachable("only local-exec is currently supported for ppc32");
1381
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001382 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001383 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1384 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001385 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1386 PtrVT, GOTReg, TGA);
1387 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1388 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001389 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001390 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001391
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001392 if (Model == TLSModel::GeneralDynamic) {
1393 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1394 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1395 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1396 GOTReg, TGA);
1397 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1398 GOTEntryHi, TGA);
1399
1400 // We need a chain node, and don't have one handy. The underlying
1401 // call has no side effects, so using the function entry node
1402 // suffices.
1403 SDValue Chain = DAG.getEntryNode();
1404 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1405 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1406 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1407 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001408 // The return value from GET_TLS_ADDR really is in X3 already, but
1409 // some hacks are needed here to tie everything together. The extra
1410 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001411 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1412 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1413 }
1414
Bill Schmidt349c2782012-12-12 19:29:35 +00001415 if (Model == TLSModel::LocalDynamic) {
1416 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1417 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1418 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1419 GOTReg, TGA);
1420 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1421 GOTEntryHi, TGA);
1422
1423 // We need a chain node, and don't have one handy. The underlying
1424 // call has no side effects, so using the function entry node
1425 // suffices.
1426 SDValue Chain = DAG.getEntryNode();
1427 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1428 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1429 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1430 PtrVT, ParmReg, TGA);
1431 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1432 // some hacks are needed here to tie everything together. The extra
1433 // copies dissolve during subsequent transforms.
1434 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1435 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001436 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001437 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1438 }
1439
1440 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001441}
1442
Chris Lattner1e61e692010-11-15 02:46:57 +00001443SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1444 SelectionDAG &DAG) const {
1445 EVT PtrVT = Op.getValueType();
1446 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1447 DebugLoc DL = GSDN->getDebugLoc();
1448 const GlobalValue *GV = GSDN->getGlobal();
1449
Chris Lattner1e61e692010-11-15 02:46:57 +00001450 // 64-bit SVR4 ABI code is always position-independent.
1451 // The actual address of the GlobalValue is stored in the TOC.
1452 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1453 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1454 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1455 DAG.getRegister(PPC::X2, MVT::i64));
1456 }
1457
Chris Lattner6d2ff122010-11-15 03:13:19 +00001458 unsigned MOHiFlag, MOLoFlag;
1459 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001460
Chris Lattner6d2ff122010-11-15 03:13:19 +00001461 SDValue GAHi =
1462 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1463 SDValue GALo =
1464 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001465
Chris Lattner6d2ff122010-11-15 03:13:19 +00001466 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001467
Chris Lattner6d2ff122010-11-15 03:13:19 +00001468 // If the global reference is actually to a non-lazy-pointer, we have to do an
1469 // extra load to get the address of the global.
1470 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1471 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001472 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001473 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001474}
1475
Dan Gohmand858e902010-04-17 15:26:15 +00001476SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001477 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001478 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Chris Lattner1a635d62006-04-14 06:01:58 +00001480 // If we're comparing for equality to zero, expose the fact that this is
1481 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1482 // fold the new nodes.
1483 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1484 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001485 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001486 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001487 if (VT.bitsLT(MVT::i32)) {
1488 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001489 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001490 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001491 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001492 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1493 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 DAG.getConstant(Log2b, MVT::i32));
1495 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001497 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001498 // optimized. FIXME: revisit this when we can custom lower all setcc
1499 // optimizations.
1500 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001501 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001502 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Chris Lattner1a635d62006-04-14 06:01:58 +00001504 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001505 // by xor'ing the rhs with the lhs, which is faster than setting a
1506 // condition register, reading it back out, and masking the correct bit. The
1507 // normal approach here uses sub to do this instead of xor. Using xor exposes
1508 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001509 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001510 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001511 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001512 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001513 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001514 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001515 }
Dan Gohman475871a2008-07-27 21:46:04 +00001516 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001517}
1518
Dan Gohman475871a2008-07-27 21:46:04 +00001519SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001520 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001521 SDNode *Node = Op.getNode();
1522 EVT VT = Node->getValueType(0);
1523 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1524 SDValue InChain = Node->getOperand(0);
1525 SDValue VAListPtr = Node->getOperand(1);
1526 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1527 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Roman Divackybdb226e2011-06-28 15:30:42 +00001529 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1530
1531 // gpr_index
1532 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1533 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1534 false, false, 0);
1535 InChain = GprIndex.getValue(1);
1536
1537 if (VT == MVT::i64) {
1538 // Check if GprIndex is even
1539 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1540 DAG.getConstant(1, MVT::i32));
1541 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1542 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1543 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1544 DAG.getConstant(1, MVT::i32));
1545 // Align GprIndex to be even if it isn't
1546 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1547 GprIndex);
1548 }
1549
1550 // fpr index is 1 byte after gpr
1551 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1552 DAG.getConstant(1, MVT::i32));
1553
1554 // fpr
1555 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1556 FprPtr, MachinePointerInfo(SV), MVT::i8,
1557 false, false, 0);
1558 InChain = FprIndex.getValue(1);
1559
1560 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1561 DAG.getConstant(8, MVT::i32));
1562
1563 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1564 DAG.getConstant(4, MVT::i32));
1565
1566 // areas
1567 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001568 MachinePointerInfo(), false, false,
1569 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001570 InChain = OverflowArea.getValue(1);
1571
1572 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001573 MachinePointerInfo(), false, false,
1574 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001575 InChain = RegSaveArea.getValue(1);
1576
1577 // select overflow_area if index > 8
1578 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1579 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1580
Roman Divackybdb226e2011-06-28 15:30:42 +00001581 // adjustment constant gpr_index * 4/8
1582 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1583 VT.isInteger() ? GprIndex : FprIndex,
1584 DAG.getConstant(VT.isInteger() ? 4 : 8,
1585 MVT::i32));
1586
1587 // OurReg = RegSaveArea + RegConstant
1588 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1589 RegConstant);
1590
1591 // Floating types are 32 bytes into RegSaveArea
1592 if (VT.isFloatingPoint())
1593 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1594 DAG.getConstant(32, MVT::i32));
1595
1596 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1597 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1598 VT.isInteger() ? GprIndex : FprIndex,
1599 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1600 MVT::i32));
1601
1602 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1603 VT.isInteger() ? VAListPtr : FprPtr,
1604 MachinePointerInfo(SV),
1605 MVT::i8, false, false, 0);
1606
1607 // determine if we should load from reg_save_area or overflow_area
1608 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1609
1610 // increase overflow_area by 4/8 if gpr/fpr > 8
1611 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1612 DAG.getConstant(VT.isInteger() ? 4 : 8,
1613 MVT::i32));
1614
1615 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1616 OverflowAreaPlusN);
1617
1618 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1619 OverflowAreaPtr,
1620 MachinePointerInfo(),
1621 MVT::i32, false, false, 0);
1622
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001623 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001624 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001625}
1626
Duncan Sands4a544a72011-09-06 13:37:06 +00001627SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1628 SelectionDAG &DAG) const {
1629 return Op.getOperand(0);
1630}
1631
1632SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1633 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001634 SDValue Chain = Op.getOperand(0);
1635 SDValue Trmp = Op.getOperand(1); // trampoline
1636 SDValue FPtr = Op.getOperand(2); // nested function
1637 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001638 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001639
Owen Andersone50ed302009-08-10 22:56:29 +00001640 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001642 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001643 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001644 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001645
Scott Michelfdc40a02009-02-17 22:15:04 +00001646 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001647 TargetLowering::ArgListEntry Entry;
1648
1649 Entry.Ty = IntPtrTy;
1650 Entry.Node = Trmp; Args.push_back(Entry);
1651
1652 // TrampSize == (isPPC64 ? 48 : 40);
1653 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001655 Args.push_back(Entry);
1656
1657 Entry.Node = FPtr; Args.push_back(Entry);
1658 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001659
Bill Wendling77959322008-09-17 00:30:57 +00001660 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001661 TargetLowering::CallLoweringInfo CLI(Chain,
1662 Type::getVoidTy(*DAG.getContext()),
1663 false, false, false, false, 0,
1664 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001665 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001666 /*doesNotRet=*/false,
1667 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001668 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001669 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001670 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001671
Duncan Sands4a544a72011-09-06 13:37:06 +00001672 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001673}
1674
Dan Gohman475871a2008-07-27 21:46:04 +00001675SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001676 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001677 MachineFunction &MF = DAG.getMachineFunction();
1678 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1679
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001680 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001681
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001682 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001683 // vastart just stores the address of the VarArgsFrameIndex slot into the
1684 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001685 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001686 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001687 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001688 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1689 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001690 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001691 }
1692
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001693 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001694 // We suppose the given va_list is already allocated.
1695 //
1696 // typedef struct {
1697 // char gpr; /* index into the array of 8 GPRs
1698 // * stored in the register save area
1699 // * gpr=0 corresponds to r3,
1700 // * gpr=1 to r4, etc.
1701 // */
1702 // char fpr; /* index into the array of 8 FPRs
1703 // * stored in the register save area
1704 // * fpr=0 corresponds to f1,
1705 // * fpr=1 to f2, etc.
1706 // */
1707 // char *overflow_arg_area;
1708 // /* location on stack that holds
1709 // * the next overflow argument
1710 // */
1711 // char *reg_save_area;
1712 // /* where r3:r10 and f1:f8 (if saved)
1713 // * are stored
1714 // */
1715 // } va_list[1];
1716
1717
Dan Gohman1e93df62010-04-17 14:41:14 +00001718 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1719 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Nicolas Geoffray01119992007-04-03 13:59:52 +00001721
Owen Andersone50ed302009-08-10 22:56:29 +00001722 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001723
Dan Gohman1e93df62010-04-17 14:41:14 +00001724 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1725 PtrVT);
1726 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1727 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001728
Duncan Sands83ec4b62008-06-06 12:08:01 +00001729 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001731
Duncan Sands83ec4b62008-06-06 12:08:01 +00001732 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001733 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001734
1735 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001736 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Dan Gohman69de1932008-02-06 22:27:42 +00001738 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001739
Nicolas Geoffray01119992007-04-03 13:59:52 +00001740 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001741 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001742 Op.getOperand(1),
1743 MachinePointerInfo(SV),
1744 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001745 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001746 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001747 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001748
Nicolas Geoffray01119992007-04-03 13:59:52 +00001749 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001750 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001751 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1752 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001753 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001754 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001755 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001756
Nicolas Geoffray01119992007-04-03 13:59:52 +00001757 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001759 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1760 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001761 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001762 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001763 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764
1765 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001766 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1767 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001768 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001769
Chris Lattner1a635d62006-04-14 06:01:58 +00001770}
1771
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001772#include "PPCGenCallingConv.inc"
1773
Bill Schmidt212af6a2013-02-06 17:33:58 +00001774static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1775 CCValAssign::LocInfo &LocInfo,
1776 ISD::ArgFlagsTy &ArgFlags,
1777 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001778 return true;
1779}
1780
Bill Schmidt212af6a2013-02-06 17:33:58 +00001781static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1782 MVT &LocVT,
1783 CCValAssign::LocInfo &LocInfo,
1784 ISD::ArgFlagsTy &ArgFlags,
1785 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001786 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001787 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1788 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1789 };
1790 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001791
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1793
1794 // Skip one register if the first unallocated register has an even register
1795 // number and there are still argument registers available which have not been
1796 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1797 // need to skip a register if RegNum is odd.
1798 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1799 State.AllocateReg(ArgRegs[RegNum]);
1800 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001801
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802 // Always return false here, as this function only makes sure that the first
1803 // unallocated register has an odd register number and does not actually
1804 // allocate a register for the current argument.
1805 return false;
1806}
1807
Bill Schmidt212af6a2013-02-06 17:33:58 +00001808static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1809 MVT &LocVT,
1810 CCValAssign::LocInfo &LocInfo,
1811 ISD::ArgFlagsTy &ArgFlags,
1812 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001813 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1815 PPC::F8
1816 };
1817
1818 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001819
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1821
1822 // If there is only one Floating-point register left we need to put both f64
1823 // values of a split ppc_fp128 value on the stack.
1824 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1825 State.AllocateReg(ArgRegs[RegNum]);
1826 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001827
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828 // Always return false here, as this function only makes sure that the two f64
1829 // values a ppc_fp128 value is split into are both passed in registers or both
1830 // passed on the stack and does not actually allocate a register for the
1831 // current argument.
1832 return false;
1833}
1834
Chris Lattner9f0bc652007-02-25 05:34:32 +00001835/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001836/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001837static const uint16_t *GetFPR() {
1838 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001839 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001840 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001841 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001842
Chris Lattner9f0bc652007-02-25 05:34:32 +00001843 return FPR;
1844}
1845
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001846/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1847/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001848static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001849 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001850 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001851 if (Flags.isByVal())
1852 ArgSize = Flags.getByValSize();
1853 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1854
1855 return ArgSize;
1856}
1857
Dan Gohman475871a2008-07-27 21:46:04 +00001858SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001860 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 const SmallVectorImpl<ISD::InputArg>
1862 &Ins,
1863 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001864 SmallVectorImpl<SDValue> &InVals)
1865 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001866 if (PPCSubTarget.isSVR4ABI()) {
1867 if (PPCSubTarget.isPPC64())
1868 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1869 dl, DAG, InVals);
1870 else
1871 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1872 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001873 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001874 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1875 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001876 }
1877}
1878
1879SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001880PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001882 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 const SmallVectorImpl<ISD::InputArg>
1884 &Ins,
1885 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001886 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001888 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 // +-----------------------------------+
1890 // +--> | Back chain |
1891 // | +-----------------------------------+
1892 // | | Floating-point register save area |
1893 // | +-----------------------------------+
1894 // | | General register save area |
1895 // | +-----------------------------------+
1896 // | | CR save word |
1897 // | +-----------------------------------+
1898 // | | VRSAVE save word |
1899 // | +-----------------------------------+
1900 // | | Alignment padding |
1901 // | +-----------------------------------+
1902 // | | Vector register save area |
1903 // | +-----------------------------------+
1904 // | | Local variable space |
1905 // | +-----------------------------------+
1906 // | | Parameter list area |
1907 // | +-----------------------------------+
1908 // | | LR save word |
1909 // | +-----------------------------------+
1910 // SP--> +--- | Back chain |
1911 // +-----------------------------------+
1912 //
1913 // Specifications:
1914 // System V Application Binary Interface PowerPC Processor Supplement
1915 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001916
Tilmann Schellerffd02002009-07-03 06:45:56 +00001917 MachineFunction &MF = DAG.getMachineFunction();
1918 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001919 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920
Owen Andersone50ed302009-08-10 22:56:29 +00001921 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001922 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001923 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1924 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001925 unsigned PtrByteSize = 4;
1926
1927 // Assign locations to all of the incoming arguments.
1928 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001929 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001930 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931
1932 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001933 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001934
Bill Schmidt212af6a2013-02-06 17:33:58 +00001935 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001936
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1938 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001939
Tilmann Schellerffd02002009-07-03 06:45:56 +00001940 // Arguments stored in registers.
1941 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001942 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001943 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001944
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001949 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001950 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001952 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001953 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001955 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001956 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 case MVT::v16i8:
1958 case MVT::v8i16:
1959 case MVT::v4i32:
1960 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001961 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001962 break;
1963 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001964
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001966 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001970 } else {
1971 // Argument stored in memory.
1972 assert(VA.isMemLoc());
1973
1974 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1975 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001976 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977
1978 // Create load nodes to retrieve arguments from the stack.
1979 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001980 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1981 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001982 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001983 }
1984 }
1985
1986 // Assign locations to all of the incoming aggregate by value arguments.
1987 // Aggregates passed by value are stored in the local variable space of the
1988 // caller's stack frame, right above the parameter list area.
1989 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001990 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001991 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992
1993 // Reserve stack space for the allocations in CCInfo.
1994 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1995
Bill Schmidt212af6a2013-02-06 17:33:58 +00001996 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001997
1998 // Area that is at least reserved in the caller of this function.
1999 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002000
Tilmann Schellerffd02002009-07-03 06:45:56 +00002001 // Set the size that is at least reserved in caller of this function. Tail
2002 // call optimized function's reserved stack space needs to be aligned so that
2003 // taking the difference between two stack areas will result in an aligned
2004 // stack.
2005 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2006
2007 MinReservedArea =
2008 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002009 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002010
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002011 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002012 getStackAlignment();
2013 unsigned AlignMask = TargetAlign-1;
2014 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002015
Tilmann Schellerffd02002009-07-03 06:45:56 +00002016 FI->setMinReservedArea(MinReservedArea);
2017
2018 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002019
Tilmann Schellerffd02002009-07-03 06:45:56 +00002020 // If the function takes variable number of arguments, make a frame index for
2021 // the start of the first vararg value... for expansion of llvm.va_start.
2022 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002023 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002024 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2025 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2026 };
2027 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2028
Craig Topperc5eaae42012-03-11 07:57:25 +00002029 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002030 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2031 PPC::F8
2032 };
2033 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2034
Dan Gohman1e93df62010-04-17 14:41:14 +00002035 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2036 NumGPArgRegs));
2037 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2038 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002039
2040 // Make room for NumGPArgRegs and NumFPArgRegs.
2041 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002043
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 FuncInfo->setVarArgsStackOffset(
2045 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002046 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002047
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2049 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002050
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002051 // The fixed integer arguments of a variadic function are stored to the
2052 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2053 // the result of va_next.
2054 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2055 // Get an existing live-in vreg, or add a new one.
2056 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2057 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002058 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002059
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002061 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2062 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002063 MemOps.push_back(Store);
2064 // Increment the address by four for the next argument to store
2065 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2066 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2067 }
2068
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002069 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2070 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002071 // The double arguments are stored to the VarArgsFrameIndex
2072 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002073 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2074 // Get an existing live-in vreg, or add a new one.
2075 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2076 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002077 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002078
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002080 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2081 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002082 MemOps.push_back(Store);
2083 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002085 PtrVT);
2086 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2087 }
2088 }
2089
2090 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002091 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002093
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002095}
2096
Bill Schmidt726c2372012-10-23 15:51:16 +00002097// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2098// value to MVT::i64 and then truncate to the correct register size.
2099SDValue
2100PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2101 SelectionDAG &DAG, SDValue ArgVal,
2102 DebugLoc dl) const {
2103 if (Flags.isSExt())
2104 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2105 DAG.getValueType(ObjectVT));
2106 else if (Flags.isZExt())
2107 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2108 DAG.getValueType(ObjectVT));
Matt Arsenault225ed702013-05-18 00:21:46 +00002109
Bill Schmidt726c2372012-10-23 15:51:16 +00002110 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2111}
2112
2113// Set the size that is at least reserved in caller of this function. Tail
2114// call optimized functions' reserved stack space needs to be aligned so that
2115// taking the difference between two stack areas will result in an aligned
2116// stack.
2117void
2118PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2119 unsigned nAltivecParamsAtEnd,
2120 unsigned MinReservedArea,
2121 bool isPPC64) const {
2122 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2123 // Add the Altivec parameters at the end, if needed.
2124 if (nAltivecParamsAtEnd) {
2125 MinReservedArea = ((MinReservedArea+15)/16)*16;
2126 MinReservedArea += 16*nAltivecParamsAtEnd;
2127 }
2128 MinReservedArea =
2129 std::max(MinReservedArea,
2130 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2131 unsigned TargetAlign
2132 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2133 getStackAlignment();
2134 unsigned AlignMask = TargetAlign-1;
2135 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2136 FI->setMinReservedArea(MinReservedArea);
2137}
2138
Tilmann Schellerffd02002009-07-03 06:45:56 +00002139SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002140PPCTargetLowering::LowerFormalArguments_64SVR4(
2141 SDValue Chain,
2142 CallingConv::ID CallConv, bool isVarArg,
2143 const SmallVectorImpl<ISD::InputArg>
2144 &Ins,
2145 DebugLoc dl, SelectionDAG &DAG,
2146 SmallVectorImpl<SDValue> &InVals) const {
2147 // TODO: add description of PPC stack frame format, or at least some docs.
2148 //
2149 MachineFunction &MF = DAG.getMachineFunction();
2150 MachineFrameInfo *MFI = MF.getFrameInfo();
2151 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2152
2153 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2154 // Potential tail calls could cause overwriting of argument stack slots.
2155 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2156 (CallConv == CallingConv::Fast));
2157 unsigned PtrByteSize = 8;
2158
2159 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2160 // Area that is at least reserved in caller of this function.
2161 unsigned MinReservedArea = ArgOffset;
2162
2163 static const uint16_t GPR[] = {
2164 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2165 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2166 };
2167
2168 static const uint16_t *FPR = GetFPR();
2169
2170 static const uint16_t VR[] = {
2171 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2172 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2173 };
2174
2175 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2176 const unsigned Num_FPR_Regs = 13;
2177 const unsigned Num_VR_Regs = array_lengthof(VR);
2178
2179 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2180
2181 // Add DAG nodes to load the arguments or copy them out of registers. On
2182 // entry to a function on PPC, the arguments start after the linkage area,
2183 // although the first ones are often in registers.
2184
2185 SmallVector<SDValue, 8> MemOps;
2186 unsigned nAltivecParamsAtEnd = 0;
2187 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002188 unsigned CurArgIdx = 0;
2189 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002190 SDValue ArgVal;
2191 bool needsLoad = false;
2192 EVT ObjectVT = Ins[ArgNo].VT;
2193 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2194 unsigned ArgSize = ObjSize;
2195 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002196 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2197 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002198
2199 unsigned CurArgOffset = ArgOffset;
2200
2201 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2202 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2203 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2204 if (isVarArg) {
2205 MinReservedArea = ((MinReservedArea+15)/16)*16;
2206 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2207 Flags,
2208 PtrByteSize);
2209 } else
2210 nAltivecParamsAtEnd++;
2211 } else
2212 // Calculate min reserved area.
2213 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2214 Flags,
2215 PtrByteSize);
2216
2217 // FIXME the codegen can be much improved in some cases.
2218 // We do not have to keep everything in memory.
2219 if (Flags.isByVal()) {
2220 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2221 ObjSize = Flags.getByValSize();
2222 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002223 // Empty aggregate parameters do not take up registers. Examples:
2224 // struct { } a;
2225 // union { } b;
2226 // int c[0];
2227 // etc. However, we have to provide a place-holder in InVals, so
2228 // pretend we have an 8-byte item at the current address for that
2229 // purpose.
2230 if (!ObjSize) {
2231 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2232 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2233 InVals.push_back(FIN);
2234 continue;
2235 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002236 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002237 if (ObjSize < PtrByteSize)
2238 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002239 // The value of the object is its address.
2240 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2241 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2242 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002243
2244 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002245 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002246 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002247 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002248 SDValue Store;
2249
2250 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2251 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2252 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2253 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2254 MachinePointerInfo(FuncArg, CurArgOffset),
2255 ObjType, false, false, 0);
2256 } else {
2257 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2258 // store the whole register as-is to the parameter save area
2259 // slot. The address of the parameter was already calculated
2260 // above (InVals.push_back(FIN)) to be the right-justified
2261 // offset within the slot. For this store, we need a new
2262 // frame index that points at the beginning of the slot.
2263 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2264 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2265 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2266 MachinePointerInfo(FuncArg, ArgOffset),
2267 false, false, 0);
2268 }
2269
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002270 MemOps.push_back(Store);
2271 ++GPR_idx;
2272 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002273 // Whether we copied from a register or not, advance the offset
2274 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002275 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002276 continue;
2277 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002278
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002279 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2280 // Store whatever pieces of the object are in registers
2281 // to memory. ArgOffset will be the address of the beginning
2282 // of the object.
2283 if (GPR_idx != Num_GPR_Regs) {
2284 unsigned VReg;
2285 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2286 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2287 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2288 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002289 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002290 MachinePointerInfo(FuncArg, ArgOffset),
2291 false, false, 0);
2292 MemOps.push_back(Store);
2293 ++GPR_idx;
2294 ArgOffset += PtrByteSize;
2295 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002296 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002297 break;
2298 }
2299 }
2300 continue;
2301 }
2302
2303 switch (ObjectVT.getSimpleVT().SimpleTy) {
2304 default: llvm_unreachable("Unhandled argument type!");
2305 case MVT::i32:
2306 case MVT::i64:
2307 if (GPR_idx != Num_GPR_Regs) {
2308 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2309 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2310
Bill Schmidt726c2372012-10-23 15:51:16 +00002311 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002312 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2313 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002314 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002315
2316 ++GPR_idx;
2317 } else {
2318 needsLoad = true;
2319 ArgSize = PtrByteSize;
2320 }
2321 ArgOffset += 8;
2322 break;
2323
2324 case MVT::f32:
2325 case MVT::f64:
2326 // Every 8 bytes of argument space consumes one of the GPRs available for
2327 // argument passing.
2328 if (GPR_idx != Num_GPR_Regs) {
2329 ++GPR_idx;
2330 }
2331 if (FPR_idx != Num_FPR_Regs) {
2332 unsigned VReg;
2333
2334 if (ObjectVT == MVT::f32)
2335 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2336 else
2337 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2338
2339 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2340 ++FPR_idx;
2341 } else {
2342 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002343 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002344 }
2345
2346 ArgOffset += 8;
2347 break;
2348 case MVT::v4f32:
2349 case MVT::v4i32:
2350 case MVT::v8i16:
2351 case MVT::v16i8:
2352 // Note that vector arguments in registers don't reserve stack space,
2353 // except in varargs functions.
2354 if (VR_idx != Num_VR_Regs) {
2355 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2356 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2357 if (isVarArg) {
2358 while ((ArgOffset % 16) != 0) {
2359 ArgOffset += PtrByteSize;
2360 if (GPR_idx != Num_GPR_Regs)
2361 GPR_idx++;
2362 }
2363 ArgOffset += 16;
2364 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2365 }
2366 ++VR_idx;
2367 } else {
2368 // Vectors are aligned.
2369 ArgOffset = ((ArgOffset+15)/16)*16;
2370 CurArgOffset = ArgOffset;
2371 ArgOffset += 16;
2372 needsLoad = true;
2373 }
2374 break;
2375 }
2376
2377 // We need to load the argument to a virtual register if we determined
2378 // above that we ran out of physical registers of the appropriate type.
2379 if (needsLoad) {
2380 int FI = MFI->CreateFixedObject(ObjSize,
2381 CurArgOffset + (ArgSize - ObjSize),
2382 isImmutable);
2383 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2384 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2385 false, false, false, 0);
2386 }
2387
2388 InVals.push_back(ArgVal);
2389 }
2390
2391 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002392 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002393 // taking the difference between two stack areas will result in an aligned
2394 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002395 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002396
2397 // If the function takes variable number of arguments, make a frame index for
2398 // the start of the first vararg value... for expansion of llvm.va_start.
2399 if (isVarArg) {
2400 int Depth = ArgOffset;
2401
2402 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002403 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002404 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2405
2406 // If this function is vararg, store any remaining integer argument regs
2407 // to their spots on the stack so that they may be loaded by deferencing the
2408 // result of va_next.
2409 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2410 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2411 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2412 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2413 MachinePointerInfo(), false, false, 0);
2414 MemOps.push_back(Store);
2415 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002416 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002417 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2418 }
2419 }
2420
2421 if (!MemOps.empty())
2422 Chain = DAG.getNode(ISD::TokenFactor, dl,
2423 MVT::Other, &MemOps[0], MemOps.size());
2424
2425 return Chain;
2426}
2427
2428SDValue
2429PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002430 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002431 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002432 const SmallVectorImpl<ISD::InputArg>
2433 &Ins,
2434 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002435 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002436 // TODO: add description of PPC stack frame format, or at least some docs.
2437 //
2438 MachineFunction &MF = DAG.getMachineFunction();
2439 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002440 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002441
Owen Andersone50ed302009-08-10 22:56:29 +00002442 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002444 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002445 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2446 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002447 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002448
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002449 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002450 // Area that is at least reserved in caller of this function.
2451 unsigned MinReservedArea = ArgOffset;
2452
Craig Topperb78ca422012-03-11 07:16:55 +00002453 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002454 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2455 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2456 };
Craig Topperb78ca422012-03-11 07:16:55 +00002457 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002458 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2459 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2460 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002461
Craig Topperb78ca422012-03-11 07:16:55 +00002462 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002463
Craig Topperb78ca422012-03-11 07:16:55 +00002464 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002465 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2466 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2467 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002468
Owen Anderson718cb662007-09-07 04:06:50 +00002469 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002470 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002471 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002472
2473 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002474
Craig Topperb78ca422012-03-11 07:16:55 +00002475 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002476
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002477 // In 32-bit non-varargs functions, the stack space for vectors is after the
2478 // stack space for non-vectors. We do not use this space unless we have
2479 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002480 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002481 // that out...for the pathological case, compute VecArgOffset as the
2482 // start of the vector parameter area. Computing VecArgOffset is the
2483 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002484 unsigned VecArgOffset = ArgOffset;
2485 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002486 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002487 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002488 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002490
Duncan Sands276dcbd2008-03-21 09:14:45 +00002491 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002492 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002493 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002494 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002495 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2496 VecArgOffset += ArgSize;
2497 continue;
2498 }
2499
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002501 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 case MVT::i32:
2503 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002504 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002505 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 case MVT::i64: // PPC64
2507 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002508 // FIXME: We are guaranteed to be !isPPC64 at this point.
2509 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002510 VecArgOffset += 8;
2511 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 case MVT::v4f32:
2513 case MVT::v4i32:
2514 case MVT::v8i16:
2515 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002516 // Nothing to do, we're only looking at Nonvector args here.
2517 break;
2518 }
2519 }
2520 }
2521 // We've found where the vector parameter area in memory is. Skip the
2522 // first 12 parameters; these don't use that memory.
2523 VecArgOffset = ((VecArgOffset+15)/16)*16;
2524 VecArgOffset += 12*16;
2525
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002526 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002527 // entry to a function on PPC, the arguments start after the linkage area,
2528 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002529
Dan Gohman475871a2008-07-27 21:46:04 +00002530 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002531 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002532 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002533 unsigned CurArgIdx = 0;
2534 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002535 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002536 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002537 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002538 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002539 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002541 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2542 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002543
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002544 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002545
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002546 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2548 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002549 if (isVarArg || isPPC64) {
2550 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002551 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002552 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002553 PtrByteSize);
2554 } else nAltivecParamsAtEnd++;
2555 } else
2556 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002557 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002558 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002559 PtrByteSize);
2560
Dale Johannesen8419dd62008-03-07 20:27:40 +00002561 // FIXME the codegen can be much improved in some cases.
2562 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002563 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002564 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002565 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002566 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002567 // Objects of size 1 and 2 are right justified, everything else is
2568 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002569 if (ObjSize==1 || ObjSize==2) {
2570 CurArgOffset = CurArgOffset + (4 - ObjSize);
2571 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002572 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002573 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002574 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002576 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002577 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002578 unsigned VReg;
2579 if (isPPC64)
2580 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2581 else
2582 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002584 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002585 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002586 MachinePointerInfo(FuncArg,
2587 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002588 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002589 MemOps.push_back(Store);
2590 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002591 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002592
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002593 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002594
Dale Johannesen7f96f392008-03-08 01:41:42 +00002595 continue;
2596 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002597 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2598 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002599 // to memory. ArgOffset will be the address of the beginning
2600 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002601 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002602 unsigned VReg;
2603 if (isPPC64)
2604 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2605 else
2606 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002607 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002608 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002610 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002611 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002612 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002613 MemOps.push_back(Store);
2614 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002615 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002616 } else {
2617 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2618 break;
2619 }
2620 }
2621 continue;
2622 }
2623
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002625 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002627 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002628 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002629 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002630 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002631 ++GPR_idx;
2632 } else {
2633 needsLoad = true;
2634 ArgSize = PtrByteSize;
2635 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002636 // All int arguments reserve stack space in the Darwin ABI.
2637 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002638 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002639 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002640 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002642 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002643 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002645
Bill Schmidt726c2372012-10-23 15:51:16 +00002646 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002647 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002648 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002649 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002650
Chris Lattnerc91a4752006-06-26 22:48:35 +00002651 ++GPR_idx;
2652 } else {
2653 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002654 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002655 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002656 // All int arguments reserve stack space in the Darwin ABI.
2657 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002658 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002659
Owen Anderson825b72b2009-08-11 20:47:22 +00002660 case MVT::f32:
2661 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002662 // Every 4 bytes of argument space consumes one of the GPRs available for
2663 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002664 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002665 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002666 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002667 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002668 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002669 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002670 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002671
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002673 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002674 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002675 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002676
Dan Gohman98ca4f22009-08-05 01:29:28 +00002677 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002678 ++FPR_idx;
2679 } else {
2680 needsLoad = true;
2681 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002682
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002683 // All FP arguments reserve stack space in the Darwin ABI.
2684 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002685 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 case MVT::v4f32:
2687 case MVT::v4i32:
2688 case MVT::v8i16:
2689 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002690 // Note that vector arguments in registers don't reserve stack space,
2691 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002692 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002693 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002695 if (isVarArg) {
2696 while ((ArgOffset % 16) != 0) {
2697 ArgOffset += PtrByteSize;
2698 if (GPR_idx != Num_GPR_Regs)
2699 GPR_idx++;
2700 }
2701 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002702 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002703 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002704 ++VR_idx;
2705 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002706 if (!isVarArg && !isPPC64) {
2707 // Vectors go after all the nonvectors.
2708 CurArgOffset = VecArgOffset;
2709 VecArgOffset += 16;
2710 } else {
2711 // Vectors are aligned.
2712 ArgOffset = ((ArgOffset+15)/16)*16;
2713 CurArgOffset = ArgOffset;
2714 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002715 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002716 needsLoad = true;
2717 }
2718 break;
2719 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002720
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002721 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002722 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002723 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002724 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002725 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002726 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002727 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002728 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002729 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002730 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002731
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002733 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002734
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002735 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002736 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002737 // taking the difference between two stack areas will result in an aligned
2738 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002739 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002740
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002741 // If the function takes variable number of arguments, make a frame index for
2742 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002743 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002744 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002745
Dan Gohman1e93df62010-04-17 14:41:14 +00002746 FuncInfo->setVarArgsFrameIndex(
2747 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002748 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002749 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002750
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002751 // If this function is vararg, store any remaining integer argument regs
2752 // to their spots on the stack so that they may be loaded by deferencing the
2753 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002754 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002755 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002756
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002757 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002758 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002759 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002760 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002761
Dan Gohman98ca4f22009-08-05 01:29:28 +00002762 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002763 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2764 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002765 MemOps.push_back(Store);
2766 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002767 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002768 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002769 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002771
Dale Johannesen8419dd62008-03-07 20:27:40 +00002772 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002774 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002775
Dan Gohman98ca4f22009-08-05 01:29:28 +00002776 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002777}
2778
Bill Schmidt419f3762012-09-19 15:42:13 +00002779/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2780/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002781static unsigned
2782CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2783 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002784 bool isVarArg,
2785 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002786 const SmallVectorImpl<ISD::OutputArg>
2787 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002788 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002789 unsigned &nAltivecParamsAtEnd) {
2790 // Count how many bytes are to be pushed on the stack, including the linkage
2791 // area, and parameter passing area. We start with 24/48 bytes, which is
2792 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002793 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002794 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002795 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2796
2797 // Add up all the space actually used.
2798 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2799 // they all go in registers, but we must reserve stack space for them for
2800 // possible use by the caller. In varargs or 64-bit calls, parameters are
2801 // assigned stack space in order, with padding so Altivec parameters are
2802 // 16-byte aligned.
2803 nAltivecParamsAtEnd = 0;
2804 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002806 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002807 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002808 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2809 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002810 if (!isVarArg && !isPPC64) {
2811 // Non-varargs Altivec parameters go after all the non-Altivec
2812 // parameters; handle those later so we know how much padding we need.
2813 nAltivecParamsAtEnd++;
2814 continue;
2815 }
2816 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2817 NumBytes = ((NumBytes+15)/16)*16;
2818 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002819 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002820 }
2821
2822 // Allow for Altivec parameters at the end, if needed.
2823 if (nAltivecParamsAtEnd) {
2824 NumBytes = ((NumBytes+15)/16)*16;
2825 NumBytes += 16*nAltivecParamsAtEnd;
2826 }
2827
2828 // The prolog code of the callee may store up to 8 GPR argument registers to
2829 // the stack, allowing va_start to index over them in memory if its varargs.
2830 // Because we cannot tell if this is needed on the caller side, we have to
2831 // conservatively assume that it is needed. As such, make sure we have at
2832 // least enough stack space for the caller to store the 8 GPRs.
2833 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002834 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835
2836 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002837 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2838 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2839 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002840 unsigned AlignMask = TargetAlign-1;
2841 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2842 }
2843
2844 return NumBytes;
2845}
2846
2847/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002848/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002849static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002850 unsigned ParamSize) {
2851
Dale Johannesenb60d5192009-11-24 01:09:07 +00002852 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002853
2854 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2855 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2856 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2857 // Remember only if the new adjustement is bigger.
2858 if (SPDiff < FI->getTailCallSPDelta())
2859 FI->setTailCallSPDelta(SPDiff);
2860
2861 return SPDiff;
2862}
2863
Dan Gohman98ca4f22009-08-05 01:29:28 +00002864/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2865/// for tail call optimization. Targets which want to do tail call
2866/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002867bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002868PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002869 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002870 bool isVarArg,
2871 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002872 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002873 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002874 return false;
2875
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002876 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002877 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002878 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002879
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002881 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2883 // Functions containing by val parameters are not supported.
2884 for (unsigned i = 0; i != Ins.size(); i++) {
2885 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2886 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002887 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888
2889 // Non PIC/GOT tail calls are supported.
2890 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2891 return true;
2892
2893 // At the moment we can only do local tail calls (in same module, hidden
2894 // or protected) if we are generating PIC.
2895 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2896 return G->getGlobal()->hasHiddenVisibility()
2897 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002898 }
2899
2900 return false;
2901}
2902
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002903/// isCallCompatibleAddress - Return the immediate to use if the specified
2904/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002905static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002906 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2907 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002908
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002909 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002910 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002911 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002912 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002913
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002914 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002915 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002916}
2917
Dan Gohman844731a2008-05-13 00:00:25 +00002918namespace {
2919
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002920struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002921 SDValue Arg;
2922 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002923 int FrameIdx;
2924
2925 TailCallArgumentInfo() : FrameIdx(0) {}
2926};
2927
Dan Gohman844731a2008-05-13 00:00:25 +00002928}
2929
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002930/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2931static void
2932StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002933 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002934 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002935 SmallVector<SDValue, 8> &MemOpChains,
2936 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002937 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002938 SDValue Arg = TailCallArgs[i].Arg;
2939 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002940 int FI = TailCallArgs[i].FrameIdx;
2941 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002942 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002943 MachinePointerInfo::getFixedStack(FI),
2944 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945 }
2946}
2947
2948/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2949/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002950static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002951 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002952 SDValue Chain,
2953 SDValue OldRetAddr,
2954 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 int SPDiff,
2956 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002957 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002958 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002959 if (SPDiff) {
2960 // Calculate the new stack slot for the return address.
2961 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002962 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002963 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002964 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002965 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002966 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002967 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002968 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002969 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002970 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002971
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002972 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2973 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002974 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002975 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002976 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002977 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002978 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002979 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2980 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002981 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002982 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002983 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002984 }
2985 return Chain;
2986}
2987
2988/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2989/// the position of the argument.
2990static void
2991CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002992 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002993 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2994 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002995 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002996 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002997 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002998 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002999 TailCallArgumentInfo Info;
3000 Info.Arg = Arg;
3001 Info.FrameIdxOp = FIN;
3002 Info.FrameIdx = FI;
3003 TailCallArguments.push_back(Info);
3004}
3005
3006/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3007/// stack slot. Returns the chain as result and the loaded frame pointers in
3008/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003009SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003010 int SPDiff,
3011 SDValue Chain,
3012 SDValue &LROpOut,
3013 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003014 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003015 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003016 if (SPDiff) {
3017 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003018 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003019 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003020 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003021 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003022 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003024 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3025 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003026 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003027 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003028 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003029 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003030 Chain = SDValue(FPOpOut.getNode(), 1);
3031 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003032 }
3033 return Chain;
3034}
3035
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003036/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003037/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003038/// specified by the specific parameter attribute. The copy will be passed as
3039/// a byval function parameter.
3040/// Sometimes what we are copying is the end of a larger object, the part that
3041/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003042static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003043CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003044 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003045 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003046 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003047 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003048 false, false, MachinePointerInfo(0),
3049 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003050}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003051
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003052/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3053/// tail calls.
3054static void
Dan Gohman475871a2008-07-27 21:46:04 +00003055LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3056 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003057 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003058 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003059 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003060 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003061 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003062 if (!isTailCall) {
3063 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003065 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003066 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003067 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003069 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003070 DAG.getConstant(ArgOffset, PtrVT));
3071 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003072 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3073 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003074 // Calculate and remember argument location.
3075 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3076 TailCallArguments);
3077}
3078
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003079static
3080void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3081 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3082 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3083 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3084 MachineFunction &MF = DAG.getMachineFunction();
3085
3086 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3087 // might overwrite each other in case of tail call optimization.
3088 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003089 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003090 InFlag = SDValue();
3091 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3092 MemOpChains2, dl);
3093 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003095 &MemOpChains2[0], MemOpChains2.size());
3096
3097 // Store the return address to the appropriate stack slot.
3098 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3099 isPPC64, isDarwinABI, dl);
3100
3101 // Emit callseq_end just before tailcall node.
3102 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3103 DAG.getIntPtrConstant(0, true), InFlag);
3104 InFlag = Chain.getValue(1);
3105}
3106
3107static
3108unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3109 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3110 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003111 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003112 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003113
Chris Lattnerb9082582010-11-14 23:42:06 +00003114 bool isPPC64 = PPCSubTarget.isPPC64();
3115 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3116
Owen Andersone50ed302009-08-10 22:56:29 +00003117 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003118 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003119 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003120
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003121 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003122
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003123 bool needIndirectCall = true;
3124 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003125 // If this is an absolute destination address, use the munged value.
3126 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003127 needIndirectCall = false;
3128 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003129
Chris Lattnerb9082582010-11-14 23:42:06 +00003130 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3131 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3132 // Use indirect calls for ALL functions calls in JIT mode, since the
3133 // far-call stubs may be outside relocation limits for a BL instruction.
3134 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3135 unsigned OpFlags = 0;
3136 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003137 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003138 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003139 (G->getGlobal()->isDeclaration() ||
3140 G->getGlobal()->isWeakForLinker())) {
3141 // PC-relative references to external symbols should go through $stub,
3142 // unless we're building with the leopard linker or later, which
3143 // automatically synthesizes these stubs.
3144 OpFlags = PPCII::MO_DARWIN_STUB;
3145 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003146
Chris Lattnerb9082582010-11-14 23:42:06 +00003147 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3148 // every direct call is) turn it into a TargetGlobalAddress /
3149 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003150 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003151 Callee.getValueType(),
3152 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003153 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003154 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003155 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003156
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003157 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003158 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003159
Chris Lattnerb9082582010-11-14 23:42:06 +00003160 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003161 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003162 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003163 // PC-relative references to external symbols should go through $stub,
3164 // unless we're building with the leopard linker or later, which
3165 // automatically synthesizes these stubs.
3166 OpFlags = PPCII::MO_DARWIN_STUB;
3167 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003168
Chris Lattnerb9082582010-11-14 23:42:06 +00003169 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3170 OpFlags);
3171 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003172 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003173
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003174 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003175 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3176 // to do the call, we can't use PPCISD::CALL.
3177 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003178
3179 if (isSVR4ABI && isPPC64) {
3180 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3181 // entry point, but to the function descriptor (the function entry point
3182 // address is part of the function descriptor though).
3183 // The function descriptor is a three doubleword structure with the
3184 // following fields: function entry point, TOC base address and
3185 // environment pointer.
3186 // Thus for a call through a function pointer, the following actions need
3187 // to be performed:
3188 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003189 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003190 // 2. Load the address of the function entry point from the function
3191 // descriptor.
3192 // 3. Load the TOC of the callee from the function descriptor into r2.
3193 // 4. Load the environment pointer from the function descriptor into
3194 // r11.
3195 // 5. Branch to the function entry point address.
3196 // 6. On return of the callee, the TOC of the caller needs to be
3197 // restored (this is done in FinishCall()).
3198 //
3199 // All those operations are flagged together to ensure that no other
3200 // operations can be scheduled in between. E.g. without flagging the
3201 // operations together, a TOC access in the caller could be scheduled
3202 // between the load of the callee TOC and the branch to the callee, which
3203 // results in the TOC access going through the TOC of the callee instead
3204 // of going through the TOC of the caller, which leads to incorrect code.
3205
3206 // Load the address of the function entry point from the function
3207 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003208 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003209 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3210 InFlag.getNode() ? 3 : 2);
3211 Chain = LoadFuncPtr.getValue(1);
3212 InFlag = LoadFuncPtr.getValue(2);
3213
3214 // Load environment pointer into r11.
3215 // Offset of the environment pointer within the function descriptor.
3216 SDValue PtrOff = DAG.getIntPtrConstant(16);
3217
3218 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3219 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3220 InFlag);
3221 Chain = LoadEnvPtr.getValue(1);
3222 InFlag = LoadEnvPtr.getValue(2);
3223
3224 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3225 InFlag);
3226 Chain = EnvVal.getValue(0);
3227 InFlag = EnvVal.getValue(1);
3228
3229 // Load TOC of the callee into r2. We are using a target-specific load
3230 // with r2 hard coded, because the result of a target-independent load
3231 // would never go directly into r2, since r2 is a reserved register (which
3232 // prevents the register allocator from allocating it), resulting in an
3233 // additional register being allocated and an unnecessary move instruction
3234 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003235 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003236 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3237 Callee, InFlag);
3238 Chain = LoadTOCPtr.getValue(0);
3239 InFlag = LoadTOCPtr.getValue(1);
3240
3241 MTCTROps[0] = Chain;
3242 MTCTROps[1] = LoadFuncPtr;
3243 MTCTROps[2] = InFlag;
3244 }
3245
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003246 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3247 2 + (InFlag.getNode() != 0));
3248 InFlag = Chain.getValue(1);
3249
3250 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003252 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003253 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003254 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003255 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003256 // Add use of X11 (holding environment pointer)
3257 if (isSVR4ABI && isPPC64)
3258 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003259 // Add CTR register as callee so a bctr can be emitted later.
3260 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003261 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003262 }
3263
3264 // If this is a direct call, pass the chain and the callee.
3265 if (Callee.getNode()) {
3266 Ops.push_back(Chain);
3267 Ops.push_back(Callee);
3268 }
3269 // If this is a tail call add stack pointer delta.
3270 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003272
3273 // Add argument registers to the end of the list so that they are known live
3274 // into the call.
3275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3276 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3277 RegsToPass[i].second.getValueType()));
3278
3279 return CallOpc;
3280}
3281
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003282static
3283bool isLocalCall(const SDValue &Callee)
3284{
3285 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003286 return !G->getGlobal()->isDeclaration() &&
3287 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003288 return false;
3289}
3290
Dan Gohman98ca4f22009-08-05 01:29:28 +00003291SDValue
3292PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003293 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003294 const SmallVectorImpl<ISD::InputArg> &Ins,
3295 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003296 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003297
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003298 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003299 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003300 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003301 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003302
3303 // Copy all of the result registers out of their specified physreg.
3304 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3305 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003306 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003307
3308 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3309 VA.getLocReg(), VA.getLocVT(), InFlag);
3310 Chain = Val.getValue(1);
3311 InFlag = Val.getValue(2);
3312
3313 switch (VA.getLocInfo()) {
3314 default: llvm_unreachable("Unknown loc info!");
3315 case CCValAssign::Full: break;
3316 case CCValAssign::AExt:
3317 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3318 break;
3319 case CCValAssign::ZExt:
3320 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3321 DAG.getValueType(VA.getValVT()));
3322 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3323 break;
3324 case CCValAssign::SExt:
3325 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3326 DAG.getValueType(VA.getValVT()));
3327 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3328 break;
3329 }
3330
3331 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003332 }
3333
Dan Gohman98ca4f22009-08-05 01:29:28 +00003334 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003335}
3336
Dan Gohman98ca4f22009-08-05 01:29:28 +00003337SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003338PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3339 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003340 SelectionDAG &DAG,
3341 SmallVector<std::pair<unsigned, SDValue>, 8>
3342 &RegsToPass,
3343 SDValue InFlag, SDValue Chain,
3344 SDValue &Callee,
3345 int SPDiff, unsigned NumBytes,
3346 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003347 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003348 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003349 SmallVector<SDValue, 8> Ops;
3350 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3351 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003352 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003353
Hal Finkel82b38212012-08-28 02:10:27 +00003354 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3355 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3356 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3357
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003358 // When performing tail call optimization the callee pops its arguments off
3359 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003360 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003361 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003362 (CallConv == CallingConv::Fast &&
3363 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003364
Roman Divackye46137f2012-03-06 16:41:49 +00003365 // Add a register mask operand representing the call-preserved registers.
3366 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3367 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3368 assert(Mask && "Missing call preserved mask for calling convention");
3369 Ops.push_back(DAG.getRegisterMask(Mask));
3370
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003371 if (InFlag.getNode())
3372 Ops.push_back(InFlag);
3373
3374 // Emit tail call.
3375 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003376 assert(((Callee.getOpcode() == ISD::Register &&
3377 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3378 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3379 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3380 isa<ConstantSDNode>(Callee)) &&
3381 "Expecting an global address, external symbol, absolute value or register");
3382
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003384 }
3385
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003386 // Add a NOP immediately after the branch instruction when using the 64-bit
3387 // SVR4 ABI. At link time, if caller and callee are in a different module and
3388 // thus have a different TOC, the call will be replaced with a call to a stub
3389 // function which saves the current TOC, loads the TOC of the callee and
3390 // branches to the callee. The NOP will be replaced with a load instruction
3391 // which restores the TOC of the caller from the TOC save slot of the current
3392 // stack frame. If caller and callee belong to the same module (and have the
3393 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003394
3395 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003396 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003397 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003398 // This is a call through a function pointer.
3399 // Restore the caller TOC from the save area into R2.
3400 // See PrepareCall() for more information about calls through function
3401 // pointers in the 64-bit SVR4 ABI.
3402 // We are using a target-specific load with r2 hard coded, because the
3403 // result of a target-independent load would never go directly into r2,
3404 // since r2 is a reserved register (which prevents the register allocator
3405 // from allocating it), resulting in an additional register being
3406 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003407 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003408 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003409 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003410 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003411 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003412 }
3413
Hal Finkel5b00cea2012-03-31 14:45:15 +00003414 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3415 InFlag = Chain.getValue(1);
3416
3417 if (needsTOCRestore) {
3418 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3419 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3420 InFlag = Chain.getValue(1);
3421 }
3422
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003423 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3424 DAG.getIntPtrConstant(BytesCalleePops, true),
3425 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003426 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003427 InFlag = Chain.getValue(1);
3428
Dan Gohman98ca4f22009-08-05 01:29:28 +00003429 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3430 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003431}
3432
Dan Gohman98ca4f22009-08-05 01:29:28 +00003433SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003434PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003435 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003436 SelectionDAG &DAG = CLI.DAG;
3437 DebugLoc &dl = CLI.DL;
3438 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3439 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3440 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3441 SDValue Chain = CLI.Chain;
3442 SDValue Callee = CLI.Callee;
3443 bool &isTailCall = CLI.IsTailCall;
3444 CallingConv::ID CallConv = CLI.CallConv;
3445 bool isVarArg = CLI.IsVarArg;
3446
Evan Cheng0c439eb2010-01-27 00:07:07 +00003447 if (isTailCall)
3448 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3449 Ins, DAG);
3450
Bill Schmidt726c2372012-10-23 15:51:16 +00003451 if (PPCSubTarget.isSVR4ABI()) {
3452 if (PPCSubTarget.isPPC64())
3453 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3454 isTailCall, Outs, OutVals, Ins,
3455 dl, DAG, InVals);
3456 else
3457 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3458 isTailCall, Outs, OutVals, Ins,
3459 dl, DAG, InVals);
3460 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003461
Bill Schmidt726c2372012-10-23 15:51:16 +00003462 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3463 isTailCall, Outs, OutVals, Ins,
3464 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003465}
3466
3467SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003468PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3469 CallingConv::ID CallConv, bool isVarArg,
3470 bool isTailCall,
3471 const SmallVectorImpl<ISD::OutputArg> &Outs,
3472 const SmallVectorImpl<SDValue> &OutVals,
3473 const SmallVectorImpl<ISD::InputArg> &Ins,
3474 DebugLoc dl, SelectionDAG &DAG,
3475 SmallVectorImpl<SDValue> &InVals) const {
3476 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003477 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003478
Dan Gohman98ca4f22009-08-05 01:29:28 +00003479 assert((CallConv == CallingConv::C ||
3480 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003481
Tilmann Schellerffd02002009-07-03 06:45:56 +00003482 unsigned PtrByteSize = 4;
3483
3484 MachineFunction &MF = DAG.getMachineFunction();
3485
3486 // Mark this function as potentially containing a function that contains a
3487 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3488 // and restoring the callers stack pointer in this functions epilog. This is
3489 // done because by tail calling the called function might overwrite the value
3490 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003491 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3492 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003494
Tilmann Schellerffd02002009-07-03 06:45:56 +00003495 // Count how many bytes are to be pushed on the stack, including the linkage
3496 // area, parameter list area and the part of the local variable space which
3497 // contains copies of aggregates which are passed by value.
3498
3499 // Assign locations to all of the outgoing arguments.
3500 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003501 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003502 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003503
3504 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003505 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003506
3507 if (isVarArg) {
3508 // Handle fixed and variable vector arguments differently.
3509 // Fixed vector arguments go into registers as long as registers are
3510 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003511 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003512
Tilmann Schellerffd02002009-07-03 06:45:56 +00003513 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003514 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003515 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003516 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003517
Dan Gohman98ca4f22009-08-05 01:29:28 +00003518 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003519 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3520 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003521 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003522 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3523 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003524 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003525
Tilmann Schellerffd02002009-07-03 06:45:56 +00003526 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003527#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003528 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003529 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003530#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003531 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003532 }
3533 }
3534 } else {
3535 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003536 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003537 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003538
Tilmann Schellerffd02002009-07-03 06:45:56 +00003539 // Assign locations to all of the outgoing aggregate by value arguments.
3540 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003541 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003542 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003543
3544 // Reserve stack space for the allocations in CCInfo.
3545 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3546
Bill Schmidt212af6a2013-02-06 17:33:58 +00003547 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003548
3549 // Size of the linkage area, parameter list area and the part of the local
3550 // space variable where copies of aggregates which are passed by value are
3551 // stored.
3552 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003553
Tilmann Schellerffd02002009-07-03 06:45:56 +00003554 // Calculate by how many bytes the stack has to be adjusted in case of tail
3555 // call optimization.
3556 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3557
3558 // Adjust the stack pointer for the new arguments...
3559 // These operations are automatically eliminated by the prolog/epilog pass
3560 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3561 SDValue CallSeqStart = Chain;
3562
3563 // Load the return address and frame pointer so it can be moved somewhere else
3564 // later.
3565 SDValue LROp, FPOp;
3566 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3567 dl);
3568
3569 // Set up a copy of the stack pointer for use loading and storing any
3570 // arguments that may not fit in the registers available for argument
3571 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003573
Tilmann Schellerffd02002009-07-03 06:45:56 +00003574 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3575 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3576 SmallVector<SDValue, 8> MemOpChains;
3577
Roman Divacky0aaa9192011-08-30 17:04:16 +00003578 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003579 // Walk the register/memloc assignments, inserting copies/loads.
3580 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3581 i != e;
3582 ++i) {
3583 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003584 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003585 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003586
Tilmann Schellerffd02002009-07-03 06:45:56 +00003587 if (Flags.isByVal()) {
3588 // Argument is an aggregate which is passed by value, thus we need to
3589 // create a copy of it in the local variable space of the current stack
3590 // frame (which is the stack frame of the caller) and pass the address of
3591 // this copy to the callee.
3592 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3593 CCValAssign &ByValVA = ByValArgLocs[j++];
3594 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003595
Tilmann Schellerffd02002009-07-03 06:45:56 +00003596 // Memory reserved in the local variable space of the callers stack frame.
3597 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003598
Tilmann Schellerffd02002009-07-03 06:45:56 +00003599 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3600 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003601
Tilmann Schellerffd02002009-07-03 06:45:56 +00003602 // Create a copy of the argument in the local area of the current
3603 // stack frame.
3604 SDValue MemcpyCall =
3605 CreateCopyOfByValArgument(Arg, PtrOff,
3606 CallSeqStart.getNode()->getOperand(0),
3607 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003608
Tilmann Schellerffd02002009-07-03 06:45:56 +00003609 // This must go outside the CALLSEQ_START..END.
3610 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3611 CallSeqStart.getNode()->getOperand(1));
3612 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3613 NewCallSeqStart.getNode());
3614 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003615
Tilmann Schellerffd02002009-07-03 06:45:56 +00003616 // Pass the address of the aggregate copy on the stack either in a
3617 // physical register or in the parameter list area of the current stack
3618 // frame to the callee.
3619 Arg = PtrOff;
3620 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003621
Tilmann Schellerffd02002009-07-03 06:45:56 +00003622 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003623 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003624 // Put argument in a physical register.
3625 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3626 } else {
3627 // Put argument in the parameter list area of the current stack frame.
3628 assert(VA.isMemLoc());
3629 unsigned LocMemOffset = VA.getLocMemOffset();
3630
3631 if (!isTailCall) {
3632 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3633 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3634
3635 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003636 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003637 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003638 } else {
3639 // Calculate and remember argument location.
3640 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3641 TailCallArguments);
3642 }
3643 }
3644 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003645
Tilmann Schellerffd02002009-07-03 06:45:56 +00003646 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003648 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003649
Tilmann Schellerffd02002009-07-03 06:45:56 +00003650 // Build a sequence of copy-to-reg nodes chained together with token chain
3651 // and flag operands which copy the outgoing args into the appropriate regs.
3652 SDValue InFlag;
3653 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3654 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3655 RegsToPass[i].second, InFlag);
3656 InFlag = Chain.getValue(1);
3657 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003658
Hal Finkel82b38212012-08-28 02:10:27 +00003659 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3660 // registers.
3661 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003662 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3663 SDValue Ops[] = { Chain, InFlag };
3664
Hal Finkel82b38212012-08-28 02:10:27 +00003665 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003666 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3667
Hal Finkel82b38212012-08-28 02:10:27 +00003668 InFlag = Chain.getValue(1);
3669 }
3670
Chris Lattnerb9082582010-11-14 23:42:06 +00003671 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003672 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3673 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003674
Dan Gohman98ca4f22009-08-05 01:29:28 +00003675 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3676 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3677 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003678}
3679
Bill Schmidt726c2372012-10-23 15:51:16 +00003680// Copy an argument into memory, being careful to do this outside the
3681// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003682SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003683PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3684 SDValue CallSeqStart,
3685 ISD::ArgFlagsTy Flags,
3686 SelectionDAG &DAG,
3687 DebugLoc dl) const {
3688 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3689 CallSeqStart.getNode()->getOperand(0),
3690 Flags, DAG, dl);
3691 // The MEMCPY must go outside the CALLSEQ_START..END.
3692 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3693 CallSeqStart.getNode()->getOperand(1));
3694 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3695 NewCallSeqStart.getNode());
3696 return NewCallSeqStart;
3697}
3698
3699SDValue
3700PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003701 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003702 bool isTailCall,
3703 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003704 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003705 const SmallVectorImpl<ISD::InputArg> &Ins,
3706 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003707 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003708
Bill Schmidt726c2372012-10-23 15:51:16 +00003709 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003710
Bill Schmidt726c2372012-10-23 15:51:16 +00003711 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3712 unsigned PtrByteSize = 8;
3713
3714 MachineFunction &MF = DAG.getMachineFunction();
3715
3716 // Mark this function as potentially containing a function that contains a
3717 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3718 // and restoring the callers stack pointer in this functions epilog. This is
3719 // done because by tail calling the called function might overwrite the value
3720 // in this function's (MF) stack pointer stack slot 0(SP).
3721 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3722 CallConv == CallingConv::Fast)
3723 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3724
3725 unsigned nAltivecParamsAtEnd = 0;
3726
3727 // Count how many bytes are to be pushed on the stack, including the linkage
3728 // area, and parameter passing area. We start with at least 48 bytes, which
3729 // is reserved space for [SP][CR][LR][3 x unused].
3730 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3731 // of this call.
3732 unsigned NumBytes =
3733 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3734 Outs, OutVals, nAltivecParamsAtEnd);
3735
3736 // Calculate by how many bytes the stack has to be adjusted in case of tail
3737 // call optimization.
3738 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3739
3740 // To protect arguments on the stack from being clobbered in a tail call,
3741 // force all the loads to happen before doing any other lowering.
3742 if (isTailCall)
3743 Chain = DAG.getStackArgumentTokenFactor(Chain);
3744
3745 // Adjust the stack pointer for the new arguments...
3746 // These operations are automatically eliminated by the prolog/epilog pass
3747 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3748 SDValue CallSeqStart = Chain;
3749
3750 // Load the return address and frame pointer so it can be move somewhere else
3751 // later.
3752 SDValue LROp, FPOp;
3753 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3754 dl);
3755
3756 // Set up a copy of the stack pointer for use loading and storing any
3757 // arguments that may not fit in the registers available for argument
3758 // passing.
3759 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3760
3761 // Figure out which arguments are going to go in registers, and which in
3762 // memory. Also, if this is a vararg function, floating point operations
3763 // must be stored to our stack, and loaded into integer regs as well, if
3764 // any integer regs are available for argument passing.
3765 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3766 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3767
3768 static const uint16_t GPR[] = {
3769 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3770 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3771 };
3772 static const uint16_t *FPR = GetFPR();
3773
3774 static const uint16_t VR[] = {
3775 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3776 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3777 };
3778 const unsigned NumGPRs = array_lengthof(GPR);
3779 const unsigned NumFPRs = 13;
3780 const unsigned NumVRs = array_lengthof(VR);
3781
3782 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3783 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3784
3785 SmallVector<SDValue, 8> MemOpChains;
3786 for (unsigned i = 0; i != NumOps; ++i) {
3787 SDValue Arg = OutVals[i];
3788 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3789
3790 // PtrOff will be used to store the current argument to the stack if a
3791 // register cannot be found for it.
3792 SDValue PtrOff;
3793
3794 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3795
3796 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3797
3798 // Promote integers to 64-bit values.
3799 if (Arg.getValueType() == MVT::i32) {
3800 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3801 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3802 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3803 }
3804
3805 // FIXME memcpy is used way more than necessary. Correctness first.
3806 // Note: "by value" is code for passing a structure by value, not
3807 // basic types.
3808 if (Flags.isByVal()) {
3809 // Note: Size includes alignment padding, so
3810 // struct x { short a; char b; }
3811 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3812 // These are the proper values we need for right-justifying the
3813 // aggregate in a parameter register.
3814 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003815
3816 // An empty aggregate parameter takes up no storage and no
3817 // registers.
3818 if (Size == 0)
3819 continue;
3820
Bill Schmidt726c2372012-10-23 15:51:16 +00003821 // All aggregates smaller than 8 bytes must be passed right-justified.
3822 if (Size==1 || Size==2 || Size==4) {
3823 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3824 if (GPR_idx != NumGPRs) {
3825 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3826 MachinePointerInfo(), VT,
3827 false, false, 0);
3828 MemOpChains.push_back(Load.getValue(1));
3829 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3830
3831 ArgOffset += PtrByteSize;
3832 continue;
3833 }
3834 }
3835
3836 if (GPR_idx == NumGPRs && Size < 8) {
3837 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3838 PtrOff.getValueType());
3839 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3840 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3841 CallSeqStart,
3842 Flags, DAG, dl);
3843 ArgOffset += PtrByteSize;
3844 continue;
3845 }
3846 // Copy entire object into memory. There are cases where gcc-generated
3847 // code assumes it is there, even if it could be put entirely into
3848 // registers. (This is not what the doc says.)
3849
3850 // FIXME: The above statement is likely due to a misunderstanding of the
3851 // documents. All arguments must be copied into the parameter area BY
3852 // THE CALLEE in the event that the callee takes the address of any
3853 // formal argument. That has not yet been implemented. However, it is
3854 // reasonable to use the stack area as a staging area for the register
3855 // load.
3856
3857 // Skip this for small aggregates, as we will use the same slot for a
3858 // right-justified copy, below.
3859 if (Size >= 8)
3860 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3861 CallSeqStart,
3862 Flags, DAG, dl);
3863
3864 // When a register is available, pass a small aggregate right-justified.
3865 if (Size < 8 && GPR_idx != NumGPRs) {
3866 // The easiest way to get this right-justified in a register
3867 // is to copy the structure into the rightmost portion of a
3868 // local variable slot, then load the whole slot into the
3869 // register.
3870 // FIXME: The memcpy seems to produce pretty awful code for
3871 // small aggregates, particularly for packed ones.
Matt Arsenault225ed702013-05-18 00:21:46 +00003872 // FIXME: It would be preferable to use the slot in the
Bill Schmidt726c2372012-10-23 15:51:16 +00003873 // parameter save area instead of a new local variable.
3874 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3875 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3876 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3877 CallSeqStart,
3878 Flags, DAG, dl);
3879
3880 // Load the slot into the register.
3881 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3882 MachinePointerInfo(),
3883 false, false, false, 0);
3884 MemOpChains.push_back(Load.getValue(1));
3885 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3886
3887 // Done with this argument.
3888 ArgOffset += PtrByteSize;
3889 continue;
3890 }
3891
3892 // For aggregates larger than PtrByteSize, copy the pieces of the
3893 // object that fit into registers from the parameter save area.
3894 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3895 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3896 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3897 if (GPR_idx != NumGPRs) {
3898 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3899 MachinePointerInfo(),
3900 false, false, false, 0);
3901 MemOpChains.push_back(Load.getValue(1));
3902 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3903 ArgOffset += PtrByteSize;
3904 } else {
3905 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3906 break;
3907 }
3908 }
3909 continue;
3910 }
3911
3912 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3913 default: llvm_unreachable("Unexpected ValueType for argument!");
3914 case MVT::i32:
3915 case MVT::i64:
3916 if (GPR_idx != NumGPRs) {
3917 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3918 } else {
3919 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3920 true, isTailCall, false, MemOpChains,
3921 TailCallArguments, dl);
3922 }
3923 ArgOffset += PtrByteSize;
3924 break;
3925 case MVT::f32:
3926 case MVT::f64:
3927 if (FPR_idx != NumFPRs) {
3928 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3929
3930 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003931 // A single float or an aggregate containing only a single float
3932 // must be passed right-justified in the stack doubleword, and
3933 // in the GPR, if one is available.
3934 SDValue StoreOff;
3935 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3936 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3937 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3938 } else
3939 StoreOff = PtrOff;
3940
3941 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003942 MachinePointerInfo(), false, false, 0);
3943 MemOpChains.push_back(Store);
3944
3945 // Float varargs are always shadowed in available integer registers
3946 if (GPR_idx != NumGPRs) {
3947 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3948 MachinePointerInfo(), false, false,
3949 false, 0);
3950 MemOpChains.push_back(Load.getValue(1));
3951 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3952 }
3953 } else if (GPR_idx != NumGPRs)
3954 // If we have any FPRs remaining, we may also have GPRs remaining.
3955 ++GPR_idx;
3956 } else {
3957 // Single-precision floating-point values are mapped to the
3958 // second (rightmost) word of the stack doubleword.
3959 if (Arg.getValueType() == MVT::f32) {
3960 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3961 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3962 }
3963
3964 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3965 true, isTailCall, false, MemOpChains,
3966 TailCallArguments, dl);
3967 }
3968 ArgOffset += 8;
3969 break;
3970 case MVT::v4f32:
3971 case MVT::v4i32:
3972 case MVT::v8i16:
3973 case MVT::v16i8:
3974 if (isVarArg) {
3975 // These go aligned on the stack, or in the corresponding R registers
3976 // when within range. The Darwin PPC ABI doc claims they also go in
3977 // V registers; in fact gcc does this only for arguments that are
3978 // prototyped, not for those that match the ... We do it for all
3979 // arguments, seems to work.
3980 while (ArgOffset % 16 !=0) {
3981 ArgOffset += PtrByteSize;
3982 if (GPR_idx != NumGPRs)
3983 GPR_idx++;
3984 }
3985 // We could elide this store in the case where the object fits
3986 // entirely in R registers. Maybe later.
3987 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3988 DAG.getConstant(ArgOffset, PtrVT));
3989 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3990 MachinePointerInfo(), false, false, 0);
3991 MemOpChains.push_back(Store);
3992 if (VR_idx != NumVRs) {
3993 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3994 MachinePointerInfo(),
3995 false, false, false, 0);
3996 MemOpChains.push_back(Load.getValue(1));
3997 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3998 }
3999 ArgOffset += 16;
4000 for (unsigned i=0; i<16; i+=PtrByteSize) {
4001 if (GPR_idx == NumGPRs)
4002 break;
4003 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4004 DAG.getConstant(i, PtrVT));
4005 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4006 false, false, false, 0);
4007 MemOpChains.push_back(Load.getValue(1));
4008 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4009 }
4010 break;
4011 }
4012
4013 // Non-varargs Altivec params generally go in registers, but have
4014 // stack space allocated at the end.
4015 if (VR_idx != NumVRs) {
4016 // Doesn't have GPR space allocated.
4017 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4018 } else {
4019 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4020 true, isTailCall, true, MemOpChains,
4021 TailCallArguments, dl);
4022 ArgOffset += 16;
4023 }
4024 break;
4025 }
4026 }
4027
4028 if (!MemOpChains.empty())
4029 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4030 &MemOpChains[0], MemOpChains.size());
4031
4032 // Check if this is an indirect call (MTCTR/BCTRL).
4033 // See PrepareCall() for more information about calls through function
4034 // pointers in the 64-bit SVR4 ABI.
4035 if (!isTailCall &&
4036 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4037 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4038 !isBLACompatibleAddress(Callee, DAG)) {
4039 // Load r2 into a virtual register and store it to the TOC save area.
4040 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4041 // TOC save area offset.
4042 SDValue PtrOff = DAG.getIntPtrConstant(40);
4043 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4044 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4045 false, false, 0);
4046 // R12 must contain the address of an indirect callee. This does not
4047 // mean the MTCTR instruction must use R12; it's easier to model this
4048 // as an extra parameter, so do that.
4049 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4050 }
4051
4052 // Build a sequence of copy-to-reg nodes chained together with token chain
4053 // and flag operands which copy the outgoing args into the appropriate regs.
4054 SDValue InFlag;
4055 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4056 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4057 RegsToPass[i].second, InFlag);
4058 InFlag = Chain.getValue(1);
4059 }
4060
4061 if (isTailCall)
4062 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4063 FPOp, true, TailCallArguments);
4064
4065 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4066 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4067 Ins, InVals);
4068}
4069
4070SDValue
4071PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4072 CallingConv::ID CallConv, bool isVarArg,
4073 bool isTailCall,
4074 const SmallVectorImpl<ISD::OutputArg> &Outs,
4075 const SmallVectorImpl<SDValue> &OutVals,
4076 const SmallVectorImpl<ISD::InputArg> &Ins,
4077 DebugLoc dl, SelectionDAG &DAG,
4078 SmallVectorImpl<SDValue> &InVals) const {
4079
4080 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004081
Owen Andersone50ed302009-08-10 22:56:29 +00004082 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004084 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004085
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004086 MachineFunction &MF = DAG.getMachineFunction();
4087
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004088 // Mark this function as potentially containing a function that contains a
4089 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4090 // and restoring the callers stack pointer in this functions epilog. This is
4091 // done because by tail calling the called function might overwrite the value
4092 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004093 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4094 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004095 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4096
4097 unsigned nAltivecParamsAtEnd = 0;
4098
Chris Lattnerabde4602006-05-16 22:56:08 +00004099 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004100 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004101 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004102 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004103 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004104 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004105 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004106
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004107 // Calculate by how many bytes the stack has to be adjusted in case of tail
4108 // call optimization.
4109 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004110
Dan Gohman98ca4f22009-08-05 01:29:28 +00004111 // To protect arguments on the stack from being clobbered in a tail call,
4112 // force all the loads to happen before doing any other lowering.
4113 if (isTailCall)
4114 Chain = DAG.getStackArgumentTokenFactor(Chain);
4115
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004116 // Adjust the stack pointer for the new arguments...
4117 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004118 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004119 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004120
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004121 // Load the return address and frame pointer so it can be move somewhere else
4122 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004123 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004124 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4125 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004126
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004127 // Set up a copy of the stack pointer for use loading and storing any
4128 // arguments that may not fit in the registers available for argument
4129 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004130 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004131 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004133 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004135
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004136 // Figure out which arguments are going to go in registers, and which in
4137 // memory. Also, if this is a vararg function, floating point operations
4138 // must be stored to our stack, and loaded into integer regs as well, if
4139 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004140 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004141 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004142
Craig Topperb78ca422012-03-11 07:16:55 +00004143 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004144 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4145 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4146 };
Craig Topperb78ca422012-03-11 07:16:55 +00004147 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004148 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4149 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4150 };
Craig Topperb78ca422012-03-11 07:16:55 +00004151 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004152
Craig Topperb78ca422012-03-11 07:16:55 +00004153 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004154 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4155 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4156 };
Owen Anderson718cb662007-09-07 04:06:50 +00004157 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004158 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004159 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Craig Topperb78ca422012-03-11 07:16:55 +00004161 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004162
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004163 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004164 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4165
Dan Gohman475871a2008-07-27 21:46:04 +00004166 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004167 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004168 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004169 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004170
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004171 // PtrOff will be used to store the current argument to the stack if a
4172 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004173 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004174
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004175 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004176
Dale Johannesen39355f92009-02-04 02:34:38 +00004177 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004178
4179 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004181 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4182 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004184 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004185
Dale Johannesen8419dd62008-03-07 20:27:40 +00004186 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004187 // Note: "by value" is code for passing a structure by value, not
4188 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004189 if (Flags.isByVal()) {
4190 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004191 // Very small objects are passed right-justified. Everything else is
4192 // passed left-justified.
4193 if (Size==1 || Size==2) {
4194 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004195 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004196 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004197 MachinePointerInfo(), VT,
4198 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004199 MemOpChains.push_back(Load.getValue(1));
4200 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004201
4202 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004203 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004204 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4205 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004206 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004207 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4208 CallSeqStart,
4209 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004210 ArgOffset += PtrByteSize;
4211 }
4212 continue;
4213 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004214 // Copy entire object into memory. There are cases where gcc-generated
4215 // code assumes it is there, even if it could be put entirely into
4216 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004217 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4218 CallSeqStart,
4219 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004220
4221 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4222 // copy the pieces of the object that fit into registers from the
4223 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004224 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004225 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004226 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004227 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004228 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4229 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004230 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004231 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004232 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004233 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004234 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004235 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004236 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004237 }
4238 }
4239 continue;
4240 }
4241
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004243 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 case MVT::i32:
4245 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004246 if (GPR_idx != NumGPRs) {
4247 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004248 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004249 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4250 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004251 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004252 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004253 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004254 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 case MVT::f32:
4256 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004257 if (FPR_idx != NumFPRs) {
4258 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4259
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004260 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004261 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4262 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004263 MemOpChains.push_back(Store);
4264
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004265 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004266 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004267 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004268 MachinePointerInfo(), false, false,
4269 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004270 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004271 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004272 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004274 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004275 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004276 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4277 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004278 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004279 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004280 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004281 }
4282 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004283 // If we have any FPRs remaining, we may also have GPRs remaining.
4284 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4285 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004286 if (GPR_idx != NumGPRs)
4287 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004289 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4290 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004291 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004292 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004293 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4294 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004295 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004296 if (isPPC64)
4297 ArgOffset += 8;
4298 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004300 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 case MVT::v4f32:
4302 case MVT::v4i32:
4303 case MVT::v8i16:
4304 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004305 if (isVarArg) {
4306 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004307 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004308 // V registers; in fact gcc does this only for arguments that are
4309 // prototyped, not for those that match the ... We do it for all
4310 // arguments, seems to work.
4311 while (ArgOffset % 16 !=0) {
4312 ArgOffset += PtrByteSize;
4313 if (GPR_idx != NumGPRs)
4314 GPR_idx++;
4315 }
4316 // We could elide this store in the case where the object fits
4317 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004318 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004319 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004320 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4321 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004322 MemOpChains.push_back(Store);
4323 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004324 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004325 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004326 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004327 MemOpChains.push_back(Load.getValue(1));
4328 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4329 }
4330 ArgOffset += 16;
4331 for (unsigned i=0; i<16; i+=PtrByteSize) {
4332 if (GPR_idx == NumGPRs)
4333 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004334 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004335 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004336 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004337 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004338 MemOpChains.push_back(Load.getValue(1));
4339 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4340 }
4341 break;
4342 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004343
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004344 // Non-varargs Altivec params generally go in registers, but have
4345 // stack space allocated at the end.
4346 if (VR_idx != NumVRs) {
4347 // Doesn't have GPR space allocated.
4348 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4349 } else if (nAltivecParamsAtEnd==0) {
4350 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004351 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4352 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004353 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004354 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004355 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004356 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004357 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004358 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004359 // If all Altivec parameters fit in registers, as they usually do,
4360 // they get stack space following the non-Altivec parameters. We
4361 // don't track this here because nobody below needs it.
4362 // If there are more Altivec parameters than fit in registers emit
4363 // the stores here.
4364 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4365 unsigned j = 0;
4366 // Offset is aligned; skip 1st 12 params which go in V registers.
4367 ArgOffset = ((ArgOffset+15)/16)*16;
4368 ArgOffset += 12*16;
4369 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004370 SDValue Arg = OutVals[i];
4371 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4373 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004374 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004375 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004376 // We are emitting Altivec params in order.
4377 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4378 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004379 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004380 ArgOffset += 16;
4381 }
4382 }
4383 }
4384 }
4385
Chris Lattner9a2a4972006-05-17 06:01:33 +00004386 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004388 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004389
Dale Johannesenf7b73042010-03-09 20:15:42 +00004390 // On Darwin, R12 must contain the address of an indirect callee. This does
4391 // not mean the MTCTR instruction must use R12; it's easier to model this as
4392 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004393 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004394 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4395 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4396 !isBLACompatibleAddress(Callee, DAG))
4397 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4398 PPC::R12), Callee));
4399
Chris Lattner9a2a4972006-05-17 06:01:33 +00004400 // Build a sequence of copy-to-reg nodes chained together with token chain
4401 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004402 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004403 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004404 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004405 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004406 InFlag = Chain.getValue(1);
4407 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004408
Chris Lattnerb9082582010-11-14 23:42:06 +00004409 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004410 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4411 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004412
Dan Gohman98ca4f22009-08-05 01:29:28 +00004413 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4414 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4415 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004416}
4417
Hal Finkeld712f932011-10-14 19:51:36 +00004418bool
4419PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4420 MachineFunction &MF, bool isVarArg,
4421 const SmallVectorImpl<ISD::OutputArg> &Outs,
4422 LLVMContext &Context) const {
4423 SmallVector<CCValAssign, 16> RVLocs;
4424 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4425 RVLocs, Context);
4426 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4427}
4428
Dan Gohman98ca4f22009-08-05 01:29:28 +00004429SDValue
4430PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004431 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004432 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004433 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004434 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004435
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004436 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004437 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004438 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004439 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004440
Dan Gohman475871a2008-07-27 21:46:04 +00004441 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004442 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004443
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004444 // Copy the result values into the output registers.
4445 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4446 CCValAssign &VA = RVLocs[i];
4447 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004448
4449 SDValue Arg = OutVals[i];
4450
4451 switch (VA.getLocInfo()) {
4452 default: llvm_unreachable("Unknown loc info!");
4453 case CCValAssign::Full: break;
4454 case CCValAssign::AExt:
4455 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4456 break;
4457 case CCValAssign::ZExt:
4458 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4459 break;
4460 case CCValAssign::SExt:
4461 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4462 break;
4463 }
4464
4465 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004466 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004467 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004468 }
4469
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004470 RetOps[0] = Chain; // Update chain.
4471
4472 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004473 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004474 RetOps.push_back(Flag);
4475
4476 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4477 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004478}
4479
Dan Gohman475871a2008-07-27 21:46:04 +00004480SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004481 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004482 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004483 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004484
Jim Laskeyefc7e522006-12-04 22:04:42 +00004485 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004486 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004487
4488 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004489 bool isPPC64 = Subtarget.isPPC64();
4490 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004491 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004492
4493 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004494 SDValue Chain = Op.getOperand(0);
4495 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004496
Jim Laskeyefc7e522006-12-04 22:04:42 +00004497 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004498 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4499 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004500 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004501
Jim Laskeyefc7e522006-12-04 22:04:42 +00004502 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004503 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004504
Jim Laskeyefc7e522006-12-04 22:04:42 +00004505 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004506 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004507 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004508}
4509
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004510
4511
Dan Gohman475871a2008-07-27 21:46:04 +00004512SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004513PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004514 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004515 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004516 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004517 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004518
4519 // Get current frame pointer save index. The users of this index will be
4520 // primarily DYNALLOC instructions.
4521 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4522 int RASI = FI->getReturnAddrSaveIndex();
4523
4524 // If the frame pointer save index hasn't been defined yet.
4525 if (!RASI) {
4526 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004527 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004528 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004529 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004530 // Save the result.
4531 FI->setReturnAddrSaveIndex(RASI);
4532 }
4533 return DAG.getFrameIndex(RASI, PtrVT);
4534}
4535
Dan Gohman475871a2008-07-27 21:46:04 +00004536SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004537PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4538 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004539 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004540 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004541 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004542
4543 // Get current frame pointer save index. The users of this index will be
4544 // primarily DYNALLOC instructions.
4545 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4546 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004547
Jim Laskey2f616bf2006-11-16 22:43:37 +00004548 // If the frame pointer save index hasn't been defined yet.
4549 if (!FPSI) {
4550 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004551 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004552 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004553
Jim Laskey2f616bf2006-11-16 22:43:37 +00004554 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004555 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004556 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004557 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004558 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004559 return DAG.getFrameIndex(FPSI, PtrVT);
4560}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004561
Dan Gohman475871a2008-07-27 21:46:04 +00004562SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004563 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004564 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004565 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004566 SDValue Chain = Op.getOperand(0);
4567 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004568 DebugLoc dl = Op.getDebugLoc();
4569
Jim Laskey2f616bf2006-11-16 22:43:37 +00004570 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004571 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004572 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004573 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004574 DAG.getConstant(0, PtrVT), Size);
4575 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004576 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004577 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004578 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004579 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004580 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004581}
4582
Hal Finkel7ee74a62013-03-21 21:37:52 +00004583SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4584 SelectionDAG &DAG) const {
4585 DebugLoc DL = Op.getDebugLoc();
4586 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4587 DAG.getVTList(MVT::i32, MVT::Other),
4588 Op.getOperand(0), Op.getOperand(1));
4589}
4590
4591SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4592 SelectionDAG &DAG) const {
4593 DebugLoc DL = Op.getDebugLoc();
4594 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4595 Op.getOperand(0), Op.getOperand(1));
4596}
4597
Chris Lattner1a635d62006-04-14 06:01:58 +00004598/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4599/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004600SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004601 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004602 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4603 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004604 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004605
Hal Finkel59889f72013-04-07 22:11:09 +00004606 // We might be able to do better than this under some circumstances, but in
4607 // general, fsel-based lowering of select is a finite-math-only optimization.
4608 // For more information, see section F.3 of the 2.06 ISA specification.
4609 if (!DAG.getTarget().Options.NoInfsFPMath ||
4610 !DAG.getTarget().Options.NoNaNsFPMath)
4611 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004612
Hal Finkel59889f72013-04-07 22:11:09 +00004613 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004614
Owen Andersone50ed302009-08-10 22:56:29 +00004615 EVT ResVT = Op.getValueType();
4616 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004617 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4618 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004619 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004620
Chris Lattner1a635d62006-04-14 06:01:58 +00004621 // If the RHS of the comparison is a 0.0, we don't need to do the
4622 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004623 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004624 if (isFloatingPointZero(RHS))
4625 switch (CC) {
4626 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004627 case ISD::SETNE:
4628 std::swap(TV, FV);
4629 case ISD::SETEQ:
4630 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4631 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4632 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4633 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4634 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4635 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4636 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004637 case ISD::SETULT:
4638 case ISD::SETLT:
4639 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004640 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004641 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4643 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004644 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004645 case ISD::SETUGT:
4646 case ISD::SETGT:
4647 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004648 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004649 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4651 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004652 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004654 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004655
Dan Gohman475871a2008-07-27 21:46:04 +00004656 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004657 switch (CC) {
4658 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004659 case ISD::SETNE:
4660 std::swap(TV, FV);
4661 case ISD::SETEQ:
4662 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4663 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4664 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4665 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4666 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4667 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4668 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4669 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004670 case ISD::SETULT:
4671 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004672 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4674 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004675 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004676 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004678 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4680 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004681 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004682 case ISD::SETUGT:
4683 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004684 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4686 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004687 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004688 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004689 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004690 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004691 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4692 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004693 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004694 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004695 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004696}
4697
Chris Lattner1f873002007-11-28 18:44:47 +00004698// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004699SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004700 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004701 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004702 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 if (Src.getValueType() == MVT::f32)
4704 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004705
Dan Gohman475871a2008-07-27 21:46:04 +00004706 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004708 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004710 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004711 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4712 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004714 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004716 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4717 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004718 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4719 PPCISD::FCTIDUZ,
4720 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004721 break;
4722 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004723
Chris Lattner1a635d62006-04-14 06:01:58 +00004724 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004725 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4726 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4727 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4728 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4729 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004730
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004731 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004732 SDValue Chain;
4733 if (i32Stack) {
4734 MachineFunction &MF = DAG.getMachineFunction();
4735 MachineMemOperand *MMO =
4736 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4737 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4738 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4739 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4740 MVT::i32, MMO);
4741 } else
4742 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4743 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004744
4745 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4746 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004747 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004748 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004749 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004750 MPI = MachinePointerInfo();
4751 }
4752
4753 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004754 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004755}
4756
Hal Finkel46479192013-04-01 17:52:07 +00004757SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004758 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004759 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004760 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004762 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004763
Hal Finkel46479192013-04-01 17:52:07 +00004764 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4765 "UINT_TO_FP is supported only with FPCVT");
4766
4767 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004768 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004769 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4770 (Op.getOpcode() == ISD::UINT_TO_FP ?
4771 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4772 (Op.getOpcode() == ISD::UINT_TO_FP ?
4773 PPCISD::FCFIDU : PPCISD::FCFID);
4774 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4775 MVT::f32 : MVT::f64;
4776
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004778 SDValue SINT = Op.getOperand(0);
4779 // When converting to single-precision, we actually need to convert
4780 // to double-precision first and then round to single-precision.
4781 // To avoid double-rounding effects during that operation, we have
4782 // to prepare the input operand. Bits that might be truncated when
4783 // converting to double-precision are replaced by a bit that won't
4784 // be lost at this stage, but is below the single-precision rounding
4785 // position.
4786 //
4787 // However, if -enable-unsafe-fp-math is in effect, accept double
4788 // rounding to avoid the extra overhead.
4789 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004790 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004791 !DAG.getTarget().Options.UnsafeFPMath) {
4792
4793 // Twiddle input to make sure the low 11 bits are zero. (If this
4794 // is the case, we are guaranteed the value will fit into the 53 bit
4795 // mantissa of an IEEE double-precision value without rounding.)
4796 // If any of those low 11 bits were not zero originally, make sure
4797 // bit 12 (value 2048) is set instead, so that the final rounding
4798 // to single-precision gets the correct result.
4799 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4800 SINT, DAG.getConstant(2047, MVT::i64));
4801 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4802 Round, DAG.getConstant(2047, MVT::i64));
4803 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4804 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4805 Round, DAG.getConstant(-2048, MVT::i64));
4806
4807 // However, we cannot use that value unconditionally: if the magnitude
4808 // of the input value is small, the bit-twiddling we did above might
4809 // end up visibly changing the output. Fortunately, in that case, we
4810 // don't need to twiddle bits since the original input will convert
4811 // exactly to double-precision floating-point already. Therefore,
4812 // construct a conditional to use the original value if the top 11
4813 // bits are all sign-bit copies, and use the rounded value computed
4814 // above otherwise.
4815 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4816 SINT, DAG.getConstant(53, MVT::i32));
4817 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4818 Cond, DAG.getConstant(1, MVT::i64));
4819 Cond = DAG.getSetCC(dl, MVT::i32,
4820 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4821
4822 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4823 }
Hal Finkel46479192013-04-01 17:52:07 +00004824
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004825 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004826 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4827
4828 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004829 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004831 return FP;
4832 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004833
Owen Anderson825b72b2009-08-11 20:47:22 +00004834 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004835 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004836 // Since we only generate this in 64-bit mode, we can take advantage of
4837 // 64-bit registers. In particular, sign extend the input value into the
4838 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4839 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004840 MachineFunction &MF = DAG.getMachineFunction();
4841 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004842 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004843
Hal Finkel8049ab12013-03-31 10:12:51 +00004844 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004845 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004846 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4847 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004848
Hal Finkel8049ab12013-03-31 10:12:51 +00004849 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4850 MachinePointerInfo::getFixedStack(FrameIdx),
4851 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004852
Hal Finkel8049ab12013-03-31 10:12:51 +00004853 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4854 "Expected an i32 store");
4855 MachineMemOperand *MMO =
4856 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4857 MachineMemOperand::MOLoad, 4, 4);
4858 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004859 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4860 PPCISD::LFIWZX : PPCISD::LFIWAX,
4861 dl, DAG.getVTList(MVT::f64, MVT::Other),
4862 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004863 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004864 assert(PPCSubTarget.isPPC64() &&
4865 "i32->FP without LFIWAX supported only on PPC64");
4866
Hal Finkel8049ab12013-03-31 10:12:51 +00004867 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4868 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4869
4870 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4871 Op.getOperand(0));
4872
4873 // STD the extended value into the stack slot.
4874 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4875 MachinePointerInfo::getFixedStack(FrameIdx),
4876 false, false, 0);
4877
4878 // Load the value as a double.
4879 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4880 MachinePointerInfo::getFixedStack(FrameIdx),
4881 false, false, false, 0);
4882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004883
Chris Lattner1a635d62006-04-14 06:01:58 +00004884 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004885 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4886 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004888 return FP;
4889}
4890
Dan Gohmand858e902010-04-17 15:26:15 +00004891SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4892 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004893 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004894 /*
4895 The rounding mode is in bits 30:31 of FPSR, and has the following
4896 settings:
4897 00 Round to nearest
4898 01 Round to 0
4899 10 Round to +inf
4900 11 Round to -inf
4901
4902 FLT_ROUNDS, on the other hand, expects the following:
4903 -1 Undefined
4904 0 Round to 0
4905 1 Round to nearest
4906 2 Round to +inf
4907 3 Round to -inf
4908
4909 To perform the conversion, we do:
4910 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4911 */
4912
4913 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004914 EVT VT = Op.getValueType();
4915 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004916 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004917
4918 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004919 EVT NodeTys[] = {
4920 MVT::f64, // return register
4921 MVT::Glue // unused in this context
4922 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004923 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004924
4925 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004926 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004927 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004928 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004929 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004930
4931 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004933 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004934 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004935 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004936
4937 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004938 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004939 DAG.getNode(ISD::AND, dl, MVT::i32,
4940 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004942 DAG.getNode(ISD::SRL, dl, MVT::i32,
4943 DAG.getNode(ISD::AND, dl, MVT::i32,
4944 DAG.getNode(ISD::XOR, dl, MVT::i32,
4945 CWD, DAG.getConstant(3, MVT::i32)),
4946 DAG.getConstant(3, MVT::i32)),
4947 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004948
Dan Gohman475871a2008-07-27 21:46:04 +00004949 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004951
Duncan Sands83ec4b62008-06-06 12:08:01 +00004952 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004953 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004954}
4955
Dan Gohmand858e902010-04-17 15:26:15 +00004956SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004957 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004958 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004959 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004960 assert(Op.getNumOperands() == 3 &&
4961 VT == Op.getOperand(1).getValueType() &&
4962 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004963
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004964 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004965 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004966 SDValue Lo = Op.getOperand(0);
4967 SDValue Hi = Op.getOperand(1);
4968 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004969 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004970
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004971 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004972 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004973 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4974 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4975 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4976 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004977 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004978 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4979 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4980 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004981 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004982 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004983}
4984
Dan Gohmand858e902010-04-17 15:26:15 +00004985SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004986 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004987 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004988 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004989 assert(Op.getNumOperands() == 3 &&
4990 VT == Op.getOperand(1).getValueType() &&
4991 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004992
Dan Gohman9ed06db2008-03-07 20:36:53 +00004993 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004994 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004995 SDValue Lo = Op.getOperand(0);
4996 SDValue Hi = Op.getOperand(1);
4997 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004998 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004999
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005000 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005001 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005002 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5003 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5004 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5005 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005006 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005007 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5008 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5009 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005010 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005011 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005012}
5013
Dan Gohmand858e902010-04-17 15:26:15 +00005014SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005015 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005016 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005017 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005018 assert(Op.getNumOperands() == 3 &&
5019 VT == Op.getOperand(1).getValueType() &&
5020 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005021
Dan Gohman9ed06db2008-03-07 20:36:53 +00005022 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005023 SDValue Lo = Op.getOperand(0);
5024 SDValue Hi = Op.getOperand(1);
5025 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005026 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005027
Dale Johannesenf5d97892009-02-04 01:48:28 +00005028 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005029 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005030 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5031 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5032 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5033 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005034 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005035 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5036 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5037 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005038 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005039 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005040 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005041}
5042
5043//===----------------------------------------------------------------------===//
5044// Vector related lowering.
5045//
5046
Chris Lattner4a998b92006-04-17 06:00:21 +00005047/// BuildSplatI - Build a canonical splati of Val with an element size of
5048/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005049static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005050 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005051 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005052
Owen Andersone50ed302009-08-10 22:56:29 +00005053 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005055 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005056
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005058
Chris Lattner70fa4932006-12-01 01:45:39 +00005059 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5060 if (Val == -1)
5061 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005062
Owen Andersone50ed302009-08-10 22:56:29 +00005063 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005064
Chris Lattner4a998b92006-04-17 06:00:21 +00005065 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005066 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005067 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005068 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005069 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5070 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005071 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005072}
5073
Hal Finkel80d10de2013-05-24 23:00:14 +00005074/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5075/// specified intrinsic ID.
5076static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
5077 SelectionDAG &DAG, DebugLoc dl,
5078 EVT DestVT = MVT::Other) {
5079 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5080 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5081 DAG.getConstant(IID, MVT::i32), Op);
5082}
5083
Chris Lattnere7c768e2006-04-18 03:24:30 +00005084/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005085/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005086static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005087 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 EVT DestVT = MVT::Other) {
5089 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005090 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005092}
5093
Chris Lattnere7c768e2006-04-18 03:24:30 +00005094/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5095/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005096static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005097 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 DebugLoc dl, EVT DestVT = MVT::Other) {
5099 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005100 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005102}
5103
5104
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005105/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5106/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005107static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005108 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005109 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005110 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5111 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005112
Nate Begeman9008ca62009-04-27 18:41:29 +00005113 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005114 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005115 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005117 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005118}
5119
Chris Lattnerf1b47082006-04-14 05:19:18 +00005120// If this is a case we can't handle, return null and let the default
5121// expansion code take care of it. If we CAN select this case, and if it
5122// selects to a single instruction, return Op. Otherwise, if we can codegen
5123// this case more efficiently than a constant pool load, lower it to the
5124// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005125SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5126 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005127 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005128 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5129 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005130
Bob Wilson24e338e2009-03-02 23:24:16 +00005131 // Check if this is a splat of a constant value.
5132 APInt APSplatBits, APSplatUndef;
5133 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005134 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005135 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005136 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005137 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005138
Bob Wilsonf2950b02009-03-03 19:26:27 +00005139 unsigned SplatBits = APSplatBits.getZExtValue();
5140 unsigned SplatUndef = APSplatUndef.getZExtValue();
5141 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005142
Bob Wilsonf2950b02009-03-03 19:26:27 +00005143 // First, handle single instruction cases.
5144
5145 // All zeros?
5146 if (SplatBits == 0) {
5147 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5149 SDValue Z = DAG.getConstant(0, MVT::i32);
5150 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005151 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005152 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005153 return Op;
5154 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005155
Bob Wilsonf2950b02009-03-03 19:26:27 +00005156 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5157 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5158 (32-SplatBitSize));
5159 if (SextVal >= -16 && SextVal <= 15)
5160 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005161
5162
Bob Wilsonf2950b02009-03-03 19:26:27 +00005163 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005164
Bob Wilsonf2950b02009-03-03 19:26:27 +00005165 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005166 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5167 // If this value is in the range [17,31] and is odd, use:
5168 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5169 // If this value is in the range [-31,-17] and is odd, use:
5170 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5171 // Note the last two are three-instruction sequences.
5172 if (SextVal >= -32 && SextVal <= 31) {
5173 // To avoid having these optimizations undone by constant folding,
5174 // we convert to a pseudo that will be expanded later into one of
5175 // the above forms.
5176 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005177 EVT VT = Op.getValueType();
5178 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5179 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5180 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005181 }
5182
5183 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5184 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5185 // for fneg/fabs.
5186 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5187 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005189
5190 // Make the VSLW intrinsic, computing 0x8000_0000.
5191 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5192 OnesV, DAG, dl);
5193
5194 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005195 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005196 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005197 }
5198
5199 // Check to see if this is a wide variety of vsplti*, binop self cases.
5200 static const signed char SplatCsts[] = {
5201 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5202 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5203 };
5204
5205 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5206 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5207 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5208 int i = SplatCsts[idx];
5209
5210 // Figure out what shift amount will be used by altivec if shifted by i in
5211 // this splat size.
5212 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5213
5214 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005215 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005216 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005217 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5218 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5219 Intrinsic::ppc_altivec_vslw
5220 };
5221 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005222 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Bob Wilsonf2950b02009-03-03 19:26:27 +00005225 // vsplti + srl self.
5226 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005228 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5229 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5230 Intrinsic::ppc_altivec_vsrw
5231 };
5232 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005233 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005234 }
5235
Bob Wilsonf2950b02009-03-03 19:26:27 +00005236 // vsplti + sra self.
5237 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005239 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5240 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5241 Intrinsic::ppc_altivec_vsraw
5242 };
5243 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005244 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005246
Bob Wilsonf2950b02009-03-03 19:26:27 +00005247 // vsplti + rol self.
5248 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5249 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005251 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5252 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5253 Intrinsic::ppc_altivec_vrlw
5254 };
5255 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005256 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005258
Bob Wilsonf2950b02009-03-03 19:26:27 +00005259 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005260 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005262 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005263 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005264 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005265 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005267 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005268 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005269 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005270 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005271 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005272 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5273 }
5274 }
5275
Dan Gohman475871a2008-07-27 21:46:04 +00005276 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005277}
5278
Chris Lattner59138102006-04-17 05:28:54 +00005279/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5280/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005281static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005282 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005283 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005284 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005285 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005286 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Chris Lattner59138102006-04-17 05:28:54 +00005288 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005289 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005290 OP_VMRGHW,
5291 OP_VMRGLW,
5292 OP_VSPLTISW0,
5293 OP_VSPLTISW1,
5294 OP_VSPLTISW2,
5295 OP_VSPLTISW3,
5296 OP_VSLDOI4,
5297 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005298 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005299 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005300
Chris Lattner59138102006-04-17 05:28:54 +00005301 if (OpNum == OP_COPY) {
5302 if (LHSID == (1*9+2)*9+3) return LHS;
5303 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5304 return RHS;
5305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Dan Gohman475871a2008-07-27 21:46:04 +00005307 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005308 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5309 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Nate Begeman9008ca62009-04-27 18:41:29 +00005311 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005312 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005313 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005314 case OP_VMRGHW:
5315 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5316 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5317 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5318 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5319 break;
5320 case OP_VMRGLW:
5321 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5322 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5323 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5324 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5325 break;
5326 case OP_VSPLTISW0:
5327 for (unsigned i = 0; i != 16; ++i)
5328 ShufIdxs[i] = (i&3)+0;
5329 break;
5330 case OP_VSPLTISW1:
5331 for (unsigned i = 0; i != 16; ++i)
5332 ShufIdxs[i] = (i&3)+4;
5333 break;
5334 case OP_VSPLTISW2:
5335 for (unsigned i = 0; i != 16; ++i)
5336 ShufIdxs[i] = (i&3)+8;
5337 break;
5338 case OP_VSPLTISW3:
5339 for (unsigned i = 0; i != 16; ++i)
5340 ShufIdxs[i] = (i&3)+12;
5341 break;
5342 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005343 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005344 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005345 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005346 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005347 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005348 }
Owen Andersone50ed302009-08-10 22:56:29 +00005349 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005350 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5351 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005353 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005354}
5355
Chris Lattnerf1b47082006-04-14 05:19:18 +00005356/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5357/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5358/// return the code it can be lowered into. Worst case, it can always be
5359/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005360SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005361 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005362 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue V1 = Op.getOperand(0);
5364 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005365 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005366 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005367
Chris Lattnerf1b47082006-04-14 05:19:18 +00005368 // Cases that are handled by instructions that take permute immediates
5369 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5370 // selected by the instruction selector.
5371 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005372 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5373 PPC::isSplatShuffleMask(SVOp, 2) ||
5374 PPC::isSplatShuffleMask(SVOp, 4) ||
5375 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5376 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5377 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5378 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5379 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5380 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5381 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5382 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5383 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005384 return Op;
5385 }
5386 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005387
Chris Lattnerf1b47082006-04-14 05:19:18 +00005388 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5389 // and produce a fixed permutation. If any of these match, do not lower to
5390 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005391 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5392 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5393 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5394 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5395 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5396 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5397 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5398 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5399 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005400 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005401
Chris Lattner59138102006-04-17 05:28:54 +00005402 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5403 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005404 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005405
Chris Lattner59138102006-04-17 05:28:54 +00005406 unsigned PFIndexes[4];
5407 bool isFourElementShuffle = true;
5408 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5409 unsigned EltNo = 8; // Start out undef.
5410 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005411 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005412 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005413
Nate Begeman9008ca62009-04-27 18:41:29 +00005414 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005415 if ((ByteSource & 3) != j) {
5416 isFourElementShuffle = false;
5417 break;
5418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
Chris Lattner59138102006-04-17 05:28:54 +00005420 if (EltNo == 8) {
5421 EltNo = ByteSource/4;
5422 } else if (EltNo != ByteSource/4) {
5423 isFourElementShuffle = false;
5424 break;
5425 }
5426 }
5427 PFIndexes[i] = EltNo;
5428 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005429
5430 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005431 // perfect shuffle vector to determine if it is cost effective to do this as
5432 // discrete instructions, or whether we should use a vperm.
5433 if (isFourElementShuffle) {
5434 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005435 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005436 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005437
Chris Lattner59138102006-04-17 05:28:54 +00005438 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5439 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Chris Lattner59138102006-04-17 05:28:54 +00005441 // Determining when to avoid vperm is tricky. Many things affect the cost
5442 // of vperm, particularly how many times the perm mask needs to be computed.
5443 // For example, if the perm mask can be hoisted out of a loop or is already
5444 // used (perhaps because there are multiple permutes with the same shuffle
5445 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5446 // the loop requires an extra register.
5447 //
5448 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005449 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005450 // available, if this block is within a loop, we should avoid using vperm
5451 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005452 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005453 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005454 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005455
Chris Lattnerf1b47082006-04-14 05:19:18 +00005456 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5457 // vector that will get spilled to the constant pool.
5458 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005459
Chris Lattnerf1b47082006-04-14 05:19:18 +00005460 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5461 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005462 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005463 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005464
Dan Gohman475871a2008-07-27 21:46:04 +00005465 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005466 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5467 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005468
Chris Lattnerf1b47082006-04-14 05:19:18 +00005469 for (unsigned j = 0; j != BytesPerElement; ++j)
5470 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005472 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Owen Anderson825b72b2009-08-11 20:47:22 +00005474 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005475 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005476 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005477}
5478
Chris Lattner90564f22006-04-18 17:59:36 +00005479/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5480/// altivec comparison. If it is, return true and fill in Opc/isDot with
5481/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005482static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005483 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005484 unsigned IntrinsicID =
5485 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005486 CompareOpc = -1;
5487 isDot = false;
5488 switch (IntrinsicID) {
5489 default: return false;
5490 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005491 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5492 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5493 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5494 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5495 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5496 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5497 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5498 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5499 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5500 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5501 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5502 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5503 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005504
Chris Lattner1a635d62006-04-14 06:01:58 +00005505 // Normal Comparisons.
5506 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5507 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5508 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5509 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5510 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5511 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5512 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5513 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5514 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5515 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5516 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5517 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5518 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5519 }
Chris Lattner90564f22006-04-18 17:59:36 +00005520 return true;
5521}
5522
5523/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5524/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005525SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005526 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005527 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5528 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005529 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005530 int CompareOpc;
5531 bool isDot;
5532 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005533 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Chris Lattner90564f22006-04-18 17:59:36 +00005535 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005536 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005537 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005538 Op.getOperand(1), Op.getOperand(2),
5539 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005540 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005541 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005542
Chris Lattner1a635d62006-04-14 06:01:58 +00005543 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005544 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005545 Op.getOperand(2), // LHS
5546 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005548 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005549 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005550 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005551
Chris Lattner1a635d62006-04-14 06:01:58 +00005552 // Now that we have the comparison, emit a copy from the CR to a GPR.
5553 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5555 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005556 CompNode.getValue(1));
5557
Chris Lattner1a635d62006-04-14 06:01:58 +00005558 // Unpack the result based on how the target uses it.
5559 unsigned BitNo; // Bit # of CR6.
5560 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005561 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005562 default: // Can't happen, don't crash on invalid number though.
5563 case 0: // Return the value of the EQ bit of CR6.
5564 BitNo = 0; InvertBit = false;
5565 break;
5566 case 1: // Return the inverted value of the EQ bit of CR6.
5567 BitNo = 0; InvertBit = true;
5568 break;
5569 case 2: // Return the value of the LT bit of CR6.
5570 BitNo = 2; InvertBit = false;
5571 break;
5572 case 3: // Return the inverted value of the LT bit of CR6.
5573 BitNo = 2; InvertBit = true;
5574 break;
5575 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005576
Chris Lattner1a635d62006-04-14 06:01:58 +00005577 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5579 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005580 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5582 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005583
Chris Lattner1a635d62006-04-14 06:01:58 +00005584 // If we are supposed to, toggle the bit.
5585 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5587 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005588 return Flags;
5589}
5590
Scott Michelfdc40a02009-02-17 22:15:04 +00005591SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005592 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005593 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005594 // Create a stack slot that is 16-byte aligned.
5595 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005596 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005597 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005598 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005599
Chris Lattner1a635d62006-04-14 06:01:58 +00005600 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005601 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005602 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005603 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005604 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005605 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005606 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005607}
5608
Dan Gohmand858e902010-04-17 15:26:15 +00005609SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005610 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005612 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005613
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5615 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005616
Dan Gohman475871a2008-07-27 21:46:04 +00005617 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005618 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005619
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005620 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005621 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5622 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5623 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005624
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005625 // Low parts multiplied together, generating 32-bit results (we ignore the
5626 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005627 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005629
Dan Gohman475871a2008-07-27 21:46:04 +00005630 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005632 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005633 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005634 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5636 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005637 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005638
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005640
Chris Lattnercea2aa72006-04-18 04:28:57 +00005641 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005642 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005644 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005645
Chris Lattner19a81522006-04-18 03:57:35 +00005646 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005647 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005649 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005650
Chris Lattner19a81522006-04-18 03:57:35 +00005651 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005652 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005654 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005655
Chris Lattner19a81522006-04-18 03:57:35 +00005656 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005657 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005658 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005659 Ops[i*2 ] = 2*i+1;
5660 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005661 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005663 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005664 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005665 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005666}
5667
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005668/// LowerOperation - Provide custom lowering hooks for some operations.
5669///
Dan Gohmand858e902010-04-17 15:26:15 +00005670SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005671 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005672 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005673 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005674 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005675 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005676 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005677 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005678 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005679 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5680 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005681 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005682 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005683
5684 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005685 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005686
Jim Laskeyefc7e522006-12-04 22:04:42 +00005687 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005688 case ISD::DYNAMIC_STACKALLOC:
5689 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005690
Hal Finkel7ee74a62013-03-21 21:37:52 +00005691 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5692 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5693
Chris Lattner1a635d62006-04-14 06:01:58 +00005694 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005695 case ISD::FP_TO_UINT:
5696 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005697 Op.getDebugLoc());
Hal Finkel46479192013-04-01 17:52:07 +00005698 case ISD::UINT_TO_FP:
5699 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005700 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005701
Chris Lattner1a635d62006-04-14 06:01:58 +00005702 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005703 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5704 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5705 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005706
Chris Lattner1a635d62006-04-14 06:01:58 +00005707 // Vector-related lowering.
5708 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5709 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5710 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5711 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005712 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005713
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005714 // For counter-based loop handling.
5715 case ISD::INTRINSIC_W_CHAIN: return SDValue();
5716
Chris Lattner3fc027d2007-12-08 06:59:59 +00005717 // Frame & Return address.
5718 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005719 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005720 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005721}
5722
Duncan Sands1607f052008-12-01 11:39:25 +00005723void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5724 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005725 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005726 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005727 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005728 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005729 default:
Craig Topperbc219812012-02-07 02:50:20 +00005730 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005731 case ISD::INTRINSIC_W_CHAIN: {
5732 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
5733 Intrinsic::ppc_is_decremented_ctr_nonzero)
5734 break;
5735
5736 assert(N->getValueType(0) == MVT::i1 &&
5737 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault225ed702013-05-18 00:21:46 +00005738 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005739 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
5740 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
5741 N->getOperand(1));
5742
5743 Results.push_back(NewInt);
5744 Results.push_back(NewInt.getValue(1));
5745 break;
5746 }
Roman Divackybdb226e2011-06-28 15:30:42 +00005747 case ISD::VAARG: {
5748 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5749 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5750 return;
5751
5752 EVT VT = N->getValueType(0);
5753
5754 if (VT == MVT::i64) {
5755 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5756
5757 Results.push_back(NewNode);
5758 Results.push_back(NewNode.getValue(1));
5759 }
5760 return;
5761 }
Duncan Sands1607f052008-12-01 11:39:25 +00005762 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 assert(N->getValueType(0) == MVT::ppcf128);
5764 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005765 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005767 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005768 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005770 DAG.getIntPtrConstant(1));
5771
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005772 // Add the two halves of the long double in round-to-zero mode.
5773 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005774
5775 // We know the low half is about to be thrown away, so just use something
5776 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005778 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005779 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005780 }
Duncan Sands1607f052008-12-01 11:39:25 +00005781 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005782 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005783 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005784 }
5785}
5786
5787
Chris Lattner1a635d62006-04-14 06:01:58 +00005788//===----------------------------------------------------------------------===//
5789// Other Lowering Code
5790//===----------------------------------------------------------------------===//
5791
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005792MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005793PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005794 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005795 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005796 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5797
5798 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5799 MachineFunction *F = BB->getParent();
5800 MachineFunction::iterator It = BB;
5801 ++It;
5802
5803 unsigned dest = MI->getOperand(0).getReg();
5804 unsigned ptrA = MI->getOperand(1).getReg();
5805 unsigned ptrB = MI->getOperand(2).getReg();
5806 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005807 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005808
5809 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5810 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5811 F->insert(It, loopMBB);
5812 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005813 exitMBB->splice(exitMBB->begin(), BB,
5814 llvm::next(MachineBasicBlock::iterator(MI)),
5815 BB->end());
5816 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005817
5818 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005819 unsigned TmpReg = (!BinOpcode) ? incr :
5820 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005821 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5822 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005823
5824 // thisMBB:
5825 // ...
5826 // fallthrough --> loopMBB
5827 BB->addSuccessor(loopMBB);
5828
5829 // loopMBB:
5830 // l[wd]arx dest, ptr
5831 // add r0, dest, incr
5832 // st[wd]cx. r0, ptr
5833 // bne- loopMBB
5834 // fallthrough --> exitMBB
5835 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005836 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005837 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005838 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005839 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5840 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005841 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005842 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005843 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005844 BB->addSuccessor(loopMBB);
5845 BB->addSuccessor(exitMBB);
5846
5847 // exitMBB:
5848 // ...
5849 BB = exitMBB;
5850 return BB;
5851}
5852
5853MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005854PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005855 MachineBasicBlock *BB,
5856 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005857 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005858 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005859 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5860 // In 64 bit mode we have to use 64 bits for addresses, even though the
5861 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5862 // registers without caring whether they're 32 or 64, but here we're
5863 // doing actual arithmetic on the addresses.
5864 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005865 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005866
5867 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5868 MachineFunction *F = BB->getParent();
5869 MachineFunction::iterator It = BB;
5870 ++It;
5871
5872 unsigned dest = MI->getOperand(0).getReg();
5873 unsigned ptrA = MI->getOperand(1).getReg();
5874 unsigned ptrB = MI->getOperand(2).getReg();
5875 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005876 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005877
5878 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5879 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5880 F->insert(It, loopMBB);
5881 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005882 exitMBB->splice(exitMBB->begin(), BB,
5883 llvm::next(MachineBasicBlock::iterator(MI)),
5884 BB->end());
5885 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005886
5887 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005888 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005889 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5890 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005891 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5892 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5893 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5894 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5895 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5896 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5897 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5898 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5899 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5900 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005901 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005902 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005903 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005904
5905 // thisMBB:
5906 // ...
5907 // fallthrough --> loopMBB
5908 BB->addSuccessor(loopMBB);
5909
5910 // The 4-byte load must be aligned, while a char or short may be
5911 // anywhere in the word. Hence all this nasty bookkeeping code.
5912 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5913 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005914 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005915 // rlwinm ptr, ptr1, 0, 0, 29
5916 // slw incr2, incr, shift
5917 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5918 // slw mask, mask2, shift
5919 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005920 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005921 // add tmp, tmpDest, incr2
5922 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005923 // and tmp3, tmp, mask
5924 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005925 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005926 // bne- loopMBB
5927 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005928 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005929 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005930 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005931 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005932 .addReg(ptrA).addReg(ptrB);
5933 } else {
5934 Ptr1Reg = ptrB;
5935 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005936 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005937 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005938 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005939 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5940 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005941 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005942 .addReg(Ptr1Reg).addImm(0).addImm(61);
5943 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005944 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005945 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005946 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005947 .addReg(incr).addReg(ShiftReg);
5948 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005949 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005950 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005951 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5952 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005953 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005954 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005955 .addReg(Mask2Reg).addReg(ShiftReg);
5956
5957 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005958 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005959 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005960 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005961 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005962 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005963 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005964 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005965 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005966 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005967 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005968 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00005969 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005970 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005971 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005972 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005973 BB->addSuccessor(loopMBB);
5974 BB->addSuccessor(exitMBB);
5975
5976 // exitMBB:
5977 // ...
5978 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005979 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5980 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005981 return BB;
5982}
5983
Hal Finkel7ee74a62013-03-21 21:37:52 +00005984llvm::MachineBasicBlock*
5985PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5986 MachineBasicBlock *MBB) const {
5987 DebugLoc DL = MI->getDebugLoc();
5988 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5989
5990 MachineFunction *MF = MBB->getParent();
5991 MachineRegisterInfo &MRI = MF->getRegInfo();
5992
5993 const BasicBlock *BB = MBB->getBasicBlock();
5994 MachineFunction::iterator I = MBB;
5995 ++I;
5996
5997 // Memory Reference
5998 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5999 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6000
6001 unsigned DstReg = MI->getOperand(0).getReg();
6002 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6003 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6004 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6005 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6006
6007 MVT PVT = getPointerTy();
6008 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6009 "Invalid Pointer Size!");
6010 // For v = setjmp(buf), we generate
6011 //
6012 // thisMBB:
6013 // SjLjSetup mainMBB
6014 // bl mainMBB
6015 // v_restore = 1
6016 // b sinkMBB
6017 //
6018 // mainMBB:
6019 // buf[LabelOffset] = LR
6020 // v_main = 0
6021 //
6022 // sinkMBB:
6023 // v = phi(main, restore)
6024 //
6025
6026 MachineBasicBlock *thisMBB = MBB;
6027 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6028 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6029 MF->insert(I, mainMBB);
6030 MF->insert(I, sinkMBB);
6031
6032 MachineInstrBuilder MIB;
6033
6034 // Transfer the remainder of BB and its successor edges to sinkMBB.
6035 sinkMBB->splice(sinkMBB->begin(), MBB,
6036 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6037 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6038
6039 // Note that the structure of the jmp_buf used here is not compatible
6040 // with that used by libc, and is not designed to be. Specifically, it
6041 // stores only those 'reserved' registers that LLVM does not otherwise
6042 // understand how to spill. Also, by convention, by the time this
6043 // intrinsic is called, Clang has already stored the frame address in the
6044 // first slot of the buffer and stack address in the third. Following the
6045 // X86 target code, we'll store the jump address in the second slot. We also
6046 // need to save the TOC pointer (R2) to handle jumps between shared
6047 // libraries, and that will be stored in the fourth slot. The thread
6048 // identifier (R13) is not affected.
6049
6050 // thisMBB:
6051 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6052 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6053
6054 // Prepare IP either in reg.
6055 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6056 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6057 unsigned BufReg = MI->getOperand(1).getReg();
6058
6059 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6060 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6061 .addReg(PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006062 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006063 .addReg(BufReg);
6064
6065 MIB.setMemRefs(MMOBegin, MMOEnd);
6066 }
6067
6068 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006069 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006070 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6071
6072 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6073
6074 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6075 .addMBB(mainMBB);
6076 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6077
6078 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6079 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6080
6081 // mainMBB:
6082 // mainDstReg = 0
6083 MIB = BuildMI(mainMBB, DL,
6084 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6085
6086 // Store IP
6087 if (PPCSubTarget.isPPC64()) {
6088 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6089 .addReg(LabelReg)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006090 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006091 .addReg(BufReg);
6092 } else {
6093 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6094 .addReg(LabelReg)
6095 .addImm(LabelOffset)
6096 .addReg(BufReg);
6097 }
6098
6099 MIB.setMemRefs(MMOBegin, MMOEnd);
6100
6101 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6102 mainMBB->addSuccessor(sinkMBB);
6103
6104 // sinkMBB:
6105 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6106 TII->get(PPC::PHI), DstReg)
6107 .addReg(mainDstReg).addMBB(mainMBB)
6108 .addReg(restoreDstReg).addMBB(thisMBB);
6109
6110 MI->eraseFromParent();
6111 return sinkMBB;
6112}
6113
6114MachineBasicBlock *
6115PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6116 MachineBasicBlock *MBB) const {
6117 DebugLoc DL = MI->getDebugLoc();
6118 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6119
6120 MachineFunction *MF = MBB->getParent();
6121 MachineRegisterInfo &MRI = MF->getRegInfo();
6122
6123 // Memory Reference
6124 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6125 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6126
6127 MVT PVT = getPointerTy();
6128 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6129 "Invalid Pointer Size!");
6130
6131 const TargetRegisterClass *RC =
6132 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6133 unsigned Tmp = MRI.createVirtualRegister(RC);
6134 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6135 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6136 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6137
6138 MachineInstrBuilder MIB;
6139
6140 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6141 const int64_t SPOffset = 2 * PVT.getStoreSize();
6142 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6143
6144 unsigned BufReg = MI->getOperand(0).getReg();
6145
6146 // Reload FP (the jumped-to function may not have had a
6147 // frame pointer, and if so, then its r31 will be restored
6148 // as necessary).
6149 if (PVT == MVT::i64) {
6150 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6151 .addImm(0)
6152 .addReg(BufReg);
6153 } else {
6154 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6155 .addImm(0)
6156 .addReg(BufReg);
6157 }
6158 MIB.setMemRefs(MMOBegin, MMOEnd);
6159
6160 // Reload IP
6161 if (PVT == MVT::i64) {
6162 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006163 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006164 .addReg(BufReg);
6165 } else {
6166 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6167 .addImm(LabelOffset)
6168 .addReg(BufReg);
6169 }
6170 MIB.setMemRefs(MMOBegin, MMOEnd);
6171
6172 // Reload SP
6173 if (PVT == MVT::i64) {
6174 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006175 .addImm(SPOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006176 .addReg(BufReg);
6177 } else {
6178 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6179 .addImm(SPOffset)
6180 .addReg(BufReg);
6181 }
6182 MIB.setMemRefs(MMOBegin, MMOEnd);
6183
6184 // FIXME: When we also support base pointers, that register must also be
6185 // restored here.
6186
6187 // Reload TOC
6188 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6189 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006190 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006191 .addReg(BufReg);
6192
6193 MIB.setMemRefs(MMOBegin, MMOEnd);
6194 }
6195
6196 // Jump
6197 BuildMI(*MBB, MI, DL,
6198 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6199 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6200
6201 MI->eraseFromParent();
6202 return MBB;
6203}
6204
Dale Johannesen97efa362008-08-28 17:53:09 +00006205MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006206PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006207 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006208 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6209 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6210 return emitEHSjLjSetJmp(MI, BB);
6211 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6212 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6213 return emitEHSjLjLongJmp(MI, BB);
6214 }
6215
Evan Chengc0f64ff2006-11-27 23:37:22 +00006216 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006217
6218 // To "insert" these instructions we actually have to insert their
6219 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006220 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006221 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006222 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006223
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006224 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006225
Hal Finkel009f7af2012-06-22 23:10:08 +00006226 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6227 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006228 SmallVector<MachineOperand, 2> Cond;
6229 Cond.push_back(MI->getOperand(4));
6230 Cond.push_back(MI->getOperand(1));
6231
Hal Finkel009f7af2012-06-22 23:10:08 +00006232 DebugLoc dl = MI->getDebugLoc();
Hal Finkelff56d1a2013-04-05 23:29:01 +00006233 PPCII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), Cond,
6234 MI->getOperand(2).getReg(), MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006235 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6236 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6237 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6238 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6239 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6240
Evan Cheng53301922008-07-12 02:23:19 +00006241
6242 // The incoming instruction knows the destination vreg to set, the
6243 // condition code register to branch on, the true/false values to
6244 // select between, and a branch opcode to use.
6245
6246 // thisMBB:
6247 // ...
6248 // TrueVal = ...
6249 // cmpTY ccX, r1, r2
6250 // bCC copy1MBB
6251 // fallthrough --> copy0MBB
6252 MachineBasicBlock *thisMBB = BB;
6253 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6254 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6255 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006256 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006257 F->insert(It, copy0MBB);
6258 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006259
6260 // Transfer the remainder of BB and its successor edges to sinkMBB.
6261 sinkMBB->splice(sinkMBB->begin(), BB,
6262 llvm::next(MachineBasicBlock::iterator(MI)),
6263 BB->end());
6264 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6265
Evan Cheng53301922008-07-12 02:23:19 +00006266 // Next, add the true and fallthrough blocks as its successors.
6267 BB->addSuccessor(copy0MBB);
6268 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006269
Dan Gohman14152b42010-07-06 20:24:04 +00006270 BuildMI(BB, dl, TII->get(PPC::BCC))
6271 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6272
Evan Cheng53301922008-07-12 02:23:19 +00006273 // copy0MBB:
6274 // %FalseValue = ...
6275 // # fallthrough to sinkMBB
6276 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006277
Evan Cheng53301922008-07-12 02:23:19 +00006278 // Update machine-CFG edges
6279 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006280
Evan Cheng53301922008-07-12 02:23:19 +00006281 // sinkMBB:
6282 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6283 // ...
6284 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006285 BuildMI(*BB, BB->begin(), dl,
6286 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006287 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6288 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6289 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006290 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6291 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6292 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6293 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006294 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6295 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6296 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6297 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006298
6299 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6300 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6301 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6302 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006303 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6304 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6305 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6306 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006307
6308 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6309 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6310 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6311 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006312 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6313 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6314 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6315 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006316
6317 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6318 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6319 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6320 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006321 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6322 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6323 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6324 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006325
6326 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006327 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006328 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006329 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006330 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006331 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006332 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006333 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006334
6335 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6336 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6337 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6338 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006339 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6340 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6341 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6342 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006343
Dale Johannesen0e55f062008-08-29 18:29:46 +00006344 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6345 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6346 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6347 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6348 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6349 BB = EmitAtomicBinary(MI, BB, false, 0);
6350 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6351 BB = EmitAtomicBinary(MI, BB, true, 0);
6352
Evan Cheng53301922008-07-12 02:23:19 +00006353 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6354 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6355 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6356
6357 unsigned dest = MI->getOperand(0).getReg();
6358 unsigned ptrA = MI->getOperand(1).getReg();
6359 unsigned ptrB = MI->getOperand(2).getReg();
6360 unsigned oldval = MI->getOperand(3).getReg();
6361 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006362 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006363
Dale Johannesen65e39732008-08-25 18:53:26 +00006364 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6365 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6366 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006367 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006368 F->insert(It, loop1MBB);
6369 F->insert(It, loop2MBB);
6370 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006371 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006372 exitMBB->splice(exitMBB->begin(), BB,
6373 llvm::next(MachineBasicBlock::iterator(MI)),
6374 BB->end());
6375 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006376
6377 // thisMBB:
6378 // ...
6379 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006380 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006381
Dale Johannesen65e39732008-08-25 18:53:26 +00006382 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006383 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006384 // cmp[wd] dest, oldval
6385 // bne- midMBB
6386 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006387 // st[wd]cx. newval, ptr
6388 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006389 // b exitBB
6390 // midMBB:
6391 // st[wd]cx. dest, ptr
6392 // exitBB:
6393 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006394 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006395 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006396 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006397 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006398 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006399 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6400 BB->addSuccessor(loop2MBB);
6401 BB->addSuccessor(midMBB);
6402
6403 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006404 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006405 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006406 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006407 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006408 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006409 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006410 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006411
Dale Johannesen65e39732008-08-25 18:53:26 +00006412 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006413 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006414 .addReg(dest).addReg(ptrA).addReg(ptrB);
6415 BB->addSuccessor(exitMBB);
6416
Evan Cheng53301922008-07-12 02:23:19 +00006417 // exitMBB:
6418 // ...
6419 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006420 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6421 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6422 // We must use 64-bit registers for addresses when targeting 64-bit,
6423 // since we're actually doing arithmetic on them. Other registers
6424 // can be 32-bit.
6425 bool is64bit = PPCSubTarget.isPPC64();
6426 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6427
6428 unsigned dest = MI->getOperand(0).getReg();
6429 unsigned ptrA = MI->getOperand(1).getReg();
6430 unsigned ptrB = MI->getOperand(2).getReg();
6431 unsigned oldval = MI->getOperand(3).getReg();
6432 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006433 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006434
6435 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6436 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6437 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6438 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6439 F->insert(It, loop1MBB);
6440 F->insert(It, loop2MBB);
6441 F->insert(It, midMBB);
6442 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006443 exitMBB->splice(exitMBB->begin(), BB,
6444 llvm::next(MachineBasicBlock::iterator(MI)),
6445 BB->end());
6446 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006447
6448 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006449 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006450 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6451 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006452 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6453 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6454 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6455 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6456 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6457 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6458 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6459 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6460 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6461 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6462 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6463 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6464 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6465 unsigned Ptr1Reg;
6466 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006467 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006468 // thisMBB:
6469 // ...
6470 // fallthrough --> loopMBB
6471 BB->addSuccessor(loop1MBB);
6472
6473 // The 4-byte load must be aligned, while a char or short may be
6474 // anywhere in the word. Hence all this nasty bookkeeping code.
6475 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6476 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006477 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006478 // rlwinm ptr, ptr1, 0, 0, 29
6479 // slw newval2, newval, shift
6480 // slw oldval2, oldval,shift
6481 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6482 // slw mask, mask2, shift
6483 // and newval3, newval2, mask
6484 // and oldval3, oldval2, mask
6485 // loop1MBB:
6486 // lwarx tmpDest, ptr
6487 // and tmp, tmpDest, mask
6488 // cmpw tmp, oldval3
6489 // bne- midMBB
6490 // loop2MBB:
6491 // andc tmp2, tmpDest, mask
6492 // or tmp4, tmp2, newval3
6493 // stwcx. tmp4, ptr
6494 // bne- loop1MBB
6495 // b exitBB
6496 // midMBB:
6497 // stwcx. tmpDest, ptr
6498 // exitBB:
6499 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006500 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006501 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006502 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006503 .addReg(ptrA).addReg(ptrB);
6504 } else {
6505 Ptr1Reg = ptrB;
6506 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006507 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006508 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006509 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006510 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6511 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006512 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006513 .addReg(Ptr1Reg).addImm(0).addImm(61);
6514 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006515 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006516 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006517 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006518 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006519 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006520 .addReg(oldval).addReg(ShiftReg);
6521 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006522 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006523 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006524 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6525 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6526 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006527 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006528 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006529 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006530 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006531 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006532 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006533 .addReg(OldVal2Reg).addReg(MaskReg);
6534
6535 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006536 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006537 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006538 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6539 .addReg(TmpDestReg).addReg(MaskReg);
6540 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006541 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006542 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006543 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6544 BB->addSuccessor(loop2MBB);
6545 BB->addSuccessor(midMBB);
6546
6547 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006548 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6549 .addReg(TmpDestReg).addReg(MaskReg);
6550 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6551 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6552 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006553 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006554 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006555 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006556 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006557 BB->addSuccessor(loop1MBB);
6558 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006559
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006560 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006561 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006562 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006563 BB->addSuccessor(exitMBB);
6564
6565 // exitMBB:
6566 // ...
6567 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006568 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6569 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006570 } else if (MI->getOpcode() == PPC::FADDrtz) {
6571 // This pseudo performs an FADD with rounding mode temporarily forced
6572 // to round-to-zero. We emit this via custom inserter since the FPSCR
6573 // is not modeled at the SelectionDAG level.
6574 unsigned Dest = MI->getOperand(0).getReg();
6575 unsigned Src1 = MI->getOperand(1).getReg();
6576 unsigned Src2 = MI->getOperand(2).getReg();
6577 DebugLoc dl = MI->getDebugLoc();
6578
6579 MachineRegisterInfo &RegInfo = F->getRegInfo();
6580 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6581
6582 // Save FPSCR value.
6583 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6584
6585 // Set rounding mode to round-to-zero.
6586 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6587 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6588
6589 // Perform addition.
6590 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6591
6592 // Restore FPSCR value.
6593 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006594 } else if (MI->getOpcode() == PPC::FRINDrint ||
6595 MI->getOpcode() == PPC::FRINSrint) {
6596 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6597 unsigned Dest = MI->getOperand(0).getReg();
6598 unsigned Src = MI->getOperand(1).getReg();
6599 DebugLoc dl = MI->getDebugLoc();
6600
6601 MachineRegisterInfo &RegInfo = F->getRegInfo();
6602 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6603
6604 // Perform the rounding.
6605 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6606 .addReg(Src);
6607
6608 // Compare the results.
6609 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6610 .addReg(Dest).addReg(Src);
6611
6612 // If the results were not equal, then set the FPSCR XX bit.
6613 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6614 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6615 F->insert(It, midMBB);
6616 F->insert(It, exitMBB);
6617 exitMBB->splice(exitMBB->begin(), BB,
6618 llvm::next(MachineBasicBlock::iterator(MI)),
6619 BB->end());
6620 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6621
6622 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6623 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6624
6625 BB->addSuccessor(midMBB);
6626 BB->addSuccessor(exitMBB);
6627
6628 BB = midMBB;
6629
6630 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6631 // the FI bit here because that will not automatically set XX also,
6632 // and XX is what libm interprets as the FE_INEXACT flag.
6633 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6634 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6635
6636 BB->addSuccessor(exitMBB);
6637
6638 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006639 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006640 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006641 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006642
Dan Gohman14152b42010-07-06 20:24:04 +00006643 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006644 return BB;
6645}
6646
Chris Lattner1a635d62006-04-14 06:01:58 +00006647//===----------------------------------------------------------------------===//
6648// Target Optimization Hooks
6649//===----------------------------------------------------------------------===//
6650
Hal Finkel63c32a72013-04-03 17:44:56 +00006651SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6652 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006653 if (DCI.isAfterLegalizeVectorOps())
6654 return SDValue();
6655
Hal Finkel63c32a72013-04-03 17:44:56 +00006656 EVT VT = Op.getValueType();
6657
6658 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6659 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6660 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006661
6662 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6663 // For the reciprocal, we need to find the zero of the function:
6664 // F(X) = A X - 1 [which has a zero at X = 1/A]
6665 // =>
6666 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6667 // does not require additional intermediate precision]
6668
6669 // Convergence is quadratic, so we essentially double the number of digits
6670 // correct after every iteration. The minimum architected relative
6671 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6672 // 23 digits and double has 52 digits.
6673 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006674 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006675 ++Iterations;
6676
6677 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006678 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006679
6680 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006681 DAG.getConstantFP(1.0, VT.getScalarType());
6682 if (VT.isVector()) {
6683 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006684 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006685 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006686 FPOne, FPOne, FPOne, FPOne);
6687 }
6688
Hal Finkel63c32a72013-04-03 17:44:56 +00006689 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006690 DCI.AddToWorklist(Est.getNode());
6691
6692 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6693 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006694 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006695 DCI.AddToWorklist(NewEst.getNode());
6696
Hal Finkel63c32a72013-04-03 17:44:56 +00006697 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006698 DCI.AddToWorklist(NewEst.getNode());
6699
Hal Finkel63c32a72013-04-03 17:44:56 +00006700 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006701 DCI.AddToWorklist(NewEst.getNode());
6702
Hal Finkel63c32a72013-04-03 17:44:56 +00006703 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006704 DCI.AddToWorklist(Est.getNode());
6705 }
6706
6707 return Est;
6708 }
6709
6710 return SDValue();
6711}
6712
Hal Finkel63c32a72013-04-03 17:44:56 +00006713SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006714 DAGCombinerInfo &DCI) const {
6715 if (DCI.isAfterLegalizeVectorOps())
6716 return SDValue();
6717
Hal Finkel63c32a72013-04-03 17:44:56 +00006718 EVT VT = Op.getValueType();
6719
6720 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6721 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6722 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006723
6724 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6725 // For the reciprocal sqrt, we need to find the zero of the function:
6726 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6727 // =>
6728 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6729 // As a result, we precompute A/2 prior to the iteration loop.
6730
6731 // Convergence is quadratic, so we essentially double the number of digits
6732 // correct after every iteration. The minimum architected relative
6733 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6734 // 23 digits and double has 52 digits.
6735 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006736 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006737 ++Iterations;
6738
6739 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006740 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006741
Hal Finkel63c32a72013-04-03 17:44:56 +00006742 SDValue FPThreeHalves =
6743 DAG.getConstantFP(1.5, VT.getScalarType());
6744 if (VT.isVector()) {
6745 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006746 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006747 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6748 FPThreeHalves, FPThreeHalves,
6749 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006750 }
6751
Hal Finkel63c32a72013-04-03 17:44:56 +00006752 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006753 DCI.AddToWorklist(Est.getNode());
6754
6755 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6756 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006757 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006758 DCI.AddToWorklist(HalfArg.getNode());
6759
Hal Finkel63c32a72013-04-03 17:44:56 +00006760 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006761 DCI.AddToWorklist(HalfArg.getNode());
6762
6763 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6764 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006765 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006766 DCI.AddToWorklist(NewEst.getNode());
6767
Hal Finkel63c32a72013-04-03 17:44:56 +00006768 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006769 DCI.AddToWorklist(NewEst.getNode());
6770
Hal Finkel63c32a72013-04-03 17:44:56 +00006771 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006772 DCI.AddToWorklist(NewEst.getNode());
6773
Hal Finkel63c32a72013-04-03 17:44:56 +00006774 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006775 DCI.AddToWorklist(Est.getNode());
6776 }
6777
6778 return Est;
6779 }
6780
6781 return SDValue();
6782}
6783
Duncan Sands25cf2272008-11-24 14:53:14 +00006784SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6785 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006786 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006787 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006788 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006789 switch (N->getOpcode()) {
6790 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006791 case PPCISD::SHL:
6792 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006793 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006794 return N->getOperand(0);
6795 }
6796 break;
6797 case PPCISD::SRL:
6798 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006799 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006800 return N->getOperand(0);
6801 }
6802 break;
6803 case PPCISD::SRA:
6804 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006805 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006806 C->isAllOnesValue()) // -1 >>s V -> -1.
6807 return N->getOperand(0);
6808 }
6809 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006810 case ISD::FDIV: {
6811 assert(TM.Options.UnsafeFPMath &&
6812 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006813
Hal Finkel827307b2013-04-03 04:01:11 +00006814 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006815 SDValue RV =
6816 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006817 if (RV.getNode() != 0) {
6818 DCI.AddToWorklist(RV.getNode());
6819 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6820 N->getOperand(0), RV);
6821 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006822 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6823 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6824 SDValue RV =
6825 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6826 DCI);
6827 if (RV.getNode() != 0) {
6828 DCI.AddToWorklist(RV.getNode());
6829 RV = DAG.getNode(ISD::FP_EXTEND, N->getOperand(1).getDebugLoc(),
6830 N->getValueType(0), RV);
6831 DCI.AddToWorklist(RV.getNode());
6832 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6833 N->getOperand(0), RV);
6834 }
6835 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6836 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6837 SDValue RV =
6838 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6839 DCI);
6840 if (RV.getNode() != 0) {
6841 DCI.AddToWorklist(RV.getNode());
6842 RV = DAG.getNode(ISD::FP_ROUND, N->getOperand(1).getDebugLoc(),
6843 N->getValueType(0), RV,
6844 N->getOperand(1).getOperand(1));
6845 DCI.AddToWorklist(RV.getNode());
6846 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6847 N->getOperand(0), RV);
6848 }
Hal Finkel827307b2013-04-03 04:01:11 +00006849 }
6850
Hal Finkel63c32a72013-04-03 17:44:56 +00006851 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006852 if (RV.getNode() != 0) {
6853 DCI.AddToWorklist(RV.getNode());
6854 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6855 N->getOperand(0), RV);
6856 }
6857
6858 }
6859 break;
6860 case ISD::FSQRT: {
6861 assert(TM.Options.UnsafeFPMath &&
6862 "Reciprocal estimates require UnsafeFPMath");
6863
6864 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6865 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006866 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006867 if (RV.getNode() != 0) {
6868 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006869 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006870 if (RV.getNode() != 0)
6871 return RV;
6872 }
6873
6874 }
6875 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006876 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006877 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006878 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6879 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6880 // We allow the src/dst to be either f32/f64, but the intermediate
6881 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006882 if (N->getOperand(0).getValueType() == MVT::i64 &&
6883 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006884 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006885 if (Val.getValueType() == MVT::f32) {
6886 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006887 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006888 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006889
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006891 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006892 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006893 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006894 if (N->getValueType(0) == MVT::f32) {
6895 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006896 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006897 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006898 }
6899 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006901 // If the intermediate type is i32, we can avoid the load/store here
6902 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006903 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006904 }
6905 }
6906 break;
Chris Lattner51269842006-03-01 05:50:56 +00006907 case ISD::STORE:
6908 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6909 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006910 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006911 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006912 N->getOperand(1).getValueType() == MVT::i32 &&
6913 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006914 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 if (Val.getValueType() == MVT::f32) {
6916 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006917 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006918 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006920 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006921
Hal Finkelf170cc92013-04-01 15:37:53 +00006922 SDValue Ops[] = {
6923 N->getOperand(0), Val, N->getOperand(2),
6924 DAG.getValueType(N->getOperand(1).getValueType())
6925 };
6926
6927 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6928 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6929 cast<StoreSDNode>(N)->getMemoryVT(),
6930 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006931 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006932 return Val;
6933 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006934
Chris Lattnerd9989382006-07-10 20:56:58 +00006935 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006936 if (cast<StoreSDNode>(N)->isUnindexed() &&
6937 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006938 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006940 N->getOperand(1).getValueType() == MVT::i16 ||
6941 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006942 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006943 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006944 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006945 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 if (BSwapOp.getValueType() == MVT::i16)
6947 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006948
Dan Gohmanc76909a2009-09-25 20:36:54 +00006949 SDValue Ops[] = {
6950 N->getOperand(0), BSwapOp, N->getOperand(2),
6951 DAG.getValueType(N->getOperand(1).getValueType())
6952 };
6953 return
6954 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6955 Ops, array_lengthof(Ops),
6956 cast<StoreSDNode>(N)->getMemoryVT(),
6957 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006958 }
6959 break;
Hal Finkel80d10de2013-05-24 23:00:14 +00006960 case ISD::LOAD: {
6961 LoadSDNode *LD = cast<LoadSDNode>(N);
6962 EVT VT = LD->getValueType(0);
6963 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
6964 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
6965 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
6966 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
6967 DCI.getDAGCombineLevel() == AfterLegalizeTypes &&
6968 LD->getAlignment() < ABIAlignment) {
6969 // This is a type-legal unaligned Altivec load.
6970 SDValue Chain = LD->getChain();
6971 SDValue Ptr = LD->getBasePtr();
6972
6973 // This implements the loading of unaligned vectors as described in
6974 // the venerable Apple Velocity Engine overview. Specifically:
6975 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
6976 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
6977 //
6978 // The general idea is to expand a sequence of one or more unaligned
6979 // loads into a alignment-based permutation-control instruction (lvsl),
6980 // a series of regular vector loads (which always truncate their
6981 // input address to an aligned address), and a series of permutations.
6982 // The results of these permutations are the requested loaded values.
6983 // The trick is that the last "extra" load is not taken from the address
6984 // you might suspect (sizeof(vector) bytes after the last requested
6985 // load), but rather sizeof(vector) - 1 bytes after the last
6986 // requested vector. The point of this is to avoid a page fault if the
6987 // base address happend to be aligned. This works because if the base
6988 // address is aligned, then adding less than a full vector length will
6989 // cause the last vector in the sequence to be (re)loaded. Otherwise,
6990 // the next vector will be fetched as you might suspect was necessary.
6991
6992 // FIXME: We might be able to reuse the permutation generation from
6993 // a different base address offset from this one by an aligned amount.
6994 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
6995 DAG, dl, MVT::v16i8);
6996
6997 // Refine the alignment of the original load (a "new" load created here
6998 // which was identical to the first except for the alignment would be
6999 // merged with the existing node regardless).
7000 MachineFunction &MF = DAG.getMachineFunction();
7001 MachineMemOperand *MMO =
7002 MF.getMachineMemOperand(LD->getPointerInfo(),
7003 LD->getMemOperand()->getFlags(),
7004 LD->getMemoryVT().getStoreSize(),
7005 ABIAlignment);
7006 LD->refineAlignment(MMO);
7007 SDValue BaseLoad = SDValue(LD, 0);
7008
7009 // Note that the value of IncOffset (which is provided to the next
7010 // load's pointer info offset value, and thus used to calculate the
7011 // alignment), and the value of IncValue (which is actually used to
7012 // increment the pointer value) are different! This is because we
7013 // require the next load to appear to be aligned, even though it
7014 // is actually offset from the base pointer by a lesser amount.
7015 int IncOffset = VT.getSizeInBits() / 8;
7016 int IncValue = IncOffset - 1;
7017 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
7018 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
7019
7020 // FIXME: We might have another load (with a slightly-different
7021 // real offset) that we can reuse here.
7022 SDValue ExtraLoad =
7023 DAG.getLoad(VT, dl, Chain, Ptr,
7024 LD->getPointerInfo().getWithOffset(IncOffset),
7025 LD->isVolatile(), LD->isNonTemporal(),
7026 LD->isInvariant(), ABIAlignment);
7027
7028 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7029 BaseLoad.getValue(1), ExtraLoad.getValue(1));
7030
7031 if (BaseLoad.getValueType() != MVT::v4i32)
7032 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
7033
7034 if (ExtraLoad.getValueType() != MVT::v4i32)
7035 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
7036
7037 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
7038 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
7039
7040 if (VT != MVT::v4i32)
7041 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
7042
7043 // Now we need to be really careful about how we update the users of the
7044 // original load. We cannot just call DCI.CombineTo (or
7045 // DAG.ReplaceAllUsesWith for that matter), because the load still has
7046 // uses created here (the permutation for example) that need to stay.
7047 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
7048 while (UI != UE) {
7049 SDUse &Use = UI.getUse();
7050 SDNode *User = *UI;
7051 // Note: BaseLoad is checked here because it might not be N, but a
7052 // bitcast of N.
7053 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
7054 User == TF.getNode() || Use.getResNo() > 1) {
7055 ++UI;
7056 continue;
7057 }
7058
7059 SDValue To = Use.getResNo() ? TF : Perm;
7060 ++UI;
7061
7062 SmallVector<SDValue, 8> Ops;
7063 for (SDNode::op_iterator O = User->op_begin(),
7064 OE = User->op_end(); O != OE; ++O) {
7065 if (*O == Use)
7066 Ops.push_back(To);
7067 else
7068 Ops.push_back(*O);
7069 }
7070
7071 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
7072 }
7073
7074 return SDValue(N, 0);
7075 }
7076 }
7077 break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007078 case ISD::BSWAP:
7079 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007080 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007081 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007082 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7083 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007084 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007085 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007086 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007087 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007088 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007089 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007090 LD->getChain(), // Chain
7091 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007092 DAG.getValueType(N->getValueType(0)) // VT
7093 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007094 SDValue BSLoad =
7095 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007096 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7097 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007098 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007099
Scott Michelfdc40a02009-02-17 22:15:04 +00007100 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007101 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 if (N->getValueType(0) == MVT::i16)
7103 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007104
Chris Lattnerd9989382006-07-10 20:56:58 +00007105 // First, combine the bswap away. This makes the value produced by the
7106 // load dead.
7107 DCI.CombineTo(N, ResVal);
7108
7109 // Next, combine the load away, we give it a bogus result value but a real
7110 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007111 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007112
Chris Lattnerd9989382006-07-10 20:56:58 +00007113 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007114 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007116
Chris Lattner51269842006-03-01 05:50:56 +00007117 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007118 case PPCISD::VCMP: {
7119 // If a VCMPo node already exists with exactly the same operands as this
7120 // node, use its result instead of this node (VCMPo computes both a CR6 and
7121 // a normal output).
7122 //
7123 if (!N->getOperand(0).hasOneUse() &&
7124 !N->getOperand(1).hasOneUse() &&
7125 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007126
Chris Lattner4468c222006-03-31 06:02:07 +00007127 // Scan all of the users of the LHS, looking for VCMPo's that match.
7128 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007129
Gabor Greifba36cb52008-08-28 21:40:38 +00007130 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007131 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7132 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007133 if (UI->getOpcode() == PPCISD::VCMPo &&
7134 UI->getOperand(1) == N->getOperand(1) &&
7135 UI->getOperand(2) == N->getOperand(2) &&
7136 UI->getOperand(0) == N->getOperand(0)) {
7137 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007138 break;
7139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007140
Chris Lattner00901202006-04-18 18:28:22 +00007141 // If there is no VCMPo node, or if the flag value has a single use, don't
7142 // transform this.
7143 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7144 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007145
7146 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007147 // chain, this transformation is more complex. Note that multiple things
7148 // could use the value result, which we should ignore.
7149 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007150 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007151 FlagUser == 0; ++UI) {
7152 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007153 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007154 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007155 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007156 FlagUser = User;
7157 break;
7158 }
7159 }
7160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007161
Chris Lattner00901202006-04-18 18:28:22 +00007162 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7163 // give up for right now.
7164 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007165 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007166 }
7167 break;
7168 }
Chris Lattner90564f22006-04-18 17:59:36 +00007169 case ISD::BR_CC: {
7170 // If this is a branch on an altivec predicate comparison, lower this so
7171 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7172 // lowering is done pre-legalize, because the legalizer lowers the predicate
7173 // compare down to code that is difficult to reassemble.
7174 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007175 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00007176
7177 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
7178 // value. If so, pass-through the AND to get to the intrinsic.
7179 if (LHS.getOpcode() == ISD::AND &&
7180 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7181 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
7182 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7183 isa<ConstantSDNode>(LHS.getOperand(1)) &&
7184 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
7185 isZero())
7186 LHS = LHS.getOperand(0);
7187
7188 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7189 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
7190 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7191 isa<ConstantSDNode>(RHS)) {
7192 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
7193 "Counter decrement comparison is not EQ or NE");
7194
7195 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
7196 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
7197 (CC == ISD::SETNE && !Val);
7198
7199 // We now need to make the intrinsic dead (it cannot be instruction
7200 // selected).
7201 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
7202 assert(LHS.getNode()->hasOneUse() &&
7203 "Counter decrement has more than one use");
7204
7205 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
7206 N->getOperand(0), N->getOperand(4));
7207 }
7208
Chris Lattner90564f22006-04-18 17:59:36 +00007209 int CompareOpc;
7210 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007211
Chris Lattner90564f22006-04-18 17:59:36 +00007212 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7213 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7214 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7215 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007216
Chris Lattner90564f22006-04-18 17:59:36 +00007217 // If this is a comparison against something other than 0/1, then we know
7218 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007219 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007220 if (Val != 0 && Val != 1) {
7221 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7222 return N->getOperand(0);
7223 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007225 N->getOperand(0), N->getOperand(4));
7226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007227
Chris Lattner90564f22006-04-18 17:59:36 +00007228 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007229
Chris Lattner90564f22006-04-18 17:59:36 +00007230 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007231 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007232 LHS.getOperand(2), // LHS of compare
7233 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007234 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007235 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007236 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007237 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007238
Chris Lattner90564f22006-04-18 17:59:36 +00007239 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007240 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007241 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007242 default: // Can't happen, don't crash on invalid number though.
7243 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007244 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007245 break;
7246 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007247 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007248 break;
7249 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007250 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007251 break;
7252 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007253 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007254 break;
7255 }
7256
Owen Anderson825b72b2009-08-11 20:47:22 +00007257 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7258 DAG.getConstant(CompOpc, MVT::i32),
7259 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007260 N->getOperand(4), CompNode.getValue(1));
7261 }
7262 break;
7263 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007265
Dan Gohman475871a2008-07-27 21:46:04 +00007266 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007267}
7268
Chris Lattner1a635d62006-04-14 06:01:58 +00007269//===----------------------------------------------------------------------===//
7270// Inline Assembly Support
7271//===----------------------------------------------------------------------===//
7272
Dan Gohman475871a2008-07-27 21:46:04 +00007273void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007274 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007275 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007276 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007277 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007278 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007279 switch (Op.getOpcode()) {
7280 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007281 case PPCISD::LBRX: {
7282 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007283 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007284 KnownZero = 0xFFFF0000;
7285 break;
7286 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007287 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007288 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007289 default: break;
7290 case Intrinsic::ppc_altivec_vcmpbfp_p:
7291 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7292 case Intrinsic::ppc_altivec_vcmpequb_p:
7293 case Intrinsic::ppc_altivec_vcmpequh_p:
7294 case Intrinsic::ppc_altivec_vcmpequw_p:
7295 case Intrinsic::ppc_altivec_vcmpgefp_p:
7296 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7297 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7298 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7299 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7300 case Intrinsic::ppc_altivec_vcmpgtub_p:
7301 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7302 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7303 KnownZero = ~1U; // All bits but the low one are known to be zero.
7304 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007305 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007306 }
7307 }
7308}
7309
7310
Chris Lattner4234f572007-03-25 02:14:49 +00007311/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007312/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007313PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007314PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7315 if (Constraint.size() == 1) {
7316 switch (Constraint[0]) {
7317 default: break;
7318 case 'b':
7319 case 'r':
7320 case 'f':
7321 case 'v':
7322 case 'y':
7323 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007324 case 'Z':
7325 // FIXME: While Z does indicate a memory constraint, it specifically
7326 // indicates an r+r address (used in conjunction with the 'y' modifier
7327 // in the replacement string). Currently, we're forcing the base
7328 // register to be r0 in the asm printer (which is interpreted as zero)
7329 // and forming the complete address in the second register. This is
7330 // suboptimal.
7331 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007332 }
7333 }
7334 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007335}
7336
John Thompson44ab89e2010-10-29 17:29:13 +00007337/// Examine constraint type and operand type and determine a weight value.
7338/// This object must already have been set up with the operand type
7339/// and the current alternative constraint selected.
7340TargetLowering::ConstraintWeight
7341PPCTargetLowering::getSingleConstraintMatchWeight(
7342 AsmOperandInfo &info, const char *constraint) const {
7343 ConstraintWeight weight = CW_Invalid;
7344 Value *CallOperandVal = info.CallOperandVal;
7345 // If we don't have a value, we can't do a match,
7346 // but allow it at the lowest weight.
7347 if (CallOperandVal == NULL)
7348 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007349 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007350 // Look at the constraint type.
7351 switch (*constraint) {
7352 default:
7353 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7354 break;
7355 case 'b':
7356 if (type->isIntegerTy())
7357 weight = CW_Register;
7358 break;
7359 case 'f':
7360 if (type->isFloatTy())
7361 weight = CW_Register;
7362 break;
7363 case 'd':
7364 if (type->isDoubleTy())
7365 weight = CW_Register;
7366 break;
7367 case 'v':
7368 if (type->isVectorTy())
7369 weight = CW_Register;
7370 break;
7371 case 'y':
7372 weight = CW_Register;
7373 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007374 case 'Z':
7375 weight = CW_Memory;
7376 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007377 }
7378 return weight;
7379}
7380
Scott Michelfdc40a02009-02-17 22:15:04 +00007381std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007382PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007383 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007384 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007385 // GCC RS6000 Constraint Letters
7386 switch (Constraint[0]) {
7387 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007388 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7389 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7390 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007391 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007392 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007393 return std::make_pair(0U, &PPC::G8RCRegClass);
7394 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007395 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007396 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007397 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007398 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007399 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007400 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007401 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007402 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007403 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007404 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007405 }
7406 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007407
Chris Lattner331d1bc2006-11-02 01:44:04 +00007408 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007409}
Chris Lattner763317d2006-02-07 00:47:13 +00007410
Chris Lattner331d1bc2006-11-02 01:44:04 +00007411
Chris Lattner48884cd2007-08-25 00:47:38 +00007412/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007413/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007414void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007415 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007416 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007417 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007418 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007419
Eric Christopher100c8332011-06-02 23:16:42 +00007420 // Only support length 1 constraints.
7421 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007422
Eric Christopher100c8332011-06-02 23:16:42 +00007423 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007424 switch (Letter) {
7425 default: break;
7426 case 'I':
7427 case 'J':
7428 case 'K':
7429 case 'L':
7430 case 'M':
7431 case 'N':
7432 case 'O':
7433 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007434 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007435 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007436 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007437 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007438 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007439 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007440 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007441 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007442 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007443 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7444 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007445 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007446 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007447 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007448 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007449 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007450 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007451 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007452 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007453 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007454 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007455 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007456 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007457 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007458 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007459 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007460 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007461 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007462 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007463 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007464 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007465 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007466 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007467 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007468 }
7469 break;
7470 }
7471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007472
Gabor Greifba36cb52008-08-28 21:40:38 +00007473 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007474 Ops.push_back(Result);
7475 return;
7476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007477
Chris Lattner763317d2006-02-07 00:47:13 +00007478 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007479 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007480}
Evan Chengc4c62572006-03-13 23:20:37 +00007481
Chris Lattnerc9addb72007-03-30 23:15:24 +00007482// isLegalAddressingMode - Return true if the addressing mode represented
7483// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007484bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007485 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007486 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007487
Chris Lattnerc9addb72007-03-30 23:15:24 +00007488 // PPC allows a sign-extended 16-bit immediate field.
7489 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7490 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007491
Chris Lattnerc9addb72007-03-30 23:15:24 +00007492 // No global is ever allowed as a base.
7493 if (AM.BaseGV)
7494 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007495
7496 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007497 switch (AM.Scale) {
7498 case 0: // "r+i" or just "i", depending on HasBaseReg.
7499 break;
7500 case 1:
7501 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7502 return false;
7503 // Otherwise we have r+r or r+i.
7504 break;
7505 case 2:
7506 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7507 return false;
7508 // Allow 2*r as r+r.
7509 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007510 default:
7511 // No other scales are supported.
7512 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007513 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007514
Chris Lattnerc9addb72007-03-30 23:15:24 +00007515 return true;
7516}
7517
Dan Gohmand858e902010-04-17 15:26:15 +00007518SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7519 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007520 MachineFunction &MF = DAG.getMachineFunction();
7521 MachineFrameInfo *MFI = MF.getFrameInfo();
7522 MFI->setReturnAddressIsTaken(true);
7523
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007524 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007525 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007526
Dale Johannesen08673d22010-05-03 22:59:34 +00007527 // Make sure the function does not optimize away the store of the RA to
7528 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007529 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007530 FuncInfo->setLRStoreRequired();
7531 bool isPPC64 = PPCSubTarget.isPPC64();
7532 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7533
7534 if (Depth > 0) {
7535 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7536 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007537
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007538 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007539 isPPC64? MVT::i64 : MVT::i32);
7540 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7541 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7542 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007543 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007544 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007545
Chris Lattner3fc027d2007-12-08 06:59:59 +00007546 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007547 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007548 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007549 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007550}
7551
Dan Gohmand858e902010-04-17 15:26:15 +00007552SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7553 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007554 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007555 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007556
Owen Andersone50ed302009-08-10 22:56:29 +00007557 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007558 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007559
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007560 MachineFunction &MF = DAG.getMachineFunction();
7561 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007562 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007563
7564 // Naked functions never have a frame pointer, and so we use r1. For all
7565 // other functions, this decision must be delayed until during PEI.
7566 unsigned FrameReg;
7567 if (MF.getFunction()->getAttributes().hasAttribute(
7568 AttributeSet::FunctionIndex, Attribute::Naked))
7569 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7570 else
7571 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7572
Dale Johannesen08673d22010-05-03 22:59:34 +00007573 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7574 PtrVT);
7575 while (Depth--)
7576 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007577 FrameAddr, MachinePointerInfo(), false, false,
7578 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007579 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007580}
Dan Gohman54aeea32008-10-21 03:41:46 +00007581
7582bool
7583PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7584 // The PowerPC target isn't yet aware of offsets.
7585 return false;
7586}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007587
Evan Cheng42642d02010-04-01 20:10:42 +00007588/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007589/// and store operations as a result of memset, memcpy, and memmove
7590/// lowering. If DstAlign is zero that means it's safe to destination
7591/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7592/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007593/// probably because the source does not need to be loaded. If 'IsMemset' is
7594/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7595/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7596/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007597/// It returns EVT::Other if the type should be determined using generic
7598/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007599EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7600 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007601 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007602 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007603 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007604 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007605 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007606 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007608 }
7609}
Hal Finkel3f31d492012-04-01 19:23:08 +00007610
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007611bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7612 bool *Fast) const {
7613 if (DisablePPCUnaligned)
7614 return false;
7615
7616 // PowerPC supports unaligned memory access for simple non-vector types.
7617 // Although accessing unaligned addresses is not as efficient as accessing
7618 // aligned addresses, it is generally more efficient than manual expansion,
7619 // and generally only traps for software emulation when crossing page
7620 // boundaries.
7621
7622 if (!VT.isSimple())
7623 return false;
7624
7625 if (VT.getSimpleVT().isVector())
7626 return false;
7627
7628 if (VT == MVT::ppcf128)
7629 return false;
7630
7631 if (Fast)
7632 *Fast = true;
7633
7634 return true;
7635}
7636
Hal Finkel070b8db2012-06-22 00:49:52 +00007637/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7638/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7639/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7640/// is expanded to mul + add.
7641bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7642 if (!VT.isSimple())
7643 return false;
7644
7645 switch (VT.getSimpleVT().SimpleTy) {
7646 case MVT::f32:
7647 case MVT::f64:
7648 case MVT::v4f32:
7649 return true;
7650 default:
7651 break;
7652 }
7653
7654 return false;
7655}
7656
Hal Finkel3f31d492012-04-01 19:23:08 +00007657Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007658 if (DisableILPPref)
7659 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007660
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007661 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007662}
7663