blob: 4fe4d8bf943ddabf3871049efb82f5881c0f27be [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindoladd867c72007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilsonfd451172009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbachd4895b62009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
35 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbachd4895b62009-05-13 22:32:43 +000036
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 CALL, // Function call.
38 CALL_PRED, // Function call that's predicable.
39 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
Evan Cheng1b2b3e22009-07-29 02:18:14 +000043 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 RET_FLAG, // Return with a flag operand.
45
46 PIC_ADD, // Add with a PC operand and a PIC label.
47
48 CMP, // ARM compare instructions.
David Goodwin8bdcbb32009-06-29 15:33:01 +000049 CMPZ, // ARM compare that sets only Z flag.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 CMPFP, // ARM VFP compare instruction, sets FPSCR.
51 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
52 FMSTAT, // ARM fmstat instruction.
53 CMOV, // ARM conditional move instructions.
54 CNEG, // ARM conditional negate instructions.
Jim Grosbachd4895b62009-05-13 22:32:43 +000055
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 FTOSI, // FP to sint within a FP register.
57 FTOUI, // FP to uint within a FP register.
58 SITOF, // sint to FP within a FP register.
59 UITOF, // uint to FP within a FP register.
60
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
62 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
63 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbachd4895b62009-05-13 22:32:43 +000064
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065 FMRRD, // double to two gprs.
Bob Wilson896bfc32009-05-20 16:30:25 +000066 FMDRR, // Two gprs to double.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
Jim Grosbach4a9025e2009-05-14 00:46:35 +000068 EH_SJLJ_SETJMP, // SjLj exception handling setjmp
69 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp
Jim Grosbachc10915b2009-05-12 23:59:14 +000070
Bob Wilsone60fee02009-06-22 23:27:02 +000071 THREAD_POINTER,
72
73 VCEQ, // Vector compare equal.
74 VCGE, // Vector compare greater than or equal.
75 VCGEU, // Vector compare unsigned greater than or equal.
76 VCGT, // Vector compare greater than.
77 VCGTU, // Vector compare unsigned greater than.
78 VTST, // Vector test bits.
79
80 // Vector shift by immediate:
81 VSHL, // ...left
82 VSHRs, // ...right (signed)
83 VSHRu, // ...right (unsigned)
84 VSHLLs, // ...left long (signed)
85 VSHLLu, // ...left long (unsigned)
86 VSHLLi, // ...left long (with maximum shift count)
87 VSHRN, // ...right narrow
88
89 // Vector rounding shift by immediate:
90 VRSHRs, // ...right (signed)
91 VRSHRu, // ...right (unsigned)
92 VRSHRN, // ...right narrow
93
94 // Vector saturating shift by immediate:
95 VQSHLs, // ...left (signed)
96 VQSHLu, // ...left (unsigned)
97 VQSHLsu, // ...left (signed to unsigned)
98 VQSHRNs, // ...right narrow (signed)
99 VQSHRNu, // ...right narrow (unsigned)
100 VQSHRNsu, // ...right narrow (signed to unsigned)
101
102 // Vector saturating rounding shift by immediate:
103 VQRSHRNs, // ...right narrow (signed)
104 VQRSHRNu, // ...right narrow (unsigned)
105 VQRSHRNsu, // ...right narrow (signed to unsigned)
106
107 // Vector shift and insert:
108 VSLI, // ...left
109 VSRI, // ...right
110
111 // Vector get lane (VMOV scalar to ARM core register)
112 // (These are used for 8- and 16-bit element types only.)
113 VGETLANEu, // zero-extend vector extract element
114 VGETLANEs, // sign-extend vector extract element
115
116 // Vector duplicate lane (128-bit result only; 64-bit is a shuffle)
Bob Wilsond2a2e002009-08-04 00:36:16 +0000117 VDUPLANEQ, // splat a lane from a 64-bit vector to a 128-bit vector
118
119 // Vector load/store with (de)interleaving
120 VLD2D,
121 VLD3D,
Bob Wilson6a209cd2009-08-06 18:47:44 +0000122 VLD4D,
123 VST2D,
124 VST3D,
125 VST4D
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 };
127 }
128
Bob Wilsone60fee02009-06-22 23:27:02 +0000129 /// Define some predicates that are used for node matching.
130 namespace ARM {
131 /// getVMOVImm - If this is a build_vector of constants which can be
132 /// formed by using a VMOV instruction of the specified element size,
133 /// return the constant being splatted. The ByteSize field indicates the
134 /// number of bytes of each element [1248].
135 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Bob Wilsonc1cd72e2009-07-26 00:39:34 +0000136
137 /// isVREVMask - Check if a vector shuffle corresponds to a VREV
138 /// instruction with the specified blocksize. (The order of the elements
139 /// within each block of the vector is reversed.)
140 bool isVREVMask(ShuffleVectorSDNode *N, unsigned blocksize);
Bob Wilsone60fee02009-06-22 23:27:02 +0000141 }
142
Bob Wilson896bfc32009-05-20 16:30:25 +0000143 //===--------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbachd4895b62009-05-13 22:32:43 +0000145
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 class ARMTargetLowering : public TargetLowering {
147 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
148 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +0000149 explicit ARMTargetLowering(TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150
Dan Gohman8181bd12008-07-27 21:46:04 +0000151 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000152
153 /// ReplaceNodeResults - Replace the results of node with an illegal result
154 /// type with new values built out of custom code.
155 ///
156 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
157 SelectionDAG &DAG);
158
Dan Gohman8181bd12008-07-27 21:46:04 +0000159 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 virtual const char *getTargetNodeName(unsigned Opcode) const;
162
Evan Chenge637db12008-01-30 18:18:23 +0000163 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +0000164 MachineBasicBlock *MBB) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165
166 /// isLegalAddressingMode - Return true if the addressing mode represented
167 /// by AM is legal for this target, for a load/store of the specified type.
168 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000169
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170 /// getPreIndexedAddressParts - returns true by value, base pointer and
171 /// offset pointer and addressing mode by reference if the node's address
172 /// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +0000173 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
174 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000176 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177
178 /// getPostIndexedAddressParts - returns true by value, base pointer and
179 /// offset pointer and addressing mode by reference if this node can be
180 /// combined with a load / store to form a post-indexed load / store.
181 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman8181bd12008-07-27 21:46:04 +0000182 SDValue &Base, SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000184 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185
Dan Gohman8181bd12008-07-27 21:46:04 +0000186 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000187 const APInt &Mask,
Jim Grosbachd4895b62009-05-13 22:32:43 +0000188 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +0000189 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 const SelectionDAG &DAG,
191 unsigned Depth) const;
192 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000193 std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000195 MVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196 std::vector<unsigned>
197 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000198 MVT VT) const;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000199
Bob Wilson221511d2009-04-01 17:58:54 +0000200 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
201 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
202 /// true it means one of the asm constraint of the inline asm instruction
203 /// being processed is 'm'.
204 virtual void LowerAsmOperandForConstraint(SDValue Op,
205 char ConstraintLetter,
206 bool hasMemory,
207 std::vector<SDValue> &Ops,
208 SelectionDAG &DAG) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000209
Dan Gohmane8b391e2008-04-12 04:36:06 +0000210 virtual const ARMSubtarget* getSubtarget() {
211 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000212 }
213
Bill Wendling045f2632009-07-01 18:50:55 +0000214 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000215 virtual unsigned getFunctionAlignment(const Function *F) const;
216
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 private:
218 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
219 /// make the right decision when generating code for different targets.
220 const ARMSubtarget *Subtarget;
221
Bob Wilson0c5f44e2009-07-13 18:11:36 +0000222 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 ///
224 unsigned ARMPCLabelIndex;
225
Bob Wilsone60fee02009-06-22 23:27:02 +0000226 void addTypeForNEON(MVT VT, MVT PromotedLdStVT, MVT PromotedBitwiseVT);
227 void addDRTypeForNEON(MVT VT);
228 void addQRTypeForNEON(MVT VT);
229
230 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman9178de12009-08-05 01:29:28 +0000231 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilsone60fee02009-06-22 23:27:02 +0000232 SDValue Chain, SDValue &Arg,
233 RegsToPassVector &RegsToPass,
234 CCValAssign &VA, CCValAssign &NextVA,
235 SDValue &StackPtr,
236 SmallVector<SDValue, 8> &MemOpChains,
237 ISD::ArgFlagsTy Flags);
238 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
239 SDValue &Root, SelectionDAG &DAG, DebugLoc dl);
240
Anton Korobeynikov02e15b82009-08-05 19:04:42 +0000241 CCAssignFn *CCAssignFnForNode(unsigned CC, bool Return, bool isVarArg) const;
Dan Gohman9178de12009-08-05 01:29:28 +0000242 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
243 DebugLoc dl, SelectionDAG &DAG,
244 const CCValAssign &VA,
245 ISD::ArgFlagsTy Flags);
Bob Wilsond2a2e002009-08-04 00:36:16 +0000246 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG);
Jim Grosbachc10915b2009-05-12 23:59:14 +0000247 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000248 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG);
249 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG);
250 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
251 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000253 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Evan Cheng857b89e2007-10-22 22:11:27 +0000254 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000255 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000256 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG);
Jim Grosbachc10915b2009-05-12 23:59:14 +0000257 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
Rafael Espindola0ec733a2007-10-19 14:35:17 +0000258
Dale Johannesen7f2abf42009-02-03 22:26:09 +0000259 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman8181bd12008-07-27 21:46:04 +0000260 SDValue Chain,
261 SDValue Dst, SDValue Src,
262 SDValue Size, unsigned Align,
Dan Gohmane8b391e2008-04-12 04:36:06 +0000263 bool AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +0000264 const Value *DstSV, uint64_t DstSVOff,
265 const Value *SrcSV, uint64_t SrcSVOff);
Dan Gohman9178de12009-08-05 01:29:28 +0000266 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
267 unsigned CallConv, bool isVarArg,
268 const SmallVectorImpl<ISD::InputArg> &Ins,
269 DebugLoc dl, SelectionDAG &DAG,
270 SmallVectorImpl<SDValue> &InVals);
271
272 virtual SDValue
273 LowerFormalArguments(SDValue Chain,
274 unsigned CallConv, bool isVarArg,
275 const SmallVectorImpl<ISD::InputArg> &Ins,
276 DebugLoc dl, SelectionDAG &DAG,
277 SmallVectorImpl<SDValue> &InVals);
278
279 virtual SDValue
280 LowerCall(SDValue Chain, SDValue Callee,
281 unsigned CallConv, bool isVarArg,
282 bool isTailCall,
283 const SmallVectorImpl<ISD::OutputArg> &Outs,
284 const SmallVectorImpl<ISD::InputArg> &Ins,
285 DebugLoc dl, SelectionDAG &DAG,
286 SmallVectorImpl<SDValue> &InVals);
287
288 virtual SDValue
289 LowerReturn(SDValue Chain,
290 unsigned CallConv, bool isVarArg,
291 const SmallVectorImpl<ISD::OutputArg> &Outs,
292 DebugLoc dl, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 };
294}
295
296#endif // ARMISELLOWERING_H