Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 1 | //===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 9 | |
| 10 | #define DEBUG_TYPE "arm-disassembler" |
| 11 | |
| 12 | #include "ARMDisassembler.h" |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 13 | #include "ARM.h" |
| 14 | #include "ARMRegisterInfo.h" |
| 15 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 16 | #include "MCTargetDesc/ARMBaseInfo.h" |
Sean Callanan | 9899f70 | 2010-04-13 21:21:57 +0000 | [diff] [blame] | 17 | #include "llvm/MC/EDInstInfo.h" |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCExpr.h" |
| 20 | #include "llvm/MC/MCContext.h" |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetRegistry.h" |
| 22 | #include "llvm/Support/Debug.h" |
| 23 | #include "llvm/Support/MemoryObject.h" |
| 24 | #include "llvm/Support/ErrorHandling.h" |
| 25 | #include "llvm/Support/raw_ostream.h" |
| 26 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 27 | // Pull DecodeStatus and its enum values into the global namespace. |
| 28 | typedef llvm::MCDisassembler::DecodeStatus DecodeStatus; |
| 29 | #define Success llvm::MCDisassembler::Success |
| 30 | #define Unpredictable llvm::MCDisassembler::SoftFail |
| 31 | #define Fail llvm::MCDisassembler::Fail |
| 32 | |
| 33 | // Helper macro to perform setwise reduction of the current running status |
| 34 | // and another status, and return if the new status is Fail. |
| 35 | #define CHECK(S,X) do { \ |
| 36 | S = (DecodeStatus) ((int)S & (X)); \ |
| 37 | if (S == Fail) return Fail; \ |
| 38 | } while(0) |
| 39 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 40 | // Forward declare these because the autogenerated code will reference them. |
| 41 | // Definitions are further down. |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 42 | static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 43 | uint64_t Address, const void *Decoder); |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 44 | static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, |
| 45 | unsigned RegNo, uint64_t Address, |
| 46 | const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 47 | static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 48 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 49 | static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 50 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 51 | static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 52 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 53 | static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 54 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 55 | static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 56 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 57 | static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 58 | uint64_t Address, const void *Decoder); |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 59 | static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, |
| 60 | unsigned RegNo, |
| 61 | uint64_t Address, |
| 62 | const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 63 | static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 64 | uint64_t Address, const void *Decoder); |
Johnny Chen | 270159f | 2010-08-12 01:40:54 +0000 | [diff] [blame] | 65 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 66 | static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 67 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 68 | static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 69 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 70 | static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 71 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 72 | static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 73 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 74 | static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 75 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 76 | static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 77 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 78 | static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 79 | uint64_t Address, const void *Decoder); |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 80 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 81 | static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 82 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 83 | static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 84 | uint64_t Address, const void *Decoder); |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 85 | static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, |
| 86 | unsigned Insn, |
| 87 | uint64_t Address, |
| 88 | const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 89 | static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 90 | uint64_t Address, const void *Decoder); |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 91 | static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 92 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 93 | static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 94 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 95 | static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 96 | uint64_t Address, const void *Decoder); |
| 97 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 98 | static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 99 | unsigned Insn, |
| 100 | uint64_t Adddress, |
| 101 | const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 102 | static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 103 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 104 | static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 105 | uint64_t Address, const void *Decoder); |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 106 | static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 107 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 108 | static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 109 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 110 | static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 111 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 112 | static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 113 | uint64_t Address, const void *Decoder); |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 114 | static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 115 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 116 | static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 117 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 118 | static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 119 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 120 | static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 121 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 122 | static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 123 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 124 | static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 125 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 126 | static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 127 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 128 | static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 129 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 130 | static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 131 | uint64_t Address, const void *Decoder); |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 132 | static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 133 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 134 | static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 135 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 136 | static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 137 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 138 | static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 139 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 140 | static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 141 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 142 | static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 143 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 144 | static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 145 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 146 | static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 147 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 148 | static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 149 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 150 | static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 151 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 152 | static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 153 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 154 | static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 155 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 156 | static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 157 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 158 | static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 159 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 160 | static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 161 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 162 | static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 163 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 164 | static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 165 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 166 | static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 167 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 168 | static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 169 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 170 | static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 171 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 172 | static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 173 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 174 | static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 175 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 176 | static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 177 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 178 | static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 179 | uint64_t Address, const void *Decoder); |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 180 | static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn, |
| 181 | uint64_t Address, const void *Decoder); |
| 182 | static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn, |
| 183 | uint64_t Address, const void *Decoder); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 184 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 185 | static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 186 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 187 | static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 188 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 189 | static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 190 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 191 | static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 192 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 193 | static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 194 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 195 | static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 196 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 197 | static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 198 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 199 | static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 200 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 201 | static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 202 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 203 | static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 204 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 205 | static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 206 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 207 | static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 208 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 209 | static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 210 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 211 | static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 212 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 213 | static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 214 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 215 | static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 216 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 217 | static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 218 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 219 | static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 220 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 221 | static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 222 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 223 | static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 224 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 225 | static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 226 | uint64_t Address, const void *Decoder); |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 227 | static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 228 | uint64_t Address, const void *Decoder); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 229 | static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 230 | uint64_t Address, const void *Decoder); |
| 231 | |
| 232 | #include "ARMGenDisassemblerTables.inc" |
| 233 | #include "ARMGenInstrInfo.inc" |
Oscar Fuentes | 38e1390 | 2010-09-28 11:48:19 +0000 | [diff] [blame] | 234 | #include "ARMGenEDInfo.inc" |
Sean Callanan | 9899f70 | 2010-04-13 21:21:57 +0000 | [diff] [blame] | 235 | |
| 236 | using namespace llvm; |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 237 | |
Johnny Chen | b68a3ee | 2010-04-02 22:27:38 +0000 | [diff] [blame] | 238 | static MCDisassembler *createARMDisassembler(const Target &T) { |
| 239 | return new ARMDisassembler; |
| 240 | } |
| 241 | |
| 242 | static MCDisassembler *createThumbDisassembler(const Target &T) { |
| 243 | return new ThumbDisassembler; |
| 244 | } |
| 245 | |
Sean Callanan | 9899f70 | 2010-04-13 21:21:57 +0000 | [diff] [blame] | 246 | EDInstInfo *ARMDisassembler::getEDInfo() const { |
| 247 | return instInfoARM; |
| 248 | } |
| 249 | |
| 250 | EDInstInfo *ThumbDisassembler::getEDInfo() const { |
| 251 | return instInfoARM; |
| 252 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 253 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 254 | DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size, |
| 255 | const MemoryObject &Region, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 256 | uint64_t Address, |
| 257 | raw_ostream &os) const { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 258 | uint8_t bytes[4]; |
| 259 | |
| 260 | // We want to read exactly 4 bytes of data. |
| 261 | if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 262 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 263 | |
| 264 | // Encoded as a small-endian 32-bit word in the stream. |
| 265 | uint32_t insn = (bytes[3] << 24) | |
| 266 | (bytes[2] << 16) | |
| 267 | (bytes[1] << 8) | |
| 268 | (bytes[0] << 0); |
| 269 | |
| 270 | // Calling the auto-generated decoder function. |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 271 | DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this); |
| 272 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 273 | Size = 4; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 274 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 275 | } |
| 276 | |
| 277 | // Instructions that are shared between ARM and Thumb modes. |
| 278 | // FIXME: This shouldn't really exist. It's an artifact of the |
| 279 | // fact that we fail to encode a few instructions properly for Thumb. |
| 280 | MI.clear(); |
| 281 | result = decodeCommonInstruction32(MI, insn, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 282 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 283 | Size = 4; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 284 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | // VFP and NEON instructions, similarly, are shared between ARM |
| 288 | // and Thumb modes. |
| 289 | MI.clear(); |
| 290 | result = decodeVFPInstruction32(MI, insn, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 291 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 292 | Size = 4; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 293 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | MI.clear(); |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 297 | result = decodeNEONDataInstruction32(MI, insn, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 298 | if (result != Fail) { |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 299 | Size = 4; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 300 | // Add a fake predicate operand, because we share these instruction |
| 301 | // definitions with Thumb2 where these instructions are predicable. |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 302 | if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail; |
| 303 | return result; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 304 | } |
| 305 | |
| 306 | MI.clear(); |
| 307 | result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 308 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 309 | Size = 4; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 310 | // Add a fake predicate operand, because we share these instruction |
| 311 | // definitions with Thumb2 where these instructions are predicable. |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 312 | if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail; |
| 313 | return result; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 314 | } |
| 315 | |
| 316 | MI.clear(); |
| 317 | result = decodeNEONDupInstruction32(MI, insn, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 318 | if (result != Fail) { |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 319 | Size = 4; |
| 320 | // Add a fake predicate operand, because we share these instruction |
| 321 | // definitions with Thumb2 where these instructions are predicable. |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 322 | if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail; |
| 323 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 324 | } |
| 325 | |
| 326 | MI.clear(); |
| 327 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 328 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 329 | } |
| 330 | |
| 331 | namespace llvm { |
| 332 | extern MCInstrDesc ARMInsts[]; |
| 333 | } |
| 334 | |
| 335 | // Thumb1 instructions don't have explicit S bits. Rather, they |
| 336 | // implicitly set CPSR. Since it's not represented in the encoding, the |
| 337 | // auto-generated decoder won't inject the CPSR operand. We need to fix |
| 338 | // that as a post-pass. |
| 339 | static void AddThumb1SBit(MCInst &MI, bool InITBlock) { |
| 340 | const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo; |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 341 | unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 342 | MCInst::iterator I = MI.begin(); |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 343 | for (unsigned i = 0; i < NumOps; ++i, ++I) { |
| 344 | if (I == MI.end()) break; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 345 | if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) { |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 346 | if (i > 0 && OpInfo[i-1].isPredicate()) continue; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 347 | MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR)); |
| 348 | return; |
| 349 | } |
| 350 | } |
| 351 | |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 352 | MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 353 | } |
| 354 | |
| 355 | // Most Thumb instructions don't have explicit predicates in the |
| 356 | // encoding, but rather get their predicates from IT context. We need |
| 357 | // to fix up the predicate operands using this context information as a |
| 358 | // post-pass. |
| 359 | void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const { |
| 360 | // A few instructions actually have predicates encoded in them. Don't |
| 361 | // try to overwrite it if we're seeing one of those. |
| 362 | switch (MI.getOpcode()) { |
| 363 | case ARM::tBcc: |
| 364 | case ARM::t2Bcc: |
| 365 | return; |
| 366 | default: |
| 367 | break; |
| 368 | } |
| 369 | |
| 370 | // If we're in an IT block, base the predicate on that. Otherwise, |
| 371 | // assume a predicate of AL. |
| 372 | unsigned CC; |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 373 | if (!ITBlock.empty()) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 374 | CC = ITBlock.back(); |
| 375 | ITBlock.pop_back(); |
| 376 | } else |
| 377 | CC = ARMCC::AL; |
| 378 | |
| 379 | const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo; |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 380 | unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 381 | MCInst::iterator I = MI.begin(); |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 382 | for (unsigned i = 0; i < NumOps; ++i, ++I) { |
| 383 | if (I == MI.end()) break; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 384 | if (OpInfo[i].isPredicate()) { |
| 385 | I = MI.insert(I, MCOperand::CreateImm(CC)); |
| 386 | ++I; |
| 387 | if (CC == ARMCC::AL) |
| 388 | MI.insert(I, MCOperand::CreateReg(0)); |
| 389 | else |
| 390 | MI.insert(I, MCOperand::CreateReg(ARM::CPSR)); |
| 391 | return; |
| 392 | } |
| 393 | } |
| 394 | |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 395 | I = MI.insert(I, MCOperand::CreateImm(CC)); |
| 396 | ++I; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 397 | if (CC == ARMCC::AL) |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 398 | MI.insert(I, MCOperand::CreateReg(0)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 399 | else |
Owen Anderson | 0aa38ab | 2011-08-17 18:14:48 +0000 | [diff] [blame] | 400 | MI.insert(I, MCOperand::CreateReg(ARM::CPSR)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 401 | } |
| 402 | |
| 403 | // Thumb VFP instructions are a special case. Because we share their |
| 404 | // encodings between ARM and Thumb modes, and they are predicable in ARM |
| 405 | // mode, the auto-generated decoder will give them an (incorrect) |
| 406 | // predicate operand. We need to rewrite these operands based on the IT |
| 407 | // context as a post-pass. |
| 408 | void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const { |
| 409 | unsigned CC; |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 410 | if (!ITBlock.empty()) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 411 | CC = ITBlock.back(); |
| 412 | ITBlock.pop_back(); |
| 413 | } else |
| 414 | CC = ARMCC::AL; |
| 415 | |
| 416 | const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo; |
| 417 | MCInst::iterator I = MI.begin(); |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 418 | for (unsigned i = 0, e = MI.size(); i < e; ++i, ++I) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 419 | if (OpInfo[i].isPredicate() ) { |
| 420 | I->setImm(CC); |
| 421 | ++I; |
| 422 | if (CC == ARMCC::AL) |
| 423 | I->setReg(0); |
| 424 | else |
| 425 | I->setReg(ARM::CPSR); |
| 426 | return; |
| 427 | } |
| 428 | } |
| 429 | } |
| 430 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 431 | DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size, |
| 432 | const MemoryObject &Region, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 433 | uint64_t Address, |
| 434 | raw_ostream &os) const { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 435 | uint8_t bytes[4]; |
| 436 | |
| 437 | // We want to read exactly 2 bytes of data. |
| 438 | if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 439 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 440 | |
| 441 | uint16_t insn16 = (bytes[1] << 8) | bytes[0]; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 442 | DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this); |
| 443 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 444 | Size = 2; |
Owen Anderson | 1628030 | 2011-08-16 23:45:44 +0000 | [diff] [blame] | 445 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 446 | return result; |
Owen Anderson | 1628030 | 2011-08-16 23:45:44 +0000 | [diff] [blame] | 447 | } |
| 448 | |
| 449 | MI.clear(); |
| 450 | result = decodeThumbSBitInstruction16(MI, insn16, Address, this); |
| 451 | if (result) { |
| 452 | Size = 2; |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 453 | bool InITBlock = !ITBlock.empty(); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 454 | AddThumbPredicate(MI); |
| 455 | AddThumb1SBit(MI, InITBlock); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 456 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 457 | } |
| 458 | |
| 459 | MI.clear(); |
| 460 | result = decodeThumb2Instruction16(MI, insn16, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 461 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 462 | Size = 2; |
| 463 | AddThumbPredicate(MI); |
| 464 | |
| 465 | // If we find an IT instruction, we need to parse its condition |
| 466 | // code and mask operands so that we can apply them correctly |
| 467 | // to the subsequent instructions. |
| 468 | if (MI.getOpcode() == ARM::t2IT) { |
| 469 | unsigned firstcond = MI.getOperand(0).getImm(); |
| 470 | uint32_t mask = MI.getOperand(1).getImm(); |
| 471 | unsigned zeros = CountTrailingZeros_32(mask); |
| 472 | mask >>= zeros+1; |
| 473 | |
| 474 | for (unsigned i = 0; i < 4 - (zeros+1); ++i) { |
| 475 | if (firstcond ^ (mask & 1)) |
| 476 | ITBlock.push_back(firstcond ^ 1); |
| 477 | else |
| 478 | ITBlock.push_back(firstcond); |
| 479 | mask >>= 1; |
| 480 | } |
| 481 | ITBlock.push_back(firstcond); |
| 482 | } |
| 483 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 484 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | // We want to read exactly 4 bytes of data. |
| 488 | if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 489 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 490 | |
| 491 | uint32_t insn32 = (bytes[3] << 8) | |
| 492 | (bytes[2] << 0) | |
| 493 | (bytes[1] << 24) | |
| 494 | (bytes[0] << 16); |
| 495 | MI.clear(); |
| 496 | result = decodeThumbInstruction32(MI, insn32, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 497 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 498 | Size = 4; |
| 499 | bool InITBlock = ITBlock.size(); |
| 500 | AddThumbPredicate(MI); |
| 501 | AddThumb1SBit(MI, InITBlock); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 502 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 503 | } |
| 504 | |
| 505 | MI.clear(); |
| 506 | result = decodeThumb2Instruction32(MI, insn32, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 507 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 508 | Size = 4; |
| 509 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 510 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 511 | } |
| 512 | |
| 513 | MI.clear(); |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 514 | result = decodeCommonInstruction32(MI, insn32, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 515 | if (result != Fail) { |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 516 | Size = 4; |
| 517 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 518 | return result; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 519 | } |
| 520 | |
| 521 | MI.clear(); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 522 | result = decodeVFPInstruction32(MI, insn32, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 523 | if (result != Fail) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 524 | Size = 4; |
| 525 | UpdateThumbVFPPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 526 | return result; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 527 | } |
| 528 | |
| 529 | MI.clear(); |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 530 | result = decodeNEONDupInstruction32(MI, insn32, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 531 | if (result != Fail) { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 532 | Size = 4; |
| 533 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 534 | return result; |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 535 | } |
| 536 | |
| 537 | if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) { |
| 538 | MI.clear(); |
| 539 | uint32_t NEONLdStInsn = insn32; |
| 540 | NEONLdStInsn &= 0xF0FFFFFF; |
| 541 | NEONLdStInsn |= 0x04000000; |
| 542 | result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 543 | if (result != Fail) { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 544 | Size = 4; |
| 545 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 546 | return result; |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 547 | } |
| 548 | } |
| 549 | |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 550 | if (fieldFromInstruction32(insn32, 24, 4) == 0xF) { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 551 | MI.clear(); |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 552 | uint32_t NEONDataInsn = insn32; |
| 553 | NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24 |
| 554 | NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24 |
| 555 | NEONDataInsn |= 0x12000000; // Set bits 28 and 25 |
| 556 | result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 557 | if (result != Fail) { |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 558 | Size = 4; |
| 559 | AddThumbPredicate(MI); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 560 | return result; |
Owen Anderson | 8533eba | 2011-08-10 19:01:10 +0000 | [diff] [blame] | 561 | } |
| 562 | } |
| 563 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 564 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 565 | } |
| 566 | |
| 567 | |
| 568 | extern "C" void LLVMInitializeARMDisassembler() { |
| 569 | TargetRegistry::RegisterMCDisassembler(TheARMTarget, |
| 570 | createARMDisassembler); |
| 571 | TargetRegistry::RegisterMCDisassembler(TheThumbTarget, |
| 572 | createThumbDisassembler); |
| 573 | } |
| 574 | |
| 575 | static const unsigned GPRDecoderTable[] = { |
| 576 | ARM::R0, ARM::R1, ARM::R2, ARM::R3, |
| 577 | ARM::R4, ARM::R5, ARM::R6, ARM::R7, |
| 578 | ARM::R8, ARM::R9, ARM::R10, ARM::R11, |
| 579 | ARM::R12, ARM::SP, ARM::LR, ARM::PC |
| 580 | }; |
| 581 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 582 | static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 583 | uint64_t Address, const void *Decoder) { |
| 584 | if (RegNo > 15) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 585 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 586 | |
| 587 | unsigned Register = GPRDecoderTable[RegNo]; |
| 588 | Inst.addOperand(MCOperand::CreateReg(Register)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 589 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 590 | } |
| 591 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 592 | static DecodeStatus |
| 593 | DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
| 594 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 595 | if (RegNo == 15) return Fail; |
Owen Anderson | 51c9805 | 2011-08-09 22:48:45 +0000 | [diff] [blame] | 596 | return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 597 | } |
| 598 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 599 | static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 600 | uint64_t Address, const void *Decoder) { |
| 601 | if (RegNo > 7) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 602 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 603 | return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 604 | } |
| 605 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 606 | static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 607 | uint64_t Address, const void *Decoder) { |
| 608 | unsigned Register = 0; |
| 609 | switch (RegNo) { |
| 610 | case 0: |
| 611 | Register = ARM::R0; |
| 612 | break; |
| 613 | case 1: |
| 614 | Register = ARM::R1; |
| 615 | break; |
| 616 | case 2: |
| 617 | Register = ARM::R2; |
| 618 | break; |
| 619 | case 3: |
| 620 | Register = ARM::R3; |
| 621 | break; |
| 622 | case 9: |
| 623 | Register = ARM::R9; |
| 624 | break; |
| 625 | case 12: |
| 626 | Register = ARM::R12; |
| 627 | break; |
| 628 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 629 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 630 | } |
| 631 | |
| 632 | Inst.addOperand(MCOperand::CreateReg(Register)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 633 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 634 | } |
| 635 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 636 | static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 637 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 638 | if (RegNo == 13 || RegNo == 15) return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 639 | return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 640 | } |
| 641 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 642 | static const unsigned SPRDecoderTable[] = { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 643 | ARM::S0, ARM::S1, ARM::S2, ARM::S3, |
| 644 | ARM::S4, ARM::S5, ARM::S6, ARM::S7, |
| 645 | ARM::S8, ARM::S9, ARM::S10, ARM::S11, |
| 646 | ARM::S12, ARM::S13, ARM::S14, ARM::S15, |
| 647 | ARM::S16, ARM::S17, ARM::S18, ARM::S19, |
| 648 | ARM::S20, ARM::S21, ARM::S22, ARM::S23, |
| 649 | ARM::S24, ARM::S25, ARM::S26, ARM::S27, |
| 650 | ARM::S28, ARM::S29, ARM::S30, ARM::S31 |
| 651 | }; |
| 652 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 653 | static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 654 | uint64_t Address, const void *Decoder) { |
| 655 | if (RegNo > 31) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 656 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 657 | |
| 658 | unsigned Register = SPRDecoderTable[RegNo]; |
| 659 | Inst.addOperand(MCOperand::CreateReg(Register)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 660 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 661 | } |
| 662 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 663 | static const unsigned DPRDecoderTable[] = { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 664 | ARM::D0, ARM::D1, ARM::D2, ARM::D3, |
| 665 | ARM::D4, ARM::D5, ARM::D6, ARM::D7, |
| 666 | ARM::D8, ARM::D9, ARM::D10, ARM::D11, |
| 667 | ARM::D12, ARM::D13, ARM::D14, ARM::D15, |
| 668 | ARM::D16, ARM::D17, ARM::D18, ARM::D19, |
| 669 | ARM::D20, ARM::D21, ARM::D22, ARM::D23, |
| 670 | ARM::D24, ARM::D25, ARM::D26, ARM::D27, |
| 671 | ARM::D28, ARM::D29, ARM::D30, ARM::D31 |
| 672 | }; |
| 673 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 674 | static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 675 | uint64_t Address, const void *Decoder) { |
| 676 | if (RegNo > 31) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 677 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 678 | |
| 679 | unsigned Register = DPRDecoderTable[RegNo]; |
| 680 | Inst.addOperand(MCOperand::CreateReg(Register)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 681 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 682 | } |
| 683 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 684 | static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 685 | uint64_t Address, const void *Decoder) { |
| 686 | if (RegNo > 7) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 687 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 688 | return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 689 | } |
| 690 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 691 | static DecodeStatus |
| 692 | DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
| 693 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 694 | if (RegNo > 15) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 695 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 696 | return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder); |
| 697 | } |
| 698 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 699 | static const unsigned QPRDecoderTable[] = { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 700 | ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3, |
| 701 | ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, |
| 702 | ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11, |
| 703 | ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15 |
| 704 | }; |
| 705 | |
| 706 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 707 | static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 708 | uint64_t Address, const void *Decoder) { |
| 709 | if (RegNo > 31) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 710 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 711 | RegNo >>= 1; |
| 712 | |
| 713 | unsigned Register = QPRDecoderTable[RegNo]; |
| 714 | Inst.addOperand(MCOperand::CreateReg(Register)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 715 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 716 | } |
| 717 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 718 | static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 719 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 720 | if (Val == 0xF) return Fail; |
Owen Anderson | bd9091c | 2011-08-09 21:07:45 +0000 | [diff] [blame] | 721 | // AL predicate is not allowed on Thumb1 branches. |
| 722 | if (Inst.getOpcode() == ARM::tBcc && Val == 0xE) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 723 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 724 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 725 | if (Val == ARMCC::AL) { |
| 726 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 727 | } else |
| 728 | Inst.addOperand(MCOperand::CreateReg(ARM::CPSR)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 729 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 730 | } |
| 731 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 732 | static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 733 | uint64_t Address, const void *Decoder) { |
| 734 | if (Val) |
| 735 | Inst.addOperand(MCOperand::CreateReg(ARM::CPSR)); |
| 736 | else |
| 737 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 738 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 739 | } |
| 740 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 741 | static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 742 | uint64_t Address, const void *Decoder) { |
| 743 | uint32_t imm = Val & 0xFF; |
| 744 | uint32_t rot = (Val & 0xF00) >> 7; |
| 745 | uint32_t rot_imm = (imm >> rot) | (imm << (32-rot)); |
| 746 | Inst.addOperand(MCOperand::CreateImm(rot_imm)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 747 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 748 | } |
| 749 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 750 | static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 751 | uint64_t Address, const void *Decoder) { |
| 752 | Val <<= 2; |
| 753 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 754 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 755 | } |
| 756 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 757 | static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 758 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 759 | DecodeStatus S = Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 760 | |
| 761 | unsigned Rm = fieldFromInstruction32(Val, 0, 4); |
| 762 | unsigned type = fieldFromInstruction32(Val, 5, 2); |
| 763 | unsigned imm = fieldFromInstruction32(Val, 7, 5); |
| 764 | |
| 765 | // Register-immediate |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 766 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 767 | |
| 768 | ARM_AM::ShiftOpc Shift = ARM_AM::lsl; |
| 769 | switch (type) { |
| 770 | case 0: |
| 771 | Shift = ARM_AM::lsl; |
| 772 | break; |
| 773 | case 1: |
| 774 | Shift = ARM_AM::lsr; |
| 775 | break; |
| 776 | case 2: |
| 777 | Shift = ARM_AM::asr; |
| 778 | break; |
| 779 | case 3: |
| 780 | Shift = ARM_AM::ror; |
| 781 | break; |
| 782 | } |
| 783 | |
| 784 | if (Shift == ARM_AM::ror && imm == 0) |
| 785 | Shift = ARM_AM::rrx; |
| 786 | |
| 787 | unsigned Op = Shift | (imm << 3); |
| 788 | Inst.addOperand(MCOperand::CreateImm(Op)); |
| 789 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 790 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 791 | } |
| 792 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 793 | static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 794 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 795 | DecodeStatus S = Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 796 | |
| 797 | unsigned Rm = fieldFromInstruction32(Val, 0, 4); |
| 798 | unsigned type = fieldFromInstruction32(Val, 5, 2); |
| 799 | unsigned Rs = fieldFromInstruction32(Val, 8, 4); |
| 800 | |
| 801 | // Register-register |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 802 | CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)); |
| 803 | CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 804 | |
| 805 | ARM_AM::ShiftOpc Shift = ARM_AM::lsl; |
| 806 | switch (type) { |
| 807 | case 0: |
| 808 | Shift = ARM_AM::lsl; |
| 809 | break; |
| 810 | case 1: |
| 811 | Shift = ARM_AM::lsr; |
| 812 | break; |
| 813 | case 2: |
| 814 | Shift = ARM_AM::asr; |
| 815 | break; |
| 816 | case 3: |
| 817 | Shift = ARM_AM::ror; |
| 818 | break; |
| 819 | } |
| 820 | |
| 821 | Inst.addOperand(MCOperand::CreateImm(Shift)); |
| 822 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 823 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 824 | } |
| 825 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 826 | static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 827 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 828 | DecodeStatus S = Success; |
| 829 | |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 830 | // Empty register lists are not allowed. |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 831 | if (CountPopulation_32(Val) == 0) return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 832 | for (unsigned i = 0; i < 16; ++i) { |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 833 | if (Val & (1 << i)) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 834 | CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 835 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 836 | } |
| 837 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 838 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 839 | } |
| 840 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 841 | static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 842 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 843 | DecodeStatus S = Success; |
| 844 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 845 | unsigned Vd = fieldFromInstruction32(Val, 8, 4); |
| 846 | unsigned regs = Val & 0xFF; |
| 847 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 848 | CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 849 | for (unsigned i = 0; i < (regs - 1); ++i) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 850 | CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 851 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 852 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 853 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 854 | } |
| 855 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 856 | static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 857 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 858 | DecodeStatus S = Success; |
| 859 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 860 | unsigned Vd = fieldFromInstruction32(Val, 8, 4); |
| 861 | unsigned regs = (Val & 0xFF) / 2; |
| 862 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 863 | CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 864 | for (unsigned i = 0; i < (regs - 1); ++i) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 865 | CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 866 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 867 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 868 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 869 | } |
| 870 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 871 | static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 872 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 873 | // This operand encodes a mask of contiguous zeros between a specified MSB |
| 874 | // and LSB. To decode it, we create the mask of all bits MSB-and-lower, |
| 875 | // the mask of all bits LSB-and-lower, and then xor them to create |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 876 | // the mask of that's all ones on [msb, lsb]. Finally we not it to |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 877 | // create the final mask. |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 878 | unsigned msb = fieldFromInstruction32(Val, 5, 5); |
| 879 | unsigned lsb = fieldFromInstruction32(Val, 0, 5); |
| 880 | uint32_t msb_mask = (1 << (msb+1)) - 1; |
| 881 | uint32_t lsb_mask = (1 << lsb) - 1; |
| 882 | Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 883 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 884 | } |
| 885 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 886 | static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 887 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 888 | DecodeStatus S = Success; |
| 889 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 890 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 891 | unsigned CRd = fieldFromInstruction32(Insn, 12, 4); |
| 892 | unsigned coproc = fieldFromInstruction32(Insn, 8, 4); |
| 893 | unsigned imm = fieldFromInstruction32(Insn, 0, 8); |
| 894 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 895 | unsigned U = fieldFromInstruction32(Insn, 23, 1); |
| 896 | |
| 897 | switch (Inst.getOpcode()) { |
| 898 | case ARM::LDC_OFFSET: |
| 899 | case ARM::LDC_PRE: |
| 900 | case ARM::LDC_POST: |
| 901 | case ARM::LDC_OPTION: |
| 902 | case ARM::LDCL_OFFSET: |
| 903 | case ARM::LDCL_PRE: |
| 904 | case ARM::LDCL_POST: |
| 905 | case ARM::LDCL_OPTION: |
| 906 | case ARM::STC_OFFSET: |
| 907 | case ARM::STC_PRE: |
| 908 | case ARM::STC_POST: |
| 909 | case ARM::STC_OPTION: |
| 910 | case ARM::STCL_OFFSET: |
| 911 | case ARM::STCL_PRE: |
| 912 | case ARM::STCL_POST: |
| 913 | case ARM::STCL_OPTION: |
| 914 | if (coproc == 0xA || coproc == 0xB) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 915 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 916 | break; |
| 917 | default: |
| 918 | break; |
| 919 | } |
| 920 | |
| 921 | Inst.addOperand(MCOperand::CreateImm(coproc)); |
| 922 | Inst.addOperand(MCOperand::CreateImm(CRd)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 923 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 924 | switch (Inst.getOpcode()) { |
| 925 | case ARM::LDC_OPTION: |
| 926 | case ARM::LDCL_OPTION: |
| 927 | case ARM::LDC2_OPTION: |
| 928 | case ARM::LDC2L_OPTION: |
| 929 | case ARM::STC_OPTION: |
| 930 | case ARM::STCL_OPTION: |
| 931 | case ARM::STC2_OPTION: |
| 932 | case ARM::STC2L_OPTION: |
| 933 | case ARM::LDCL_POST: |
| 934 | case ARM::STCL_POST: |
Owen Anderson | 78affc9 | 2011-08-18 22:47:44 +0000 | [diff] [blame] | 935 | case ARM::LDC2L_POST: |
| 936 | case ARM::STC2L_POST: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 937 | break; |
| 938 | default: |
| 939 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 940 | break; |
| 941 | } |
| 942 | |
| 943 | unsigned P = fieldFromInstruction32(Insn, 24, 1); |
| 944 | unsigned W = fieldFromInstruction32(Insn, 21, 1); |
| 945 | |
| 946 | bool writeback = (P == 0) || (W == 1); |
| 947 | unsigned idx_mode = 0; |
| 948 | if (P && writeback) |
| 949 | idx_mode = ARMII::IndexModePre; |
| 950 | else if (!P && writeback) |
| 951 | idx_mode = ARMII::IndexModePost; |
| 952 | |
| 953 | switch (Inst.getOpcode()) { |
| 954 | case ARM::LDCL_POST: |
| 955 | case ARM::STCL_POST: |
Owen Anderson | 78affc9 | 2011-08-18 22:47:44 +0000 | [diff] [blame] | 956 | case ARM::LDC2L_POST: |
| 957 | case ARM::STC2L_POST: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 958 | imm |= U << 8; |
| 959 | case ARM::LDC_OPTION: |
| 960 | case ARM::LDCL_OPTION: |
| 961 | case ARM::LDC2_OPTION: |
| 962 | case ARM::LDC2L_OPTION: |
| 963 | case ARM::STC_OPTION: |
| 964 | case ARM::STCL_OPTION: |
| 965 | case ARM::STC2_OPTION: |
| 966 | case ARM::STC2L_OPTION: |
| 967 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 968 | break; |
| 969 | default: |
| 970 | if (U) |
| 971 | Inst.addOperand(MCOperand::CreateImm( |
| 972 | ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode))); |
| 973 | else |
| 974 | Inst.addOperand(MCOperand::CreateImm( |
| 975 | ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode))); |
| 976 | break; |
| 977 | } |
| 978 | |
| 979 | switch (Inst.getOpcode()) { |
| 980 | case ARM::LDC_OFFSET: |
| 981 | case ARM::LDC_PRE: |
| 982 | case ARM::LDC_POST: |
| 983 | case ARM::LDC_OPTION: |
| 984 | case ARM::LDCL_OFFSET: |
| 985 | case ARM::LDCL_PRE: |
| 986 | case ARM::LDCL_POST: |
| 987 | case ARM::LDCL_OPTION: |
| 988 | case ARM::STC_OFFSET: |
| 989 | case ARM::STC_PRE: |
| 990 | case ARM::STC_POST: |
| 991 | case ARM::STC_OPTION: |
| 992 | case ARM::STCL_OFFSET: |
| 993 | case ARM::STCL_PRE: |
| 994 | case ARM::STCL_POST: |
| 995 | case ARM::STCL_OPTION: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 996 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 997 | break; |
| 998 | default: |
| 999 | break; |
| 1000 | } |
| 1001 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1002 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1003 | } |
| 1004 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 1005 | static DecodeStatus |
| 1006 | DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 1007 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1008 | DecodeStatus S = Success; |
| 1009 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1010 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1011 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 1012 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 1013 | unsigned imm = fieldFromInstruction32(Insn, 0, 12); |
| 1014 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1015 | unsigned reg = fieldFromInstruction32(Insn, 25, 1); |
| 1016 | unsigned P = fieldFromInstruction32(Insn, 24, 1); |
| 1017 | unsigned W = fieldFromInstruction32(Insn, 21, 1); |
| 1018 | |
| 1019 | // On stores, the writeback operand precedes Rt. |
| 1020 | switch (Inst.getOpcode()) { |
| 1021 | case ARM::STR_POST_IMM: |
| 1022 | case ARM::STR_POST_REG: |
Owen Anderson | 508e1d3 | 2011-08-11 20:47:56 +0000 | [diff] [blame] | 1023 | case ARM::STRB_POST_IMM: |
| 1024 | case ARM::STRB_POST_REG: |
Jim Grosbach | 342ebd5 | 2011-08-11 22:18:00 +0000 | [diff] [blame] | 1025 | case ARM::STRT_POST_REG: |
| 1026 | case ARM::STRT_POST_IMM: |
Jim Grosbach | 10348e7 | 2011-08-11 20:04:56 +0000 | [diff] [blame] | 1027 | case ARM::STRBT_POST_REG: |
| 1028 | case ARM::STRBT_POST_IMM: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1029 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1030 | break; |
| 1031 | default: |
| 1032 | break; |
| 1033 | } |
| 1034 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1035 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1036 | |
| 1037 | // On loads, the writeback operand comes after Rt. |
| 1038 | switch (Inst.getOpcode()) { |
| 1039 | case ARM::LDR_POST_IMM: |
| 1040 | case ARM::LDR_POST_REG: |
Owen Anderson | 508e1d3 | 2011-08-11 20:47:56 +0000 | [diff] [blame] | 1041 | case ARM::LDRB_POST_IMM: |
| 1042 | case ARM::LDRB_POST_REG: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1043 | case ARM::LDR_PRE: |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 1044 | case ARM::LDRB_PRE: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1045 | case ARM::LDRBT_POST_REG: |
| 1046 | case ARM::LDRBT_POST_IMM: |
Jim Grosbach | 5999926 | 2011-08-10 23:43:54 +0000 | [diff] [blame] | 1047 | case ARM::LDRT_POST_REG: |
| 1048 | case ARM::LDRT_POST_IMM: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1049 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1050 | break; |
| 1051 | default: |
| 1052 | break; |
| 1053 | } |
| 1054 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1055 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1056 | |
| 1057 | ARM_AM::AddrOpc Op = ARM_AM::add; |
| 1058 | if (!fieldFromInstruction32(Insn, 23, 1)) |
| 1059 | Op = ARM_AM::sub; |
| 1060 | |
| 1061 | bool writeback = (P == 0) || (W == 1); |
| 1062 | unsigned idx_mode = 0; |
| 1063 | if (P && writeback) |
| 1064 | idx_mode = ARMII::IndexModePre; |
| 1065 | else if (!P && writeback) |
| 1066 | idx_mode = ARMII::IndexModePost; |
| 1067 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1068 | if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE |
Owen Anderson | 71156a6 | 2011-08-11 19:00:18 +0000 | [diff] [blame] | 1069 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1070 | if (reg) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1071 | CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1072 | ARM_AM::ShiftOpc Opc = ARM_AM::lsl; |
| 1073 | switch( fieldFromInstruction32(Insn, 5, 2)) { |
| 1074 | case 0: |
| 1075 | Opc = ARM_AM::lsl; |
| 1076 | break; |
| 1077 | case 1: |
| 1078 | Opc = ARM_AM::lsr; |
| 1079 | break; |
| 1080 | case 2: |
| 1081 | Opc = ARM_AM::asr; |
| 1082 | break; |
| 1083 | case 3: |
| 1084 | Opc = ARM_AM::ror; |
| 1085 | break; |
| 1086 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1087 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1088 | } |
| 1089 | unsigned amt = fieldFromInstruction32(Insn, 7, 5); |
| 1090 | unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode); |
| 1091 | |
| 1092 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 1093 | } else { |
| 1094 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 1095 | unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode); |
| 1096 | Inst.addOperand(MCOperand::CreateImm(tmp)); |
| 1097 | } |
| 1098 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1099 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1100 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1101 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1102 | } |
| 1103 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1104 | static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1105 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1106 | DecodeStatus S = Success; |
| 1107 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1108 | unsigned Rn = fieldFromInstruction32(Val, 13, 4); |
| 1109 | unsigned Rm = fieldFromInstruction32(Val, 0, 4); |
| 1110 | unsigned type = fieldFromInstruction32(Val, 5, 2); |
| 1111 | unsigned imm = fieldFromInstruction32(Val, 7, 5); |
| 1112 | unsigned U = fieldFromInstruction32(Val, 12, 1); |
| 1113 | |
Owen Anderson | 51157d2 | 2011-08-09 21:38:14 +0000 | [diff] [blame] | 1114 | ARM_AM::ShiftOpc ShOp = ARM_AM::lsl; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1115 | switch (type) { |
| 1116 | case 0: |
| 1117 | ShOp = ARM_AM::lsl; |
| 1118 | break; |
| 1119 | case 1: |
| 1120 | ShOp = ARM_AM::lsr; |
| 1121 | break; |
| 1122 | case 2: |
| 1123 | ShOp = ARM_AM::asr; |
| 1124 | break; |
| 1125 | case 3: |
| 1126 | ShOp = ARM_AM::ror; |
| 1127 | break; |
| 1128 | } |
| 1129 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1130 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 1131 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1132 | unsigned shift; |
| 1133 | if (U) |
| 1134 | shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp); |
| 1135 | else |
| 1136 | shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp); |
| 1137 | Inst.addOperand(MCOperand::CreateImm(shift)); |
| 1138 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1139 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1140 | } |
| 1141 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 1142 | static DecodeStatus |
| 1143 | DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn, |
| 1144 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1145 | DecodeStatus S = Success; |
| 1146 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1147 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 1148 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1149 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 1150 | unsigned type = fieldFromInstruction32(Insn, 22, 1); |
| 1151 | unsigned imm = fieldFromInstruction32(Insn, 8, 4); |
| 1152 | unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8; |
| 1153 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1154 | unsigned W = fieldFromInstruction32(Insn, 21, 1); |
| 1155 | unsigned P = fieldFromInstruction32(Insn, 24, 1); |
| 1156 | |
| 1157 | bool writeback = (W == 1) | (P == 0); |
Owen Anderson | c537f3b | 2011-08-15 20:51:32 +0000 | [diff] [blame] | 1158 | |
| 1159 | // For {LD,ST}RD, Rt must be even, else undefined. |
| 1160 | switch (Inst.getOpcode()) { |
| 1161 | case ARM::STRD: |
| 1162 | case ARM::STRD_PRE: |
| 1163 | case ARM::STRD_POST: |
| 1164 | case ARM::LDRD: |
| 1165 | case ARM::LDRD_PRE: |
| 1166 | case ARM::LDRD_POST: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1167 | if (Rt & 0x1) return Fail; |
Owen Anderson | c537f3b | 2011-08-15 20:51:32 +0000 | [diff] [blame] | 1168 | break; |
| 1169 | default: |
| 1170 | break; |
| 1171 | } |
| 1172 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1173 | if (writeback) { // Writeback |
| 1174 | if (P) |
| 1175 | U |= ARMII::IndexModePre << 9; |
| 1176 | else |
| 1177 | U |= ARMII::IndexModePost << 9; |
| 1178 | |
| 1179 | // On stores, the writeback operand precedes Rt. |
| 1180 | switch (Inst.getOpcode()) { |
| 1181 | case ARM::STRD: |
| 1182 | case ARM::STRD_PRE: |
| 1183 | case ARM::STRD_POST: |
Owen Anderson | 79628e9 | 2011-08-12 20:02:50 +0000 | [diff] [blame] | 1184 | case ARM::STRH: |
| 1185 | case ARM::STRH_PRE: |
| 1186 | case ARM::STRH_POST: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1187 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1188 | break; |
| 1189 | default: |
| 1190 | break; |
| 1191 | } |
| 1192 | } |
| 1193 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1194 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1195 | switch (Inst.getOpcode()) { |
| 1196 | case ARM::STRD: |
| 1197 | case ARM::STRD_PRE: |
| 1198 | case ARM::STRD_POST: |
| 1199 | case ARM::LDRD: |
| 1200 | case ARM::LDRD_PRE: |
| 1201 | case ARM::LDRD_POST: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1202 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1203 | break; |
| 1204 | default: |
| 1205 | break; |
| 1206 | } |
| 1207 | |
| 1208 | if (writeback) { |
| 1209 | // On loads, the writeback operand comes after Rt. |
| 1210 | switch (Inst.getOpcode()) { |
| 1211 | case ARM::LDRD: |
| 1212 | case ARM::LDRD_PRE: |
| 1213 | case ARM::LDRD_POST: |
Owen Anderson | 0d09499 | 2011-08-12 20:36:11 +0000 | [diff] [blame] | 1214 | case ARM::LDRH: |
| 1215 | case ARM::LDRH_PRE: |
| 1216 | case ARM::LDRH_POST: |
| 1217 | case ARM::LDRSH: |
| 1218 | case ARM::LDRSH_PRE: |
| 1219 | case ARM::LDRSH_POST: |
| 1220 | case ARM::LDRSB: |
| 1221 | case ARM::LDRSB_PRE: |
| 1222 | case ARM::LDRSB_POST: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1223 | case ARM::LDRHTr: |
| 1224 | case ARM::LDRSBTr: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1225 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1226 | break; |
| 1227 | default: |
| 1228 | break; |
| 1229 | } |
| 1230 | } |
| 1231 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1232 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1233 | |
| 1234 | if (type) { |
| 1235 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 1236 | Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm)); |
| 1237 | } else { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1238 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1239 | Inst.addOperand(MCOperand::CreateImm(U)); |
| 1240 | } |
| 1241 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1242 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1243 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1244 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1245 | } |
| 1246 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1247 | static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1248 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1249 | DecodeStatus S = Success; |
| 1250 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1251 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1252 | unsigned mode = fieldFromInstruction32(Insn, 23, 2); |
| 1253 | |
| 1254 | switch (mode) { |
| 1255 | case 0: |
| 1256 | mode = ARM_AM::da; |
| 1257 | break; |
| 1258 | case 1: |
| 1259 | mode = ARM_AM::ia; |
| 1260 | break; |
| 1261 | case 2: |
| 1262 | mode = ARM_AM::db; |
| 1263 | break; |
| 1264 | case 3: |
| 1265 | mode = ARM_AM::ib; |
| 1266 | break; |
| 1267 | } |
| 1268 | |
| 1269 | Inst.addOperand(MCOperand::CreateImm(mode)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1270 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1271 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1272 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1273 | } |
| 1274 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1275 | static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1276 | unsigned Insn, |
| 1277 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1278 | DecodeStatus S = Success; |
| 1279 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1280 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1281 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1282 | unsigned reglist = fieldFromInstruction32(Insn, 0, 16); |
| 1283 | |
| 1284 | if (pred == 0xF) { |
| 1285 | switch (Inst.getOpcode()) { |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1286 | case ARM::LDMDA: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1287 | Inst.setOpcode(ARM::RFEDA); |
| 1288 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1289 | case ARM::LDMDA_UPD: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1290 | Inst.setOpcode(ARM::RFEDA_UPD); |
| 1291 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1292 | case ARM::LDMDB: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1293 | Inst.setOpcode(ARM::RFEDB); |
| 1294 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1295 | case ARM::LDMDB_UPD: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1296 | Inst.setOpcode(ARM::RFEDB_UPD); |
| 1297 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1298 | case ARM::LDMIA: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1299 | Inst.setOpcode(ARM::RFEIA); |
| 1300 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1301 | case ARM::LDMIA_UPD: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1302 | Inst.setOpcode(ARM::RFEIA_UPD); |
| 1303 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1304 | case ARM::LDMIB: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1305 | Inst.setOpcode(ARM::RFEIB); |
| 1306 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1307 | case ARM::LDMIB_UPD: |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1308 | Inst.setOpcode(ARM::RFEIB_UPD); |
| 1309 | break; |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1310 | case ARM::STMDA: |
| 1311 | Inst.setOpcode(ARM::SRSDA); |
| 1312 | break; |
| 1313 | case ARM::STMDA_UPD: |
| 1314 | Inst.setOpcode(ARM::SRSDA_UPD); |
| 1315 | break; |
| 1316 | case ARM::STMDB: |
| 1317 | Inst.setOpcode(ARM::SRSDB); |
| 1318 | break; |
| 1319 | case ARM::STMDB_UPD: |
| 1320 | Inst.setOpcode(ARM::SRSDB_UPD); |
| 1321 | break; |
| 1322 | case ARM::STMIA: |
| 1323 | Inst.setOpcode(ARM::SRSIA); |
| 1324 | break; |
| 1325 | case ARM::STMIA_UPD: |
| 1326 | Inst.setOpcode(ARM::SRSIA_UPD); |
| 1327 | break; |
| 1328 | case ARM::STMIB: |
| 1329 | Inst.setOpcode(ARM::SRSIB); |
| 1330 | break; |
| 1331 | case ARM::STMIB_UPD: |
| 1332 | Inst.setOpcode(ARM::SRSIB_UPD); |
| 1333 | break; |
| 1334 | default: |
| 1335 | CHECK(S, Fail); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1336 | } |
Owen Anderson | 846dd95 | 2011-08-18 22:31:17 +0000 | [diff] [blame] | 1337 | |
| 1338 | // For stores (which become SRS's, the only operand is the mode. |
| 1339 | if (fieldFromInstruction32(Insn, 20, 1) == 0) { |
| 1340 | Inst.addOperand( |
| 1341 | MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4))); |
| 1342 | return S; |
| 1343 | } |
| 1344 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1345 | return DecodeRFEInstruction(Inst, Insn, Address, Decoder); |
| 1346 | } |
| 1347 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1348 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 1349 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied |
| 1350 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
| 1351 | CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1352 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1353 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1354 | } |
| 1355 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1356 | static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1357 | uint64_t Address, const void *Decoder) { |
| 1358 | unsigned imod = fieldFromInstruction32(Insn, 18, 2); |
| 1359 | unsigned M = fieldFromInstruction32(Insn, 17, 1); |
| 1360 | unsigned iflags = fieldFromInstruction32(Insn, 6, 3); |
| 1361 | unsigned mode = fieldFromInstruction32(Insn, 0, 5); |
| 1362 | |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1363 | DecodeStatus S = Success; |
Owen Anderson | 35008c2 | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1364 | |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1365 | // imod == '01' --> UNPREDICTABLE |
| 1366 | // NOTE: Even though this is technically UNPREDICTABLE, we choose to |
| 1367 | // return failure here. The '01' imod value is unprintable, so there's |
| 1368 | // nothing useful we could do even if we returned UNPREDICTABLE. |
| 1369 | |
| 1370 | if (imod == 1) CHECK(S, Fail); |
| 1371 | |
| 1372 | if (imod && M) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1373 | Inst.setOpcode(ARM::CPS3p); |
| 1374 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 1375 | Inst.addOperand(MCOperand::CreateImm(iflags)); |
| 1376 | Inst.addOperand(MCOperand::CreateImm(mode)); |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1377 | } else if (imod && !M) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1378 | Inst.setOpcode(ARM::CPS2p); |
| 1379 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 1380 | Inst.addOperand(MCOperand::CreateImm(iflags)); |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1381 | if (mode) CHECK(S, Unpredictable); |
| 1382 | } else if (!imod && M) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1383 | Inst.setOpcode(ARM::CPS1p); |
| 1384 | Inst.addOperand(MCOperand::CreateImm(mode)); |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1385 | if (iflags) CHECK(S, Unpredictable); |
Owen Anderson | 1dd56f0 | 2011-08-18 22:15:25 +0000 | [diff] [blame] | 1386 | } else { |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1387 | // imod == '00' && M == '0' --> UNPREDICTABLE |
Owen Anderson | 1dd56f0 | 2011-08-18 22:15:25 +0000 | [diff] [blame] | 1388 | Inst.setOpcode(ARM::CPS1p); |
| 1389 | Inst.addOperand(MCOperand::CreateImm(mode)); |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1390 | CHECK(S, Unpredictable); |
Owen Anderson | 1dd56f0 | 2011-08-18 22:15:25 +0000 | [diff] [blame] | 1391 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1392 | |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 1393 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1394 | } |
| 1395 | |
Owen Anderson | 6153a03 | 2011-08-23 17:45:18 +0000 | [diff] [blame] | 1396 | static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 1397 | uint64_t Address, const void *Decoder) { |
| 1398 | unsigned imod = fieldFromInstruction32(Insn, 9, 2); |
| 1399 | unsigned M = fieldFromInstruction32(Insn, 8, 1); |
| 1400 | unsigned iflags = fieldFromInstruction32(Insn, 5, 3); |
| 1401 | unsigned mode = fieldFromInstruction32(Insn, 0, 5); |
| 1402 | |
| 1403 | DecodeStatus S = Success; |
| 1404 | |
| 1405 | // imod == '01' --> UNPREDICTABLE |
| 1406 | // NOTE: Even though this is technically UNPREDICTABLE, we choose to |
| 1407 | // return failure here. The '01' imod value is unprintable, so there's |
| 1408 | // nothing useful we could do even if we returned UNPREDICTABLE. |
| 1409 | |
| 1410 | if (imod == 1) CHECK(S, Fail); |
| 1411 | |
| 1412 | if (imod && M) { |
| 1413 | Inst.setOpcode(ARM::t2CPS3p); |
| 1414 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 1415 | Inst.addOperand(MCOperand::CreateImm(iflags)); |
| 1416 | Inst.addOperand(MCOperand::CreateImm(mode)); |
| 1417 | } else if (imod && !M) { |
| 1418 | Inst.setOpcode(ARM::t2CPS2p); |
| 1419 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 1420 | Inst.addOperand(MCOperand::CreateImm(iflags)); |
| 1421 | if (mode) CHECK(S, Unpredictable); |
| 1422 | } else if (!imod && M) { |
| 1423 | Inst.setOpcode(ARM::t2CPS1p); |
| 1424 | Inst.addOperand(MCOperand::CreateImm(mode)); |
| 1425 | if (iflags) CHECK(S, Unpredictable); |
| 1426 | } else { |
| 1427 | // imod == '00' && M == '0' --> UNPREDICTABLE |
| 1428 | Inst.setOpcode(ARM::t2CPS1p); |
| 1429 | Inst.addOperand(MCOperand::CreateImm(mode)); |
| 1430 | CHECK(S, Unpredictable); |
| 1431 | } |
| 1432 | |
| 1433 | return S; |
| 1434 | } |
| 1435 | |
| 1436 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1437 | static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1438 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1439 | DecodeStatus S = Success; |
| 1440 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1441 | unsigned Rd = fieldFromInstruction32(Insn, 16, 4); |
| 1442 | unsigned Rn = fieldFromInstruction32(Insn, 0, 4); |
| 1443 | unsigned Rm = fieldFromInstruction32(Insn, 8, 4); |
| 1444 | unsigned Ra = fieldFromInstruction32(Insn, 12, 4); |
| 1445 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1446 | |
| 1447 | if (pred == 0xF) |
| 1448 | return DecodeCPSInstruction(Inst, Insn, Address, Decoder); |
| 1449 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1450 | CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)); |
| 1451 | CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)); |
| 1452 | CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)); |
| 1453 | CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1454 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1455 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 1fb6673 | 2011-08-11 22:05:38 +0000 | [diff] [blame] | 1456 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1457 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1458 | } |
| 1459 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1460 | static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1461 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1462 | DecodeStatus S = Success; |
| 1463 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1464 | unsigned add = fieldFromInstruction32(Val, 12, 1); |
| 1465 | unsigned imm = fieldFromInstruction32(Val, 0, 12); |
| 1466 | unsigned Rn = fieldFromInstruction32(Val, 13, 4); |
| 1467 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1468 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1469 | |
| 1470 | if (!add) imm *= -1; |
| 1471 | if (imm == 0 && !add) imm = INT32_MIN; |
| 1472 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 1473 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1474 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1475 | } |
| 1476 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1477 | static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1478 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1479 | DecodeStatus S = Success; |
| 1480 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1481 | unsigned Rn = fieldFromInstruction32(Val, 9, 4); |
| 1482 | unsigned U = fieldFromInstruction32(Val, 8, 1); |
| 1483 | unsigned imm = fieldFromInstruction32(Val, 0, 8); |
| 1484 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1485 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1486 | |
| 1487 | if (U) |
| 1488 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm))); |
| 1489 | else |
| 1490 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm))); |
| 1491 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1492 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1493 | } |
| 1494 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1495 | static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1496 | uint64_t Address, const void *Decoder) { |
| 1497 | return DecodeGPRRegisterClass(Inst, Val, Address, Decoder); |
| 1498 | } |
| 1499 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 1500 | static DecodeStatus |
| 1501 | DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 1502 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1503 | DecodeStatus S = Success; |
| 1504 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1505 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 1506 | unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2; |
| 1507 | |
| 1508 | if (pred == 0xF) { |
| 1509 | Inst.setOpcode(ARM::BLXi); |
| 1510 | imm |= fieldFromInstruction32(Insn, 24, 1) << 1; |
Benjamin Kramer | 793b811 | 2011-08-09 22:02:50 +0000 | [diff] [blame] | 1511 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1512 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1513 | } |
| 1514 | |
Benjamin Kramer | 793b811 | 2011-08-09 22:02:50 +0000 | [diff] [blame] | 1515 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1516 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1517 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1518 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1519 | } |
| 1520 | |
| 1521 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1522 | static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1523 | uint64_t Address, const void *Decoder) { |
| 1524 | Inst.addOperand(MCOperand::CreateImm(64 - Val)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1525 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1526 | } |
| 1527 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1528 | static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1529 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1530 | DecodeStatus S = Success; |
| 1531 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1532 | unsigned Rm = fieldFromInstruction32(Val, 0, 4); |
| 1533 | unsigned align = fieldFromInstruction32(Val, 4, 2); |
| 1534 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1535 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1536 | if (!align) |
| 1537 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1538 | else |
| 1539 | Inst.addOperand(MCOperand::CreateImm(4 << align)); |
| 1540 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1541 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1542 | } |
| 1543 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1544 | static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1545 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1546 | DecodeStatus S = Success; |
| 1547 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1548 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 1549 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 1550 | unsigned wb = fieldFromInstruction32(Insn, 16, 4); |
| 1551 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1552 | Rn |= fieldFromInstruction32(Insn, 4, 2) << 4; |
| 1553 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 1554 | |
| 1555 | // First output register |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1556 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1557 | |
| 1558 | // Second output register |
| 1559 | switch (Inst.getOpcode()) { |
| 1560 | case ARM::VLD1q8: |
| 1561 | case ARM::VLD1q16: |
| 1562 | case ARM::VLD1q32: |
| 1563 | case ARM::VLD1q64: |
| 1564 | case ARM::VLD1q8_UPD: |
| 1565 | case ARM::VLD1q16_UPD: |
| 1566 | case ARM::VLD1q32_UPD: |
| 1567 | case ARM::VLD1q64_UPD: |
| 1568 | case ARM::VLD1d8T: |
| 1569 | case ARM::VLD1d16T: |
| 1570 | case ARM::VLD1d32T: |
| 1571 | case ARM::VLD1d64T: |
| 1572 | case ARM::VLD1d8T_UPD: |
| 1573 | case ARM::VLD1d16T_UPD: |
| 1574 | case ARM::VLD1d32T_UPD: |
| 1575 | case ARM::VLD1d64T_UPD: |
| 1576 | case ARM::VLD1d8Q: |
| 1577 | case ARM::VLD1d16Q: |
| 1578 | case ARM::VLD1d32Q: |
| 1579 | case ARM::VLD1d64Q: |
| 1580 | case ARM::VLD1d8Q_UPD: |
| 1581 | case ARM::VLD1d16Q_UPD: |
| 1582 | case ARM::VLD1d32Q_UPD: |
| 1583 | case ARM::VLD1d64Q_UPD: |
| 1584 | case ARM::VLD2d8: |
| 1585 | case ARM::VLD2d16: |
| 1586 | case ARM::VLD2d32: |
| 1587 | case ARM::VLD2d8_UPD: |
| 1588 | case ARM::VLD2d16_UPD: |
| 1589 | case ARM::VLD2d32_UPD: |
| 1590 | case ARM::VLD2q8: |
| 1591 | case ARM::VLD2q16: |
| 1592 | case ARM::VLD2q32: |
| 1593 | case ARM::VLD2q8_UPD: |
| 1594 | case ARM::VLD2q16_UPD: |
| 1595 | case ARM::VLD2q32_UPD: |
| 1596 | case ARM::VLD3d8: |
| 1597 | case ARM::VLD3d16: |
| 1598 | case ARM::VLD3d32: |
| 1599 | case ARM::VLD3d8_UPD: |
| 1600 | case ARM::VLD3d16_UPD: |
| 1601 | case ARM::VLD3d32_UPD: |
| 1602 | case ARM::VLD4d8: |
| 1603 | case ARM::VLD4d16: |
| 1604 | case ARM::VLD4d32: |
| 1605 | case ARM::VLD4d8_UPD: |
| 1606 | case ARM::VLD4d16_UPD: |
| 1607 | case ARM::VLD4d32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1608 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1609 | break; |
| 1610 | case ARM::VLD2b8: |
| 1611 | case ARM::VLD2b16: |
| 1612 | case ARM::VLD2b32: |
| 1613 | case ARM::VLD2b8_UPD: |
| 1614 | case ARM::VLD2b16_UPD: |
| 1615 | case ARM::VLD2b32_UPD: |
| 1616 | case ARM::VLD3q8: |
| 1617 | case ARM::VLD3q16: |
| 1618 | case ARM::VLD3q32: |
| 1619 | case ARM::VLD3q8_UPD: |
| 1620 | case ARM::VLD3q16_UPD: |
| 1621 | case ARM::VLD3q32_UPD: |
| 1622 | case ARM::VLD4q8: |
| 1623 | case ARM::VLD4q16: |
| 1624 | case ARM::VLD4q32: |
| 1625 | case ARM::VLD4q8_UPD: |
| 1626 | case ARM::VLD4q16_UPD: |
| 1627 | case ARM::VLD4q32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1628 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1629 | default: |
| 1630 | break; |
| 1631 | } |
| 1632 | |
| 1633 | // Third output register |
| 1634 | switch(Inst.getOpcode()) { |
| 1635 | case ARM::VLD1d8T: |
| 1636 | case ARM::VLD1d16T: |
| 1637 | case ARM::VLD1d32T: |
| 1638 | case ARM::VLD1d64T: |
| 1639 | case ARM::VLD1d8T_UPD: |
| 1640 | case ARM::VLD1d16T_UPD: |
| 1641 | case ARM::VLD1d32T_UPD: |
| 1642 | case ARM::VLD1d64T_UPD: |
| 1643 | case ARM::VLD1d8Q: |
| 1644 | case ARM::VLD1d16Q: |
| 1645 | case ARM::VLD1d32Q: |
| 1646 | case ARM::VLD1d64Q: |
| 1647 | case ARM::VLD1d8Q_UPD: |
| 1648 | case ARM::VLD1d16Q_UPD: |
| 1649 | case ARM::VLD1d32Q_UPD: |
| 1650 | case ARM::VLD1d64Q_UPD: |
| 1651 | case ARM::VLD2q8: |
| 1652 | case ARM::VLD2q16: |
| 1653 | case ARM::VLD2q32: |
| 1654 | case ARM::VLD2q8_UPD: |
| 1655 | case ARM::VLD2q16_UPD: |
| 1656 | case ARM::VLD2q32_UPD: |
| 1657 | case ARM::VLD3d8: |
| 1658 | case ARM::VLD3d16: |
| 1659 | case ARM::VLD3d32: |
| 1660 | case ARM::VLD3d8_UPD: |
| 1661 | case ARM::VLD3d16_UPD: |
| 1662 | case ARM::VLD3d32_UPD: |
| 1663 | case ARM::VLD4d8: |
| 1664 | case ARM::VLD4d16: |
| 1665 | case ARM::VLD4d32: |
| 1666 | case ARM::VLD4d8_UPD: |
| 1667 | case ARM::VLD4d16_UPD: |
| 1668 | case ARM::VLD4d32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1669 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1670 | break; |
| 1671 | case ARM::VLD3q8: |
| 1672 | case ARM::VLD3q16: |
| 1673 | case ARM::VLD3q32: |
| 1674 | case ARM::VLD3q8_UPD: |
| 1675 | case ARM::VLD3q16_UPD: |
| 1676 | case ARM::VLD3q32_UPD: |
| 1677 | case ARM::VLD4q8: |
| 1678 | case ARM::VLD4q16: |
| 1679 | case ARM::VLD4q32: |
| 1680 | case ARM::VLD4q8_UPD: |
| 1681 | case ARM::VLD4q16_UPD: |
| 1682 | case ARM::VLD4q32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1683 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1684 | break; |
| 1685 | default: |
| 1686 | break; |
| 1687 | } |
| 1688 | |
| 1689 | // Fourth output register |
| 1690 | switch (Inst.getOpcode()) { |
| 1691 | case ARM::VLD1d8Q: |
| 1692 | case ARM::VLD1d16Q: |
| 1693 | case ARM::VLD1d32Q: |
| 1694 | case ARM::VLD1d64Q: |
| 1695 | case ARM::VLD1d8Q_UPD: |
| 1696 | case ARM::VLD1d16Q_UPD: |
| 1697 | case ARM::VLD1d32Q_UPD: |
| 1698 | case ARM::VLD1d64Q_UPD: |
| 1699 | case ARM::VLD2q8: |
| 1700 | case ARM::VLD2q16: |
| 1701 | case ARM::VLD2q32: |
| 1702 | case ARM::VLD2q8_UPD: |
| 1703 | case ARM::VLD2q16_UPD: |
| 1704 | case ARM::VLD2q32_UPD: |
| 1705 | case ARM::VLD4d8: |
| 1706 | case ARM::VLD4d16: |
| 1707 | case ARM::VLD4d32: |
| 1708 | case ARM::VLD4d8_UPD: |
| 1709 | case ARM::VLD4d16_UPD: |
| 1710 | case ARM::VLD4d32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1711 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1712 | break; |
| 1713 | case ARM::VLD4q8: |
| 1714 | case ARM::VLD4q16: |
| 1715 | case ARM::VLD4q32: |
| 1716 | case ARM::VLD4q8_UPD: |
| 1717 | case ARM::VLD4q16_UPD: |
| 1718 | case ARM::VLD4q32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1719 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1720 | break; |
| 1721 | default: |
| 1722 | break; |
| 1723 | } |
| 1724 | |
| 1725 | // Writeback operand |
| 1726 | switch (Inst.getOpcode()) { |
| 1727 | case ARM::VLD1d8_UPD: |
| 1728 | case ARM::VLD1d16_UPD: |
| 1729 | case ARM::VLD1d32_UPD: |
| 1730 | case ARM::VLD1d64_UPD: |
| 1731 | case ARM::VLD1q8_UPD: |
| 1732 | case ARM::VLD1q16_UPD: |
| 1733 | case ARM::VLD1q32_UPD: |
| 1734 | case ARM::VLD1q64_UPD: |
| 1735 | case ARM::VLD1d8T_UPD: |
| 1736 | case ARM::VLD1d16T_UPD: |
| 1737 | case ARM::VLD1d32T_UPD: |
| 1738 | case ARM::VLD1d64T_UPD: |
| 1739 | case ARM::VLD1d8Q_UPD: |
| 1740 | case ARM::VLD1d16Q_UPD: |
| 1741 | case ARM::VLD1d32Q_UPD: |
| 1742 | case ARM::VLD1d64Q_UPD: |
| 1743 | case ARM::VLD2d8_UPD: |
| 1744 | case ARM::VLD2d16_UPD: |
| 1745 | case ARM::VLD2d32_UPD: |
| 1746 | case ARM::VLD2q8_UPD: |
| 1747 | case ARM::VLD2q16_UPD: |
| 1748 | case ARM::VLD2q32_UPD: |
| 1749 | case ARM::VLD2b8_UPD: |
| 1750 | case ARM::VLD2b16_UPD: |
| 1751 | case ARM::VLD2b32_UPD: |
| 1752 | case ARM::VLD3d8_UPD: |
| 1753 | case ARM::VLD3d16_UPD: |
| 1754 | case ARM::VLD3d32_UPD: |
| 1755 | case ARM::VLD3q8_UPD: |
| 1756 | case ARM::VLD3q16_UPD: |
| 1757 | case ARM::VLD3q32_UPD: |
| 1758 | case ARM::VLD4d8_UPD: |
| 1759 | case ARM::VLD4d16_UPD: |
| 1760 | case ARM::VLD4d32_UPD: |
| 1761 | case ARM::VLD4q8_UPD: |
| 1762 | case ARM::VLD4q16_UPD: |
| 1763 | case ARM::VLD4q32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1764 | CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1765 | break; |
| 1766 | default: |
| 1767 | break; |
| 1768 | } |
| 1769 | |
| 1770 | // AddrMode6 Base (register+alignment) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1771 | CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1772 | |
| 1773 | // AddrMode6 Offset (register) |
| 1774 | if (Rm == 0xD) |
| 1775 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 1776 | else if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1777 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 1778 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1779 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1780 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1781 | } |
| 1782 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1783 | static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1784 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1785 | DecodeStatus S = Success; |
| 1786 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1787 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 1788 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 1789 | unsigned wb = fieldFromInstruction32(Insn, 16, 4); |
| 1790 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 1791 | Rn |= fieldFromInstruction32(Insn, 4, 2) << 4; |
| 1792 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 1793 | |
| 1794 | // Writeback Operand |
| 1795 | switch (Inst.getOpcode()) { |
| 1796 | case ARM::VST1d8_UPD: |
| 1797 | case ARM::VST1d16_UPD: |
| 1798 | case ARM::VST1d32_UPD: |
| 1799 | case ARM::VST1d64_UPD: |
| 1800 | case ARM::VST1q8_UPD: |
| 1801 | case ARM::VST1q16_UPD: |
| 1802 | case ARM::VST1q32_UPD: |
| 1803 | case ARM::VST1q64_UPD: |
| 1804 | case ARM::VST1d8T_UPD: |
| 1805 | case ARM::VST1d16T_UPD: |
| 1806 | case ARM::VST1d32T_UPD: |
| 1807 | case ARM::VST1d64T_UPD: |
| 1808 | case ARM::VST1d8Q_UPD: |
| 1809 | case ARM::VST1d16Q_UPD: |
| 1810 | case ARM::VST1d32Q_UPD: |
| 1811 | case ARM::VST1d64Q_UPD: |
| 1812 | case ARM::VST2d8_UPD: |
| 1813 | case ARM::VST2d16_UPD: |
| 1814 | case ARM::VST2d32_UPD: |
| 1815 | case ARM::VST2q8_UPD: |
| 1816 | case ARM::VST2q16_UPD: |
| 1817 | case ARM::VST2q32_UPD: |
| 1818 | case ARM::VST2b8_UPD: |
| 1819 | case ARM::VST2b16_UPD: |
| 1820 | case ARM::VST2b32_UPD: |
| 1821 | case ARM::VST3d8_UPD: |
| 1822 | case ARM::VST3d16_UPD: |
| 1823 | case ARM::VST3d32_UPD: |
| 1824 | case ARM::VST3q8_UPD: |
| 1825 | case ARM::VST3q16_UPD: |
| 1826 | case ARM::VST3q32_UPD: |
| 1827 | case ARM::VST4d8_UPD: |
| 1828 | case ARM::VST4d16_UPD: |
| 1829 | case ARM::VST4d32_UPD: |
| 1830 | case ARM::VST4q8_UPD: |
| 1831 | case ARM::VST4q16_UPD: |
| 1832 | case ARM::VST4q32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1833 | CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1834 | break; |
| 1835 | default: |
| 1836 | break; |
| 1837 | } |
| 1838 | |
| 1839 | // AddrMode6 Base (register+alignment) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1840 | CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1841 | |
| 1842 | // AddrMode6 Offset (register) |
| 1843 | if (Rm == 0xD) |
| 1844 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 1845 | else if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1846 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 1847 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1848 | |
| 1849 | // First input register |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1850 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1851 | |
| 1852 | // Second input register |
| 1853 | switch (Inst.getOpcode()) { |
| 1854 | case ARM::VST1q8: |
| 1855 | case ARM::VST1q16: |
| 1856 | case ARM::VST1q32: |
| 1857 | case ARM::VST1q64: |
| 1858 | case ARM::VST1q8_UPD: |
| 1859 | case ARM::VST1q16_UPD: |
| 1860 | case ARM::VST1q32_UPD: |
| 1861 | case ARM::VST1q64_UPD: |
| 1862 | case ARM::VST1d8T: |
| 1863 | case ARM::VST1d16T: |
| 1864 | case ARM::VST1d32T: |
| 1865 | case ARM::VST1d64T: |
| 1866 | case ARM::VST1d8T_UPD: |
| 1867 | case ARM::VST1d16T_UPD: |
| 1868 | case ARM::VST1d32T_UPD: |
| 1869 | case ARM::VST1d64T_UPD: |
| 1870 | case ARM::VST1d8Q: |
| 1871 | case ARM::VST1d16Q: |
| 1872 | case ARM::VST1d32Q: |
| 1873 | case ARM::VST1d64Q: |
| 1874 | case ARM::VST1d8Q_UPD: |
| 1875 | case ARM::VST1d16Q_UPD: |
| 1876 | case ARM::VST1d32Q_UPD: |
| 1877 | case ARM::VST1d64Q_UPD: |
| 1878 | case ARM::VST2d8: |
| 1879 | case ARM::VST2d16: |
| 1880 | case ARM::VST2d32: |
| 1881 | case ARM::VST2d8_UPD: |
| 1882 | case ARM::VST2d16_UPD: |
| 1883 | case ARM::VST2d32_UPD: |
| 1884 | case ARM::VST2q8: |
| 1885 | case ARM::VST2q16: |
| 1886 | case ARM::VST2q32: |
| 1887 | case ARM::VST2q8_UPD: |
| 1888 | case ARM::VST2q16_UPD: |
| 1889 | case ARM::VST2q32_UPD: |
| 1890 | case ARM::VST3d8: |
| 1891 | case ARM::VST3d16: |
| 1892 | case ARM::VST3d32: |
| 1893 | case ARM::VST3d8_UPD: |
| 1894 | case ARM::VST3d16_UPD: |
| 1895 | case ARM::VST3d32_UPD: |
| 1896 | case ARM::VST4d8: |
| 1897 | case ARM::VST4d16: |
| 1898 | case ARM::VST4d32: |
| 1899 | case ARM::VST4d8_UPD: |
| 1900 | case ARM::VST4d16_UPD: |
| 1901 | case ARM::VST4d32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1902 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1903 | break; |
| 1904 | case ARM::VST2b8: |
| 1905 | case ARM::VST2b16: |
| 1906 | case ARM::VST2b32: |
| 1907 | case ARM::VST2b8_UPD: |
| 1908 | case ARM::VST2b16_UPD: |
| 1909 | case ARM::VST2b32_UPD: |
| 1910 | case ARM::VST3q8: |
| 1911 | case ARM::VST3q16: |
| 1912 | case ARM::VST3q32: |
| 1913 | case ARM::VST3q8_UPD: |
| 1914 | case ARM::VST3q16_UPD: |
| 1915 | case ARM::VST3q32_UPD: |
| 1916 | case ARM::VST4q8: |
| 1917 | case ARM::VST4q16: |
| 1918 | case ARM::VST4q32: |
| 1919 | case ARM::VST4q8_UPD: |
| 1920 | case ARM::VST4q16_UPD: |
| 1921 | case ARM::VST4q32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1922 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1923 | break; |
| 1924 | default: |
| 1925 | break; |
| 1926 | } |
| 1927 | |
| 1928 | // Third input register |
| 1929 | switch (Inst.getOpcode()) { |
| 1930 | case ARM::VST1d8T: |
| 1931 | case ARM::VST1d16T: |
| 1932 | case ARM::VST1d32T: |
| 1933 | case ARM::VST1d64T: |
| 1934 | case ARM::VST1d8T_UPD: |
| 1935 | case ARM::VST1d16T_UPD: |
| 1936 | case ARM::VST1d32T_UPD: |
| 1937 | case ARM::VST1d64T_UPD: |
| 1938 | case ARM::VST1d8Q: |
| 1939 | case ARM::VST1d16Q: |
| 1940 | case ARM::VST1d32Q: |
| 1941 | case ARM::VST1d64Q: |
| 1942 | case ARM::VST1d8Q_UPD: |
| 1943 | case ARM::VST1d16Q_UPD: |
| 1944 | case ARM::VST1d32Q_UPD: |
| 1945 | case ARM::VST1d64Q_UPD: |
| 1946 | case ARM::VST2q8: |
| 1947 | case ARM::VST2q16: |
| 1948 | case ARM::VST2q32: |
| 1949 | case ARM::VST2q8_UPD: |
| 1950 | case ARM::VST2q16_UPD: |
| 1951 | case ARM::VST2q32_UPD: |
| 1952 | case ARM::VST3d8: |
| 1953 | case ARM::VST3d16: |
| 1954 | case ARM::VST3d32: |
| 1955 | case ARM::VST3d8_UPD: |
| 1956 | case ARM::VST3d16_UPD: |
| 1957 | case ARM::VST3d32_UPD: |
| 1958 | case ARM::VST4d8: |
| 1959 | case ARM::VST4d16: |
| 1960 | case ARM::VST4d32: |
| 1961 | case ARM::VST4d8_UPD: |
| 1962 | case ARM::VST4d16_UPD: |
| 1963 | case ARM::VST4d32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1964 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1965 | break; |
| 1966 | case ARM::VST3q8: |
| 1967 | case ARM::VST3q16: |
| 1968 | case ARM::VST3q32: |
| 1969 | case ARM::VST3q8_UPD: |
| 1970 | case ARM::VST3q16_UPD: |
| 1971 | case ARM::VST3q32_UPD: |
| 1972 | case ARM::VST4q8: |
| 1973 | case ARM::VST4q16: |
| 1974 | case ARM::VST4q32: |
| 1975 | case ARM::VST4q8_UPD: |
| 1976 | case ARM::VST4q16_UPD: |
| 1977 | case ARM::VST4q32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 1978 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1979 | break; |
| 1980 | default: |
| 1981 | break; |
| 1982 | } |
| 1983 | |
| 1984 | // Fourth input register |
| 1985 | switch (Inst.getOpcode()) { |
| 1986 | case ARM::VST1d8Q: |
| 1987 | case ARM::VST1d16Q: |
| 1988 | case ARM::VST1d32Q: |
| 1989 | case ARM::VST1d64Q: |
| 1990 | case ARM::VST1d8Q_UPD: |
| 1991 | case ARM::VST1d16Q_UPD: |
| 1992 | case ARM::VST1d32Q_UPD: |
| 1993 | case ARM::VST1d64Q_UPD: |
| 1994 | case ARM::VST2q8: |
| 1995 | case ARM::VST2q16: |
| 1996 | case ARM::VST2q32: |
| 1997 | case ARM::VST2q8_UPD: |
| 1998 | case ARM::VST2q16_UPD: |
| 1999 | case ARM::VST2q32_UPD: |
| 2000 | case ARM::VST4d8: |
| 2001 | case ARM::VST4d16: |
| 2002 | case ARM::VST4d32: |
| 2003 | case ARM::VST4d8_UPD: |
| 2004 | case ARM::VST4d16_UPD: |
| 2005 | case ARM::VST4d32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2006 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2007 | break; |
| 2008 | case ARM::VST4q8: |
| 2009 | case ARM::VST4q16: |
| 2010 | case ARM::VST4q32: |
| 2011 | case ARM::VST4q8_UPD: |
| 2012 | case ARM::VST4q16_UPD: |
| 2013 | case ARM::VST4q32_UPD: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2014 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2015 | break; |
| 2016 | default: |
| 2017 | break; |
| 2018 | } |
| 2019 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2020 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2021 | } |
| 2022 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2023 | static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2024 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2025 | DecodeStatus S = Success; |
| 2026 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2027 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2028 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2029 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2030 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2031 | unsigned align = fieldFromInstruction32(Insn, 4, 1); |
| 2032 | unsigned size = fieldFromInstruction32(Insn, 6, 2); |
| 2033 | unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1; |
| 2034 | |
| 2035 | align *= (1 << size); |
| 2036 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2037 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2038 | if (regs == 2) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2039 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2040 | } |
Owen Anderson | f1c8e3e | 2011-08-22 18:22:06 +0000 | [diff] [blame] | 2041 | if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2042 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2043 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2044 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2045 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2046 | Inst.addOperand(MCOperand::CreateImm(align)); |
| 2047 | |
| 2048 | if (Rm == 0xD) |
| 2049 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2050 | else if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2051 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2052 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2053 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2054 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2055 | } |
| 2056 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2057 | static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2058 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2059 | DecodeStatus S = Success; |
| 2060 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2061 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2062 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2063 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2064 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2065 | unsigned align = fieldFromInstruction32(Insn, 4, 1); |
| 2066 | unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2); |
| 2067 | unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1; |
| 2068 | align *= 2*size; |
| 2069 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2070 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 2071 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)); |
Owen Anderson | f1c8e3e | 2011-08-22 18:22:06 +0000 | [diff] [blame] | 2072 | if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2073 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2074 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2075 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2076 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2077 | Inst.addOperand(MCOperand::CreateImm(align)); |
| 2078 | |
| 2079 | if (Rm == 0xD) |
| 2080 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2081 | else if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2082 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2083 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2084 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2085 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2086 | } |
| 2087 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2088 | static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2089 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2090 | DecodeStatus S = Success; |
| 2091 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2092 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2093 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2094 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2095 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2096 | unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1; |
| 2097 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2098 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 2099 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)); |
| 2100 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)); |
Owen Anderson | f1c8e3e | 2011-08-22 18:22:06 +0000 | [diff] [blame] | 2101 | if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2102 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2103 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2104 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2105 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2106 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2107 | |
| 2108 | if (Rm == 0xD) |
| 2109 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2110 | else if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2111 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2112 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2113 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2114 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2115 | } |
| 2116 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2117 | static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2118 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2119 | DecodeStatus S = Success; |
| 2120 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2121 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2122 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2123 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2124 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2125 | unsigned size = fieldFromInstruction32(Insn, 6, 2); |
| 2126 | unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1; |
| 2127 | unsigned align = fieldFromInstruction32(Insn, 4, 1); |
| 2128 | |
| 2129 | if (size == 0x3) { |
| 2130 | size = 4; |
| 2131 | align = 16; |
| 2132 | } else { |
| 2133 | if (size == 2) { |
| 2134 | size = 1 << size; |
| 2135 | align *= 8; |
| 2136 | } else { |
| 2137 | size = 1 << size; |
| 2138 | align *= 4*size; |
| 2139 | } |
| 2140 | } |
| 2141 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2142 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 2143 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)); |
| 2144 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)); |
| 2145 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)); |
Owen Anderson | f1c8e3e | 2011-08-22 18:22:06 +0000 | [diff] [blame] | 2146 | if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2147 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2148 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2149 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2150 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2151 | Inst.addOperand(MCOperand::CreateImm(align)); |
| 2152 | |
| 2153 | if (Rm == 0xD) |
| 2154 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2155 | else if (Rm != 0xF) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2156 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2157 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2158 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2159 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2160 | } |
| 2161 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2162 | static DecodeStatus |
| 2163 | DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 2164 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2165 | DecodeStatus S = Success; |
| 2166 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2167 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2168 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2169 | unsigned imm = fieldFromInstruction32(Insn, 0, 4); |
| 2170 | imm |= fieldFromInstruction32(Insn, 16, 3) << 4; |
| 2171 | imm |= fieldFromInstruction32(Insn, 24, 1) << 7; |
| 2172 | imm |= fieldFromInstruction32(Insn, 8, 4) << 8; |
| 2173 | imm |= fieldFromInstruction32(Insn, 5, 1) << 12; |
| 2174 | unsigned Q = fieldFromInstruction32(Insn, 6, 1); |
| 2175 | |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2176 | if (Q) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2177 | CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2178 | } else { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2179 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2180 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2181 | |
| 2182 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2183 | |
| 2184 | switch (Inst.getOpcode()) { |
| 2185 | case ARM::VORRiv4i16: |
| 2186 | case ARM::VORRiv2i32: |
| 2187 | case ARM::VBICiv4i16: |
| 2188 | case ARM::VBICiv2i32: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2189 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2190 | break; |
| 2191 | case ARM::VORRiv8i16: |
| 2192 | case ARM::VORRiv4i32: |
| 2193 | case ARM::VBICiv8i16: |
| 2194 | case ARM::VBICiv4i32: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2195 | CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2196 | break; |
| 2197 | default: |
| 2198 | break; |
| 2199 | } |
| 2200 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2201 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2202 | } |
| 2203 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2204 | static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2205 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2206 | DecodeStatus S = Success; |
| 2207 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2208 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2209 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2210 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2211 | Rm |= fieldFromInstruction32(Insn, 5, 1) << 4; |
| 2212 | unsigned size = fieldFromInstruction32(Insn, 18, 2); |
| 2213 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2214 | CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 2215 | CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2216 | Inst.addOperand(MCOperand::CreateImm(8 << size)); |
| 2217 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2218 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2219 | } |
| 2220 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2221 | static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2222 | uint64_t Address, const void *Decoder) { |
| 2223 | Inst.addOperand(MCOperand::CreateImm(8 - Val)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2224 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2225 | } |
| 2226 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2227 | static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2228 | uint64_t Address, const void *Decoder) { |
| 2229 | Inst.addOperand(MCOperand::CreateImm(16 - Val)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2230 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2231 | } |
| 2232 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2233 | static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2234 | uint64_t Address, const void *Decoder) { |
| 2235 | Inst.addOperand(MCOperand::CreateImm(32 - Val)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2236 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2237 | } |
| 2238 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2239 | static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2240 | uint64_t Address, const void *Decoder) { |
| 2241 | Inst.addOperand(MCOperand::CreateImm(64 - Val)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2242 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2243 | } |
| 2244 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2245 | static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2246 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2247 | DecodeStatus S = Success; |
| 2248 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2249 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2250 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2251 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2252 | Rn |= fieldFromInstruction32(Insn, 7, 1) << 4; |
| 2253 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2254 | Rm |= fieldFromInstruction32(Insn, 5, 1) << 4; |
| 2255 | unsigned op = fieldFromInstruction32(Insn, 6, 1); |
| 2256 | unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1; |
| 2257 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2258 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2259 | if (op) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2260 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2261 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2262 | |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2263 | for (unsigned i = 0; i < length; ++i) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2264 | CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder)); |
Owen Anderson | ae0bc5d | 2011-08-11 18:24:51 +0000 | [diff] [blame] | 2265 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2266 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2267 | CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2268 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2269 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2270 | } |
| 2271 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2272 | static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2273 | uint64_t Address, const void *Decoder) { |
| 2274 | // The immediate needs to be a fully instantiated float. However, the |
| 2275 | // auto-generated decoder is only able to fill in some of the bits |
| 2276 | // necessary. For instance, the 'b' bit is replicated multiple times, |
| 2277 | // and is even present in inverted form in one bit. We do a little |
| 2278 | // binary parsing here to fill in those missing bits, and then |
| 2279 | // reinterpret it all as a float. |
| 2280 | union { |
| 2281 | uint32_t integer; |
| 2282 | float fp; |
| 2283 | } fp_conv; |
| 2284 | |
| 2285 | fp_conv.integer = Val; |
| 2286 | uint32_t b = fieldFromInstruction32(Val, 25, 1); |
| 2287 | fp_conv.integer |= b << 26; |
| 2288 | fp_conv.integer |= b << 27; |
| 2289 | fp_conv.integer |= b << 28; |
| 2290 | fp_conv.integer |= b << 29; |
| 2291 | fp_conv.integer |= (~b & 0x1) << 30; |
| 2292 | |
| 2293 | Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2294 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2295 | } |
| 2296 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2297 | static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2298 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2299 | DecodeStatus S = Success; |
| 2300 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2301 | unsigned dst = fieldFromInstruction16(Insn, 8, 3); |
| 2302 | unsigned imm = fieldFromInstruction16(Insn, 0, 8); |
| 2303 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2304 | CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2305 | |
| 2306 | if (Inst.getOpcode() == ARM::tADR) |
| 2307 | Inst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 2308 | else if (Inst.getOpcode() == ARM::tADDrSPi) |
| 2309 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
| 2310 | else |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2311 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2312 | |
| 2313 | Inst.addOperand(MCOperand::CreateImm(imm)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2314 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2315 | } |
| 2316 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2317 | static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2318 | uint64_t Address, const void *Decoder) { |
| 2319 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2320 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2321 | } |
| 2322 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2323 | static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2324 | uint64_t Address, const void *Decoder) { |
| 2325 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2326 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2327 | } |
| 2328 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2329 | static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2330 | uint64_t Address, const void *Decoder) { |
| 2331 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2332 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2333 | } |
| 2334 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2335 | static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2336 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2337 | DecodeStatus S = Success; |
| 2338 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2339 | unsigned Rn = fieldFromInstruction32(Val, 0, 3); |
| 2340 | unsigned Rm = fieldFromInstruction32(Val, 3, 3); |
| 2341 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2342 | CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 2343 | CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2344 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2345 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2346 | } |
| 2347 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2348 | static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2349 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2350 | DecodeStatus S = Success; |
| 2351 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2352 | unsigned Rn = fieldFromInstruction32(Val, 0, 3); |
| 2353 | unsigned imm = fieldFromInstruction32(Val, 3, 5); |
| 2354 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2355 | CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2356 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2357 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2358 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2359 | } |
| 2360 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2361 | static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2362 | uint64_t Address, const void *Decoder) { |
| 2363 | Inst.addOperand(MCOperand::CreateImm(Val << 2)); |
| 2364 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2365 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2366 | } |
| 2367 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2368 | static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2369 | uint64_t Address, const void *Decoder) { |
| 2370 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
Owen Anderson | b113ec5 | 2011-08-22 17:56:58 +0000 | [diff] [blame] | 2371 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2372 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2373 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2374 | } |
| 2375 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2376 | static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2377 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2378 | DecodeStatus S = Success; |
| 2379 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2380 | unsigned Rn = fieldFromInstruction32(Val, 6, 4); |
| 2381 | unsigned Rm = fieldFromInstruction32(Val, 2, 4); |
| 2382 | unsigned imm = fieldFromInstruction32(Val, 0, 2); |
| 2383 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2384 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 2385 | CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2386 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2387 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2388 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2389 | } |
| 2390 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2391 | static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2392 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2393 | DecodeStatus S = Success; |
| 2394 | |
Owen Anderson | 82265a2 | 2011-08-23 17:51:38 +0000 | [diff] [blame^] | 2395 | switch (Inst.getOpcode()) { |
| 2396 | case ARM::t2PLDs: |
| 2397 | case ARM::t2PLDWs: |
| 2398 | case ARM::t2PLIs: |
| 2399 | break; |
| 2400 | default: { |
| 2401 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2402 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)); |
| 2403 | } |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2404 | } |
| 2405 | |
| 2406 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2407 | if (Rn == 0xF) { |
| 2408 | switch (Inst.getOpcode()) { |
| 2409 | case ARM::t2LDRBs: |
| 2410 | Inst.setOpcode(ARM::t2LDRBpci); |
| 2411 | break; |
| 2412 | case ARM::t2LDRHs: |
| 2413 | Inst.setOpcode(ARM::t2LDRHpci); |
| 2414 | break; |
| 2415 | case ARM::t2LDRSHs: |
| 2416 | Inst.setOpcode(ARM::t2LDRSHpci); |
| 2417 | break; |
| 2418 | case ARM::t2LDRSBs: |
| 2419 | Inst.setOpcode(ARM::t2LDRSBpci); |
| 2420 | break; |
| 2421 | case ARM::t2PLDs: |
| 2422 | Inst.setOpcode(ARM::t2PLDi12); |
| 2423 | Inst.addOperand(MCOperand::CreateReg(ARM::PC)); |
| 2424 | break; |
| 2425 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2426 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2427 | } |
| 2428 | |
| 2429 | int imm = fieldFromInstruction32(Insn, 0, 12); |
| 2430 | if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1; |
| 2431 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2432 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2433 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2434 | } |
| 2435 | |
| 2436 | unsigned addrmode = fieldFromInstruction32(Insn, 4, 2); |
| 2437 | addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2; |
| 2438 | addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6; |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2439 | CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2440 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2441 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2442 | } |
| 2443 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2444 | static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2445 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2446 | int imm = Val & 0xFF; |
| 2447 | if (!(Val & 0x100)) imm *= -1; |
| 2448 | Inst.addOperand(MCOperand::CreateImm(imm << 2)); |
| 2449 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2450 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2451 | } |
| 2452 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2453 | static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2454 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2455 | DecodeStatus S = Success; |
| 2456 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2457 | unsigned Rn = fieldFromInstruction32(Val, 9, 4); |
| 2458 | unsigned imm = fieldFromInstruction32(Val, 0, 9); |
| 2459 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2460 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 2461 | CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2462 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2463 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2464 | } |
| 2465 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2466 | static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2467 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2468 | int imm = Val & 0xFF; |
| 2469 | if (!(Val & 0x100)) imm *= -1; |
| 2470 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2471 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2472 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2473 | } |
| 2474 | |
| 2475 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2476 | static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2477 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2478 | DecodeStatus S = Success; |
| 2479 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2480 | unsigned Rn = fieldFromInstruction32(Val, 9, 4); |
| 2481 | unsigned imm = fieldFromInstruction32(Val, 0, 9); |
| 2482 | |
| 2483 | // Some instructions always use an additive offset. |
| 2484 | switch (Inst.getOpcode()) { |
| 2485 | case ARM::t2LDRT: |
| 2486 | case ARM::t2LDRBT: |
| 2487 | case ARM::t2LDRHT: |
| 2488 | case ARM::t2LDRSBT: |
| 2489 | case ARM::t2LDRSHT: |
| 2490 | imm |= 0x100; |
| 2491 | break; |
| 2492 | default: |
| 2493 | break; |
| 2494 | } |
| 2495 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2496 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 2497 | CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2498 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2499 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2500 | } |
| 2501 | |
| 2502 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2503 | static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2504 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2505 | DecodeStatus S = Success; |
| 2506 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2507 | unsigned Rn = fieldFromInstruction32(Val, 13, 4); |
| 2508 | unsigned imm = fieldFromInstruction32(Val, 0, 12); |
| 2509 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2510 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2511 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2512 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2513 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2514 | } |
| 2515 | |
| 2516 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2517 | static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2518 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2519 | unsigned imm = fieldFromInstruction16(Insn, 0, 7); |
| 2520 | |
| 2521 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
| 2522 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
| 2523 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2524 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2525 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2526 | } |
| 2527 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2528 | static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2529 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2530 | DecodeStatus S = Success; |
| 2531 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2532 | if (Inst.getOpcode() == ARM::tADDrSP) { |
| 2533 | unsigned Rdm = fieldFromInstruction16(Insn, 0, 3); |
| 2534 | Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3; |
| 2535 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2536 | CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2537 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2538 | CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2539 | } else if (Inst.getOpcode() == ARM::tADDspr) { |
| 2540 | unsigned Rm = fieldFromInstruction16(Insn, 3, 4); |
| 2541 | |
| 2542 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
| 2543 | Inst.addOperand(MCOperand::CreateReg(ARM::SP)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2544 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2545 | } |
| 2546 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2547 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2548 | } |
| 2549 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2550 | static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2551 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2552 | unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2; |
| 2553 | unsigned flags = fieldFromInstruction16(Insn, 0, 3); |
| 2554 | |
| 2555 | Inst.addOperand(MCOperand::CreateImm(imod)); |
| 2556 | Inst.addOperand(MCOperand::CreateImm(flags)); |
| 2557 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2558 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2559 | } |
| 2560 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2561 | static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2562 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2563 | DecodeStatus S = Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2564 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2565 | unsigned add = fieldFromInstruction32(Insn, 4, 1); |
| 2566 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2567 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2568 | Inst.addOperand(MCOperand::CreateImm(add)); |
| 2569 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2570 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2571 | } |
| 2572 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2573 | static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2574 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2575 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2576 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2577 | } |
| 2578 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2579 | static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2580 | uint64_t Address, const void *Decoder) { |
| 2581 | if (Val == 0xA || Val == 0xB) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2582 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2583 | |
| 2584 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2585 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2586 | } |
| 2587 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2588 | static DecodeStatus |
| 2589 | DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn, |
| 2590 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2591 | DecodeStatus S = Success; |
| 2592 | |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2593 | unsigned pred = fieldFromInstruction32(Insn, 22, 4); |
| 2594 | if (pred == 0xE || pred == 0xF) { |
| 2595 | unsigned opc = fieldFromInstruction32(Insn, 4, 2); |
| 2596 | switch (opc) { |
| 2597 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2598 | return Fail; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2599 | case 0: |
| 2600 | Inst.setOpcode(ARM::t2DSB); |
| 2601 | break; |
| 2602 | case 1: |
| 2603 | Inst.setOpcode(ARM::t2DMB); |
| 2604 | break; |
| 2605 | case 2: |
| 2606 | Inst.setOpcode(ARM::t2ISB); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2607 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2608 | } |
| 2609 | |
| 2610 | unsigned imm = fieldFromInstruction32(Insn, 0, 4); |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 2611 | return DecodeMemBarrierOption(Inst, imm, Address, Decoder); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2612 | } |
| 2613 | |
| 2614 | unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1; |
| 2615 | brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19; |
| 2616 | brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18; |
| 2617 | brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12; |
| 2618 | brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20; |
| 2619 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2620 | CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)); |
| 2621 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2622 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2623 | return S; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2624 | } |
| 2625 | |
| 2626 | // Decode a shifted immediate operand. These basically consist |
| 2627 | // of an 8-bit value, and a 4-bit directive that specifies either |
| 2628 | // a splat operation or a rotation. |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2629 | static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2630 | uint64_t Address, const void *Decoder) { |
| 2631 | unsigned ctrl = fieldFromInstruction32(Val, 10, 2); |
| 2632 | if (ctrl == 0) { |
| 2633 | unsigned byte = fieldFromInstruction32(Val, 8, 2); |
| 2634 | unsigned imm = fieldFromInstruction32(Val, 0, 8); |
| 2635 | switch (byte) { |
| 2636 | case 0: |
| 2637 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2638 | break; |
| 2639 | case 1: |
| 2640 | Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm)); |
| 2641 | break; |
| 2642 | case 2: |
| 2643 | Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8))); |
| 2644 | break; |
| 2645 | case 3: |
| 2646 | Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) | |
| 2647 | (imm << 8) | imm)); |
| 2648 | break; |
| 2649 | } |
| 2650 | } else { |
| 2651 | unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80; |
| 2652 | unsigned rot = fieldFromInstruction32(Val, 7, 5); |
| 2653 | unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31)); |
| 2654 | Inst.addOperand(MCOperand::CreateImm(imm)); |
| 2655 | } |
| 2656 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2657 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2658 | } |
| 2659 | |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2660 | static DecodeStatus |
| 2661 | DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val, |
| 2662 | uint64_t Address, const void *Decoder){ |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2663 | Inst.addOperand(MCOperand::CreateImm(Val << 1)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2664 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2665 | } |
| 2666 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2667 | static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 10cbaab | 2011-08-10 17:36:48 +0000 | [diff] [blame] | 2668 | uint64_t Address, const void *Decoder){ |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2669 | Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1))); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2670 | return Success; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2671 | } |
| 2672 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2673 | static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 2674 | uint64_t Address, const void *Decoder) { |
| 2675 | switch (Val) { |
| 2676 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2677 | return Fail; |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 2678 | case 0xF: // SY |
| 2679 | case 0xE: // ST |
| 2680 | case 0xB: // ISH |
| 2681 | case 0xA: // ISHST |
| 2682 | case 0x7: // NSH |
| 2683 | case 0x6: // NSHST |
| 2684 | case 0x3: // OSH |
| 2685 | case 0x2: // OSHST |
| 2686 | break; |
| 2687 | } |
| 2688 | |
| 2689 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2690 | return Success; |
Owen Anderson | c36481c | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 2691 | } |
| 2692 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2693 | static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val, |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2694 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2695 | if (!Val) return Fail; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2696 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2697 | return Success; |
Owen Anderson | 26d2f0a | 2011-08-11 20:21:46 +0000 | [diff] [blame] | 2698 | } |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2699 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2700 | static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2701 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2702 | DecodeStatus S = Success; |
| 2703 | |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 2704 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2705 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2706 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 2707 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2708 | if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail; |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 2709 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2710 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)); |
| 2711 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)); |
| 2712 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 2713 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 2714 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2715 | return S; |
Owen Anderson | 3f3570a | 2011-08-12 17:58:32 +0000 | [diff] [blame] | 2716 | } |
| 2717 | |
| 2718 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2719 | static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn, |
Jim Grosbach | c405782 | 2011-08-17 21:58:18 +0000 | [diff] [blame] | 2720 | uint64_t Address, const void *Decoder){ |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2721 | DecodeStatus S = Success; |
| 2722 | |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2723 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2724 | unsigned Rt = fieldFromInstruction32(Insn, 0, 4); |
| 2725 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
Owen Anderson | adf2b09 | 2011-08-11 22:08:38 +0000 | [diff] [blame] | 2726 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2727 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2728 | CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2729 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2730 | if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail; |
| 2731 | if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2732 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2733 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)); |
| 2734 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)); |
| 2735 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 2736 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2737 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2738 | return S; |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2739 | } |
| 2740 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2741 | static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2742 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2743 | DecodeStatus S = Success; |
| 2744 | |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2745 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2746 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2747 | unsigned imm = fieldFromInstruction32(Insn, 0, 12); |
| 2748 | imm |= fieldFromInstruction32(Insn, 16, 4) << 13; |
| 2749 | imm |= fieldFromInstruction32(Insn, 23, 1) << 12; |
| 2750 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
Owen Anderson | cbfc044 | 2011-08-11 21:34:58 +0000 | [diff] [blame] | 2751 | |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 2752 | if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable); |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2753 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2754 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 2755 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)); |
| 2756 | CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)); |
| 2757 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2758 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2759 | return S; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2760 | } |
| 2761 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2762 | static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2763 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2764 | DecodeStatus S = Success; |
| 2765 | |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2766 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2767 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 2768 | unsigned imm = fieldFromInstruction32(Insn, 0, 12); |
| 2769 | imm |= fieldFromInstruction32(Insn, 16, 4) << 13; |
| 2770 | imm |= fieldFromInstruction32(Insn, 23, 1) << 12; |
| 2771 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 2772 | |
Owen Anderson | 14090bf | 2011-08-18 22:11:02 +0000 | [diff] [blame] | 2773 | if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable); |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2774 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2775 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
| 2776 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)); |
| 2777 | CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)); |
| 2778 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2779 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2780 | return S; |
Owen Anderson | 7cdbf08 | 2011-08-12 18:12:39 +0000 | [diff] [blame] | 2781 | } |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2782 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2783 | static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2784 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2785 | DecodeStatus S = Success; |
| 2786 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2787 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2788 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2789 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2790 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2791 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 2792 | |
| 2793 | unsigned align = 0; |
| 2794 | unsigned index = 0; |
| 2795 | switch (size) { |
| 2796 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2797 | return Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2798 | case 0: |
| 2799 | if (fieldFromInstruction32(Insn, 4, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2800 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2801 | index = fieldFromInstruction32(Insn, 5, 3); |
| 2802 | break; |
| 2803 | case 1: |
| 2804 | if (fieldFromInstruction32(Insn, 5, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2805 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2806 | index = fieldFromInstruction32(Insn, 6, 2); |
| 2807 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 2808 | align = 2; |
| 2809 | break; |
| 2810 | case 2: |
| 2811 | if (fieldFromInstruction32(Insn, 6, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2812 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2813 | index = fieldFromInstruction32(Insn, 7, 1); |
| 2814 | if (fieldFromInstruction32(Insn, 4, 2) != 0) |
| 2815 | align = 4; |
| 2816 | } |
| 2817 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2818 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2819 | if (Rm != 0xF) { // Writeback |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2820 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2821 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2822 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2823 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 2824 | if (Rm != 0xF) { |
| 2825 | if (Rm != 0xD) |
| 2826 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
| 2827 | else |
| 2828 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2829 | } |
| 2830 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2831 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2832 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 2833 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2834 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2835 | } |
| 2836 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2837 | static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2838 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2839 | DecodeStatus S = Success; |
| 2840 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2841 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2842 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2843 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2844 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2845 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 2846 | |
| 2847 | unsigned align = 0; |
| 2848 | unsigned index = 0; |
| 2849 | switch (size) { |
| 2850 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2851 | return Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2852 | case 0: |
| 2853 | if (fieldFromInstruction32(Insn, 4, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2854 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2855 | index = fieldFromInstruction32(Insn, 5, 3); |
| 2856 | break; |
| 2857 | case 1: |
| 2858 | if (fieldFromInstruction32(Insn, 5, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2859 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2860 | index = fieldFromInstruction32(Insn, 6, 2); |
| 2861 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 2862 | align = 2; |
| 2863 | break; |
| 2864 | case 2: |
| 2865 | if (fieldFromInstruction32(Insn, 6, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2866 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2867 | index = fieldFromInstruction32(Insn, 7, 1); |
| 2868 | if (fieldFromInstruction32(Insn, 4, 2) != 0) |
| 2869 | align = 4; |
| 2870 | } |
| 2871 | |
| 2872 | if (Rm != 0xF) { // Writeback |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2873 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2874 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2875 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2876 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 2877 | if (Rm != 0xF) { |
| 2878 | if (Rm != 0xD) |
| 2879 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
| 2880 | else |
| 2881 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2882 | } |
| 2883 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2884 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2885 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 2886 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2887 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2888 | } |
| 2889 | |
| 2890 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2891 | static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2892 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2893 | DecodeStatus S = Success; |
| 2894 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2895 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2896 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2897 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2898 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2899 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 2900 | |
| 2901 | unsigned align = 0; |
| 2902 | unsigned index = 0; |
| 2903 | unsigned inc = 1; |
| 2904 | switch (size) { |
| 2905 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2906 | return Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2907 | case 0: |
| 2908 | index = fieldFromInstruction32(Insn, 5, 3); |
| 2909 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 2910 | align = 2; |
| 2911 | break; |
| 2912 | case 1: |
| 2913 | index = fieldFromInstruction32(Insn, 6, 2); |
| 2914 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 2915 | align = 4; |
| 2916 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 2917 | inc = 2; |
| 2918 | break; |
| 2919 | case 2: |
| 2920 | if (fieldFromInstruction32(Insn, 5, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2921 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2922 | index = fieldFromInstruction32(Insn, 7, 1); |
| 2923 | if (fieldFromInstruction32(Insn, 4, 1) != 0) |
| 2924 | align = 8; |
| 2925 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 2926 | inc = 2; |
| 2927 | break; |
| 2928 | } |
| 2929 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2930 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 2931 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2932 | if (Rm != 0xF) { // Writeback |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2933 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2934 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2935 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2936 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 2937 | if (Rm != 0xF) { |
| 2938 | if (Rm != 0xD) |
| 2939 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
| 2940 | else |
| 2941 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2942 | } |
| 2943 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2944 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 2945 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2946 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 2947 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2948 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2949 | } |
| 2950 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2951 | static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2952 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2953 | DecodeStatus S = Success; |
| 2954 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2955 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 2956 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 2957 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 2958 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 2959 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 2960 | |
| 2961 | unsigned align = 0; |
| 2962 | unsigned index = 0; |
| 2963 | unsigned inc = 1; |
| 2964 | switch (size) { |
| 2965 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2966 | return Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2967 | case 0: |
| 2968 | index = fieldFromInstruction32(Insn, 5, 3); |
| 2969 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 2970 | align = 2; |
| 2971 | break; |
| 2972 | case 1: |
| 2973 | index = fieldFromInstruction32(Insn, 6, 2); |
| 2974 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 2975 | align = 4; |
| 2976 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 2977 | inc = 2; |
| 2978 | break; |
| 2979 | case 2: |
| 2980 | if (fieldFromInstruction32(Insn, 5, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2981 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2982 | index = fieldFromInstruction32(Insn, 7, 1); |
| 2983 | if (fieldFromInstruction32(Insn, 4, 1) != 0) |
| 2984 | align = 8; |
| 2985 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 2986 | inc = 2; |
| 2987 | break; |
| 2988 | } |
| 2989 | |
| 2990 | if (Rm != 0xF) { // Writeback |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2991 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2992 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 2993 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 2994 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 2995 | if (Rm != 0xF) { |
| 2996 | if (Rm != 0xD) |
| 2997 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
| 2998 | else |
| 2999 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3000 | } |
| 3001 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3002 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 3003 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3004 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3005 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3006 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3007 | } |
| 3008 | |
| 3009 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3010 | static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3011 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3012 | DecodeStatus S = Success; |
| 3013 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3014 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3015 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3016 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3017 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3018 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3019 | |
| 3020 | unsigned align = 0; |
| 3021 | unsigned index = 0; |
| 3022 | unsigned inc = 1; |
| 3023 | switch (size) { |
| 3024 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3025 | return Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3026 | case 0: |
| 3027 | if (fieldFromInstruction32(Insn, 4, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3028 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3029 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3030 | break; |
| 3031 | case 1: |
| 3032 | if (fieldFromInstruction32(Insn, 4, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3033 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3034 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3035 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3036 | inc = 2; |
| 3037 | break; |
| 3038 | case 2: |
| 3039 | if (fieldFromInstruction32(Insn, 4, 2)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3040 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3041 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3042 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3043 | inc = 2; |
| 3044 | break; |
| 3045 | } |
| 3046 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3047 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 3048 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
| 3049 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3050 | |
| 3051 | if (Rm != 0xF) { // Writeback |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3052 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3053 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3054 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3055 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3056 | if (Rm != 0xF) { |
| 3057 | if (Rm != 0xD) |
| 3058 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
| 3059 | else |
| 3060 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3061 | } |
| 3062 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3063 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 3064 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
| 3065 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3066 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3067 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3068 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3069 | } |
| 3070 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3071 | static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3072 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3073 | DecodeStatus S = Success; |
| 3074 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3075 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3076 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3077 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3078 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3079 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3080 | |
| 3081 | unsigned align = 0; |
| 3082 | unsigned index = 0; |
| 3083 | unsigned inc = 1; |
| 3084 | switch (size) { |
| 3085 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3086 | return Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3087 | case 0: |
| 3088 | if (fieldFromInstruction32(Insn, 4, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3089 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3090 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3091 | break; |
| 3092 | case 1: |
| 3093 | if (fieldFromInstruction32(Insn, 4, 1)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3094 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3095 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3096 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3097 | inc = 2; |
| 3098 | break; |
| 3099 | case 2: |
| 3100 | if (fieldFromInstruction32(Insn, 4, 2)) |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3101 | return Fail; // UNDEFINED |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3102 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3103 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3104 | inc = 2; |
| 3105 | break; |
| 3106 | } |
| 3107 | |
| 3108 | if (Rm != 0xF) { // Writeback |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3109 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3110 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3111 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3112 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3113 | if (Rm != 0xF) { |
| 3114 | if (Rm != 0xD) |
| 3115 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
| 3116 | else |
| 3117 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3118 | } |
| 3119 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3120 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 3121 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
| 3122 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3123 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3124 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3125 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3126 | } |
| 3127 | |
| 3128 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3129 | static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3130 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3131 | DecodeStatus S = Success; |
| 3132 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3133 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3134 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3135 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3136 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3137 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3138 | |
| 3139 | unsigned align = 0; |
| 3140 | unsigned index = 0; |
| 3141 | unsigned inc = 1; |
| 3142 | switch (size) { |
| 3143 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3144 | return Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3145 | case 0: |
| 3146 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3147 | align = 4; |
| 3148 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3149 | break; |
| 3150 | case 1: |
| 3151 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3152 | align = 8; |
| 3153 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3154 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3155 | inc = 2; |
| 3156 | break; |
| 3157 | case 2: |
| 3158 | if (fieldFromInstruction32(Insn, 4, 2)) |
| 3159 | align = 4 << fieldFromInstruction32(Insn, 4, 2); |
| 3160 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3161 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3162 | inc = 2; |
| 3163 | break; |
| 3164 | } |
| 3165 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3166 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 3167 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
| 3168 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)); |
| 3169 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3170 | |
| 3171 | if (Rm != 0xF) { // Writeback |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3172 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3173 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3174 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3175 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3176 | if (Rm != 0xF) { |
| 3177 | if (Rm != 0xD) |
| 3178 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
| 3179 | else |
| 3180 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3181 | } |
| 3182 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3183 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 3184 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
| 3185 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)); |
| 3186 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3187 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3188 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3189 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3190 | } |
| 3191 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3192 | static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn, |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3193 | uint64_t Address, const void *Decoder) { |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3194 | DecodeStatus S = Success; |
| 3195 | |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3196 | unsigned Rn = fieldFromInstruction32(Insn, 16, 4); |
| 3197 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3198 | unsigned Rd = fieldFromInstruction32(Insn, 12, 4); |
| 3199 | Rd |= fieldFromInstruction32(Insn, 22, 1) << 4; |
| 3200 | unsigned size = fieldFromInstruction32(Insn, 10, 2); |
| 3201 | |
| 3202 | unsigned align = 0; |
| 3203 | unsigned index = 0; |
| 3204 | unsigned inc = 1; |
| 3205 | switch (size) { |
| 3206 | default: |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3207 | return Fail; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3208 | case 0: |
| 3209 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3210 | align = 4; |
| 3211 | index = fieldFromInstruction32(Insn, 5, 3); |
| 3212 | break; |
| 3213 | case 1: |
| 3214 | if (fieldFromInstruction32(Insn, 4, 1)) |
| 3215 | align = 8; |
| 3216 | index = fieldFromInstruction32(Insn, 6, 2); |
| 3217 | if (fieldFromInstruction32(Insn, 5, 1)) |
| 3218 | inc = 2; |
| 3219 | break; |
| 3220 | case 2: |
| 3221 | if (fieldFromInstruction32(Insn, 4, 2)) |
| 3222 | align = 4 << fieldFromInstruction32(Insn, 4, 2); |
| 3223 | index = fieldFromInstruction32(Insn, 7, 1); |
| 3224 | if (fieldFromInstruction32(Insn, 6, 1)) |
| 3225 | inc = 2; |
| 3226 | break; |
| 3227 | } |
| 3228 | |
| 3229 | if (Rm != 0xF) { // Writeback |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3230 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3231 | } |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3232 | CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3233 | Inst.addOperand(MCOperand::CreateImm(align)); |
Owen Anderson | 2cbf210 | 2011-08-22 18:42:13 +0000 | [diff] [blame] | 3234 | if (Rm != 0xF) { |
| 3235 | if (Rm != 0xD) |
| 3236 | CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)); |
| 3237 | else |
| 3238 | Inst.addOperand(MCOperand::CreateReg(0)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3239 | } |
| 3240 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3241 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); |
| 3242 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)); |
| 3243 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)); |
| 3244 | CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)); |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3245 | Inst.addOperand(MCOperand::CreateImm(index)); |
| 3246 | |
Owen Anderson | 83e3f67 | 2011-08-17 17:44:15 +0000 | [diff] [blame] | 3247 | return S; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 3248 | } |
| 3249 | |
Owen Anderson | 357ec68 | 2011-08-22 20:27:12 +0000 | [diff] [blame] | 3250 | static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn, |
| 3251 | uint64_t Address, const void *Decoder) { |
| 3252 | DecodeStatus S = Success; |
| 3253 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 3254 | unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4); |
| 3255 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3256 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 3257 | Rm |= fieldFromInstruction32(Insn, 5, 1) << 4; |
| 3258 | |
| 3259 | if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F) |
| 3260 | CHECK(S, Unpredictable); |
| 3261 | |
| 3262 | CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)); |
| 3263 | CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)); |
| 3264 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)); |
| 3265 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)); |
| 3266 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
| 3267 | |
| 3268 | return S; |
| 3269 | } |
| 3270 | |
| 3271 | static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn, |
| 3272 | uint64_t Address, const void *Decoder) { |
| 3273 | DecodeStatus S = Success; |
| 3274 | unsigned Rt = fieldFromInstruction32(Insn, 12, 4); |
| 3275 | unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4); |
| 3276 | unsigned Rm = fieldFromInstruction32(Insn, 0, 4); |
| 3277 | unsigned pred = fieldFromInstruction32(Insn, 28, 4); |
| 3278 | Rm |= fieldFromInstruction32(Insn, 5, 1) << 4; |
| 3279 | |
| 3280 | if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F) |
| 3281 | CHECK(S, Unpredictable); |
| 3282 | |
| 3283 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)); |
| 3284 | CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)); |
| 3285 | CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)); |
| 3286 | CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)); |
| 3287 | CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder)); |
| 3288 | |
| 3289 | return S; |
| 3290 | } |
Owen Anderson | 8e1e60b | 2011-08-22 23:44:04 +0000 | [diff] [blame] | 3291 | |