blob: c4b2f613cc7b8e65b2e465c85f6b59451be98b22 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Target/TargetRegistry.h"
22#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000080
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000083static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000084 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000085static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
86 unsigned Insn,
87 uint64_t Address,
88 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000089static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000091static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000095static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
97
Owen Anderson83e3f672011-08-17 17:44:15 +000098static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000099 unsigned Insn,
100 uint64_t Adddress,
101 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000104static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000105 uint64_t Address, const void *Decoder);
Owen Anderson6153a032011-08-23 17:45:18 +0000106static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000112static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000114static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000130static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000132static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000158static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000159 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000160static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000178static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000179 uint64_t Address, const void *Decoder);
Owen Anderson357ec682011-08-22 20:27:12 +0000180static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
181 uint64_t Address, const void *Decoder);
182static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
183 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184
Owen Anderson83e3f672011-08-17 17:44:15 +0000185static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000187static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000189static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000191static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000193static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000195static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000197static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000199static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000201static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000203static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000205static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000207static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000209static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000211static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000212 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000213static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000215static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000216 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000217static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000219static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000220 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000221static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000222 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000223static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000224 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000225static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000226 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000227static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000228 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000229static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000230 uint64_t Address, const void *Decoder);
231
232#include "ARMGenDisassemblerTables.inc"
233#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000234#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000235
236using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000237
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000238static MCDisassembler *createARMDisassembler(const Target &T) {
239 return new ARMDisassembler;
240}
241
242static MCDisassembler *createThumbDisassembler(const Target &T) {
243 return new ThumbDisassembler;
244}
245
Sean Callanan9899f702010-04-13 21:21:57 +0000246EDInstInfo *ARMDisassembler::getEDInfo() const {
247 return instInfoARM;
248}
249
250EDInstInfo *ThumbDisassembler::getEDInfo() const {
251 return instInfoARM;
252}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253
Owen Anderson83e3f672011-08-17 17:44:15 +0000254DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
255 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000256 uint64_t Address,
257 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000258 uint8_t bytes[4];
259
260 // We want to read exactly 4 bytes of data.
261 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000262 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000263
264 // Encoded as a small-endian 32-bit word in the stream.
265 uint32_t insn = (bytes[3] << 24) |
266 (bytes[2] << 16) |
267 (bytes[1] << 8) |
268 (bytes[0] << 0);
269
270 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000271 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
272 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000274 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000275 }
276
277 // Instructions that are shared between ARM and Thumb modes.
278 // FIXME: This shouldn't really exist. It's an artifact of the
279 // fact that we fail to encode a few instructions properly for Thumb.
280 MI.clear();
281 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000282 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000283 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000284 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 }
286
287 // VFP and NEON instructions, similarly, are shared between ARM
288 // and Thumb modes.
289 MI.clear();
290 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000291 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000292 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000293 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000294 }
295
296 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000297 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000298 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000299 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000300 // Add a fake predicate operand, because we share these instruction
301 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000302 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
303 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000304 }
305
306 MI.clear();
307 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000308 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000309 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000310 // Add a fake predicate operand, because we share these instruction
311 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000312 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
313 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000314 }
315
316 MI.clear();
317 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000318 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000319 Size = 4;
320 // Add a fake predicate operand, because we share these instruction
321 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000322 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
323 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324 }
325
326 MI.clear();
327
Owen Anderson83e3f672011-08-17 17:44:15 +0000328 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000329}
330
331namespace llvm {
332extern MCInstrDesc ARMInsts[];
333}
334
335// Thumb1 instructions don't have explicit S bits. Rather, they
336// implicitly set CPSR. Since it's not represented in the encoding, the
337// auto-generated decoder won't inject the CPSR operand. We need to fix
338// that as a post-pass.
339static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
340 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000341 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000343 for (unsigned i = 0; i < NumOps; ++i, ++I) {
344 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000345 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000346 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
348 return;
349 }
350 }
351
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000352 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353}
354
355// Most Thumb instructions don't have explicit predicates in the
356// encoding, but rather get their predicates from IT context. We need
357// to fix up the predicate operands using this context information as a
358// post-pass.
359void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
360 // A few instructions actually have predicates encoded in them. Don't
361 // try to overwrite it if we're seeing one of those.
362 switch (MI.getOpcode()) {
363 case ARM::tBcc:
364 case ARM::t2Bcc:
365 return;
366 default:
367 break;
368 }
369
370 // If we're in an IT block, base the predicate on that. Otherwise,
371 // assume a predicate of AL.
372 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000373 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000374 CC = ITBlock.back();
375 ITBlock.pop_back();
376 } else
377 CC = ARMCC::AL;
378
379 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000380 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000381 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000382 for (unsigned i = 0; i < NumOps; ++i, ++I) {
383 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 if (OpInfo[i].isPredicate()) {
385 I = MI.insert(I, MCOperand::CreateImm(CC));
386 ++I;
387 if (CC == ARMCC::AL)
388 MI.insert(I, MCOperand::CreateReg(0));
389 else
390 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
391 return;
392 }
393 }
394
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000395 I = MI.insert(I, MCOperand::CreateImm(CC));
396 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000398 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000399 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000400 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000401}
402
403// Thumb VFP instructions are a special case. Because we share their
404// encodings between ARM and Thumb modes, and they are predicable in ARM
405// mode, the auto-generated decoder will give them an (incorrect)
406// predicate operand. We need to rewrite these operands based on the IT
407// context as a post-pass.
408void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
409 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000410 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000411 CC = ITBlock.back();
412 ITBlock.pop_back();
413 } else
414 CC = ARMCC::AL;
415
416 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
417 MCInst::iterator I = MI.begin();
Owen Anderson10cbaab2011-08-10 17:36:48 +0000418 for (unsigned i = 0, e = MI.size(); i < e; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000419 if (OpInfo[i].isPredicate() ) {
420 I->setImm(CC);
421 ++I;
422 if (CC == ARMCC::AL)
423 I->setReg(0);
424 else
425 I->setReg(ARM::CPSR);
426 return;
427 }
428 }
429}
430
Owen Anderson83e3f672011-08-17 17:44:15 +0000431DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
432 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000433 uint64_t Address,
434 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000435 uint8_t bytes[4];
436
437 // We want to read exactly 2 bytes of data.
438 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000439 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440
441 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000442 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
443 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000444 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000445 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000446 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000447 }
448
449 MI.clear();
450 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
451 if (result) {
452 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000453 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000454 AddThumbPredicate(MI);
455 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000456 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000457 }
458
459 MI.clear();
460 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000461 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 Size = 2;
463 AddThumbPredicate(MI);
464
465 // If we find an IT instruction, we need to parse its condition
466 // code and mask operands so that we can apply them correctly
467 // to the subsequent instructions.
468 if (MI.getOpcode() == ARM::t2IT) {
469 unsigned firstcond = MI.getOperand(0).getImm();
470 uint32_t mask = MI.getOperand(1).getImm();
471 unsigned zeros = CountTrailingZeros_32(mask);
472 mask >>= zeros+1;
473
474 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
475 if (firstcond ^ (mask & 1))
476 ITBlock.push_back(firstcond ^ 1);
477 else
478 ITBlock.push_back(firstcond);
479 mask >>= 1;
480 }
481 ITBlock.push_back(firstcond);
482 }
483
Owen Anderson83e3f672011-08-17 17:44:15 +0000484 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485 }
486
487 // We want to read exactly 4 bytes of data.
488 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000489 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000490
491 uint32_t insn32 = (bytes[3] << 8) |
492 (bytes[2] << 0) |
493 (bytes[1] << 24) |
494 (bytes[0] << 16);
495 MI.clear();
496 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000497 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000498 Size = 4;
499 bool InITBlock = ITBlock.size();
500 AddThumbPredicate(MI);
501 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000502 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000503 }
504
505 MI.clear();
506 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000507 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000508 Size = 4;
509 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000510 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000511 }
512
513 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000514 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000515 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000516 Size = 4;
517 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000518 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000519 }
520
521 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000522 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000523 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000524 Size = 4;
525 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000527 }
528
529 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000530 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000531 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000532 Size = 4;
533 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000534 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000535 }
536
537 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
538 MI.clear();
539 uint32_t NEONLdStInsn = insn32;
540 NEONLdStInsn &= 0xF0FFFFFF;
541 NEONLdStInsn |= 0x04000000;
542 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000543 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000544 Size = 4;
545 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000546 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000547 }
548 }
549
Owen Anderson8533eba2011-08-10 19:01:10 +0000550 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000551 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000552 uint32_t NEONDataInsn = insn32;
553 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
554 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
555 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
556 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000557 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000558 Size = 4;
559 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000560 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000561 }
562 }
563
Owen Anderson83e3f672011-08-17 17:44:15 +0000564 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000565}
566
567
568extern "C" void LLVMInitializeARMDisassembler() {
569 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
570 createARMDisassembler);
571 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
572 createThumbDisassembler);
573}
574
575static const unsigned GPRDecoderTable[] = {
576 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
577 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
578 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
579 ARM::R12, ARM::SP, ARM::LR, ARM::PC
580};
581
Owen Anderson83e3f672011-08-17 17:44:15 +0000582static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000583 uint64_t Address, const void *Decoder) {
584 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000585 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000586
587 unsigned Register = GPRDecoderTable[RegNo];
588 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000589 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000590}
591
Jim Grosbachc4057822011-08-17 21:58:18 +0000592static DecodeStatus
593DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
594 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000595 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000596 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
597}
598
Owen Anderson83e3f672011-08-17 17:44:15 +0000599static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000600 uint64_t Address, const void *Decoder) {
601 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000602 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000603 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
604}
605
Owen Anderson83e3f672011-08-17 17:44:15 +0000606static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000607 uint64_t Address, const void *Decoder) {
608 unsigned Register = 0;
609 switch (RegNo) {
610 case 0:
611 Register = ARM::R0;
612 break;
613 case 1:
614 Register = ARM::R1;
615 break;
616 case 2:
617 Register = ARM::R2;
618 break;
619 case 3:
620 Register = ARM::R3;
621 break;
622 case 9:
623 Register = ARM::R9;
624 break;
625 case 12:
626 Register = ARM::R12;
627 break;
628 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000629 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000630 }
631
632 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000633 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000634}
635
Owen Anderson83e3f672011-08-17 17:44:15 +0000636static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000637 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000638 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000639 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
640}
641
Jim Grosbachc4057822011-08-17 21:58:18 +0000642static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000643 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
644 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
645 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
646 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
647 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
648 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
649 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
650 ARM::S28, ARM::S29, ARM::S30, ARM::S31
651};
652
Owen Anderson83e3f672011-08-17 17:44:15 +0000653static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000654 uint64_t Address, const void *Decoder) {
655 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000656 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000657
658 unsigned Register = SPRDecoderTable[RegNo];
659 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000660 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000661}
662
Jim Grosbachc4057822011-08-17 21:58:18 +0000663static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000664 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
665 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
666 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
667 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
668 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
669 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
670 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
671 ARM::D28, ARM::D29, ARM::D30, ARM::D31
672};
673
Owen Anderson83e3f672011-08-17 17:44:15 +0000674static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000675 uint64_t Address, const void *Decoder) {
676 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000677 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000678
679 unsigned Register = DPRDecoderTable[RegNo];
680 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000681 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000682}
683
Owen Anderson83e3f672011-08-17 17:44:15 +0000684static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000685 uint64_t Address, const void *Decoder) {
686 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000687 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000688 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
689}
690
Jim Grosbachc4057822011-08-17 21:58:18 +0000691static DecodeStatus
692DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
693 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000694 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000695 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000696 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
697}
698
Jim Grosbachc4057822011-08-17 21:58:18 +0000699static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000700 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
701 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
702 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
703 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
704};
705
706
Owen Anderson83e3f672011-08-17 17:44:15 +0000707static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000708 uint64_t Address, const void *Decoder) {
709 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000710 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711 RegNo >>= 1;
712
713 unsigned Register = QPRDecoderTable[RegNo];
714 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000715 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000716}
717
Owen Anderson83e3f672011-08-17 17:44:15 +0000718static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000720 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000721 // AL predicate is not allowed on Thumb1 branches.
722 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000723 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000724 Inst.addOperand(MCOperand::CreateImm(Val));
725 if (Val == ARMCC::AL) {
726 Inst.addOperand(MCOperand::CreateReg(0));
727 } else
728 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000729 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000730}
731
Owen Anderson83e3f672011-08-17 17:44:15 +0000732static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000733 uint64_t Address, const void *Decoder) {
734 if (Val)
735 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
736 else
737 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000738 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000739}
740
Owen Anderson83e3f672011-08-17 17:44:15 +0000741static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000742 uint64_t Address, const void *Decoder) {
743 uint32_t imm = Val & 0xFF;
744 uint32_t rot = (Val & 0xF00) >> 7;
745 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
746 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000747 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000748}
749
Owen Anderson83e3f672011-08-17 17:44:15 +0000750static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000751 uint64_t Address, const void *Decoder) {
752 Val <<= 2;
753 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000754 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755}
756
Owen Anderson83e3f672011-08-17 17:44:15 +0000757static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000758 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000759 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760
761 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
762 unsigned type = fieldFromInstruction32(Val, 5, 2);
763 unsigned imm = fieldFromInstruction32(Val, 7, 5);
764
765 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000766 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000767
768 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
769 switch (type) {
770 case 0:
771 Shift = ARM_AM::lsl;
772 break;
773 case 1:
774 Shift = ARM_AM::lsr;
775 break;
776 case 2:
777 Shift = ARM_AM::asr;
778 break;
779 case 3:
780 Shift = ARM_AM::ror;
781 break;
782 }
783
784 if (Shift == ARM_AM::ror && imm == 0)
785 Shift = ARM_AM::rrx;
786
787 unsigned Op = Shift | (imm << 3);
788 Inst.addOperand(MCOperand::CreateImm(Op));
789
Owen Anderson83e3f672011-08-17 17:44:15 +0000790 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000791}
792
Owen Anderson83e3f672011-08-17 17:44:15 +0000793static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000794 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000795 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000796
797 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
798 unsigned type = fieldFromInstruction32(Val, 5, 2);
799 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
800
801 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000802 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
803 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000804
805 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
806 switch (type) {
807 case 0:
808 Shift = ARM_AM::lsl;
809 break;
810 case 1:
811 Shift = ARM_AM::lsr;
812 break;
813 case 2:
814 Shift = ARM_AM::asr;
815 break;
816 case 3:
817 Shift = ARM_AM::ror;
818 break;
819 }
820
821 Inst.addOperand(MCOperand::CreateImm(Shift));
822
Owen Anderson83e3f672011-08-17 17:44:15 +0000823 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000824}
825
Owen Anderson83e3f672011-08-17 17:44:15 +0000826static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000828 DecodeStatus S = Success;
829
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000830 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000831 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000832 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000833 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000834 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000835 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000836 }
837
Owen Anderson83e3f672011-08-17 17:44:15 +0000838 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000839}
840
Owen Anderson83e3f672011-08-17 17:44:15 +0000841static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000842 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000843 DecodeStatus S = Success;
844
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000845 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
846 unsigned regs = Val & 0xFF;
847
Owen Anderson83e3f672011-08-17 17:44:15 +0000848 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000849 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000850 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000851 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000852
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000854}
855
Owen Anderson83e3f672011-08-17 17:44:15 +0000856static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000857 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000858 DecodeStatus S = Success;
859
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
861 unsigned regs = (Val & 0xFF) / 2;
862
Owen Anderson83e3f672011-08-17 17:44:15 +0000863 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000864 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000865 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000866 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000867
Owen Anderson83e3f672011-08-17 17:44:15 +0000868 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000869}
870
Owen Anderson83e3f672011-08-17 17:44:15 +0000871static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000872 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000873 // This operand encodes a mask of contiguous zeros between a specified MSB
874 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
875 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000876 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000877 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000878 unsigned msb = fieldFromInstruction32(Val, 5, 5);
879 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
880 uint32_t msb_mask = (1 << (msb+1)) - 1;
881 uint32_t lsb_mask = (1 << lsb) - 1;
882 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000883 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000884}
885
Owen Anderson83e3f672011-08-17 17:44:15 +0000886static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000887 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000888 DecodeStatus S = Success;
889
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000890 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
891 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
892 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
893 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
894 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
895 unsigned U = fieldFromInstruction32(Insn, 23, 1);
896
897 switch (Inst.getOpcode()) {
898 case ARM::LDC_OFFSET:
899 case ARM::LDC_PRE:
900 case ARM::LDC_POST:
901 case ARM::LDC_OPTION:
902 case ARM::LDCL_OFFSET:
903 case ARM::LDCL_PRE:
904 case ARM::LDCL_POST:
905 case ARM::LDCL_OPTION:
906 case ARM::STC_OFFSET:
907 case ARM::STC_PRE:
908 case ARM::STC_POST:
909 case ARM::STC_OPTION:
910 case ARM::STCL_OFFSET:
911 case ARM::STCL_PRE:
912 case ARM::STCL_POST:
913 case ARM::STCL_OPTION:
914 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000915 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000916 break;
917 default:
918 break;
919 }
920
921 Inst.addOperand(MCOperand::CreateImm(coproc));
922 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000923 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000924 switch (Inst.getOpcode()) {
925 case ARM::LDC_OPTION:
926 case ARM::LDCL_OPTION:
927 case ARM::LDC2_OPTION:
928 case ARM::LDC2L_OPTION:
929 case ARM::STC_OPTION:
930 case ARM::STCL_OPTION:
931 case ARM::STC2_OPTION:
932 case ARM::STC2L_OPTION:
933 case ARM::LDCL_POST:
934 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000935 case ARM::LDC2L_POST:
936 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000937 break;
938 default:
939 Inst.addOperand(MCOperand::CreateReg(0));
940 break;
941 }
942
943 unsigned P = fieldFromInstruction32(Insn, 24, 1);
944 unsigned W = fieldFromInstruction32(Insn, 21, 1);
945
946 bool writeback = (P == 0) || (W == 1);
947 unsigned idx_mode = 0;
948 if (P && writeback)
949 idx_mode = ARMII::IndexModePre;
950 else if (!P && writeback)
951 idx_mode = ARMII::IndexModePost;
952
953 switch (Inst.getOpcode()) {
954 case ARM::LDCL_POST:
955 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000956 case ARM::LDC2L_POST:
957 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000958 imm |= U << 8;
959 case ARM::LDC_OPTION:
960 case ARM::LDCL_OPTION:
961 case ARM::LDC2_OPTION:
962 case ARM::LDC2L_OPTION:
963 case ARM::STC_OPTION:
964 case ARM::STCL_OPTION:
965 case ARM::STC2_OPTION:
966 case ARM::STC2L_OPTION:
967 Inst.addOperand(MCOperand::CreateImm(imm));
968 break;
969 default:
970 if (U)
971 Inst.addOperand(MCOperand::CreateImm(
972 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
973 else
974 Inst.addOperand(MCOperand::CreateImm(
975 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
976 break;
977 }
978
979 switch (Inst.getOpcode()) {
980 case ARM::LDC_OFFSET:
981 case ARM::LDC_PRE:
982 case ARM::LDC_POST:
983 case ARM::LDC_OPTION:
984 case ARM::LDCL_OFFSET:
985 case ARM::LDCL_PRE:
986 case ARM::LDCL_POST:
987 case ARM::LDCL_OPTION:
988 case ARM::STC_OFFSET:
989 case ARM::STC_PRE:
990 case ARM::STC_POST:
991 case ARM::STC_OPTION:
992 case ARM::STCL_OFFSET:
993 case ARM::STCL_PRE:
994 case ARM::STCL_POST:
995 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +0000996 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000997 break;
998 default:
999 break;
1000 }
1001
Owen Anderson83e3f672011-08-17 17:44:15 +00001002 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001003}
1004
Jim Grosbachc4057822011-08-17 21:58:18 +00001005static DecodeStatus
1006DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1007 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001008 DecodeStatus S = Success;
1009
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001010 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1011 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1012 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1013 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1014 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1015 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1016 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1017 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1018
1019 // On stores, the writeback operand precedes Rt.
1020 switch (Inst.getOpcode()) {
1021 case ARM::STR_POST_IMM:
1022 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001023 case ARM::STRB_POST_IMM:
1024 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001025 case ARM::STRT_POST_REG:
1026 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001027 case ARM::STRBT_POST_REG:
1028 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001029 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001030 break;
1031 default:
1032 break;
1033 }
1034
Owen Anderson83e3f672011-08-17 17:44:15 +00001035 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001036
1037 // On loads, the writeback operand comes after Rt.
1038 switch (Inst.getOpcode()) {
1039 case ARM::LDR_POST_IMM:
1040 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001041 case ARM::LDRB_POST_IMM:
1042 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001043 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001044 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001045 case ARM::LDRBT_POST_REG:
1046 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001047 case ARM::LDRT_POST_REG:
1048 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001049 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001050 break;
1051 default:
1052 break;
1053 }
1054
Owen Anderson83e3f672011-08-17 17:44:15 +00001055 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001056
1057 ARM_AM::AddrOpc Op = ARM_AM::add;
1058 if (!fieldFromInstruction32(Insn, 23, 1))
1059 Op = ARM_AM::sub;
1060
1061 bool writeback = (P == 0) || (W == 1);
1062 unsigned idx_mode = 0;
1063 if (P && writeback)
1064 idx_mode = ARMII::IndexModePre;
1065 else if (!P && writeback)
1066 idx_mode = ARMII::IndexModePost;
1067
Owen Anderson83e3f672011-08-17 17:44:15 +00001068 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001069
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001070 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001071 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001072 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1073 switch( fieldFromInstruction32(Insn, 5, 2)) {
1074 case 0:
1075 Opc = ARM_AM::lsl;
1076 break;
1077 case 1:
1078 Opc = ARM_AM::lsr;
1079 break;
1080 case 2:
1081 Opc = ARM_AM::asr;
1082 break;
1083 case 3:
1084 Opc = ARM_AM::ror;
1085 break;
1086 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001087 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001088 }
1089 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1090 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1091
1092 Inst.addOperand(MCOperand::CreateImm(imm));
1093 } else {
1094 Inst.addOperand(MCOperand::CreateReg(0));
1095 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1096 Inst.addOperand(MCOperand::CreateImm(tmp));
1097 }
1098
Owen Anderson83e3f672011-08-17 17:44:15 +00001099 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001100
Owen Anderson83e3f672011-08-17 17:44:15 +00001101 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001102}
1103
Owen Anderson83e3f672011-08-17 17:44:15 +00001104static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001105 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001106 DecodeStatus S = Success;
1107
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001108 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1109 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1110 unsigned type = fieldFromInstruction32(Val, 5, 2);
1111 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1112 unsigned U = fieldFromInstruction32(Val, 12, 1);
1113
Owen Anderson51157d22011-08-09 21:38:14 +00001114 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001115 switch (type) {
1116 case 0:
1117 ShOp = ARM_AM::lsl;
1118 break;
1119 case 1:
1120 ShOp = ARM_AM::lsr;
1121 break;
1122 case 2:
1123 ShOp = ARM_AM::asr;
1124 break;
1125 case 3:
1126 ShOp = ARM_AM::ror;
1127 break;
1128 }
1129
Owen Anderson83e3f672011-08-17 17:44:15 +00001130 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1131 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001132 unsigned shift;
1133 if (U)
1134 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1135 else
1136 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1137 Inst.addOperand(MCOperand::CreateImm(shift));
1138
Owen Anderson83e3f672011-08-17 17:44:15 +00001139 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001140}
1141
Jim Grosbachc4057822011-08-17 21:58:18 +00001142static DecodeStatus
1143DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1144 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001145 DecodeStatus S = Success;
1146
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001147 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1148 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1149 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1150 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1151 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1152 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1153 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1154 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1155 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1156
1157 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001158
1159 // For {LD,ST}RD, Rt must be even, else undefined.
1160 switch (Inst.getOpcode()) {
1161 case ARM::STRD:
1162 case ARM::STRD_PRE:
1163 case ARM::STRD_POST:
1164 case ARM::LDRD:
1165 case ARM::LDRD_PRE:
1166 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001167 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001168 break;
1169 default:
1170 break;
1171 }
1172
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001173 if (writeback) { // Writeback
1174 if (P)
1175 U |= ARMII::IndexModePre << 9;
1176 else
1177 U |= ARMII::IndexModePost << 9;
1178
1179 // On stores, the writeback operand precedes Rt.
1180 switch (Inst.getOpcode()) {
1181 case ARM::STRD:
1182 case ARM::STRD_PRE:
1183 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001184 case ARM::STRH:
1185 case ARM::STRH_PRE:
1186 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001187 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001188 break;
1189 default:
1190 break;
1191 }
1192 }
1193
Owen Anderson83e3f672011-08-17 17:44:15 +00001194 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001195 switch (Inst.getOpcode()) {
1196 case ARM::STRD:
1197 case ARM::STRD_PRE:
1198 case ARM::STRD_POST:
1199 case ARM::LDRD:
1200 case ARM::LDRD_PRE:
1201 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001202 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001203 break;
1204 default:
1205 break;
1206 }
1207
1208 if (writeback) {
1209 // On loads, the writeback operand comes after Rt.
1210 switch (Inst.getOpcode()) {
1211 case ARM::LDRD:
1212 case ARM::LDRD_PRE:
1213 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001214 case ARM::LDRH:
1215 case ARM::LDRH_PRE:
1216 case ARM::LDRH_POST:
1217 case ARM::LDRSH:
1218 case ARM::LDRSH_PRE:
1219 case ARM::LDRSH_POST:
1220 case ARM::LDRSB:
1221 case ARM::LDRSB_PRE:
1222 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001223 case ARM::LDRHTr:
1224 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001225 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001226 break;
1227 default:
1228 break;
1229 }
1230 }
1231
Owen Anderson83e3f672011-08-17 17:44:15 +00001232 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001233
1234 if (type) {
1235 Inst.addOperand(MCOperand::CreateReg(0));
1236 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1237 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001238 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001239 Inst.addOperand(MCOperand::CreateImm(U));
1240 }
1241
Owen Anderson83e3f672011-08-17 17:44:15 +00001242 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001243
Owen Anderson83e3f672011-08-17 17:44:15 +00001244 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001245}
1246
Owen Anderson83e3f672011-08-17 17:44:15 +00001247static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001248 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001249 DecodeStatus S = Success;
1250
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001251 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1252 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1253
1254 switch (mode) {
1255 case 0:
1256 mode = ARM_AM::da;
1257 break;
1258 case 1:
1259 mode = ARM_AM::ia;
1260 break;
1261 case 2:
1262 mode = ARM_AM::db;
1263 break;
1264 case 3:
1265 mode = ARM_AM::ib;
1266 break;
1267 }
1268
1269 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001270 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001271
Owen Anderson83e3f672011-08-17 17:44:15 +00001272 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001273}
1274
Owen Anderson83e3f672011-08-17 17:44:15 +00001275static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001276 unsigned Insn,
1277 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001278 DecodeStatus S = Success;
1279
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001280 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1281 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1282 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1283
1284 if (pred == 0xF) {
1285 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001286 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001287 Inst.setOpcode(ARM::RFEDA);
1288 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001289 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001290 Inst.setOpcode(ARM::RFEDA_UPD);
1291 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001292 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001293 Inst.setOpcode(ARM::RFEDB);
1294 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001295 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001296 Inst.setOpcode(ARM::RFEDB_UPD);
1297 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001298 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001299 Inst.setOpcode(ARM::RFEIA);
1300 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001301 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001302 Inst.setOpcode(ARM::RFEIA_UPD);
1303 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001304 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001305 Inst.setOpcode(ARM::RFEIB);
1306 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001307 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001308 Inst.setOpcode(ARM::RFEIB_UPD);
1309 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001310 case ARM::STMDA:
1311 Inst.setOpcode(ARM::SRSDA);
1312 break;
1313 case ARM::STMDA_UPD:
1314 Inst.setOpcode(ARM::SRSDA_UPD);
1315 break;
1316 case ARM::STMDB:
1317 Inst.setOpcode(ARM::SRSDB);
1318 break;
1319 case ARM::STMDB_UPD:
1320 Inst.setOpcode(ARM::SRSDB_UPD);
1321 break;
1322 case ARM::STMIA:
1323 Inst.setOpcode(ARM::SRSIA);
1324 break;
1325 case ARM::STMIA_UPD:
1326 Inst.setOpcode(ARM::SRSIA_UPD);
1327 break;
1328 case ARM::STMIB:
1329 Inst.setOpcode(ARM::SRSIB);
1330 break;
1331 case ARM::STMIB_UPD:
1332 Inst.setOpcode(ARM::SRSIB_UPD);
1333 break;
1334 default:
1335 CHECK(S, Fail);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001336 }
Owen Anderson846dd952011-08-18 22:31:17 +00001337
1338 // For stores (which become SRS's, the only operand is the mode.
1339 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1340 Inst.addOperand(
1341 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1342 return S;
1343 }
1344
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001345 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1346 }
1347
Owen Anderson83e3f672011-08-17 17:44:15 +00001348 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1349 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1350 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1351 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001352
Owen Anderson83e3f672011-08-17 17:44:15 +00001353 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001354}
1355
Owen Anderson83e3f672011-08-17 17:44:15 +00001356static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001357 uint64_t Address, const void *Decoder) {
1358 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1359 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1360 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1361 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1362
Owen Anderson14090bf2011-08-18 22:11:02 +00001363 DecodeStatus S = Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001364
Owen Anderson14090bf2011-08-18 22:11:02 +00001365 // imod == '01' --> UNPREDICTABLE
1366 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1367 // return failure here. The '01' imod value is unprintable, so there's
1368 // nothing useful we could do even if we returned UNPREDICTABLE.
1369
1370 if (imod == 1) CHECK(S, Fail);
1371
1372 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001373 Inst.setOpcode(ARM::CPS3p);
1374 Inst.addOperand(MCOperand::CreateImm(imod));
1375 Inst.addOperand(MCOperand::CreateImm(iflags));
1376 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001377 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 Inst.setOpcode(ARM::CPS2p);
1379 Inst.addOperand(MCOperand::CreateImm(imod));
1380 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson14090bf2011-08-18 22:11:02 +00001381 if (mode) CHECK(S, Unpredictable);
1382 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001383 Inst.setOpcode(ARM::CPS1p);
1384 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001385 if (iflags) CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001386 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001387 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001388 Inst.setOpcode(ARM::CPS1p);
1389 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001390 CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001391 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001392
Owen Anderson14090bf2011-08-18 22:11:02 +00001393 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001394}
1395
Owen Anderson6153a032011-08-23 17:45:18 +00001396static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
1397 uint64_t Address, const void *Decoder) {
1398 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1399 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1400 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1401 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1402
1403 DecodeStatus S = Success;
1404
1405 // imod == '01' --> UNPREDICTABLE
1406 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1407 // return failure here. The '01' imod value is unprintable, so there's
1408 // nothing useful we could do even if we returned UNPREDICTABLE.
1409
1410 if (imod == 1) CHECK(S, Fail);
1411
1412 if (imod && M) {
1413 Inst.setOpcode(ARM::t2CPS3p);
1414 Inst.addOperand(MCOperand::CreateImm(imod));
1415 Inst.addOperand(MCOperand::CreateImm(iflags));
1416 Inst.addOperand(MCOperand::CreateImm(mode));
1417 } else if (imod && !M) {
1418 Inst.setOpcode(ARM::t2CPS2p);
1419 Inst.addOperand(MCOperand::CreateImm(imod));
1420 Inst.addOperand(MCOperand::CreateImm(iflags));
1421 if (mode) CHECK(S, Unpredictable);
1422 } else if (!imod && M) {
1423 Inst.setOpcode(ARM::t2CPS1p);
1424 Inst.addOperand(MCOperand::CreateImm(mode));
1425 if (iflags) CHECK(S, Unpredictable);
1426 } else {
1427 // imod == '00' && M == '0' --> UNPREDICTABLE
1428 Inst.setOpcode(ARM::t2CPS1p);
1429 Inst.addOperand(MCOperand::CreateImm(mode));
1430 CHECK(S, Unpredictable);
1431 }
1432
1433 return S;
1434}
1435
1436
Owen Anderson83e3f672011-08-17 17:44:15 +00001437static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001439 DecodeStatus S = Success;
1440
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001441 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1442 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1443 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1444 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1445 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1446
1447 if (pred == 0xF)
1448 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1449
Owen Anderson83e3f672011-08-17 17:44:15 +00001450 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1451 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1452 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1453 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001454
Owen Anderson83e3f672011-08-17 17:44:15 +00001455 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001456
Owen Anderson83e3f672011-08-17 17:44:15 +00001457 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001458}
1459
Owen Anderson83e3f672011-08-17 17:44:15 +00001460static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001461 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001462 DecodeStatus S = Success;
1463
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001464 unsigned add = fieldFromInstruction32(Val, 12, 1);
1465 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1466 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1467
Owen Anderson83e3f672011-08-17 17:44:15 +00001468 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001469
1470 if (!add) imm *= -1;
1471 if (imm == 0 && !add) imm = INT32_MIN;
1472 Inst.addOperand(MCOperand::CreateImm(imm));
1473
Owen Anderson83e3f672011-08-17 17:44:15 +00001474 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001475}
1476
Owen Anderson83e3f672011-08-17 17:44:15 +00001477static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001478 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001479 DecodeStatus S = Success;
1480
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001481 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1482 unsigned U = fieldFromInstruction32(Val, 8, 1);
1483 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1484
Owen Anderson83e3f672011-08-17 17:44:15 +00001485 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001486
1487 if (U)
1488 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1489 else
1490 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1491
Owen Anderson83e3f672011-08-17 17:44:15 +00001492 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001493}
1494
Owen Anderson83e3f672011-08-17 17:44:15 +00001495static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001496 uint64_t Address, const void *Decoder) {
1497 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1498}
1499
Jim Grosbachc4057822011-08-17 21:58:18 +00001500static DecodeStatus
1501DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1502 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001503 DecodeStatus S = Success;
1504
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001505 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1506 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1507
1508 if (pred == 0xF) {
1509 Inst.setOpcode(ARM::BLXi);
1510 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001511 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001512 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001513 }
1514
Benjamin Kramer793b8112011-08-09 22:02:50 +00001515 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001516 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001517
Owen Anderson83e3f672011-08-17 17:44:15 +00001518 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001519}
1520
1521
Owen Anderson83e3f672011-08-17 17:44:15 +00001522static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001523 uint64_t Address, const void *Decoder) {
1524 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001525 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001526}
1527
Owen Anderson83e3f672011-08-17 17:44:15 +00001528static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001529 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001530 DecodeStatus S = Success;
1531
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001532 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1533 unsigned align = fieldFromInstruction32(Val, 4, 2);
1534
Owen Anderson83e3f672011-08-17 17:44:15 +00001535 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001536 if (!align)
1537 Inst.addOperand(MCOperand::CreateImm(0));
1538 else
1539 Inst.addOperand(MCOperand::CreateImm(4 << align));
1540
Owen Anderson83e3f672011-08-17 17:44:15 +00001541 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001542}
1543
Owen Anderson83e3f672011-08-17 17:44:15 +00001544static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001545 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001546 DecodeStatus S = Success;
1547
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001548 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1549 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1550 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1551 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1552 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1553 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1554
1555 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001556 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001557
1558 // Second output register
1559 switch (Inst.getOpcode()) {
1560 case ARM::VLD1q8:
1561 case ARM::VLD1q16:
1562 case ARM::VLD1q32:
1563 case ARM::VLD1q64:
1564 case ARM::VLD1q8_UPD:
1565 case ARM::VLD1q16_UPD:
1566 case ARM::VLD1q32_UPD:
1567 case ARM::VLD1q64_UPD:
1568 case ARM::VLD1d8T:
1569 case ARM::VLD1d16T:
1570 case ARM::VLD1d32T:
1571 case ARM::VLD1d64T:
1572 case ARM::VLD1d8T_UPD:
1573 case ARM::VLD1d16T_UPD:
1574 case ARM::VLD1d32T_UPD:
1575 case ARM::VLD1d64T_UPD:
1576 case ARM::VLD1d8Q:
1577 case ARM::VLD1d16Q:
1578 case ARM::VLD1d32Q:
1579 case ARM::VLD1d64Q:
1580 case ARM::VLD1d8Q_UPD:
1581 case ARM::VLD1d16Q_UPD:
1582 case ARM::VLD1d32Q_UPD:
1583 case ARM::VLD1d64Q_UPD:
1584 case ARM::VLD2d8:
1585 case ARM::VLD2d16:
1586 case ARM::VLD2d32:
1587 case ARM::VLD2d8_UPD:
1588 case ARM::VLD2d16_UPD:
1589 case ARM::VLD2d32_UPD:
1590 case ARM::VLD2q8:
1591 case ARM::VLD2q16:
1592 case ARM::VLD2q32:
1593 case ARM::VLD2q8_UPD:
1594 case ARM::VLD2q16_UPD:
1595 case ARM::VLD2q32_UPD:
1596 case ARM::VLD3d8:
1597 case ARM::VLD3d16:
1598 case ARM::VLD3d32:
1599 case ARM::VLD3d8_UPD:
1600 case ARM::VLD3d16_UPD:
1601 case ARM::VLD3d32_UPD:
1602 case ARM::VLD4d8:
1603 case ARM::VLD4d16:
1604 case ARM::VLD4d32:
1605 case ARM::VLD4d8_UPD:
1606 case ARM::VLD4d16_UPD:
1607 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001608 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001609 break;
1610 case ARM::VLD2b8:
1611 case ARM::VLD2b16:
1612 case ARM::VLD2b32:
1613 case ARM::VLD2b8_UPD:
1614 case ARM::VLD2b16_UPD:
1615 case ARM::VLD2b32_UPD:
1616 case ARM::VLD3q8:
1617 case ARM::VLD3q16:
1618 case ARM::VLD3q32:
1619 case ARM::VLD3q8_UPD:
1620 case ARM::VLD3q16_UPD:
1621 case ARM::VLD3q32_UPD:
1622 case ARM::VLD4q8:
1623 case ARM::VLD4q16:
1624 case ARM::VLD4q32:
1625 case ARM::VLD4q8_UPD:
1626 case ARM::VLD4q16_UPD:
1627 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001628 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001629 default:
1630 break;
1631 }
1632
1633 // Third output register
1634 switch(Inst.getOpcode()) {
1635 case ARM::VLD1d8T:
1636 case ARM::VLD1d16T:
1637 case ARM::VLD1d32T:
1638 case ARM::VLD1d64T:
1639 case ARM::VLD1d8T_UPD:
1640 case ARM::VLD1d16T_UPD:
1641 case ARM::VLD1d32T_UPD:
1642 case ARM::VLD1d64T_UPD:
1643 case ARM::VLD1d8Q:
1644 case ARM::VLD1d16Q:
1645 case ARM::VLD1d32Q:
1646 case ARM::VLD1d64Q:
1647 case ARM::VLD1d8Q_UPD:
1648 case ARM::VLD1d16Q_UPD:
1649 case ARM::VLD1d32Q_UPD:
1650 case ARM::VLD1d64Q_UPD:
1651 case ARM::VLD2q8:
1652 case ARM::VLD2q16:
1653 case ARM::VLD2q32:
1654 case ARM::VLD2q8_UPD:
1655 case ARM::VLD2q16_UPD:
1656 case ARM::VLD2q32_UPD:
1657 case ARM::VLD3d8:
1658 case ARM::VLD3d16:
1659 case ARM::VLD3d32:
1660 case ARM::VLD3d8_UPD:
1661 case ARM::VLD3d16_UPD:
1662 case ARM::VLD3d32_UPD:
1663 case ARM::VLD4d8:
1664 case ARM::VLD4d16:
1665 case ARM::VLD4d32:
1666 case ARM::VLD4d8_UPD:
1667 case ARM::VLD4d16_UPD:
1668 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001669 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001670 break;
1671 case ARM::VLD3q8:
1672 case ARM::VLD3q16:
1673 case ARM::VLD3q32:
1674 case ARM::VLD3q8_UPD:
1675 case ARM::VLD3q16_UPD:
1676 case ARM::VLD3q32_UPD:
1677 case ARM::VLD4q8:
1678 case ARM::VLD4q16:
1679 case ARM::VLD4q32:
1680 case ARM::VLD4q8_UPD:
1681 case ARM::VLD4q16_UPD:
1682 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001683 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001684 break;
1685 default:
1686 break;
1687 }
1688
1689 // Fourth output register
1690 switch (Inst.getOpcode()) {
1691 case ARM::VLD1d8Q:
1692 case ARM::VLD1d16Q:
1693 case ARM::VLD1d32Q:
1694 case ARM::VLD1d64Q:
1695 case ARM::VLD1d8Q_UPD:
1696 case ARM::VLD1d16Q_UPD:
1697 case ARM::VLD1d32Q_UPD:
1698 case ARM::VLD1d64Q_UPD:
1699 case ARM::VLD2q8:
1700 case ARM::VLD2q16:
1701 case ARM::VLD2q32:
1702 case ARM::VLD2q8_UPD:
1703 case ARM::VLD2q16_UPD:
1704 case ARM::VLD2q32_UPD:
1705 case ARM::VLD4d8:
1706 case ARM::VLD4d16:
1707 case ARM::VLD4d32:
1708 case ARM::VLD4d8_UPD:
1709 case ARM::VLD4d16_UPD:
1710 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001711 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001712 break;
1713 case ARM::VLD4q8:
1714 case ARM::VLD4q16:
1715 case ARM::VLD4q32:
1716 case ARM::VLD4q8_UPD:
1717 case ARM::VLD4q16_UPD:
1718 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001719 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001720 break;
1721 default:
1722 break;
1723 }
1724
1725 // Writeback operand
1726 switch (Inst.getOpcode()) {
1727 case ARM::VLD1d8_UPD:
1728 case ARM::VLD1d16_UPD:
1729 case ARM::VLD1d32_UPD:
1730 case ARM::VLD1d64_UPD:
1731 case ARM::VLD1q8_UPD:
1732 case ARM::VLD1q16_UPD:
1733 case ARM::VLD1q32_UPD:
1734 case ARM::VLD1q64_UPD:
1735 case ARM::VLD1d8T_UPD:
1736 case ARM::VLD1d16T_UPD:
1737 case ARM::VLD1d32T_UPD:
1738 case ARM::VLD1d64T_UPD:
1739 case ARM::VLD1d8Q_UPD:
1740 case ARM::VLD1d16Q_UPD:
1741 case ARM::VLD1d32Q_UPD:
1742 case ARM::VLD1d64Q_UPD:
1743 case ARM::VLD2d8_UPD:
1744 case ARM::VLD2d16_UPD:
1745 case ARM::VLD2d32_UPD:
1746 case ARM::VLD2q8_UPD:
1747 case ARM::VLD2q16_UPD:
1748 case ARM::VLD2q32_UPD:
1749 case ARM::VLD2b8_UPD:
1750 case ARM::VLD2b16_UPD:
1751 case ARM::VLD2b32_UPD:
1752 case ARM::VLD3d8_UPD:
1753 case ARM::VLD3d16_UPD:
1754 case ARM::VLD3d32_UPD:
1755 case ARM::VLD3q8_UPD:
1756 case ARM::VLD3q16_UPD:
1757 case ARM::VLD3q32_UPD:
1758 case ARM::VLD4d8_UPD:
1759 case ARM::VLD4d16_UPD:
1760 case ARM::VLD4d32_UPD:
1761 case ARM::VLD4q8_UPD:
1762 case ARM::VLD4q16_UPD:
1763 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001764 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001765 break;
1766 default:
1767 break;
1768 }
1769
1770 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001771 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001772
1773 // AddrMode6 Offset (register)
1774 if (Rm == 0xD)
1775 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001776 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001777 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001778 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001779
Owen Anderson83e3f672011-08-17 17:44:15 +00001780 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001781}
1782
Owen Anderson83e3f672011-08-17 17:44:15 +00001783static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001784 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001785 DecodeStatus S = Success;
1786
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001787 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1788 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1789 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1790 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1791 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1792 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1793
1794 // Writeback Operand
1795 switch (Inst.getOpcode()) {
1796 case ARM::VST1d8_UPD:
1797 case ARM::VST1d16_UPD:
1798 case ARM::VST1d32_UPD:
1799 case ARM::VST1d64_UPD:
1800 case ARM::VST1q8_UPD:
1801 case ARM::VST1q16_UPD:
1802 case ARM::VST1q32_UPD:
1803 case ARM::VST1q64_UPD:
1804 case ARM::VST1d8T_UPD:
1805 case ARM::VST1d16T_UPD:
1806 case ARM::VST1d32T_UPD:
1807 case ARM::VST1d64T_UPD:
1808 case ARM::VST1d8Q_UPD:
1809 case ARM::VST1d16Q_UPD:
1810 case ARM::VST1d32Q_UPD:
1811 case ARM::VST1d64Q_UPD:
1812 case ARM::VST2d8_UPD:
1813 case ARM::VST2d16_UPD:
1814 case ARM::VST2d32_UPD:
1815 case ARM::VST2q8_UPD:
1816 case ARM::VST2q16_UPD:
1817 case ARM::VST2q32_UPD:
1818 case ARM::VST2b8_UPD:
1819 case ARM::VST2b16_UPD:
1820 case ARM::VST2b32_UPD:
1821 case ARM::VST3d8_UPD:
1822 case ARM::VST3d16_UPD:
1823 case ARM::VST3d32_UPD:
1824 case ARM::VST3q8_UPD:
1825 case ARM::VST3q16_UPD:
1826 case ARM::VST3q32_UPD:
1827 case ARM::VST4d8_UPD:
1828 case ARM::VST4d16_UPD:
1829 case ARM::VST4d32_UPD:
1830 case ARM::VST4q8_UPD:
1831 case ARM::VST4q16_UPD:
1832 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001833 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001834 break;
1835 default:
1836 break;
1837 }
1838
1839 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001840 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001841
1842 // AddrMode6 Offset (register)
1843 if (Rm == 0xD)
1844 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001845 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001846 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001847 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001848
1849 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001850 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001851
1852 // Second input register
1853 switch (Inst.getOpcode()) {
1854 case ARM::VST1q8:
1855 case ARM::VST1q16:
1856 case ARM::VST1q32:
1857 case ARM::VST1q64:
1858 case ARM::VST1q8_UPD:
1859 case ARM::VST1q16_UPD:
1860 case ARM::VST1q32_UPD:
1861 case ARM::VST1q64_UPD:
1862 case ARM::VST1d8T:
1863 case ARM::VST1d16T:
1864 case ARM::VST1d32T:
1865 case ARM::VST1d64T:
1866 case ARM::VST1d8T_UPD:
1867 case ARM::VST1d16T_UPD:
1868 case ARM::VST1d32T_UPD:
1869 case ARM::VST1d64T_UPD:
1870 case ARM::VST1d8Q:
1871 case ARM::VST1d16Q:
1872 case ARM::VST1d32Q:
1873 case ARM::VST1d64Q:
1874 case ARM::VST1d8Q_UPD:
1875 case ARM::VST1d16Q_UPD:
1876 case ARM::VST1d32Q_UPD:
1877 case ARM::VST1d64Q_UPD:
1878 case ARM::VST2d8:
1879 case ARM::VST2d16:
1880 case ARM::VST2d32:
1881 case ARM::VST2d8_UPD:
1882 case ARM::VST2d16_UPD:
1883 case ARM::VST2d32_UPD:
1884 case ARM::VST2q8:
1885 case ARM::VST2q16:
1886 case ARM::VST2q32:
1887 case ARM::VST2q8_UPD:
1888 case ARM::VST2q16_UPD:
1889 case ARM::VST2q32_UPD:
1890 case ARM::VST3d8:
1891 case ARM::VST3d16:
1892 case ARM::VST3d32:
1893 case ARM::VST3d8_UPD:
1894 case ARM::VST3d16_UPD:
1895 case ARM::VST3d32_UPD:
1896 case ARM::VST4d8:
1897 case ARM::VST4d16:
1898 case ARM::VST4d32:
1899 case ARM::VST4d8_UPD:
1900 case ARM::VST4d16_UPD:
1901 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001902 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001903 break;
1904 case ARM::VST2b8:
1905 case ARM::VST2b16:
1906 case ARM::VST2b32:
1907 case ARM::VST2b8_UPD:
1908 case ARM::VST2b16_UPD:
1909 case ARM::VST2b32_UPD:
1910 case ARM::VST3q8:
1911 case ARM::VST3q16:
1912 case ARM::VST3q32:
1913 case ARM::VST3q8_UPD:
1914 case ARM::VST3q16_UPD:
1915 case ARM::VST3q32_UPD:
1916 case ARM::VST4q8:
1917 case ARM::VST4q16:
1918 case ARM::VST4q32:
1919 case ARM::VST4q8_UPD:
1920 case ARM::VST4q16_UPD:
1921 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001922 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001923 break;
1924 default:
1925 break;
1926 }
1927
1928 // Third input register
1929 switch (Inst.getOpcode()) {
1930 case ARM::VST1d8T:
1931 case ARM::VST1d16T:
1932 case ARM::VST1d32T:
1933 case ARM::VST1d64T:
1934 case ARM::VST1d8T_UPD:
1935 case ARM::VST1d16T_UPD:
1936 case ARM::VST1d32T_UPD:
1937 case ARM::VST1d64T_UPD:
1938 case ARM::VST1d8Q:
1939 case ARM::VST1d16Q:
1940 case ARM::VST1d32Q:
1941 case ARM::VST1d64Q:
1942 case ARM::VST1d8Q_UPD:
1943 case ARM::VST1d16Q_UPD:
1944 case ARM::VST1d32Q_UPD:
1945 case ARM::VST1d64Q_UPD:
1946 case ARM::VST2q8:
1947 case ARM::VST2q16:
1948 case ARM::VST2q32:
1949 case ARM::VST2q8_UPD:
1950 case ARM::VST2q16_UPD:
1951 case ARM::VST2q32_UPD:
1952 case ARM::VST3d8:
1953 case ARM::VST3d16:
1954 case ARM::VST3d32:
1955 case ARM::VST3d8_UPD:
1956 case ARM::VST3d16_UPD:
1957 case ARM::VST3d32_UPD:
1958 case ARM::VST4d8:
1959 case ARM::VST4d16:
1960 case ARM::VST4d32:
1961 case ARM::VST4d8_UPD:
1962 case ARM::VST4d16_UPD:
1963 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001964 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001965 break;
1966 case ARM::VST3q8:
1967 case ARM::VST3q16:
1968 case ARM::VST3q32:
1969 case ARM::VST3q8_UPD:
1970 case ARM::VST3q16_UPD:
1971 case ARM::VST3q32_UPD:
1972 case ARM::VST4q8:
1973 case ARM::VST4q16:
1974 case ARM::VST4q32:
1975 case ARM::VST4q8_UPD:
1976 case ARM::VST4q16_UPD:
1977 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001978 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001979 break;
1980 default:
1981 break;
1982 }
1983
1984 // Fourth input register
1985 switch (Inst.getOpcode()) {
1986 case ARM::VST1d8Q:
1987 case ARM::VST1d16Q:
1988 case ARM::VST1d32Q:
1989 case ARM::VST1d64Q:
1990 case ARM::VST1d8Q_UPD:
1991 case ARM::VST1d16Q_UPD:
1992 case ARM::VST1d32Q_UPD:
1993 case ARM::VST1d64Q_UPD:
1994 case ARM::VST2q8:
1995 case ARM::VST2q16:
1996 case ARM::VST2q32:
1997 case ARM::VST2q8_UPD:
1998 case ARM::VST2q16_UPD:
1999 case ARM::VST2q32_UPD:
2000 case ARM::VST4d8:
2001 case ARM::VST4d16:
2002 case ARM::VST4d32:
2003 case ARM::VST4d8_UPD:
2004 case ARM::VST4d16_UPD:
2005 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00002006 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002007 break;
2008 case ARM::VST4q8:
2009 case ARM::VST4q16:
2010 case ARM::VST4q32:
2011 case ARM::VST4q8_UPD:
2012 case ARM::VST4q16_UPD:
2013 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00002014 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002015 break;
2016 default:
2017 break;
2018 }
2019
Owen Anderson83e3f672011-08-17 17:44:15 +00002020 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002021}
2022
Owen Anderson83e3f672011-08-17 17:44:15 +00002023static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002024 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002025 DecodeStatus S = Success;
2026
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002027 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2028 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2029 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2030 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2031 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2032 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2033 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2034
2035 align *= (1 << size);
2036
Owen Anderson83e3f672011-08-17 17:44:15 +00002037 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002038 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002039 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002040 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002041 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002042 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002043 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002044
Owen Anderson83e3f672011-08-17 17:44:15 +00002045 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002046 Inst.addOperand(MCOperand::CreateImm(align));
2047
2048 if (Rm == 0xD)
2049 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002050 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002051 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002052 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002053
Owen Anderson83e3f672011-08-17 17:44:15 +00002054 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002055}
2056
Owen Anderson83e3f672011-08-17 17:44:15 +00002057static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002058 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002059 DecodeStatus S = Success;
2060
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002061 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2062 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2063 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2064 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2065 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2066 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2067 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2068 align *= 2*size;
2069
Owen Anderson83e3f672011-08-17 17:44:15 +00002070 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2071 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002072 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002073 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002074 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002075
Owen Anderson83e3f672011-08-17 17:44:15 +00002076 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002077 Inst.addOperand(MCOperand::CreateImm(align));
2078
2079 if (Rm == 0xD)
2080 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002081 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002082 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002083 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002084
Owen Anderson83e3f672011-08-17 17:44:15 +00002085 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002086}
2087
Owen Anderson83e3f672011-08-17 17:44:15 +00002088static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002089 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002090 DecodeStatus S = Success;
2091
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002092 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2093 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2094 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2095 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2096 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2097
Owen Anderson83e3f672011-08-17 17:44:15 +00002098 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2099 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2100 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002101 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002102 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002103 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002104
Owen Anderson83e3f672011-08-17 17:44:15 +00002105 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002106 Inst.addOperand(MCOperand::CreateImm(0));
2107
2108 if (Rm == 0xD)
2109 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002110 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002111 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002112 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002113
Owen Anderson83e3f672011-08-17 17:44:15 +00002114 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002115}
2116
Owen Anderson83e3f672011-08-17 17:44:15 +00002117static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002118 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002119 DecodeStatus S = Success;
2120
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002121 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2122 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2123 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2124 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2125 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2126 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2127 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2128
2129 if (size == 0x3) {
2130 size = 4;
2131 align = 16;
2132 } else {
2133 if (size == 2) {
2134 size = 1 << size;
2135 align *= 8;
2136 } else {
2137 size = 1 << size;
2138 align *= 4*size;
2139 }
2140 }
2141
Owen Anderson83e3f672011-08-17 17:44:15 +00002142 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2143 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2144 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2145 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002146 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002147 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002148 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002149
Owen Anderson83e3f672011-08-17 17:44:15 +00002150 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002151 Inst.addOperand(MCOperand::CreateImm(align));
2152
2153 if (Rm == 0xD)
2154 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002155 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002156 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002157 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002158
Owen Anderson83e3f672011-08-17 17:44:15 +00002159 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002160}
2161
Jim Grosbachc4057822011-08-17 21:58:18 +00002162static DecodeStatus
2163DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2164 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002165 DecodeStatus S = Success;
2166
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002167 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2168 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2169 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2170 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2171 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2172 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2173 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2174 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2175
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002176 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002177 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002178 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002179 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002180 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002181
2182 Inst.addOperand(MCOperand::CreateImm(imm));
2183
2184 switch (Inst.getOpcode()) {
2185 case ARM::VORRiv4i16:
2186 case ARM::VORRiv2i32:
2187 case ARM::VBICiv4i16:
2188 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002189 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002190 break;
2191 case ARM::VORRiv8i16:
2192 case ARM::VORRiv4i32:
2193 case ARM::VBICiv8i16:
2194 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002195 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002196 break;
2197 default:
2198 break;
2199 }
2200
Owen Anderson83e3f672011-08-17 17:44:15 +00002201 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002202}
2203
Owen Anderson83e3f672011-08-17 17:44:15 +00002204static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002205 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002206 DecodeStatus S = Success;
2207
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002208 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2209 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2210 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2211 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2212 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2213
Owen Anderson83e3f672011-08-17 17:44:15 +00002214 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2215 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002216 Inst.addOperand(MCOperand::CreateImm(8 << size));
2217
Owen Anderson83e3f672011-08-17 17:44:15 +00002218 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002219}
2220
Owen Anderson83e3f672011-08-17 17:44:15 +00002221static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002222 uint64_t Address, const void *Decoder) {
2223 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002224 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002225}
2226
Owen Anderson83e3f672011-08-17 17:44:15 +00002227static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002228 uint64_t Address, const void *Decoder) {
2229 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002230 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002231}
2232
Owen Anderson83e3f672011-08-17 17:44:15 +00002233static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002234 uint64_t Address, const void *Decoder) {
2235 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002236 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002237}
2238
Owen Anderson83e3f672011-08-17 17:44:15 +00002239static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002240 uint64_t Address, const void *Decoder) {
2241 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002242 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002243}
2244
Owen Anderson83e3f672011-08-17 17:44:15 +00002245static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002246 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002247 DecodeStatus S = Success;
2248
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002249 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2250 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2251 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2252 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2253 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2254 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2255 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2256 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2257
Owen Anderson83e3f672011-08-17 17:44:15 +00002258 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002259 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002260 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002261 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002262
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002263 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002264 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002265 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002266
Owen Anderson83e3f672011-08-17 17:44:15 +00002267 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002268
Owen Anderson83e3f672011-08-17 17:44:15 +00002269 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002270}
2271
Owen Anderson83e3f672011-08-17 17:44:15 +00002272static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002273 uint64_t Address, const void *Decoder) {
2274 // The immediate needs to be a fully instantiated float. However, the
2275 // auto-generated decoder is only able to fill in some of the bits
2276 // necessary. For instance, the 'b' bit is replicated multiple times,
2277 // and is even present in inverted form in one bit. We do a little
2278 // binary parsing here to fill in those missing bits, and then
2279 // reinterpret it all as a float.
2280 union {
2281 uint32_t integer;
2282 float fp;
2283 } fp_conv;
2284
2285 fp_conv.integer = Val;
2286 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2287 fp_conv.integer |= b << 26;
2288 fp_conv.integer |= b << 27;
2289 fp_conv.integer |= b << 28;
2290 fp_conv.integer |= b << 29;
2291 fp_conv.integer |= (~b & 0x1) << 30;
2292
2293 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002294 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002295}
2296
Owen Anderson83e3f672011-08-17 17:44:15 +00002297static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002298 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002299 DecodeStatus S = Success;
2300
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2302 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2303
Owen Anderson83e3f672011-08-17 17:44:15 +00002304 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002305
2306 if (Inst.getOpcode() == ARM::tADR)
2307 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2308 else if (Inst.getOpcode() == ARM::tADDrSPi)
2309 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2310 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002311 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002312
2313 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002314 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002315}
2316
Owen Anderson83e3f672011-08-17 17:44:15 +00002317static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002318 uint64_t Address, const void *Decoder) {
2319 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002320 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002321}
2322
Owen Anderson83e3f672011-08-17 17:44:15 +00002323static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002324 uint64_t Address, const void *Decoder) {
2325 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002326 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002327}
2328
Owen Anderson83e3f672011-08-17 17:44:15 +00002329static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002330 uint64_t Address, const void *Decoder) {
2331 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002332 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002333}
2334
Owen Anderson83e3f672011-08-17 17:44:15 +00002335static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002336 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002337 DecodeStatus S = Success;
2338
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002339 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2340 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2341
Owen Anderson83e3f672011-08-17 17:44:15 +00002342 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2343 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002344
Owen Anderson83e3f672011-08-17 17:44:15 +00002345 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002346}
2347
Owen Anderson83e3f672011-08-17 17:44:15 +00002348static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002350 DecodeStatus S = Success;
2351
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2353 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2354
Owen Anderson83e3f672011-08-17 17:44:15 +00002355 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002356 Inst.addOperand(MCOperand::CreateImm(imm));
2357
Owen Anderson83e3f672011-08-17 17:44:15 +00002358 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002359}
2360
Owen Anderson83e3f672011-08-17 17:44:15 +00002361static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002362 uint64_t Address, const void *Decoder) {
2363 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2364
Owen Anderson83e3f672011-08-17 17:44:15 +00002365 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002366}
2367
Owen Anderson83e3f672011-08-17 17:44:15 +00002368static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002369 uint64_t Address, const void *Decoder) {
2370 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002371 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002372
Owen Anderson83e3f672011-08-17 17:44:15 +00002373 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002374}
2375
Owen Anderson83e3f672011-08-17 17:44:15 +00002376static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002377 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002378 DecodeStatus S = Success;
2379
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002380 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2381 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2382 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2383
Owen Anderson83e3f672011-08-17 17:44:15 +00002384 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2385 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002386 Inst.addOperand(MCOperand::CreateImm(imm));
2387
Owen Anderson83e3f672011-08-17 17:44:15 +00002388 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002389}
2390
Owen Anderson83e3f672011-08-17 17:44:15 +00002391static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002392 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002393 DecodeStatus S = Success;
2394
Owen Anderson82265a22011-08-23 17:51:38 +00002395 switch (Inst.getOpcode()) {
2396 case ARM::t2PLDs:
2397 case ARM::t2PLDWs:
2398 case ARM::t2PLIs:
2399 break;
2400 default: {
2401 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2402 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2403 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002404 }
2405
2406 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2407 if (Rn == 0xF) {
2408 switch (Inst.getOpcode()) {
2409 case ARM::t2LDRBs:
2410 Inst.setOpcode(ARM::t2LDRBpci);
2411 break;
2412 case ARM::t2LDRHs:
2413 Inst.setOpcode(ARM::t2LDRHpci);
2414 break;
2415 case ARM::t2LDRSHs:
2416 Inst.setOpcode(ARM::t2LDRSHpci);
2417 break;
2418 case ARM::t2LDRSBs:
2419 Inst.setOpcode(ARM::t2LDRSBpci);
2420 break;
2421 case ARM::t2PLDs:
2422 Inst.setOpcode(ARM::t2PLDi12);
2423 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2424 break;
2425 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002426 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002427 }
2428
2429 int imm = fieldFromInstruction32(Insn, 0, 12);
2430 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2431 Inst.addOperand(MCOperand::CreateImm(imm));
2432
Owen Anderson83e3f672011-08-17 17:44:15 +00002433 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002434 }
2435
2436 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2437 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2438 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002439 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002440
Owen Anderson83e3f672011-08-17 17:44:15 +00002441 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002442}
2443
Owen Anderson83e3f672011-08-17 17:44:15 +00002444static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002445 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002446 int imm = Val & 0xFF;
2447 if (!(Val & 0x100)) imm *= -1;
2448 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2449
Owen Anderson83e3f672011-08-17 17:44:15 +00002450 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002451}
2452
Owen Anderson83e3f672011-08-17 17:44:15 +00002453static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002454 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002455 DecodeStatus S = Success;
2456
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002457 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2458 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2459
Owen Anderson83e3f672011-08-17 17:44:15 +00002460 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2461 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462
Owen Anderson83e3f672011-08-17 17:44:15 +00002463 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002464}
2465
Owen Anderson83e3f672011-08-17 17:44:15 +00002466static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002467 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002468 int imm = Val & 0xFF;
2469 if (!(Val & 0x100)) imm *= -1;
2470 Inst.addOperand(MCOperand::CreateImm(imm));
2471
Owen Anderson83e3f672011-08-17 17:44:15 +00002472 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002473}
2474
2475
Owen Anderson83e3f672011-08-17 17:44:15 +00002476static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002477 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002478 DecodeStatus S = Success;
2479
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002480 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2481 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2482
2483 // Some instructions always use an additive offset.
2484 switch (Inst.getOpcode()) {
2485 case ARM::t2LDRT:
2486 case ARM::t2LDRBT:
2487 case ARM::t2LDRHT:
2488 case ARM::t2LDRSBT:
2489 case ARM::t2LDRSHT:
2490 imm |= 0x100;
2491 break;
2492 default:
2493 break;
2494 }
2495
Owen Anderson83e3f672011-08-17 17:44:15 +00002496 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2497 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002498
Owen Anderson83e3f672011-08-17 17:44:15 +00002499 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002500}
2501
2502
Owen Anderson83e3f672011-08-17 17:44:15 +00002503static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002504 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002505 DecodeStatus S = Success;
2506
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002507 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2508 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2509
Owen Anderson83e3f672011-08-17 17:44:15 +00002510 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002511 Inst.addOperand(MCOperand::CreateImm(imm));
2512
Owen Anderson83e3f672011-08-17 17:44:15 +00002513 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002514}
2515
2516
Owen Anderson83e3f672011-08-17 17:44:15 +00002517static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002518 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002519 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2520
2521 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2522 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2523 Inst.addOperand(MCOperand::CreateImm(imm));
2524
Owen Anderson83e3f672011-08-17 17:44:15 +00002525 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002526}
2527
Owen Anderson83e3f672011-08-17 17:44:15 +00002528static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002529 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002530 DecodeStatus S = Success;
2531
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002532 if (Inst.getOpcode() == ARM::tADDrSP) {
2533 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2534 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2535
Owen Anderson83e3f672011-08-17 17:44:15 +00002536 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002537 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002538 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002539 } else if (Inst.getOpcode() == ARM::tADDspr) {
2540 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2541
2542 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2543 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002544 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002545 }
2546
Owen Anderson83e3f672011-08-17 17:44:15 +00002547 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002548}
2549
Owen Anderson83e3f672011-08-17 17:44:15 +00002550static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002551 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002552 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2553 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2554
2555 Inst.addOperand(MCOperand::CreateImm(imod));
2556 Inst.addOperand(MCOperand::CreateImm(flags));
2557
Owen Anderson83e3f672011-08-17 17:44:15 +00002558 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002559}
2560
Owen Anderson83e3f672011-08-17 17:44:15 +00002561static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002562 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002563 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002564 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2565 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2566
Owen Anderson83e3f672011-08-17 17:44:15 +00002567 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002568 Inst.addOperand(MCOperand::CreateImm(add));
2569
Owen Anderson83e3f672011-08-17 17:44:15 +00002570 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002571}
2572
Owen Anderson83e3f672011-08-17 17:44:15 +00002573static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002574 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002575 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002576 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002577}
2578
Owen Anderson83e3f672011-08-17 17:44:15 +00002579static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002580 uint64_t Address, const void *Decoder) {
2581 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002582 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002583
2584 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002585 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002586}
2587
Jim Grosbachc4057822011-08-17 21:58:18 +00002588static DecodeStatus
2589DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2590 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002591 DecodeStatus S = Success;
2592
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002593 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2594 if (pred == 0xE || pred == 0xF) {
2595 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2596 switch (opc) {
2597 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002598 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002599 case 0:
2600 Inst.setOpcode(ARM::t2DSB);
2601 break;
2602 case 1:
2603 Inst.setOpcode(ARM::t2DMB);
2604 break;
2605 case 2:
2606 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002607 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002608 }
2609
2610 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002611 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002612 }
2613
2614 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2615 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2616 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2617 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2618 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2619
Owen Anderson83e3f672011-08-17 17:44:15 +00002620 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2621 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002622
Owen Anderson83e3f672011-08-17 17:44:15 +00002623 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002624}
2625
2626// Decode a shifted immediate operand. These basically consist
2627// of an 8-bit value, and a 4-bit directive that specifies either
2628// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002629static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002630 uint64_t Address, const void *Decoder) {
2631 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2632 if (ctrl == 0) {
2633 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2634 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2635 switch (byte) {
2636 case 0:
2637 Inst.addOperand(MCOperand::CreateImm(imm));
2638 break;
2639 case 1:
2640 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2641 break;
2642 case 2:
2643 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2644 break;
2645 case 3:
2646 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2647 (imm << 8) | imm));
2648 break;
2649 }
2650 } else {
2651 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2652 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2653 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2654 Inst.addOperand(MCOperand::CreateImm(imm));
2655 }
2656
Owen Anderson83e3f672011-08-17 17:44:15 +00002657 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002658}
2659
Jim Grosbachc4057822011-08-17 21:58:18 +00002660static DecodeStatus
2661DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2662 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002663 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002664 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002665}
2666
Owen Anderson83e3f672011-08-17 17:44:15 +00002667static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002668 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002669 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002670 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002671}
2672
Owen Anderson83e3f672011-08-17 17:44:15 +00002673static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002674 uint64_t Address, const void *Decoder) {
2675 switch (Val) {
2676 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002677 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002678 case 0xF: // SY
2679 case 0xE: // ST
2680 case 0xB: // ISH
2681 case 0xA: // ISHST
2682 case 0x7: // NSH
2683 case 0x6: // NSHST
2684 case 0x3: // OSH
2685 case 0x2: // OSHST
2686 break;
2687 }
2688
2689 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002690 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002691}
2692
Owen Anderson83e3f672011-08-17 17:44:15 +00002693static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002694 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002695 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002696 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002697 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002698}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002699
Owen Anderson83e3f672011-08-17 17:44:15 +00002700static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002701 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002702 DecodeStatus S = Success;
2703
Owen Anderson3f3570a2011-08-12 17:58:32 +00002704 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2705 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2706 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2707
Owen Anderson83e3f672011-08-17 17:44:15 +00002708 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002709
Owen Anderson83e3f672011-08-17 17:44:15 +00002710 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2711 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2712 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2713 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002714
Owen Anderson83e3f672011-08-17 17:44:15 +00002715 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002716}
2717
2718
Owen Anderson83e3f672011-08-17 17:44:15 +00002719static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002720 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002721 DecodeStatus S = Success;
2722
Owen Andersoncbfc0442011-08-11 21:34:58 +00002723 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2724 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2725 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002726 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002727
Owen Anderson83e3f672011-08-17 17:44:15 +00002728 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002729
Owen Anderson83e3f672011-08-17 17:44:15 +00002730 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2731 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002732
Owen Anderson83e3f672011-08-17 17:44:15 +00002733 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2734 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2735 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2736 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002737
Owen Anderson83e3f672011-08-17 17:44:15 +00002738 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002739}
2740
Owen Anderson83e3f672011-08-17 17:44:15 +00002741static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002742 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002743 DecodeStatus S = Success;
2744
Owen Anderson7cdbf082011-08-12 18:12:39 +00002745 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2746 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2747 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2748 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2749 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2750 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002751
Owen Anderson14090bf2011-08-18 22:11:02 +00002752 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002753
Owen Anderson83e3f672011-08-17 17:44:15 +00002754 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2755 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2756 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2757 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002758
Owen Anderson83e3f672011-08-17 17:44:15 +00002759 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002760}
2761
Owen Anderson83e3f672011-08-17 17:44:15 +00002762static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002763 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002764 DecodeStatus S = Success;
2765
Owen Anderson7cdbf082011-08-12 18:12:39 +00002766 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2767 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2768 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2769 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2770 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2771 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2772
Owen Anderson14090bf2011-08-18 22:11:02 +00002773 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002774
Owen Anderson83e3f672011-08-17 17:44:15 +00002775 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2776 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2777 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2778 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002779
Owen Anderson83e3f672011-08-17 17:44:15 +00002780 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002781}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002782
Owen Anderson83e3f672011-08-17 17:44:15 +00002783static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002784 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002785 DecodeStatus S = Success;
2786
Owen Anderson7a2e1772011-08-15 18:44:44 +00002787 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2788 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2789 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2790 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2791 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2792
2793 unsigned align = 0;
2794 unsigned index = 0;
2795 switch (size) {
2796 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002797 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002798 case 0:
2799 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002800 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002801 index = fieldFromInstruction32(Insn, 5, 3);
2802 break;
2803 case 1:
2804 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002805 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002806 index = fieldFromInstruction32(Insn, 6, 2);
2807 if (fieldFromInstruction32(Insn, 4, 1))
2808 align = 2;
2809 break;
2810 case 2:
2811 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002812 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002813 index = fieldFromInstruction32(Insn, 7, 1);
2814 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2815 align = 4;
2816 }
2817
Owen Anderson83e3f672011-08-17 17:44:15 +00002818 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002819 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002820 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002821 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002822 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002823 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002824 if (Rm != 0xF) {
2825 if (Rm != 0xD)
2826 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2827 else
2828 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002829 }
2830
Owen Anderson83e3f672011-08-17 17:44:15 +00002831 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002832 Inst.addOperand(MCOperand::CreateImm(index));
2833
Owen Anderson83e3f672011-08-17 17:44:15 +00002834 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002835}
2836
Owen Anderson83e3f672011-08-17 17:44:15 +00002837static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002838 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002839 DecodeStatus S = Success;
2840
Owen Anderson7a2e1772011-08-15 18:44:44 +00002841 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2842 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2843 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2844 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2845 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2846
2847 unsigned align = 0;
2848 unsigned index = 0;
2849 switch (size) {
2850 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002851 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002852 case 0:
2853 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002854 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002855 index = fieldFromInstruction32(Insn, 5, 3);
2856 break;
2857 case 1:
2858 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002859 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002860 index = fieldFromInstruction32(Insn, 6, 2);
2861 if (fieldFromInstruction32(Insn, 4, 1))
2862 align = 2;
2863 break;
2864 case 2:
2865 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002866 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002867 index = fieldFromInstruction32(Insn, 7, 1);
2868 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2869 align = 4;
2870 }
2871
2872 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002873 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002874 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002875 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002876 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002877 if (Rm != 0xF) {
2878 if (Rm != 0xD)
2879 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2880 else
2881 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002882 }
2883
Owen Anderson83e3f672011-08-17 17:44:15 +00002884 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002885 Inst.addOperand(MCOperand::CreateImm(index));
2886
Owen Anderson83e3f672011-08-17 17:44:15 +00002887 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002888}
2889
2890
Owen Anderson83e3f672011-08-17 17:44:15 +00002891static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002892 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002893 DecodeStatus S = Success;
2894
Owen Anderson7a2e1772011-08-15 18:44:44 +00002895 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2896 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2897 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2898 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2899 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2900
2901 unsigned align = 0;
2902 unsigned index = 0;
2903 unsigned inc = 1;
2904 switch (size) {
2905 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002906 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002907 case 0:
2908 index = fieldFromInstruction32(Insn, 5, 3);
2909 if (fieldFromInstruction32(Insn, 4, 1))
2910 align = 2;
2911 break;
2912 case 1:
2913 index = fieldFromInstruction32(Insn, 6, 2);
2914 if (fieldFromInstruction32(Insn, 4, 1))
2915 align = 4;
2916 if (fieldFromInstruction32(Insn, 5, 1))
2917 inc = 2;
2918 break;
2919 case 2:
2920 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002921 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002922 index = fieldFromInstruction32(Insn, 7, 1);
2923 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2924 align = 8;
2925 if (fieldFromInstruction32(Insn, 6, 1))
2926 inc = 2;
2927 break;
2928 }
2929
Owen Anderson83e3f672011-08-17 17:44:15 +00002930 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2931 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002932 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002933 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002934 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002935 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002936 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002937 if (Rm != 0xF) {
2938 if (Rm != 0xD)
2939 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2940 else
2941 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002942 }
2943
Owen Anderson83e3f672011-08-17 17:44:15 +00002944 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2945 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002946 Inst.addOperand(MCOperand::CreateImm(index));
2947
Owen Anderson83e3f672011-08-17 17:44:15 +00002948 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002949}
2950
Owen Anderson83e3f672011-08-17 17:44:15 +00002951static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002952 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002953 DecodeStatus S = Success;
2954
Owen Anderson7a2e1772011-08-15 18:44:44 +00002955 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2956 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2957 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2958 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2959 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2960
2961 unsigned align = 0;
2962 unsigned index = 0;
2963 unsigned inc = 1;
2964 switch (size) {
2965 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002966 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002967 case 0:
2968 index = fieldFromInstruction32(Insn, 5, 3);
2969 if (fieldFromInstruction32(Insn, 4, 1))
2970 align = 2;
2971 break;
2972 case 1:
2973 index = fieldFromInstruction32(Insn, 6, 2);
2974 if (fieldFromInstruction32(Insn, 4, 1))
2975 align = 4;
2976 if (fieldFromInstruction32(Insn, 5, 1))
2977 inc = 2;
2978 break;
2979 case 2:
2980 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002981 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002982 index = fieldFromInstruction32(Insn, 7, 1);
2983 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2984 align = 8;
2985 if (fieldFromInstruction32(Insn, 6, 1))
2986 inc = 2;
2987 break;
2988 }
2989
2990 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002991 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002992 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002993 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002994 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002995 if (Rm != 0xF) {
2996 if (Rm != 0xD)
2997 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2998 else
2999 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003000 }
3001
Owen Anderson83e3f672011-08-17 17:44:15 +00003002 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3003 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003004 Inst.addOperand(MCOperand::CreateImm(index));
3005
Owen Anderson83e3f672011-08-17 17:44:15 +00003006 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003007}
3008
3009
Owen Anderson83e3f672011-08-17 17:44:15 +00003010static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003011 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003012 DecodeStatus S = Success;
3013
Owen Anderson7a2e1772011-08-15 18:44:44 +00003014 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3015 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3016 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3017 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3018 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3019
3020 unsigned align = 0;
3021 unsigned index = 0;
3022 unsigned inc = 1;
3023 switch (size) {
3024 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003025 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003026 case 0:
3027 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003028 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003029 index = fieldFromInstruction32(Insn, 5, 3);
3030 break;
3031 case 1:
3032 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003033 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003034 index = fieldFromInstruction32(Insn, 6, 2);
3035 if (fieldFromInstruction32(Insn, 5, 1))
3036 inc = 2;
3037 break;
3038 case 2:
3039 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003040 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003041 index = fieldFromInstruction32(Insn, 7, 1);
3042 if (fieldFromInstruction32(Insn, 6, 1))
3043 inc = 2;
3044 break;
3045 }
3046
Owen Anderson83e3f672011-08-17 17:44:15 +00003047 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3048 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3049 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003050
3051 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003052 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003053 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003054 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003055 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003056 if (Rm != 0xF) {
3057 if (Rm != 0xD)
3058 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3059 else
3060 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003061 }
3062
Owen Anderson83e3f672011-08-17 17:44:15 +00003063 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3064 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3065 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003066 Inst.addOperand(MCOperand::CreateImm(index));
3067
Owen Anderson83e3f672011-08-17 17:44:15 +00003068 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003069}
3070
Owen Anderson83e3f672011-08-17 17:44:15 +00003071static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003072 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003073 DecodeStatus S = Success;
3074
Owen Anderson7a2e1772011-08-15 18:44:44 +00003075 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3076 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3077 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3078 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3079 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3080
3081 unsigned align = 0;
3082 unsigned index = 0;
3083 unsigned inc = 1;
3084 switch (size) {
3085 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003086 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003087 case 0:
3088 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003089 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003090 index = fieldFromInstruction32(Insn, 5, 3);
3091 break;
3092 case 1:
3093 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003094 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003095 index = fieldFromInstruction32(Insn, 6, 2);
3096 if (fieldFromInstruction32(Insn, 5, 1))
3097 inc = 2;
3098 break;
3099 case 2:
3100 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003101 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003102 index = fieldFromInstruction32(Insn, 7, 1);
3103 if (fieldFromInstruction32(Insn, 6, 1))
3104 inc = 2;
3105 break;
3106 }
3107
3108 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003109 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003110 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003111 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003112 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003113 if (Rm != 0xF) {
3114 if (Rm != 0xD)
3115 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3116 else
3117 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003118 }
3119
Owen Anderson83e3f672011-08-17 17:44:15 +00003120 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3121 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3122 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003123 Inst.addOperand(MCOperand::CreateImm(index));
3124
Owen Anderson83e3f672011-08-17 17:44:15 +00003125 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003126}
3127
3128
Owen Anderson83e3f672011-08-17 17:44:15 +00003129static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003130 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003131 DecodeStatus S = Success;
3132
Owen Anderson7a2e1772011-08-15 18:44:44 +00003133 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3134 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3135 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3136 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3137 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3138
3139 unsigned align = 0;
3140 unsigned index = 0;
3141 unsigned inc = 1;
3142 switch (size) {
3143 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003144 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003145 case 0:
3146 if (fieldFromInstruction32(Insn, 4, 1))
3147 align = 4;
3148 index = fieldFromInstruction32(Insn, 5, 3);
3149 break;
3150 case 1:
3151 if (fieldFromInstruction32(Insn, 4, 1))
3152 align = 8;
3153 index = fieldFromInstruction32(Insn, 6, 2);
3154 if (fieldFromInstruction32(Insn, 5, 1))
3155 inc = 2;
3156 break;
3157 case 2:
3158 if (fieldFromInstruction32(Insn, 4, 2))
3159 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3160 index = fieldFromInstruction32(Insn, 7, 1);
3161 if (fieldFromInstruction32(Insn, 6, 1))
3162 inc = 2;
3163 break;
3164 }
3165
Owen Anderson83e3f672011-08-17 17:44:15 +00003166 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3167 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3168 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3169 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003170
3171 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003172 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003173 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003174 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003175 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003176 if (Rm != 0xF) {
3177 if (Rm != 0xD)
3178 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3179 else
3180 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003181 }
3182
Owen Anderson83e3f672011-08-17 17:44:15 +00003183 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3184 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3185 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3186 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003187 Inst.addOperand(MCOperand::CreateImm(index));
3188
Owen Anderson83e3f672011-08-17 17:44:15 +00003189 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003190}
3191
Owen Anderson83e3f672011-08-17 17:44:15 +00003192static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003193 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003194 DecodeStatus S = Success;
3195
Owen Anderson7a2e1772011-08-15 18:44:44 +00003196 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3197 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3198 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3199 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3200 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3201
3202 unsigned align = 0;
3203 unsigned index = 0;
3204 unsigned inc = 1;
3205 switch (size) {
3206 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003207 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003208 case 0:
3209 if (fieldFromInstruction32(Insn, 4, 1))
3210 align = 4;
3211 index = fieldFromInstruction32(Insn, 5, 3);
3212 break;
3213 case 1:
3214 if (fieldFromInstruction32(Insn, 4, 1))
3215 align = 8;
3216 index = fieldFromInstruction32(Insn, 6, 2);
3217 if (fieldFromInstruction32(Insn, 5, 1))
3218 inc = 2;
3219 break;
3220 case 2:
3221 if (fieldFromInstruction32(Insn, 4, 2))
3222 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3223 index = fieldFromInstruction32(Insn, 7, 1);
3224 if (fieldFromInstruction32(Insn, 6, 1))
3225 inc = 2;
3226 break;
3227 }
3228
3229 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003230 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003231 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003232 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003233 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003234 if (Rm != 0xF) {
3235 if (Rm != 0xD)
3236 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3237 else
3238 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003239 }
3240
Owen Anderson83e3f672011-08-17 17:44:15 +00003241 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3242 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3243 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3244 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003245 Inst.addOperand(MCOperand::CreateImm(index));
3246
Owen Anderson83e3f672011-08-17 17:44:15 +00003247 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003248}
3249
Owen Anderson357ec682011-08-22 20:27:12 +00003250static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
3251 uint64_t Address, const void *Decoder) {
3252 DecodeStatus S = Success;
3253 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3254 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3255 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3256 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3257 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3258
3259 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3260 CHECK(S, Unpredictable);
3261
3262 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3263 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3264 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3265 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3266 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3267
3268 return S;
3269}
3270
3271static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
3272 uint64_t Address, const void *Decoder) {
3273 DecodeStatus S = Success;
3274 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3275 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3276 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3277 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3278 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3279
3280 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3281 CHECK(S, Unpredictable);
3282
3283 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3284 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3285 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3286 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3287 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3288
3289 return S;
3290}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003291