blob: cda7e8cdc1969cc9780f8a5684a175ad6a3ecf41 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000364 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
365
366 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
367 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
368 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
369 setTruncStoreAction(VT, InnerVT, Expand);
370 }
371 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
372 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
373 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000374 }
375
Adhemerval Zanellac83b5dc2012-10-30 18:29:42 +0000376 for (unsigned i = (unsigned)MVT::FIRST_FP_VECTOR_VALUETYPE;
377 i <= (unsigned)MVT::LAST_FP_VECTOR_VALUETYPE; ++i) {
378 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
379 setOperationAction(ISD::FSQRT, VT, Expand);
380 }
381
Chris Lattner7ff7e672006-04-04 17:25:31 +0000382 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
383 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::AND , MVT::v4i32, Legal);
387 setOperationAction(ISD::OR , MVT::v4i32, Legal);
388 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
389 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
390 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
391 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000392 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
393 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
394 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
395 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Craig Topperc9099502012-04-20 06:31:50 +0000397 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
398 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
399 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
400 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000403 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
405 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
406 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
409 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
412 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
413 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
414 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000415
416 // Altivec does not contain unordered floating-point compare instructions
417 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
418 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
419 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
420 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
421 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
422 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000423 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000424
Hal Finkel8cc34742012-08-04 14:10:46 +0000425 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000426 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000427 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
428 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000429
Eli Friedman4db5aca2011-08-29 18:23:02 +0000430 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
431 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
432
Duncan Sands03228082008-11-23 15:47:28 +0000433 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000434 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000435
Evan Cheng769951f2012-07-02 22:39:56 +0000436 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000437 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000438 setExceptionPointerRegister(PPC::X3);
439 setExceptionSelectorRegister(PPC::X4);
440 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000441 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000442 setExceptionPointerRegister(PPC::R3);
443 setExceptionSelectorRegister(PPC::R4);
444 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000445
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000446 // We have target-specific dag combine patterns for the following nodes:
447 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000448 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000449 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000450 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000451
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000452 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000453 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000454 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000455 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
456 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000457 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
458 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000459 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
460 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
461 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
462 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
463 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000464 }
465
Hal Finkelc6129162011-10-17 18:53:03 +0000466 setMinFunctionAlignment(2);
467 if (PPCSubTarget.isDarwin())
468 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000469
Evan Cheng769951f2012-07-02 22:39:56 +0000470 if (isPPC64 && Subtarget->isJITCodeModel())
471 // Temporary workaround for the inability of PPC64 JIT to handle jump
472 // tables.
473 setSupportJumpTables(false);
474
Eli Friedman26689ac2011-08-03 21:06:02 +0000475 setInsertFencesForAtomic(true);
476
Hal Finkel768c65f2011-11-22 16:21:04 +0000477 setSchedulingPreference(Sched::Hybrid);
478
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000479 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000480
481 // The Freescale cores does better with aggressive inlining of memcpy and
482 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
483 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
484 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
485 maxStoresPerMemset = 32;
486 maxStoresPerMemsetOptSize = 16;
487 maxStoresPerMemcpy = 32;
488 maxStoresPerMemcpyOptSize = 8;
489 maxStoresPerMemmove = 32;
490 maxStoresPerMemmoveOptSize = 8;
491
492 setPrefFunctionAlignment(4);
493 benefitFromCodePlacementOpt = true;
494 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000495}
496
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000497/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
498/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000499unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000500 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000501 // Darwin passes everything on 4 byte boundary.
502 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
503 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000504
505 // 16byte and wider vectors are passed on 16byte boundary.
506 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
507 if (VTy->getBitWidth() >= 128)
508 return 16;
509
510 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
511 if (PPCSubTarget.isPPC64())
512 return 8;
513
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000514 return 4;
515}
516
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000517const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
518 switch (Opcode) {
519 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000520 case PPCISD::FSEL: return "PPCISD::FSEL";
521 case PPCISD::FCFID: return "PPCISD::FCFID";
522 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
523 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
524 case PPCISD::STFIWX: return "PPCISD::STFIWX";
525 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
526 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
527 case PPCISD::VPERM: return "PPCISD::VPERM";
528 case PPCISD::Hi: return "PPCISD::Hi";
529 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000530 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000531 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
532 case PPCISD::LOAD: return "PPCISD::LOAD";
533 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000534 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
535 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
536 case PPCISD::SRL: return "PPCISD::SRL";
537 case PPCISD::SRA: return "PPCISD::SRA";
538 case PPCISD::SHL: return "PPCISD::SHL";
539 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
540 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000541 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000542 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000543 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000544 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000545 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000546 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
547 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000548 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
549 case PPCISD::MFCR: return "PPCISD::MFCR";
550 case PPCISD::VCMP: return "PPCISD::VCMP";
551 case PPCISD::VCMPo: return "PPCISD::VCMPo";
552 case PPCISD::LBRX: return "PPCISD::LBRX";
553 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000554 case PPCISD::LARX: return "PPCISD::LARX";
555 case PPCISD::STCX: return "PPCISD::STCX";
556 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
557 case PPCISD::MFFS: return "PPCISD::MFFS";
558 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
559 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
560 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
561 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000562 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000563 case PPCISD::CR6SET: return "PPCISD::CR6SET";
564 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000565 }
566}
567
Duncan Sands28b77e92011-09-06 19:07:46 +0000568EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000569 if (!VT.isVector())
570 return MVT::i32;
571 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000572}
573
Chris Lattner1a635d62006-04-14 06:01:58 +0000574//===----------------------------------------------------------------------===//
575// Node matching predicates, for use by the tblgen matching code.
576//===----------------------------------------------------------------------===//
577
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000578/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000579static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000580 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000581 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000582 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000583 // Maybe this has already been legalized into the constant pool?
584 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000585 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000586 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000587 }
588 return false;
589}
590
Chris Lattnerddb739e2006-04-06 17:23:16 +0000591/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
592/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000593static bool isConstantOrUndef(int Op, int Val) {
594 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000595}
596
597/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
598/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000599bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000600 if (!isUnary) {
601 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000603 return false;
604 } else {
605 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000606 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
607 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000608 return false;
609 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000610 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000611}
612
613/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
614/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000615bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000616 if (!isUnary) {
617 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
619 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000620 return false;
621 } else {
622 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
624 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
625 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
626 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000627 return false;
628 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000629 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000630}
631
Chris Lattnercaad1632006-04-06 22:02:42 +0000632/// isVMerge - Common function, used to match vmrg* shuffles.
633///
Nate Begeman9008ca62009-04-27 18:41:29 +0000634static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000635 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000638 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
639 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000640
Chris Lattner116cc482006-04-06 21:11:54 +0000641 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
642 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000644 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000645 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000646 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000647 return false;
648 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000650}
651
652/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
653/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000654bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000655 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000656 if (!isUnary)
657 return isVMerge(N, UnitSize, 8, 24);
658 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000659}
660
661/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
662/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000663bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000665 if (!isUnary)
666 return isVMerge(N, UnitSize, 0, 16);
667 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000668}
669
670
Chris Lattnerd0608e12006-04-06 18:26:28 +0000671/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
672/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000673int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000675 "PPC only supports shuffles by bytes!");
676
677 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000678
Chris Lattnerd0608e12006-04-06 18:26:28 +0000679 // Find the first non-undef value in the shuffle mask.
680 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000682 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Chris Lattnerd0608e12006-04-06 18:26:28 +0000684 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000685
Nate Begeman9008ca62009-04-27 18:41:29 +0000686 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000687 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000688 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000689 if (ShiftAmt < i) return -1;
690 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000691
Chris Lattnerf24380e2006-04-06 22:28:36 +0000692 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000693 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000694 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000695 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000696 return -1;
697 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000698 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000699 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000701 return -1;
702 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000703 return ShiftAmt;
704}
Chris Lattneref819f82006-03-20 06:33:01 +0000705
706/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
707/// specifies a splat of a single element that is suitable for input to
708/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000709bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000711 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000712
Chris Lattner88a99ef2006-03-20 06:37:44 +0000713 // This is a splat operation if each element of the permute is the same, and
714 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000715 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716
Nate Begeman9008ca62009-04-27 18:41:29 +0000717 // FIXME: Handle UNDEF elements too!
718 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000719 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Nate Begeman9008ca62009-04-27 18:41:29 +0000721 // Check that the indices are consecutive, in the case of a multi-byte element
722 // splatted with a v16i8 mask.
723 for (unsigned i = 1; i != EltSize; ++i)
724 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000725 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Chris Lattner7ff7e672006-04-04 17:25:31 +0000727 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000729 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000730 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000731 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000732 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000733 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000734}
735
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000736/// isAllNegativeZeroVector - Returns true if all elements of build_vector
737/// are -0.0.
738bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
740
741 APInt APVal, APUndef;
742 unsigned BitSize;
743 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000744
Dale Johannesen1e608812009-11-13 01:45:18 +0000745 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000746 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000747 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000748
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000749 return false;
750}
751
Chris Lattneref819f82006-03-20 06:33:01 +0000752/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
753/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000754unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000755 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
756 assert(isSplatShuffleMask(SVOp, EltSize));
757 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000758}
759
Chris Lattnere87192a2006-04-12 17:37:20 +0000760/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000761/// by using a vspltis[bhw] instruction of the specified element size, return
762/// the constant being splatted. The ByteSize field indicates the number of
763/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000764SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
765 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000766
767 // If ByteSize of the splat is bigger than the element size of the
768 // build_vector, then we have a case where we are checking for a splat where
769 // multiple elements of the buildvector are folded together into a single
770 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
771 unsigned EltSize = 16/N->getNumOperands();
772 if (EltSize < ByteSize) {
773 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000774 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000775 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Chris Lattner79d9a882006-04-08 07:14:26 +0000777 // See if all of the elements in the buildvector agree across.
778 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
779 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
780 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000781 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000782
Scott Michelfdc40a02009-02-17 22:15:04 +0000783
Gabor Greifba36cb52008-08-28 21:40:38 +0000784 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000785 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
786 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000787 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000788 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000789
Chris Lattner79d9a882006-04-08 07:14:26 +0000790 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
791 // either constant or undef values that are identical for each chunk. See
792 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000793
Chris Lattner79d9a882006-04-08 07:14:26 +0000794 // Check to see if all of the leading entries are either 0 or -1. If
795 // neither, then this won't fit into the immediate field.
796 bool LeadingZero = true;
797 bool LeadingOnes = true;
798 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000799 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Chris Lattner79d9a882006-04-08 07:14:26 +0000801 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
802 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
803 }
804 // Finally, check the least significant entry.
805 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000806 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000808 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000809 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000811 }
812 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000813 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000815 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000816 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000818 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Dan Gohman475871a2008-07-27 21:46:04 +0000820 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000821 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000823 // Check to see if this buildvec has a single non-undef value in its elements.
824 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
825 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000826 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000827 OpVal = N->getOperand(i);
828 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000829 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000830 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000831
Gabor Greifba36cb52008-08-28 21:40:38 +0000832 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000833
Eli Friedman1a8229b2009-05-24 02:03:36 +0000834 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000835 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000836 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000837 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000838 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000840 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000841 }
842
843 // If the splat value is larger than the element value, then we can never do
844 // this splat. The only case that we could fit the replicated bits into our
845 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000846 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000847
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000848 // If the element value is larger than the splat value, cut it in half and
849 // check to see if the two halves are equal. Continue doing this until we
850 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
851 while (ValSizeInBytes > ByteSize) {
852 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000854 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000855 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
856 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000857 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000858 }
859
860 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000861 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000862
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000863 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000864 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000865
Chris Lattner140a58f2006-04-08 06:46:53 +0000866 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000867 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000869 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000870}
871
Chris Lattner1a635d62006-04-14 06:01:58 +0000872//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873// Addressing Mode Selection
874//===----------------------------------------------------------------------===//
875
876/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
877/// or 64-bit immediate, and if the value can be accurately represented as a
878/// sign extension from a 16-bit value. If so, this returns true and the
879/// immediate.
880static bool isIntS16Immediate(SDNode *N, short &Imm) {
881 if (N->getOpcode() != ISD::Constant)
882 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000884 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000886 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000888 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889}
Dan Gohman475871a2008-07-27 21:46:04 +0000890static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000891 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892}
893
894
895/// SelectAddressRegReg - Given the specified addressed, check to see if it
896/// can be represented as an indexed [r+r] operation. Returns false if it
897/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000898bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
899 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000900 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 short imm = 0;
902 if (N.getOpcode() == ISD::ADD) {
903 if (isIntS16Immediate(N.getOperand(1), imm))
904 return false; // r+i
905 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
906 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 Base = N.getOperand(0);
909 Index = N.getOperand(1);
910 return true;
911 } else if (N.getOpcode() == ISD::OR) {
912 if (isIntS16Immediate(N.getOperand(1), imm))
913 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 // If this is an or of disjoint bitfields, we can codegen this as an add
916 // (for better address arithmetic) if the LHS and RHS of the OR are provably
917 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000918 APInt LHSKnownZero, LHSKnownOne;
919 APInt RHSKnownZero, RHSKnownOne;
920 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000921 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000922
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000923 if (LHSKnownZero.getBoolValue()) {
924 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000925 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000926 // If all of the bits are known zero on the LHS or RHS, the add won't
927 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000928 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000929 Base = N.getOperand(0);
930 Index = N.getOperand(1);
931 return true;
932 }
933 }
934 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936 return false;
937}
938
939/// Returns true if the address N can be represented by a base register plus
940/// a signed 16-bit displacement [r+imm], and if it is not better
941/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000942bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000943 SDValue &Base,
944 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000945 // FIXME dl should come from parent load or store, not from address
946 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // If this can be more profitably realized as r+r, fail.
948 if (SelectAddressRegReg(N, Disp, Base, DAG))
949 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000950
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000951 if (N.getOpcode() == ISD::ADD) {
952 short imm = 0;
953 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
956 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
957 } else {
958 Base = N.getOperand(0);
959 }
960 return true; // [r+i]
961 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
962 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000963 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 && "Cannot handle constant offsets yet!");
965 Disp = N.getOperand(1).getOperand(0); // The global address.
966 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000967 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 Disp.getOpcode() == ISD::TargetConstantPool ||
969 Disp.getOpcode() == ISD::TargetJumpTable);
970 Base = N.getOperand(0);
971 return true; // [&g+r]
972 }
973 } else if (N.getOpcode() == ISD::OR) {
974 short imm = 0;
975 if (isIntS16Immediate(N.getOperand(1), imm)) {
976 // If this is an or of disjoint bitfields, we can codegen this as an add
977 // (for better address arithmetic) if the LHS and RHS of the OR are
978 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000979 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000980 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000981
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000982 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 // If all of the bits are known zero on the LHS or RHS, the add won't
984 // carry.
985 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 return true;
988 }
989 }
990 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
991 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000992
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000993 // If this address fits entirely in a 16-bit sext immediate field, codegen
994 // this as "d, 0"
995 short Imm;
996 if (isIntS16Immediate(CN, Imm)) {
997 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000998 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
999 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 return true;
1001 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001002
1003 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001005 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1006 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001007
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001010
Owen Anderson825b72b2009-08-11 20:47:22 +00001011 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1012 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001013 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 return true;
1015 }
1016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001017
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001018 Disp = DAG.getTargetConstant(0, getPointerTy());
1019 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1020 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1021 else
1022 Base = N;
1023 return true; // [r+0]
1024}
1025
1026/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1027/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001028bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1029 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001030 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 // Check to see if we can easily represent this as an [r+r] address. This
1032 // will fail if it thinks that the address is more profitably represented as
1033 // reg+imm, e.g. where imm = 0.
1034 if (SelectAddressRegReg(N, Base, Index, DAG))
1035 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001036
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 // If the operand is an addition, always emit this as [r+r], since this is
1038 // better (for code size, and execution, as the memop does the add for free)
1039 // than emitting an explicit add.
1040 if (N.getOpcode() == ISD::ADD) {
1041 Base = N.getOperand(0);
1042 Index = N.getOperand(1);
1043 return true;
1044 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001045
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001047 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1048 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001049 Index = N;
1050 return true;
1051}
1052
1053/// SelectAddressRegImmShift - Returns true if the address N can be
1054/// represented by a base register plus a signed 14-bit displacement
1055/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001056bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1057 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001058 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001059 // FIXME dl should come from the parent load or store, not the address
1060 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 // If this can be more profitably realized as r+r, fail.
1062 if (SelectAddressRegReg(N, Disp, Base, DAG))
1063 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001064
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 if (N.getOpcode() == ISD::ADD) {
1066 short imm = 0;
1067 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001068 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1070 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1071 } else {
1072 Base = N.getOperand(0);
1073 }
1074 return true; // [r+i]
1075 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1076 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001077 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 && "Cannot handle constant offsets yet!");
1079 Disp = N.getOperand(1).getOperand(0); // The global address.
1080 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1081 Disp.getOpcode() == ISD::TargetConstantPool ||
1082 Disp.getOpcode() == ISD::TargetJumpTable);
1083 Base = N.getOperand(0);
1084 return true; // [&g+r]
1085 }
1086 } else if (N.getOpcode() == ISD::OR) {
1087 short imm = 0;
1088 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1089 // If this is an or of disjoint bitfields, we can codegen this as an add
1090 // (for better address arithmetic) if the LHS and RHS of the OR are
1091 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001092 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001093 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001094 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095 // If all of the bits are known zero on the LHS or RHS, the add won't
1096 // carry.
1097 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001099 return true;
1100 }
1101 }
1102 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001103 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001104 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001105 // If this address fits entirely in a 14-bit sext immediate field, codegen
1106 // this as "d, 0"
1107 short Imm;
1108 if (isIntS16Immediate(CN, Imm)) {
1109 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001110 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1111 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001112 return true;
1113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001114
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001115 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001116 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001117 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1118 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001120 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001121 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1122 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1123 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001124 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001125 return true;
1126 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001127 }
1128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001130 Disp = DAG.getTargetConstant(0, getPointerTy());
1131 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1132 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1133 else
1134 Base = N;
1135 return true; // [r+0]
1136}
1137
1138
1139/// getPreIndexedAddressParts - returns true by value, base pointer and
1140/// offset pointer and addressing mode by reference if the node's address
1141/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001142bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1143 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001144 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001145 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001146 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001147
Dan Gohman475871a2008-07-27 21:46:04 +00001148 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001149 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001150 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1151 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001152 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001154 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001155 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001156 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001157 } else
1158 return false;
1159
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001160 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001161 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001162 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001163
Hal Finkelac81cc32012-06-19 02:34:32 +00001164 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001165 AM = ISD::PRE_INC;
1166 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001168
Chris Lattner0851b4f2006-11-15 19:55:13 +00001169 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001171 // reg + imm
1172 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1173 return false;
1174 } else {
1175 // reg + imm * 4.
1176 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1177 return false;
1178 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001179
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001180 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001181 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1182 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001184 LD->getExtensionType() == ISD::SEXTLOAD &&
1185 isa<ConstantSDNode>(Offset))
1186 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001187 }
1188
Chris Lattner4eab7142006-11-10 02:08:47 +00001189 AM = ISD::PRE_INC;
1190 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001191}
1192
1193//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001194// LowerOperation implementation
1195//===----------------------------------------------------------------------===//
1196
Chris Lattner1e61e692010-11-15 02:46:57 +00001197/// GetLabelAccessInfo - Return true if we should reference labels using a
1198/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1199static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001200 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1201 HiOpFlags = PPCII::MO_HA16;
1202 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001203
Chris Lattner1e61e692010-11-15 02:46:57 +00001204 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1205 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001206 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001207 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001208 if (isPIC) {
1209 HiOpFlags |= PPCII::MO_PIC_FLAG;
1210 LoOpFlags |= PPCII::MO_PIC_FLAG;
1211 }
1212
1213 // If this is a reference to a global value that requires a non-lazy-ptr, make
1214 // sure that instruction lowering adds it.
1215 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1216 HiOpFlags |= PPCII::MO_NLP_FLAG;
1217 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001218
Chris Lattner6d2ff122010-11-15 03:13:19 +00001219 if (GV->hasHiddenVisibility()) {
1220 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1221 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1222 }
1223 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001224
Chris Lattner1e61e692010-11-15 02:46:57 +00001225 return isPIC;
1226}
1227
1228static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1229 SelectionDAG &DAG) {
1230 EVT PtrVT = HiPart.getValueType();
1231 SDValue Zero = DAG.getConstant(0, PtrVT);
1232 DebugLoc DL = HiPart.getDebugLoc();
1233
1234 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1235 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001236
Chris Lattner1e61e692010-11-15 02:46:57 +00001237 // With PIC, the first instruction is actually "GR+hi(&G)".
1238 if (isPIC)
1239 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1240 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001241
Chris Lattner1e61e692010-11-15 02:46:57 +00001242 // Generate non-pic code that has direct accesses to the constant pool.
1243 // The address of the global is just (hi(&g)+lo(&g)).
1244 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1245}
1246
Scott Michelfdc40a02009-02-17 22:15:04 +00001247SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001248 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001249 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001250 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001251 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001252
Roman Divacky9fb8b492012-08-24 16:26:02 +00001253 // 64-bit SVR4 ABI code is always position-independent.
1254 // The actual address of the GlobalValue is stored in the TOC.
1255 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1256 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1257 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1258 DAG.getRegister(PPC::X2, MVT::i64));
1259 }
1260
Chris Lattner1e61e692010-11-15 02:46:57 +00001261 unsigned MOHiFlag, MOLoFlag;
1262 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1263 SDValue CPIHi =
1264 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1265 SDValue CPILo =
1266 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1267 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001268}
1269
Dan Gohmand858e902010-04-17 15:26:15 +00001270SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001271 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001272 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001273
Roman Divacky9fb8b492012-08-24 16:26:02 +00001274 // 64-bit SVR4 ABI code is always position-independent.
1275 // The actual address of the GlobalValue is stored in the TOC.
1276 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1277 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1278 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1279 DAG.getRegister(PPC::X2, MVT::i64));
1280 }
1281
Chris Lattner1e61e692010-11-15 02:46:57 +00001282 unsigned MOHiFlag, MOLoFlag;
1283 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1284 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1285 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1286 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001287}
1288
Dan Gohmand858e902010-04-17 15:26:15 +00001289SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1290 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001291 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001292
Dan Gohman46510a72010-04-15 01:51:59 +00001293 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001294
Chris Lattner1e61e692010-11-15 02:46:57 +00001295 unsigned MOHiFlag, MOLoFlag;
1296 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001297 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1298 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001299 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1300}
1301
Roman Divackyfd42ed62012-06-04 17:36:38 +00001302SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1303 SelectionDAG &DAG) const {
1304
1305 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1306 DebugLoc dl = GA->getDebugLoc();
1307 const GlobalValue *GV = GA->getGlobal();
1308 EVT PtrVT = getPointerTy();
1309 bool is64bit = PPCSubTarget.isPPC64();
1310
1311 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1312
1313 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1314 PPCII::MO_TPREL16_HA);
1315 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1316 PPCII::MO_TPREL16_LO);
1317
1318 if (model != TLSModel::LocalExec)
1319 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001320 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1321 is64bit ? MVT::i64 : MVT::i32);
1322 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001323 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1324}
1325
Chris Lattner1e61e692010-11-15 02:46:57 +00001326SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1327 SelectionDAG &DAG) const {
1328 EVT PtrVT = Op.getValueType();
1329 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1330 DebugLoc DL = GSDN->getDebugLoc();
1331 const GlobalValue *GV = GSDN->getGlobal();
1332
Chris Lattner1e61e692010-11-15 02:46:57 +00001333 // 64-bit SVR4 ABI code is always position-independent.
1334 // The actual address of the GlobalValue is stored in the TOC.
1335 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1336 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1337 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1338 DAG.getRegister(PPC::X2, MVT::i64));
1339 }
1340
Chris Lattner6d2ff122010-11-15 03:13:19 +00001341 unsigned MOHiFlag, MOLoFlag;
1342 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001343
Chris Lattner6d2ff122010-11-15 03:13:19 +00001344 SDValue GAHi =
1345 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1346 SDValue GALo =
1347 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001348
Chris Lattner6d2ff122010-11-15 03:13:19 +00001349 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001350
Chris Lattner6d2ff122010-11-15 03:13:19 +00001351 // If the global reference is actually to a non-lazy-pointer, we have to do an
1352 // extra load to get the address of the global.
1353 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1354 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001355 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001356 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001357}
1358
Dan Gohmand858e902010-04-17 15:26:15 +00001359SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001360 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001361 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Chris Lattner1a635d62006-04-14 06:01:58 +00001363 // If we're comparing for equality to zero, expose the fact that this is
1364 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1365 // fold the new nodes.
1366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1367 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001369 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001370 if (VT.bitsLT(MVT::i32)) {
1371 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001372 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001373 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001374 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001375 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1376 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 DAG.getConstant(Log2b, MVT::i32));
1378 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001379 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001380 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001381 // optimized. FIXME: revisit this when we can custom lower all setcc
1382 // optimizations.
1383 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001384 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001385 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
Chris Lattner1a635d62006-04-14 06:01:58 +00001387 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001388 // by xor'ing the rhs with the lhs, which is faster than setting a
1389 // condition register, reading it back out, and masking the correct bit. The
1390 // normal approach here uses sub to do this instead of xor. Using xor exposes
1391 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001392 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001393 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001394 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001395 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001396 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001397 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001398 }
Dan Gohman475871a2008-07-27 21:46:04 +00001399 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001400}
1401
Dan Gohman475871a2008-07-27 21:46:04 +00001402SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001403 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001404 SDNode *Node = Op.getNode();
1405 EVT VT = Node->getValueType(0);
1406 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1407 SDValue InChain = Node->getOperand(0);
1408 SDValue VAListPtr = Node->getOperand(1);
1409 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1410 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Roman Divackybdb226e2011-06-28 15:30:42 +00001412 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1413
1414 // gpr_index
1415 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1416 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1417 false, false, 0);
1418 InChain = GprIndex.getValue(1);
1419
1420 if (VT == MVT::i64) {
1421 // Check if GprIndex is even
1422 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1423 DAG.getConstant(1, MVT::i32));
1424 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1425 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1426 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1427 DAG.getConstant(1, MVT::i32));
1428 // Align GprIndex to be even if it isn't
1429 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1430 GprIndex);
1431 }
1432
1433 // fpr index is 1 byte after gpr
1434 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1435 DAG.getConstant(1, MVT::i32));
1436
1437 // fpr
1438 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1439 FprPtr, MachinePointerInfo(SV), MVT::i8,
1440 false, false, 0);
1441 InChain = FprIndex.getValue(1);
1442
1443 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1444 DAG.getConstant(8, MVT::i32));
1445
1446 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1447 DAG.getConstant(4, MVT::i32));
1448
1449 // areas
1450 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001451 MachinePointerInfo(), false, false,
1452 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001453 InChain = OverflowArea.getValue(1);
1454
1455 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001456 MachinePointerInfo(), false, false,
1457 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001458 InChain = RegSaveArea.getValue(1);
1459
1460 // select overflow_area if index > 8
1461 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1462 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1463
Roman Divackybdb226e2011-06-28 15:30:42 +00001464 // adjustment constant gpr_index * 4/8
1465 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1466 VT.isInteger() ? GprIndex : FprIndex,
1467 DAG.getConstant(VT.isInteger() ? 4 : 8,
1468 MVT::i32));
1469
1470 // OurReg = RegSaveArea + RegConstant
1471 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1472 RegConstant);
1473
1474 // Floating types are 32 bytes into RegSaveArea
1475 if (VT.isFloatingPoint())
1476 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1477 DAG.getConstant(32, MVT::i32));
1478
1479 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1480 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1481 VT.isInteger() ? GprIndex : FprIndex,
1482 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1483 MVT::i32));
1484
1485 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1486 VT.isInteger() ? VAListPtr : FprPtr,
1487 MachinePointerInfo(SV),
1488 MVT::i8, false, false, 0);
1489
1490 // determine if we should load from reg_save_area or overflow_area
1491 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1492
1493 // increase overflow_area by 4/8 if gpr/fpr > 8
1494 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1495 DAG.getConstant(VT.isInteger() ? 4 : 8,
1496 MVT::i32));
1497
1498 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1499 OverflowAreaPlusN);
1500
1501 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1502 OverflowAreaPtr,
1503 MachinePointerInfo(),
1504 MVT::i32, false, false, 0);
1505
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001506 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001507 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001508}
1509
Duncan Sands4a544a72011-09-06 13:37:06 +00001510SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1511 SelectionDAG &DAG) const {
1512 return Op.getOperand(0);
1513}
1514
1515SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1516 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001517 SDValue Chain = Op.getOperand(0);
1518 SDValue Trmp = Op.getOperand(1); // trampoline
1519 SDValue FPtr = Op.getOperand(2); // nested function
1520 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001521 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001522
Owen Andersone50ed302009-08-10 22:56:29 +00001523 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001525 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001526 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001527 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001528
Scott Michelfdc40a02009-02-17 22:15:04 +00001529 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001530 TargetLowering::ArgListEntry Entry;
1531
1532 Entry.Ty = IntPtrTy;
1533 Entry.Node = Trmp; Args.push_back(Entry);
1534
1535 // TrampSize == (isPPC64 ? 48 : 40);
1536 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001538 Args.push_back(Entry);
1539
1540 Entry.Node = FPtr; Args.push_back(Entry);
1541 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001542
Bill Wendling77959322008-09-17 00:30:57 +00001543 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001544 TargetLowering::CallLoweringInfo CLI(Chain,
1545 Type::getVoidTy(*DAG.getContext()),
1546 false, false, false, false, 0,
1547 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001548 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001549 /*doesNotRet=*/false,
1550 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001551 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001552 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001553 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001554
Duncan Sands4a544a72011-09-06 13:37:06 +00001555 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001556}
1557
Dan Gohman475871a2008-07-27 21:46:04 +00001558SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001559 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001560 MachineFunction &MF = DAG.getMachineFunction();
1561 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1562
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001563 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001564
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001565 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001566 // vastart just stores the address of the VarArgsFrameIndex slot into the
1567 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001568 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001569 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001570 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001571 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1572 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001573 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001574 }
1575
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001576 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001577 // We suppose the given va_list is already allocated.
1578 //
1579 // typedef struct {
1580 // char gpr; /* index into the array of 8 GPRs
1581 // * stored in the register save area
1582 // * gpr=0 corresponds to r3,
1583 // * gpr=1 to r4, etc.
1584 // */
1585 // char fpr; /* index into the array of 8 FPRs
1586 // * stored in the register save area
1587 // * fpr=0 corresponds to f1,
1588 // * fpr=1 to f2, etc.
1589 // */
1590 // char *overflow_arg_area;
1591 // /* location on stack that holds
1592 // * the next overflow argument
1593 // */
1594 // char *reg_save_area;
1595 // /* where r3:r10 and f1:f8 (if saved)
1596 // * are stored
1597 // */
1598 // } va_list[1];
1599
1600
Dan Gohman1e93df62010-04-17 14:41:14 +00001601 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1602 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001603
Nicolas Geoffray01119992007-04-03 13:59:52 +00001604
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Dan Gohman1e93df62010-04-17 14:41:14 +00001607 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1608 PtrVT);
1609 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1610 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001611
Duncan Sands83ec4b62008-06-06 12:08:01 +00001612 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001613 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001614
Duncan Sands83ec4b62008-06-06 12:08:01 +00001615 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001616 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001617
1618 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001619 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Dan Gohman69de1932008-02-06 22:27:42 +00001621 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001622
Nicolas Geoffray01119992007-04-03 13:59:52 +00001623 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001624 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001625 Op.getOperand(1),
1626 MachinePointerInfo(SV),
1627 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001628 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001629 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001630 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Nicolas Geoffray01119992007-04-03 13:59:52 +00001632 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001634 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1635 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001636 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001637 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001638 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001639
Nicolas Geoffray01119992007-04-03 13:59:52 +00001640 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001641 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001642 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1643 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001644 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001645 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001646 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001647
1648 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001649 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1650 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001651 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001652
Chris Lattner1a635d62006-04-14 06:01:58 +00001653}
1654
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001655#include "PPCGenCallingConv.inc"
1656
Duncan Sands1e96bab2010-11-04 10:49:57 +00001657static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001658 CCValAssign::LocInfo &LocInfo,
1659 ISD::ArgFlagsTy &ArgFlags,
1660 CCState &State) {
1661 return true;
1662}
1663
Duncan Sands1e96bab2010-11-04 10:49:57 +00001664static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001665 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001666 CCValAssign::LocInfo &LocInfo,
1667 ISD::ArgFlagsTy &ArgFlags,
1668 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001669 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001670 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1671 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1672 };
1673 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001674
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1676
1677 // Skip one register if the first unallocated register has an even register
1678 // number and there are still argument registers available which have not been
1679 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1680 // need to skip a register if RegNum is odd.
1681 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1682 State.AllocateReg(ArgRegs[RegNum]);
1683 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001684
Tilmann Schellerffd02002009-07-03 06:45:56 +00001685 // Always return false here, as this function only makes sure that the first
1686 // unallocated register has an odd register number and does not actually
1687 // allocate a register for the current argument.
1688 return false;
1689}
1690
Duncan Sands1e96bab2010-11-04 10:49:57 +00001691static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001692 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693 CCValAssign::LocInfo &LocInfo,
1694 ISD::ArgFlagsTy &ArgFlags,
1695 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001696 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1698 PPC::F8
1699 };
1700
1701 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001702
Tilmann Schellerffd02002009-07-03 06:45:56 +00001703 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1704
1705 // If there is only one Floating-point register left we need to put both f64
1706 // values of a split ppc_fp128 value on the stack.
1707 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1708 State.AllocateReg(ArgRegs[RegNum]);
1709 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001710
Tilmann Schellerffd02002009-07-03 06:45:56 +00001711 // Always return false here, as this function only makes sure that the two f64
1712 // values a ppc_fp128 value is split into are both passed in registers or both
1713 // passed on the stack and does not actually allocate a register for the
1714 // current argument.
1715 return false;
1716}
1717
Chris Lattner9f0bc652007-02-25 05:34:32 +00001718/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001719/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001720static const uint16_t *GetFPR() {
1721 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001722 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001723 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001724 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001725
Chris Lattner9f0bc652007-02-25 05:34:32 +00001726 return FPR;
1727}
1728
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001729/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1730/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001731static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001732 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001733 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734 if (Flags.isByVal())
1735 ArgSize = Flags.getByValSize();
1736 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1737
1738 return ArgSize;
1739}
1740
Dan Gohman475871a2008-07-27 21:46:04 +00001741SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001743 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 const SmallVectorImpl<ISD::InputArg>
1745 &Ins,
1746 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001747 SmallVectorImpl<SDValue> &InVals)
1748 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001749 if (PPCSubTarget.isSVR4ABI()) {
1750 if (PPCSubTarget.isPPC64())
1751 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1752 dl, DAG, InVals);
1753 else
1754 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1755 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001756 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001757 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1758 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 }
1760}
1761
1762SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001763PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001765 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001766 const SmallVectorImpl<ISD::InputArg>
1767 &Ins,
1768 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001769 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001771 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001772 // +-----------------------------------+
1773 // +--> | Back chain |
1774 // | +-----------------------------------+
1775 // | | Floating-point register save area |
1776 // | +-----------------------------------+
1777 // | | General register save area |
1778 // | +-----------------------------------+
1779 // | | CR save word |
1780 // | +-----------------------------------+
1781 // | | VRSAVE save word |
1782 // | +-----------------------------------+
1783 // | | Alignment padding |
1784 // | +-----------------------------------+
1785 // | | Vector register save area |
1786 // | +-----------------------------------+
1787 // | | Local variable space |
1788 // | +-----------------------------------+
1789 // | | Parameter list area |
1790 // | +-----------------------------------+
1791 // | | LR save word |
1792 // | +-----------------------------------+
1793 // SP--> +--- | Back chain |
1794 // +-----------------------------------+
1795 //
1796 // Specifications:
1797 // System V Application Binary Interface PowerPC Processor Supplement
1798 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001799
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 MachineFunction &MF = DAG.getMachineFunction();
1801 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001802 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001803
Owen Andersone50ed302009-08-10 22:56:29 +00001804 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001806 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1807 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001808 unsigned PtrByteSize = 4;
1809
1810 // Assign locations to all of the incoming arguments.
1811 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001812 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001813 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814
1815 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001816 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001819
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1821 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001822
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 // Arguments stored in registers.
1824 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001825 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001826 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001827
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001832 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001835 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001838 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001839 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 case MVT::v16i8:
1841 case MVT::v8i16:
1842 case MVT::v4i32:
1843 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001844 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845 break;
1846 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001847
Tilmann Schellerffd02002009-07-03 06:45:56 +00001848 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001849 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851
Dan Gohman98ca4f22009-08-05 01:29:28 +00001852 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001853 } else {
1854 // Argument stored in memory.
1855 assert(VA.isMemLoc());
1856
1857 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1858 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001859 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860
1861 // Create load nodes to retrieve arguments from the stack.
1862 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001863 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1864 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001865 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001866 }
1867 }
1868
1869 // Assign locations to all of the incoming aggregate by value arguments.
1870 // Aggregates passed by value are stored in the local variable space of the
1871 // caller's stack frame, right above the parameter list area.
1872 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001873 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001874 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001875
1876 // Reserve stack space for the allocations in CCInfo.
1877 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1878
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001880
1881 // Area that is at least reserved in the caller of this function.
1882 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001883
Tilmann Schellerffd02002009-07-03 06:45:56 +00001884 // Set the size that is at least reserved in caller of this function. Tail
1885 // call optimized function's reserved stack space needs to be aligned so that
1886 // taking the difference between two stack areas will result in an aligned
1887 // stack.
1888 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1889
1890 MinReservedArea =
1891 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001892 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001893
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001894 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001895 getStackAlignment();
1896 unsigned AlignMask = TargetAlign-1;
1897 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001898
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899 FI->setMinReservedArea(MinReservedArea);
1900
1901 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001902
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903 // If the function takes variable number of arguments, make a frame index for
1904 // the start of the first vararg value... for expansion of llvm.va_start.
1905 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001906 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001907 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1908 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1909 };
1910 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1911
Craig Topperc5eaae42012-03-11 07:57:25 +00001912 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001913 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1914 PPC::F8
1915 };
1916 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1917
Dan Gohman1e93df62010-04-17 14:41:14 +00001918 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1919 NumGPArgRegs));
1920 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1921 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001922
1923 // Make room for NumGPArgRegs and NumFPArgRegs.
1924 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001926
Dan Gohman1e93df62010-04-17 14:41:14 +00001927 FuncInfo->setVarArgsStackOffset(
1928 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001929 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001930
Dan Gohman1e93df62010-04-17 14:41:14 +00001931 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1932 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001933
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001934 // The fixed integer arguments of a variadic function are stored to the
1935 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1936 // the result of va_next.
1937 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1938 // Get an existing live-in vreg, or add a new one.
1939 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1940 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001941 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942
Dan Gohman98ca4f22009-08-05 01:29:28 +00001943 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001944 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1945 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946 MemOps.push_back(Store);
1947 // Increment the address by four for the next argument to store
1948 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1949 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1950 }
1951
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001952 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1953 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001954 // The double arguments are stored to the VarArgsFrameIndex
1955 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001956 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1957 // Get an existing live-in vreg, or add a new one.
1958 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1959 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001960 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001961
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001963 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1964 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965 MemOps.push_back(Store);
1966 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968 PtrVT);
1969 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1970 }
1971 }
1972
1973 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001976
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001978}
1979
Bill Schmidt726c2372012-10-23 15:51:16 +00001980// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1981// value to MVT::i64 and then truncate to the correct register size.
1982SDValue
1983PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1984 SelectionDAG &DAG, SDValue ArgVal,
1985 DebugLoc dl) const {
1986 if (Flags.isSExt())
1987 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1988 DAG.getValueType(ObjectVT));
1989 else if (Flags.isZExt())
1990 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
1991 DAG.getValueType(ObjectVT));
1992
1993 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
1994}
1995
1996// Set the size that is at least reserved in caller of this function. Tail
1997// call optimized functions' reserved stack space needs to be aligned so that
1998// taking the difference between two stack areas will result in an aligned
1999// stack.
2000void
2001PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2002 unsigned nAltivecParamsAtEnd,
2003 unsigned MinReservedArea,
2004 bool isPPC64) const {
2005 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2006 // Add the Altivec parameters at the end, if needed.
2007 if (nAltivecParamsAtEnd) {
2008 MinReservedArea = ((MinReservedArea+15)/16)*16;
2009 MinReservedArea += 16*nAltivecParamsAtEnd;
2010 }
2011 MinReservedArea =
2012 std::max(MinReservedArea,
2013 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2014 unsigned TargetAlign
2015 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2016 getStackAlignment();
2017 unsigned AlignMask = TargetAlign-1;
2018 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2019 FI->setMinReservedArea(MinReservedArea);
2020}
2021
Tilmann Schellerffd02002009-07-03 06:45:56 +00002022SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002023PPCTargetLowering::LowerFormalArguments_64SVR4(
2024 SDValue Chain,
2025 CallingConv::ID CallConv, bool isVarArg,
2026 const SmallVectorImpl<ISD::InputArg>
2027 &Ins,
2028 DebugLoc dl, SelectionDAG &DAG,
2029 SmallVectorImpl<SDValue> &InVals) const {
2030 // TODO: add description of PPC stack frame format, or at least some docs.
2031 //
2032 MachineFunction &MF = DAG.getMachineFunction();
2033 MachineFrameInfo *MFI = MF.getFrameInfo();
2034 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2035
2036 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2037 // Potential tail calls could cause overwriting of argument stack slots.
2038 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2039 (CallConv == CallingConv::Fast));
2040 unsigned PtrByteSize = 8;
2041
2042 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2043 // Area that is at least reserved in caller of this function.
2044 unsigned MinReservedArea = ArgOffset;
2045
2046 static const uint16_t GPR[] = {
2047 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2048 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2049 };
2050
2051 static const uint16_t *FPR = GetFPR();
2052
2053 static const uint16_t VR[] = {
2054 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2055 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2056 };
2057
2058 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2059 const unsigned Num_FPR_Regs = 13;
2060 const unsigned Num_VR_Regs = array_lengthof(VR);
2061
2062 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2063
2064 // Add DAG nodes to load the arguments or copy them out of registers. On
2065 // entry to a function on PPC, the arguments start after the linkage area,
2066 // although the first ones are often in registers.
2067
2068 SmallVector<SDValue, 8> MemOps;
2069 unsigned nAltivecParamsAtEnd = 0;
2070 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2071 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2072 SDValue ArgVal;
2073 bool needsLoad = false;
2074 EVT ObjectVT = Ins[ArgNo].VT;
2075 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2076 unsigned ArgSize = ObjSize;
2077 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2078
2079 unsigned CurArgOffset = ArgOffset;
2080
2081 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2082 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2083 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2084 if (isVarArg) {
2085 MinReservedArea = ((MinReservedArea+15)/16)*16;
2086 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2087 Flags,
2088 PtrByteSize);
2089 } else
2090 nAltivecParamsAtEnd++;
2091 } else
2092 // Calculate min reserved area.
2093 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2094 Flags,
2095 PtrByteSize);
2096
2097 // FIXME the codegen can be much improved in some cases.
2098 // We do not have to keep everything in memory.
2099 if (Flags.isByVal()) {
2100 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2101 ObjSize = Flags.getByValSize();
2102 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002103 // Empty aggregate parameters do not take up registers. Examples:
2104 // struct { } a;
2105 // union { } b;
2106 // int c[0];
2107 // etc. However, we have to provide a place-holder in InVals, so
2108 // pretend we have an 8-byte item at the current address for that
2109 // purpose.
2110 if (!ObjSize) {
2111 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2112 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2113 InVals.push_back(FIN);
2114 continue;
2115 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002116 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002117 if (ObjSize < PtrByteSize)
2118 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002119 // The value of the object is its address.
2120 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2121 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2122 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002123
2124 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002125 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002126 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002127 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002128 SDValue Store;
2129
2130 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2131 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2132 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2133 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2134 MachinePointerInfo(FuncArg, CurArgOffset),
2135 ObjType, false, false, 0);
2136 } else {
2137 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2138 // store the whole register as-is to the parameter save area
2139 // slot. The address of the parameter was already calculated
2140 // above (InVals.push_back(FIN)) to be the right-justified
2141 // offset within the slot. For this store, we need a new
2142 // frame index that points at the beginning of the slot.
2143 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2144 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2145 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2146 MachinePointerInfo(FuncArg, ArgOffset),
2147 false, false, 0);
2148 }
2149
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002150 MemOps.push_back(Store);
2151 ++GPR_idx;
2152 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002153 // Whether we copied from a register or not, advance the offset
2154 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002155 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002156 continue;
2157 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002158
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002159 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2160 // Store whatever pieces of the object are in registers
2161 // to memory. ArgOffset will be the address of the beginning
2162 // of the object.
2163 if (GPR_idx != Num_GPR_Regs) {
2164 unsigned VReg;
2165 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2166 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2167 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2168 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002169 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002170 MachinePointerInfo(FuncArg, ArgOffset),
2171 false, false, 0);
2172 MemOps.push_back(Store);
2173 ++GPR_idx;
2174 ArgOffset += PtrByteSize;
2175 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002176 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002177 break;
2178 }
2179 }
2180 continue;
2181 }
2182
2183 switch (ObjectVT.getSimpleVT().SimpleTy) {
2184 default: llvm_unreachable("Unhandled argument type!");
2185 case MVT::i32:
2186 case MVT::i64:
2187 if (GPR_idx != Num_GPR_Regs) {
2188 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2189 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2190
Bill Schmidt726c2372012-10-23 15:51:16 +00002191 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002192 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2193 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002194 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002195
2196 ++GPR_idx;
2197 } else {
2198 needsLoad = true;
2199 ArgSize = PtrByteSize;
2200 }
2201 ArgOffset += 8;
2202 break;
2203
2204 case MVT::f32:
2205 case MVT::f64:
2206 // Every 8 bytes of argument space consumes one of the GPRs available for
2207 // argument passing.
2208 if (GPR_idx != Num_GPR_Regs) {
2209 ++GPR_idx;
2210 }
2211 if (FPR_idx != Num_FPR_Regs) {
2212 unsigned VReg;
2213
2214 if (ObjectVT == MVT::f32)
2215 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2216 else
2217 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2218
2219 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2220 ++FPR_idx;
2221 } else {
2222 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002223 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002224 }
2225
2226 ArgOffset += 8;
2227 break;
2228 case MVT::v4f32:
2229 case MVT::v4i32:
2230 case MVT::v8i16:
2231 case MVT::v16i8:
2232 // Note that vector arguments in registers don't reserve stack space,
2233 // except in varargs functions.
2234 if (VR_idx != Num_VR_Regs) {
2235 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2236 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2237 if (isVarArg) {
2238 while ((ArgOffset % 16) != 0) {
2239 ArgOffset += PtrByteSize;
2240 if (GPR_idx != Num_GPR_Regs)
2241 GPR_idx++;
2242 }
2243 ArgOffset += 16;
2244 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2245 }
2246 ++VR_idx;
2247 } else {
2248 // Vectors are aligned.
2249 ArgOffset = ((ArgOffset+15)/16)*16;
2250 CurArgOffset = ArgOffset;
2251 ArgOffset += 16;
2252 needsLoad = true;
2253 }
2254 break;
2255 }
2256
2257 // We need to load the argument to a virtual register if we determined
2258 // above that we ran out of physical registers of the appropriate type.
2259 if (needsLoad) {
2260 int FI = MFI->CreateFixedObject(ObjSize,
2261 CurArgOffset + (ArgSize - ObjSize),
2262 isImmutable);
2263 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2264 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2265 false, false, false, 0);
2266 }
2267
2268 InVals.push_back(ArgVal);
2269 }
2270
2271 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002272 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002273 // taking the difference between two stack areas will result in an aligned
2274 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002275 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002276
2277 // If the function takes variable number of arguments, make a frame index for
2278 // the start of the first vararg value... for expansion of llvm.va_start.
2279 if (isVarArg) {
2280 int Depth = ArgOffset;
2281
2282 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002283 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002284 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2285
2286 // If this function is vararg, store any remaining integer argument regs
2287 // to their spots on the stack so that they may be loaded by deferencing the
2288 // result of va_next.
2289 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2290 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2291 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2292 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2293 MachinePointerInfo(), false, false, 0);
2294 MemOps.push_back(Store);
2295 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002296 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002297 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2298 }
2299 }
2300
2301 if (!MemOps.empty())
2302 Chain = DAG.getNode(ISD::TokenFactor, dl,
2303 MVT::Other, &MemOps[0], MemOps.size());
2304
2305 return Chain;
2306}
2307
2308SDValue
2309PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002311 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002312 const SmallVectorImpl<ISD::InputArg>
2313 &Ins,
2314 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002315 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002316 // TODO: add description of PPC stack frame format, or at least some docs.
2317 //
2318 MachineFunction &MF = DAG.getMachineFunction();
2319 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002320 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002321
Owen Andersone50ed302009-08-10 22:56:29 +00002322 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002324 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002325 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2326 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002327 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002328
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002329 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002330 // Area that is at least reserved in caller of this function.
2331 unsigned MinReservedArea = ArgOffset;
2332
Craig Topperb78ca422012-03-11 07:16:55 +00002333 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002334 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2335 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2336 };
Craig Topperb78ca422012-03-11 07:16:55 +00002337 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002338 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2339 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2340 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002341
Craig Topperb78ca422012-03-11 07:16:55 +00002342 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002343
Craig Topperb78ca422012-03-11 07:16:55 +00002344 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002345 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2346 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2347 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002348
Owen Anderson718cb662007-09-07 04:06:50 +00002349 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002350 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002351 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002352
2353 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002354
Craig Topperb78ca422012-03-11 07:16:55 +00002355 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002356
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002357 // In 32-bit non-varargs functions, the stack space for vectors is after the
2358 // stack space for non-vectors. We do not use this space unless we have
2359 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002360 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002361 // that out...for the pathological case, compute VecArgOffset as the
2362 // start of the vector parameter area. Computing VecArgOffset is the
2363 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002364 unsigned VecArgOffset = ArgOffset;
2365 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002366 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002367 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002368 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002369 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002370
Duncan Sands276dcbd2008-03-21 09:14:45 +00002371 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002372 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002373 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002374 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002375 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2376 VecArgOffset += ArgSize;
2377 continue;
2378 }
2379
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002381 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 case MVT::i32:
2383 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002384 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002385 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 case MVT::i64: // PPC64
2387 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002388 // FIXME: We are guaranteed to be !isPPC64 at this point.
2389 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002390 VecArgOffset += 8;
2391 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 case MVT::v4f32:
2393 case MVT::v4i32:
2394 case MVT::v8i16:
2395 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002396 // Nothing to do, we're only looking at Nonvector args here.
2397 break;
2398 }
2399 }
2400 }
2401 // We've found where the vector parameter area in memory is. Skip the
2402 // first 12 parameters; these don't use that memory.
2403 VecArgOffset = ((VecArgOffset+15)/16)*16;
2404 VecArgOffset += 12*16;
2405
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002406 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002407 // entry to a function on PPC, the arguments start after the linkage area,
2408 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002409
Dan Gohman475871a2008-07-27 21:46:04 +00002410 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002411 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002412 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2413 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002414 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002415 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002416 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002417 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002418 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002419 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002420
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002421 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002422
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2425 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002426 if (isVarArg || isPPC64) {
2427 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002428 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002429 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002430 PtrByteSize);
2431 } else nAltivecParamsAtEnd++;
2432 } else
2433 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002434 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002435 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002436 PtrByteSize);
2437
Dale Johannesen8419dd62008-03-07 20:27:40 +00002438 // FIXME the codegen can be much improved in some cases.
2439 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002440 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002441 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002442 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002443 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002444 // Objects of size 1 and 2 are right justified, everything else is
2445 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002446 if (ObjSize==1 || ObjSize==2) {
2447 CurArgOffset = CurArgOffset + (4 - ObjSize);
2448 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002449 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002450 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002451 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002453 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002454 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002455 unsigned VReg;
2456 if (isPPC64)
2457 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2458 else
2459 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002460 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002461 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002462 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002463 MachinePointerInfo(FuncArg,
2464 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002465 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002466 MemOps.push_back(Store);
2467 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002468 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002469
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002470 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002471
Dale Johannesen7f96f392008-03-08 01:41:42 +00002472 continue;
2473 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002474 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2475 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002476 // to memory. ArgOffset will be the address of the beginning
2477 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002478 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002479 unsigned VReg;
2480 if (isPPC64)
2481 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2482 else
2483 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002484 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002485 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002486 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002487 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002488 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002489 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002490 MemOps.push_back(Store);
2491 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002492 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002493 } else {
2494 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2495 break;
2496 }
2497 }
2498 continue;
2499 }
2500
Owen Anderson825b72b2009-08-11 20:47:22 +00002501 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002502 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002504 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002505 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002506 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002508 ++GPR_idx;
2509 } else {
2510 needsLoad = true;
2511 ArgSize = PtrByteSize;
2512 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002513 // All int arguments reserve stack space in the Darwin ABI.
2514 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002515 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002516 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002517 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002519 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002520 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002522
Bill Schmidt726c2372012-10-23 15:51:16 +00002523 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002524 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002525 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002526 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002527
Chris Lattnerc91a4752006-06-26 22:48:35 +00002528 ++GPR_idx;
2529 } else {
2530 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002531 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002532 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002533 // All int arguments reserve stack space in the Darwin ABI.
2534 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002535 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 case MVT::f32:
2538 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002539 // Every 4 bytes of argument space consumes one of the GPRs available for
2540 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002541 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002542 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002543 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002544 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002545 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002546 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002547 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002548
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002550 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002551 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002552 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002553
Dan Gohman98ca4f22009-08-05 01:29:28 +00002554 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002555 ++FPR_idx;
2556 } else {
2557 needsLoad = true;
2558 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002559
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002560 // All FP arguments reserve stack space in the Darwin ABI.
2561 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002562 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 case MVT::v4f32:
2564 case MVT::v4i32:
2565 case MVT::v8i16:
2566 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002567 // Note that vector arguments in registers don't reserve stack space,
2568 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002569 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002570 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002571 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002572 if (isVarArg) {
2573 while ((ArgOffset % 16) != 0) {
2574 ArgOffset += PtrByteSize;
2575 if (GPR_idx != Num_GPR_Regs)
2576 GPR_idx++;
2577 }
2578 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002579 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002580 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002581 ++VR_idx;
2582 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002583 if (!isVarArg && !isPPC64) {
2584 // Vectors go after all the nonvectors.
2585 CurArgOffset = VecArgOffset;
2586 VecArgOffset += 16;
2587 } else {
2588 // Vectors are aligned.
2589 ArgOffset = ((ArgOffset+15)/16)*16;
2590 CurArgOffset = ArgOffset;
2591 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002592 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002593 needsLoad = true;
2594 }
2595 break;
2596 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002597
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002598 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002599 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002600 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002601 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002602 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002603 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002604 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002605 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002606 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002607 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002608
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002610 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002611
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002612 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002613 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002614 // taking the difference between two stack areas will result in an aligned
2615 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002616 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002617
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002618 // If the function takes variable number of arguments, make a frame index for
2619 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002620 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002621 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002622
Dan Gohman1e93df62010-04-17 14:41:14 +00002623 FuncInfo->setVarArgsFrameIndex(
2624 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002625 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002626 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002627
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002628 // If this function is vararg, store any remaining integer argument regs
2629 // to their spots on the stack so that they may be loaded by deferencing the
2630 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002631 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002632 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002633
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002634 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002635 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002636 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002637 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002638
Dan Gohman98ca4f22009-08-05 01:29:28 +00002639 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002640 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2641 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002642 MemOps.push_back(Store);
2643 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002644 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002645 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002646 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002647 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002648
Dale Johannesen8419dd62008-03-07 20:27:40 +00002649 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002650 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002651 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002652
Dan Gohman98ca4f22009-08-05 01:29:28 +00002653 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002654}
2655
Bill Schmidt419f3762012-09-19 15:42:13 +00002656/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2657/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002658static unsigned
2659CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2660 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002661 bool isVarArg,
2662 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002663 const SmallVectorImpl<ISD::OutputArg>
2664 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002665 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002666 unsigned &nAltivecParamsAtEnd) {
2667 // Count how many bytes are to be pushed on the stack, including the linkage
2668 // area, and parameter passing area. We start with 24/48 bytes, which is
2669 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002670 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002671 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002672 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2673
2674 // Add up all the space actually used.
2675 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2676 // they all go in registers, but we must reserve stack space for them for
2677 // possible use by the caller. In varargs or 64-bit calls, parameters are
2678 // assigned stack space in order, with padding so Altivec parameters are
2679 // 16-byte aligned.
2680 nAltivecParamsAtEnd = 0;
2681 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002683 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002684 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002685 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2686 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002687 if (!isVarArg && !isPPC64) {
2688 // Non-varargs Altivec parameters go after all the non-Altivec
2689 // parameters; handle those later so we know how much padding we need.
2690 nAltivecParamsAtEnd++;
2691 continue;
2692 }
2693 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2694 NumBytes = ((NumBytes+15)/16)*16;
2695 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002697 }
2698
2699 // Allow for Altivec parameters at the end, if needed.
2700 if (nAltivecParamsAtEnd) {
2701 NumBytes = ((NumBytes+15)/16)*16;
2702 NumBytes += 16*nAltivecParamsAtEnd;
2703 }
2704
2705 // The prolog code of the callee may store up to 8 GPR argument registers to
2706 // the stack, allowing va_start to index over them in memory if its varargs.
2707 // Because we cannot tell if this is needed on the caller side, we have to
2708 // conservatively assume that it is needed. As such, make sure we have at
2709 // least enough stack space for the caller to store the 8 GPRs.
2710 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002711 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002712
2713 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002714 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2715 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2716 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717 unsigned AlignMask = TargetAlign-1;
2718 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2719 }
2720
2721 return NumBytes;
2722}
2723
2724/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002725/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002726static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002727 unsigned ParamSize) {
2728
Dale Johannesenb60d5192009-11-24 01:09:07 +00002729 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002730
2731 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2732 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2733 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2734 // Remember only if the new adjustement is bigger.
2735 if (SPDiff < FI->getTailCallSPDelta())
2736 FI->setTailCallSPDelta(SPDiff);
2737
2738 return SPDiff;
2739}
2740
Dan Gohman98ca4f22009-08-05 01:29:28 +00002741/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2742/// for tail call optimization. Targets which want to do tail call
2743/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002744bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002746 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 bool isVarArg,
2748 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002749 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002750 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002751 return false;
2752
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002753 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002754 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002755 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002756
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002758 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002759 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2760 // Functions containing by val parameters are not supported.
2761 for (unsigned i = 0; i != Ins.size(); i++) {
2762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2763 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002764 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002765
2766 // Non PIC/GOT tail calls are supported.
2767 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2768 return true;
2769
2770 // At the moment we can only do local tail calls (in same module, hidden
2771 // or protected) if we are generating PIC.
2772 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2773 return G->getGlobal()->hasHiddenVisibility()
2774 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002775 }
2776
2777 return false;
2778}
2779
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002780/// isCallCompatibleAddress - Return the immediate to use if the specified
2781/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002782static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002783 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2784 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002785
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002786 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002787 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002788 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002789 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002790
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002791 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002792 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002793}
2794
Dan Gohman844731a2008-05-13 00:00:25 +00002795namespace {
2796
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002797struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002798 SDValue Arg;
2799 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002800 int FrameIdx;
2801
2802 TailCallArgumentInfo() : FrameIdx(0) {}
2803};
2804
Dan Gohman844731a2008-05-13 00:00:25 +00002805}
2806
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002807/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2808static void
2809StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002810 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002811 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002812 SmallVector<SDValue, 8> &MemOpChains,
2813 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002814 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002815 SDValue Arg = TailCallArgs[i].Arg;
2816 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002817 int FI = TailCallArgs[i].FrameIdx;
2818 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002819 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002820 MachinePointerInfo::getFixedStack(FI),
2821 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822 }
2823}
2824
2825/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2826/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002827static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002828 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002829 SDValue Chain,
2830 SDValue OldRetAddr,
2831 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002832 int SPDiff,
2833 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002834 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002835 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002836 if (SPDiff) {
2837 // Calculate the new stack slot for the return address.
2838 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002839 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002840 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002841 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002842 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002843 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002844 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002845 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002846 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002847 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002848
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002849 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2850 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002851 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002852 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002853 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002854 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002855 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002856 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2857 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002858 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002859 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002860 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002861 }
2862 return Chain;
2863}
2864
2865/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2866/// the position of the argument.
2867static void
2868CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002869 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002870 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2871 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002872 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002873 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002874 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002875 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002876 TailCallArgumentInfo Info;
2877 Info.Arg = Arg;
2878 Info.FrameIdxOp = FIN;
2879 Info.FrameIdx = FI;
2880 TailCallArguments.push_back(Info);
2881}
2882
2883/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2884/// stack slot. Returns the chain as result and the loaded frame pointers in
2885/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002886SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002887 int SPDiff,
2888 SDValue Chain,
2889 SDValue &LROpOut,
2890 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002891 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002892 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002893 if (SPDiff) {
2894 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002895 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002896 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002897 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002898 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002899 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002900
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002901 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2902 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002903 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002905 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002906 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002907 Chain = SDValue(FPOpOut.getNode(), 1);
2908 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002909 }
2910 return Chain;
2911}
2912
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002913/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002914/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002915/// specified by the specific parameter attribute. The copy will be passed as
2916/// a byval function parameter.
2917/// Sometimes what we are copying is the end of a larger object, the part that
2918/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002919static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002920CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002921 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002922 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002923 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002924 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002925 false, false, MachinePointerInfo(0),
2926 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002927}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002928
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002929/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2930/// tail calls.
2931static void
Dan Gohman475871a2008-07-27 21:46:04 +00002932LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2933 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002934 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002935 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002936 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002937 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002938 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002939 if (!isTailCall) {
2940 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002941 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002942 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002943 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002944 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002945 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002946 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 DAG.getConstant(ArgOffset, PtrVT));
2948 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002949 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2950 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002951 // Calculate and remember argument location.
2952 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2953 TailCallArguments);
2954}
2955
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002956static
2957void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2958 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2959 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2960 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2961 MachineFunction &MF = DAG.getMachineFunction();
2962
2963 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2964 // might overwrite each other in case of tail call optimization.
2965 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002966 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002967 InFlag = SDValue();
2968 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2969 MemOpChains2, dl);
2970 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002971 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002972 &MemOpChains2[0], MemOpChains2.size());
2973
2974 // Store the return address to the appropriate stack slot.
2975 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2976 isPPC64, isDarwinABI, dl);
2977
2978 // Emit callseq_end just before tailcall node.
2979 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2980 DAG.getIntPtrConstant(0, true), InFlag);
2981 InFlag = Chain.getValue(1);
2982}
2983
2984static
2985unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2986 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2987 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002988 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002989 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002990
Chris Lattnerb9082582010-11-14 23:42:06 +00002991 bool isPPC64 = PPCSubTarget.isPPC64();
2992 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2993
Owen Andersone50ed302009-08-10 22:56:29 +00002994 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002996 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002997
2998 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2999
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003000 bool needIndirectCall = true;
3001 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003002 // If this is an absolute destination address, use the munged value.
3003 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003004 needIndirectCall = false;
3005 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003006
Chris Lattnerb9082582010-11-14 23:42:06 +00003007 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3008 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3009 // Use indirect calls for ALL functions calls in JIT mode, since the
3010 // far-call stubs may be outside relocation limits for a BL instruction.
3011 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3012 unsigned OpFlags = 0;
3013 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003014 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003015 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003016 (G->getGlobal()->isDeclaration() ||
3017 G->getGlobal()->isWeakForLinker())) {
3018 // PC-relative references to external symbols should go through $stub,
3019 // unless we're building with the leopard linker or later, which
3020 // automatically synthesizes these stubs.
3021 OpFlags = PPCII::MO_DARWIN_STUB;
3022 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Chris Lattnerb9082582010-11-14 23:42:06 +00003024 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3025 // every direct call is) turn it into a TargetGlobalAddress /
3026 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003027 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003028 Callee.getValueType(),
3029 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003030 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003031 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003032 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003033
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003034 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003035 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036
Chris Lattnerb9082582010-11-14 23:42:06 +00003037 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003038 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003039 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003040 // PC-relative references to external symbols should go through $stub,
3041 // unless we're building with the leopard linker or later, which
3042 // automatically synthesizes these stubs.
3043 OpFlags = PPCII::MO_DARWIN_STUB;
3044 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003045
Chris Lattnerb9082582010-11-14 23:42:06 +00003046 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3047 OpFlags);
3048 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003049 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003050
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003051 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003052 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3053 // to do the call, we can't use PPCISD::CALL.
3054 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003055
3056 if (isSVR4ABI && isPPC64) {
3057 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3058 // entry point, but to the function descriptor (the function entry point
3059 // address is part of the function descriptor though).
3060 // The function descriptor is a three doubleword structure with the
3061 // following fields: function entry point, TOC base address and
3062 // environment pointer.
3063 // Thus for a call through a function pointer, the following actions need
3064 // to be performed:
3065 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003066 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003067 // 2. Load the address of the function entry point from the function
3068 // descriptor.
3069 // 3. Load the TOC of the callee from the function descriptor into r2.
3070 // 4. Load the environment pointer from the function descriptor into
3071 // r11.
3072 // 5. Branch to the function entry point address.
3073 // 6. On return of the callee, the TOC of the caller needs to be
3074 // restored (this is done in FinishCall()).
3075 //
3076 // All those operations are flagged together to ensure that no other
3077 // operations can be scheduled in between. E.g. without flagging the
3078 // operations together, a TOC access in the caller could be scheduled
3079 // between the load of the callee TOC and the branch to the callee, which
3080 // results in the TOC access going through the TOC of the callee instead
3081 // of going through the TOC of the caller, which leads to incorrect code.
3082
3083 // Load the address of the function entry point from the function
3084 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003085 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003086 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3087 InFlag.getNode() ? 3 : 2);
3088 Chain = LoadFuncPtr.getValue(1);
3089 InFlag = LoadFuncPtr.getValue(2);
3090
3091 // Load environment pointer into r11.
3092 // Offset of the environment pointer within the function descriptor.
3093 SDValue PtrOff = DAG.getIntPtrConstant(16);
3094
3095 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3096 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3097 InFlag);
3098 Chain = LoadEnvPtr.getValue(1);
3099 InFlag = LoadEnvPtr.getValue(2);
3100
3101 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3102 InFlag);
3103 Chain = EnvVal.getValue(0);
3104 InFlag = EnvVal.getValue(1);
3105
3106 // Load TOC of the callee into r2. We are using a target-specific load
3107 // with r2 hard coded, because the result of a target-independent load
3108 // would never go directly into r2, since r2 is a reserved register (which
3109 // prevents the register allocator from allocating it), resulting in an
3110 // additional register being allocated and an unnecessary move instruction
3111 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003112 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003113 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3114 Callee, InFlag);
3115 Chain = LoadTOCPtr.getValue(0);
3116 InFlag = LoadTOCPtr.getValue(1);
3117
3118 MTCTROps[0] = Chain;
3119 MTCTROps[1] = LoadFuncPtr;
3120 MTCTROps[2] = InFlag;
3121 }
3122
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003123 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3124 2 + (InFlag.getNode() != 0));
3125 InFlag = Chain.getValue(1);
3126
3127 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003129 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003130 Ops.push_back(Chain);
3131 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3132 Callee.setNode(0);
3133 // Add CTR register as callee so a bctr can be emitted later.
3134 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003135 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003136 }
3137
3138 // If this is a direct call, pass the chain and the callee.
3139 if (Callee.getNode()) {
3140 Ops.push_back(Chain);
3141 Ops.push_back(Callee);
3142 }
3143 // If this is a tail call add stack pointer delta.
3144 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003145 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003146
3147 // Add argument registers to the end of the list so that they are known live
3148 // into the call.
3149 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3150 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3151 RegsToPass[i].second.getValueType()));
3152
3153 return CallOpc;
3154}
3155
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003156static
3157bool isLocalCall(const SDValue &Callee)
3158{
3159 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003160 return !G->getGlobal()->isDeclaration() &&
3161 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003162 return false;
3163}
3164
Dan Gohman98ca4f22009-08-05 01:29:28 +00003165SDValue
3166PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003167 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003168 const SmallVectorImpl<ISD::InputArg> &Ins,
3169 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003170 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003171
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003172 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003173 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003174 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003175 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003176
3177 // Copy all of the result registers out of their specified physreg.
3178 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3179 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003180 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003181 assert(VA.isRegLoc() && "Can only return in registers!");
3182 Chain = DAG.getCopyFromReg(Chain, dl,
3183 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003184 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003185 InFlag = Chain.getValue(2);
3186 }
3187
Dan Gohman98ca4f22009-08-05 01:29:28 +00003188 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003189}
3190
Dan Gohman98ca4f22009-08-05 01:29:28 +00003191SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003192PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3193 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003194 SelectionDAG &DAG,
3195 SmallVector<std::pair<unsigned, SDValue>, 8>
3196 &RegsToPass,
3197 SDValue InFlag, SDValue Chain,
3198 SDValue &Callee,
3199 int SPDiff, unsigned NumBytes,
3200 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003201 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003202 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003203 SmallVector<SDValue, 8> Ops;
3204 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3205 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003206 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003207
Hal Finkel82b38212012-08-28 02:10:27 +00003208 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3209 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3210 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3211
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003212 // When performing tail call optimization the callee pops its arguments off
3213 // the stack. Account for this here so these bytes can be pushed back on in
3214 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3215 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003216 (CallConv == CallingConv::Fast &&
3217 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003218
Roman Divackye46137f2012-03-06 16:41:49 +00003219 // Add a register mask operand representing the call-preserved registers.
3220 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3221 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3222 assert(Mask && "Missing call preserved mask for calling convention");
3223 Ops.push_back(DAG.getRegisterMask(Mask));
3224
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003225 if (InFlag.getNode())
3226 Ops.push_back(InFlag);
3227
3228 // Emit tail call.
3229 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003230 // If this is the first return lowered for this function, add the regs
3231 // to the liveout set for the function.
3232 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3233 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003234 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003235 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003236 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3237 for (unsigned i = 0; i != RVLocs.size(); ++i)
3238 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3239 }
3240
3241 assert(((Callee.getOpcode() == ISD::Register &&
3242 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3243 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3244 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3245 isa<ConstantSDNode>(Callee)) &&
3246 "Expecting an global address, external symbol, absolute value or register");
3247
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003249 }
3250
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003251 // Add a NOP immediately after the branch instruction when using the 64-bit
3252 // SVR4 ABI. At link time, if caller and callee are in a different module and
3253 // thus have a different TOC, the call will be replaced with a call to a stub
3254 // function which saves the current TOC, loads the TOC of the callee and
3255 // branches to the callee. The NOP will be replaced with a load instruction
3256 // which restores the TOC of the caller from the TOC save slot of the current
3257 // stack frame. If caller and callee belong to the same module (and have the
3258 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003259
3260 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003261 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003262 if (CallOpc == PPCISD::BCTRL_SVR4) {
3263 // This is a call through a function pointer.
3264 // Restore the caller TOC from the save area into R2.
3265 // See PrepareCall() for more information about calls through function
3266 // pointers in the 64-bit SVR4 ABI.
3267 // We are using a target-specific load with r2 hard coded, because the
3268 // result of a target-independent load would never go directly into r2,
3269 // since r2 is a reserved register (which prevents the register allocator
3270 // from allocating it), resulting in an additional register being
3271 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003272 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003273 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3274 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003275 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003276 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003277 }
3278
Hal Finkel5b00cea2012-03-31 14:45:15 +00003279 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3280 InFlag = Chain.getValue(1);
3281
3282 if (needsTOCRestore) {
3283 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3284 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3285 InFlag = Chain.getValue(1);
3286 }
3287
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003288 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3289 DAG.getIntPtrConstant(BytesCalleePops, true),
3290 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003291 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003292 InFlag = Chain.getValue(1);
3293
Dan Gohman98ca4f22009-08-05 01:29:28 +00003294 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3295 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003296}
3297
Dan Gohman98ca4f22009-08-05 01:29:28 +00003298SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003299PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003300 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003301 SelectionDAG &DAG = CLI.DAG;
3302 DebugLoc &dl = CLI.DL;
3303 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3304 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3305 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3306 SDValue Chain = CLI.Chain;
3307 SDValue Callee = CLI.Callee;
3308 bool &isTailCall = CLI.IsTailCall;
3309 CallingConv::ID CallConv = CLI.CallConv;
3310 bool isVarArg = CLI.IsVarArg;
3311
Evan Cheng0c439eb2010-01-27 00:07:07 +00003312 if (isTailCall)
3313 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3314 Ins, DAG);
3315
Bill Schmidt726c2372012-10-23 15:51:16 +00003316 if (PPCSubTarget.isSVR4ABI()) {
3317 if (PPCSubTarget.isPPC64())
3318 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3319 isTailCall, Outs, OutVals, Ins,
3320 dl, DAG, InVals);
3321 else
3322 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3323 isTailCall, Outs, OutVals, Ins,
3324 dl, DAG, InVals);
3325 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003326
Bill Schmidt726c2372012-10-23 15:51:16 +00003327 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3328 isTailCall, Outs, OutVals, Ins,
3329 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003330}
3331
3332SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003333PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3334 CallingConv::ID CallConv, bool isVarArg,
3335 bool isTailCall,
3336 const SmallVectorImpl<ISD::OutputArg> &Outs,
3337 const SmallVectorImpl<SDValue> &OutVals,
3338 const SmallVectorImpl<ISD::InputArg> &Ins,
3339 DebugLoc dl, SelectionDAG &DAG,
3340 SmallVectorImpl<SDValue> &InVals) const {
3341 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003342 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003343
Dan Gohman98ca4f22009-08-05 01:29:28 +00003344 assert((CallConv == CallingConv::C ||
3345 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003346
Tilmann Schellerffd02002009-07-03 06:45:56 +00003347 unsigned PtrByteSize = 4;
3348
3349 MachineFunction &MF = DAG.getMachineFunction();
3350
3351 // Mark this function as potentially containing a function that contains a
3352 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3353 // and restoring the callers stack pointer in this functions epilog. This is
3354 // done because by tail calling the called function might overwrite the value
3355 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003356 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3357 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003358 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003359
Tilmann Schellerffd02002009-07-03 06:45:56 +00003360 // Count how many bytes are to be pushed on the stack, including the linkage
3361 // area, parameter list area and the part of the local variable space which
3362 // contains copies of aggregates which are passed by value.
3363
3364 // Assign locations to all of the outgoing arguments.
3365 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003366 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003367 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003368
3369 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003370 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003371
3372 if (isVarArg) {
3373 // Handle fixed and variable vector arguments differently.
3374 // Fixed vector arguments go into registers as long as registers are
3375 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003376 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003377
Tilmann Schellerffd02002009-07-03 06:45:56 +00003378 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003379 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003380 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003381 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003382
Dan Gohman98ca4f22009-08-05 01:29:28 +00003383 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003384 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3385 CCInfo);
3386 } else {
3387 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3388 ArgFlags, CCInfo);
3389 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003390
Tilmann Schellerffd02002009-07-03 06:45:56 +00003391 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003392#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003393 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003394 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003395#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003396 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003397 }
3398 }
3399 } else {
3400 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003401 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003402 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003403
Tilmann Schellerffd02002009-07-03 06:45:56 +00003404 // Assign locations to all of the outgoing aggregate by value arguments.
3405 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003406 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003407 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003408
3409 // Reserve stack space for the allocations in CCInfo.
3410 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3411
Dan Gohman98ca4f22009-08-05 01:29:28 +00003412 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003413
3414 // Size of the linkage area, parameter list area and the part of the local
3415 // space variable where copies of aggregates which are passed by value are
3416 // stored.
3417 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003418
Tilmann Schellerffd02002009-07-03 06:45:56 +00003419 // Calculate by how many bytes the stack has to be adjusted in case of tail
3420 // call optimization.
3421 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3422
3423 // Adjust the stack pointer for the new arguments...
3424 // These operations are automatically eliminated by the prolog/epilog pass
3425 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3426 SDValue CallSeqStart = Chain;
3427
3428 // Load the return address and frame pointer so it can be moved somewhere else
3429 // later.
3430 SDValue LROp, FPOp;
3431 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3432 dl);
3433
3434 // Set up a copy of the stack pointer for use loading and storing any
3435 // arguments that may not fit in the registers available for argument
3436 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003438
Tilmann Schellerffd02002009-07-03 06:45:56 +00003439 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3440 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3441 SmallVector<SDValue, 8> MemOpChains;
3442
Roman Divacky0aaa9192011-08-30 17:04:16 +00003443 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003444 // Walk the register/memloc assignments, inserting copies/loads.
3445 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3446 i != e;
3447 ++i) {
3448 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003449 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003450 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003451
Tilmann Schellerffd02002009-07-03 06:45:56 +00003452 if (Flags.isByVal()) {
3453 // Argument is an aggregate which is passed by value, thus we need to
3454 // create a copy of it in the local variable space of the current stack
3455 // frame (which is the stack frame of the caller) and pass the address of
3456 // this copy to the callee.
3457 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3458 CCValAssign &ByValVA = ByValArgLocs[j++];
3459 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003460
Tilmann Schellerffd02002009-07-03 06:45:56 +00003461 // Memory reserved in the local variable space of the callers stack frame.
3462 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003463
Tilmann Schellerffd02002009-07-03 06:45:56 +00003464 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3465 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003466
Tilmann Schellerffd02002009-07-03 06:45:56 +00003467 // Create a copy of the argument in the local area of the current
3468 // stack frame.
3469 SDValue MemcpyCall =
3470 CreateCopyOfByValArgument(Arg, PtrOff,
3471 CallSeqStart.getNode()->getOperand(0),
3472 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003473
Tilmann Schellerffd02002009-07-03 06:45:56 +00003474 // This must go outside the CALLSEQ_START..END.
3475 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3476 CallSeqStart.getNode()->getOperand(1));
3477 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3478 NewCallSeqStart.getNode());
3479 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003480
Tilmann Schellerffd02002009-07-03 06:45:56 +00003481 // Pass the address of the aggregate copy on the stack either in a
3482 // physical register or in the parameter list area of the current stack
3483 // frame to the callee.
3484 Arg = PtrOff;
3485 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003486
Tilmann Schellerffd02002009-07-03 06:45:56 +00003487 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003488 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003489 // Put argument in a physical register.
3490 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3491 } else {
3492 // Put argument in the parameter list area of the current stack frame.
3493 assert(VA.isMemLoc());
3494 unsigned LocMemOffset = VA.getLocMemOffset();
3495
3496 if (!isTailCall) {
3497 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3498 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3499
3500 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003501 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003502 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003503 } else {
3504 // Calculate and remember argument location.
3505 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3506 TailCallArguments);
3507 }
3508 }
3509 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003510
Tilmann Schellerffd02002009-07-03 06:45:56 +00003511 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003513 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003514
Tilmann Schellerffd02002009-07-03 06:45:56 +00003515 // Build a sequence of copy-to-reg nodes chained together with token chain
3516 // and flag operands which copy the outgoing args into the appropriate regs.
3517 SDValue InFlag;
3518 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3519 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3520 RegsToPass[i].second, InFlag);
3521 InFlag = Chain.getValue(1);
3522 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003523
Hal Finkel82b38212012-08-28 02:10:27 +00003524 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3525 // registers.
3526 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003527 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3528 SDValue Ops[] = { Chain, InFlag };
3529
Hal Finkel82b38212012-08-28 02:10:27 +00003530 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003531 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3532
Hal Finkel82b38212012-08-28 02:10:27 +00003533 InFlag = Chain.getValue(1);
3534 }
3535
Chris Lattnerb9082582010-11-14 23:42:06 +00003536 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003537 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3538 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003539
Dan Gohman98ca4f22009-08-05 01:29:28 +00003540 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3541 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3542 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003543}
3544
Bill Schmidt726c2372012-10-23 15:51:16 +00003545// Copy an argument into memory, being careful to do this outside the
3546// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003547SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003548PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3549 SDValue CallSeqStart,
3550 ISD::ArgFlagsTy Flags,
3551 SelectionDAG &DAG,
3552 DebugLoc dl) const {
3553 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3554 CallSeqStart.getNode()->getOperand(0),
3555 Flags, DAG, dl);
3556 // The MEMCPY must go outside the CALLSEQ_START..END.
3557 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3558 CallSeqStart.getNode()->getOperand(1));
3559 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3560 NewCallSeqStart.getNode());
3561 return NewCallSeqStart;
3562}
3563
3564SDValue
3565PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003566 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003567 bool isTailCall,
3568 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003569 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003570 const SmallVectorImpl<ISD::InputArg> &Ins,
3571 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003572 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003573
Bill Schmidt726c2372012-10-23 15:51:16 +00003574 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003575
Bill Schmidt726c2372012-10-23 15:51:16 +00003576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3577 unsigned PtrByteSize = 8;
3578
3579 MachineFunction &MF = DAG.getMachineFunction();
3580
3581 // Mark this function as potentially containing a function that contains a
3582 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3583 // and restoring the callers stack pointer in this functions epilog. This is
3584 // done because by tail calling the called function might overwrite the value
3585 // in this function's (MF) stack pointer stack slot 0(SP).
3586 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3587 CallConv == CallingConv::Fast)
3588 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3589
3590 unsigned nAltivecParamsAtEnd = 0;
3591
3592 // Count how many bytes are to be pushed on the stack, including the linkage
3593 // area, and parameter passing area. We start with at least 48 bytes, which
3594 // is reserved space for [SP][CR][LR][3 x unused].
3595 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3596 // of this call.
3597 unsigned NumBytes =
3598 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3599 Outs, OutVals, nAltivecParamsAtEnd);
3600
3601 // Calculate by how many bytes the stack has to be adjusted in case of tail
3602 // call optimization.
3603 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3604
3605 // To protect arguments on the stack from being clobbered in a tail call,
3606 // force all the loads to happen before doing any other lowering.
3607 if (isTailCall)
3608 Chain = DAG.getStackArgumentTokenFactor(Chain);
3609
3610 // Adjust the stack pointer for the new arguments...
3611 // These operations are automatically eliminated by the prolog/epilog pass
3612 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3613 SDValue CallSeqStart = Chain;
3614
3615 // Load the return address and frame pointer so it can be move somewhere else
3616 // later.
3617 SDValue LROp, FPOp;
3618 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3619 dl);
3620
3621 // Set up a copy of the stack pointer for use loading and storing any
3622 // arguments that may not fit in the registers available for argument
3623 // passing.
3624 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3625
3626 // Figure out which arguments are going to go in registers, and which in
3627 // memory. Also, if this is a vararg function, floating point operations
3628 // must be stored to our stack, and loaded into integer regs as well, if
3629 // any integer regs are available for argument passing.
3630 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3631 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3632
3633 static const uint16_t GPR[] = {
3634 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3635 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3636 };
3637 static const uint16_t *FPR = GetFPR();
3638
3639 static const uint16_t VR[] = {
3640 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3641 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3642 };
3643 const unsigned NumGPRs = array_lengthof(GPR);
3644 const unsigned NumFPRs = 13;
3645 const unsigned NumVRs = array_lengthof(VR);
3646
3647 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3648 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3649
3650 SmallVector<SDValue, 8> MemOpChains;
3651 for (unsigned i = 0; i != NumOps; ++i) {
3652 SDValue Arg = OutVals[i];
3653 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3654
3655 // PtrOff will be used to store the current argument to the stack if a
3656 // register cannot be found for it.
3657 SDValue PtrOff;
3658
3659 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3660
3661 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3662
3663 // Promote integers to 64-bit values.
3664 if (Arg.getValueType() == MVT::i32) {
3665 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3666 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3667 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3668 }
3669
3670 // FIXME memcpy is used way more than necessary. Correctness first.
3671 // Note: "by value" is code for passing a structure by value, not
3672 // basic types.
3673 if (Flags.isByVal()) {
3674 // Note: Size includes alignment padding, so
3675 // struct x { short a; char b; }
3676 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3677 // These are the proper values we need for right-justifying the
3678 // aggregate in a parameter register.
3679 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003680
3681 // An empty aggregate parameter takes up no storage and no
3682 // registers.
3683 if (Size == 0)
3684 continue;
3685
Bill Schmidt726c2372012-10-23 15:51:16 +00003686 // All aggregates smaller than 8 bytes must be passed right-justified.
3687 if (Size==1 || Size==2 || Size==4) {
3688 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3689 if (GPR_idx != NumGPRs) {
3690 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3691 MachinePointerInfo(), VT,
3692 false, false, 0);
3693 MemOpChains.push_back(Load.getValue(1));
3694 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3695
3696 ArgOffset += PtrByteSize;
3697 continue;
3698 }
3699 }
3700
3701 if (GPR_idx == NumGPRs && Size < 8) {
3702 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3703 PtrOff.getValueType());
3704 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3705 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3706 CallSeqStart,
3707 Flags, DAG, dl);
3708 ArgOffset += PtrByteSize;
3709 continue;
3710 }
3711 // Copy entire object into memory. There are cases where gcc-generated
3712 // code assumes it is there, even if it could be put entirely into
3713 // registers. (This is not what the doc says.)
3714
3715 // FIXME: The above statement is likely due to a misunderstanding of the
3716 // documents. All arguments must be copied into the parameter area BY
3717 // THE CALLEE in the event that the callee takes the address of any
3718 // formal argument. That has not yet been implemented. However, it is
3719 // reasonable to use the stack area as a staging area for the register
3720 // load.
3721
3722 // Skip this for small aggregates, as we will use the same slot for a
3723 // right-justified copy, below.
3724 if (Size >= 8)
3725 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3726 CallSeqStart,
3727 Flags, DAG, dl);
3728
3729 // When a register is available, pass a small aggregate right-justified.
3730 if (Size < 8 && GPR_idx != NumGPRs) {
3731 // The easiest way to get this right-justified in a register
3732 // is to copy the structure into the rightmost portion of a
3733 // local variable slot, then load the whole slot into the
3734 // register.
3735 // FIXME: The memcpy seems to produce pretty awful code for
3736 // small aggregates, particularly for packed ones.
3737 // FIXME: It would be preferable to use the slot in the
3738 // parameter save area instead of a new local variable.
3739 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3740 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3741 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3742 CallSeqStart,
3743 Flags, DAG, dl);
3744
3745 // Load the slot into the register.
3746 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3747 MachinePointerInfo(),
3748 false, false, false, 0);
3749 MemOpChains.push_back(Load.getValue(1));
3750 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3751
3752 // Done with this argument.
3753 ArgOffset += PtrByteSize;
3754 continue;
3755 }
3756
3757 // For aggregates larger than PtrByteSize, copy the pieces of the
3758 // object that fit into registers from the parameter save area.
3759 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3760 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3761 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3762 if (GPR_idx != NumGPRs) {
3763 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3764 MachinePointerInfo(),
3765 false, false, false, 0);
3766 MemOpChains.push_back(Load.getValue(1));
3767 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3768 ArgOffset += PtrByteSize;
3769 } else {
3770 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3771 break;
3772 }
3773 }
3774 continue;
3775 }
3776
3777 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3778 default: llvm_unreachable("Unexpected ValueType for argument!");
3779 case MVT::i32:
3780 case MVT::i64:
3781 if (GPR_idx != NumGPRs) {
3782 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3783 } else {
3784 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3785 true, isTailCall, false, MemOpChains,
3786 TailCallArguments, dl);
3787 }
3788 ArgOffset += PtrByteSize;
3789 break;
3790 case MVT::f32:
3791 case MVT::f64:
3792 if (FPR_idx != NumFPRs) {
3793 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3794
3795 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003796 // A single float or an aggregate containing only a single float
3797 // must be passed right-justified in the stack doubleword, and
3798 // in the GPR, if one is available.
3799 SDValue StoreOff;
3800 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3801 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3802 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3803 } else
3804 StoreOff = PtrOff;
3805
3806 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003807 MachinePointerInfo(), false, false, 0);
3808 MemOpChains.push_back(Store);
3809
3810 // Float varargs are always shadowed in available integer registers
3811 if (GPR_idx != NumGPRs) {
3812 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3813 MachinePointerInfo(), false, false,
3814 false, 0);
3815 MemOpChains.push_back(Load.getValue(1));
3816 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3817 }
3818 } else if (GPR_idx != NumGPRs)
3819 // If we have any FPRs remaining, we may also have GPRs remaining.
3820 ++GPR_idx;
3821 } else {
3822 // Single-precision floating-point values are mapped to the
3823 // second (rightmost) word of the stack doubleword.
3824 if (Arg.getValueType() == MVT::f32) {
3825 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3826 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3827 }
3828
3829 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3830 true, isTailCall, false, MemOpChains,
3831 TailCallArguments, dl);
3832 }
3833 ArgOffset += 8;
3834 break;
3835 case MVT::v4f32:
3836 case MVT::v4i32:
3837 case MVT::v8i16:
3838 case MVT::v16i8:
3839 if (isVarArg) {
3840 // These go aligned on the stack, or in the corresponding R registers
3841 // when within range. The Darwin PPC ABI doc claims they also go in
3842 // V registers; in fact gcc does this only for arguments that are
3843 // prototyped, not for those that match the ... We do it for all
3844 // arguments, seems to work.
3845 while (ArgOffset % 16 !=0) {
3846 ArgOffset += PtrByteSize;
3847 if (GPR_idx != NumGPRs)
3848 GPR_idx++;
3849 }
3850 // We could elide this store in the case where the object fits
3851 // entirely in R registers. Maybe later.
3852 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3853 DAG.getConstant(ArgOffset, PtrVT));
3854 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3855 MachinePointerInfo(), false, false, 0);
3856 MemOpChains.push_back(Store);
3857 if (VR_idx != NumVRs) {
3858 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3859 MachinePointerInfo(),
3860 false, false, false, 0);
3861 MemOpChains.push_back(Load.getValue(1));
3862 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3863 }
3864 ArgOffset += 16;
3865 for (unsigned i=0; i<16; i+=PtrByteSize) {
3866 if (GPR_idx == NumGPRs)
3867 break;
3868 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3869 DAG.getConstant(i, PtrVT));
3870 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3871 false, false, false, 0);
3872 MemOpChains.push_back(Load.getValue(1));
3873 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3874 }
3875 break;
3876 }
3877
3878 // Non-varargs Altivec params generally go in registers, but have
3879 // stack space allocated at the end.
3880 if (VR_idx != NumVRs) {
3881 // Doesn't have GPR space allocated.
3882 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3883 } else {
3884 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3885 true, isTailCall, true, MemOpChains,
3886 TailCallArguments, dl);
3887 ArgOffset += 16;
3888 }
3889 break;
3890 }
3891 }
3892
3893 if (!MemOpChains.empty())
3894 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3895 &MemOpChains[0], MemOpChains.size());
3896
3897 // Check if this is an indirect call (MTCTR/BCTRL).
3898 // See PrepareCall() for more information about calls through function
3899 // pointers in the 64-bit SVR4 ABI.
3900 if (!isTailCall &&
3901 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3902 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3903 !isBLACompatibleAddress(Callee, DAG)) {
3904 // Load r2 into a virtual register and store it to the TOC save area.
3905 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3906 // TOC save area offset.
3907 SDValue PtrOff = DAG.getIntPtrConstant(40);
3908 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3909 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3910 false, false, 0);
3911 // R12 must contain the address of an indirect callee. This does not
3912 // mean the MTCTR instruction must use R12; it's easier to model this
3913 // as an extra parameter, so do that.
3914 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3915 }
3916
3917 // Build a sequence of copy-to-reg nodes chained together with token chain
3918 // and flag operands which copy the outgoing args into the appropriate regs.
3919 SDValue InFlag;
3920 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3921 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3922 RegsToPass[i].second, InFlag);
3923 InFlag = Chain.getValue(1);
3924 }
3925
3926 if (isTailCall)
3927 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3928 FPOp, true, TailCallArguments);
3929
3930 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3931 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3932 Ins, InVals);
3933}
3934
3935SDValue
3936PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3937 CallingConv::ID CallConv, bool isVarArg,
3938 bool isTailCall,
3939 const SmallVectorImpl<ISD::OutputArg> &Outs,
3940 const SmallVectorImpl<SDValue> &OutVals,
3941 const SmallVectorImpl<ISD::InputArg> &Ins,
3942 DebugLoc dl, SelectionDAG &DAG,
3943 SmallVectorImpl<SDValue> &InVals) const {
3944
3945 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003946
Owen Andersone50ed302009-08-10 22:56:29 +00003947 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003949 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003950
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003951 MachineFunction &MF = DAG.getMachineFunction();
3952
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003953 // Mark this function as potentially containing a function that contains a
3954 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3955 // and restoring the callers stack pointer in this functions epilog. This is
3956 // done because by tail calling the called function might overwrite the value
3957 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003958 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3959 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003960 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3961
3962 unsigned nAltivecParamsAtEnd = 0;
3963
Chris Lattnerabde4602006-05-16 22:56:08 +00003964 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003965 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003966 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003967 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003968 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003969 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003970 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003971
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003972 // Calculate by how many bytes the stack has to be adjusted in case of tail
3973 // call optimization.
3974 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003975
Dan Gohman98ca4f22009-08-05 01:29:28 +00003976 // To protect arguments on the stack from being clobbered in a tail call,
3977 // force all the loads to happen before doing any other lowering.
3978 if (isTailCall)
3979 Chain = DAG.getStackArgumentTokenFactor(Chain);
3980
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003981 // Adjust the stack pointer for the new arguments...
3982 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003983 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003984 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003985
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003986 // Load the return address and frame pointer so it can be move somewhere else
3987 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003988 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003989 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3990 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003991
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003992 // Set up a copy of the stack pointer for use loading and storing any
3993 // arguments that may not fit in the registers available for argument
3994 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003995 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003996 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003998 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004000
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004001 // Figure out which arguments are going to go in registers, and which in
4002 // memory. Also, if this is a vararg function, floating point operations
4003 // must be stored to our stack, and loaded into integer regs as well, if
4004 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004005 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004006 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004007
Craig Topperb78ca422012-03-11 07:16:55 +00004008 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004009 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4010 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4011 };
Craig Topperb78ca422012-03-11 07:16:55 +00004012 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004013 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4014 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4015 };
Craig Topperb78ca422012-03-11 07:16:55 +00004016 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004017
Craig Topperb78ca422012-03-11 07:16:55 +00004018 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004019 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4020 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4021 };
Owen Anderson718cb662007-09-07 04:06:50 +00004022 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004023 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004024 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004025
Craig Topperb78ca422012-03-11 07:16:55 +00004026 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004027
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004028 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004029 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4030
Dan Gohman475871a2008-07-27 21:46:04 +00004031 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004032 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004033 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004034 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004035
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004036 // PtrOff will be used to store the current argument to the stack if a
4037 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004038 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004039
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004040 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004041
Dale Johannesen39355f92009-02-04 02:34:38 +00004042 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004043
4044 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004046 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4047 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004049 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004050
Dale Johannesen8419dd62008-03-07 20:27:40 +00004051 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004052 // Note: "by value" is code for passing a structure by value, not
4053 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004054 if (Flags.isByVal()) {
4055 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004056 // Very small objects are passed right-justified. Everything else is
4057 // passed left-justified.
4058 if (Size==1 || Size==2) {
4059 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004060 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004061 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004062 MachinePointerInfo(), VT,
4063 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004064 MemOpChains.push_back(Load.getValue(1));
4065 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004066
4067 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004068 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004069 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4070 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004071 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004072 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4073 CallSeqStart,
4074 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004075 ArgOffset += PtrByteSize;
4076 }
4077 continue;
4078 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004079 // Copy entire object into memory. There are cases where gcc-generated
4080 // code assumes it is there, even if it could be put entirely into
4081 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004082 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4083 CallSeqStart,
4084 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004085
4086 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4087 // copy the pieces of the object that fit into registers from the
4088 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004089 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004090 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004091 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004092 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004093 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4094 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004095 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004096 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004097 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004098 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004099 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004100 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004101 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004102 }
4103 }
4104 continue;
4105 }
4106
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004108 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 case MVT::i32:
4110 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004111 if (GPR_idx != NumGPRs) {
4112 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004113 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004114 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4115 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004116 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004117 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004118 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004119 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 case MVT::f32:
4121 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004122 if (FPR_idx != NumFPRs) {
4123 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4124
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004125 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004126 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4127 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004128 MemOpChains.push_back(Store);
4129
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004130 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004131 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004132 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004133 MachinePointerInfo(), false, false,
4134 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004135 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004136 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004137 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004139 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004140 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004141 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4142 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004143 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004144 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004145 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004146 }
4147 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004148 // If we have any FPRs remaining, we may also have GPRs remaining.
4149 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4150 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004151 if (GPR_idx != NumGPRs)
4152 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004154 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4155 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004156 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004157 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004158 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4159 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004160 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004161 if (isPPC64)
4162 ArgOffset += 8;
4163 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004165 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 case MVT::v4f32:
4167 case MVT::v4i32:
4168 case MVT::v8i16:
4169 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004170 if (isVarArg) {
4171 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004172 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004173 // V registers; in fact gcc does this only for arguments that are
4174 // prototyped, not for those that match the ... We do it for all
4175 // arguments, seems to work.
4176 while (ArgOffset % 16 !=0) {
4177 ArgOffset += PtrByteSize;
4178 if (GPR_idx != NumGPRs)
4179 GPR_idx++;
4180 }
4181 // We could elide this store in the case where the object fits
4182 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004183 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004184 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004185 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4186 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004187 MemOpChains.push_back(Store);
4188 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004189 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004190 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004191 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004192 MemOpChains.push_back(Load.getValue(1));
4193 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4194 }
4195 ArgOffset += 16;
4196 for (unsigned i=0; i<16; i+=PtrByteSize) {
4197 if (GPR_idx == NumGPRs)
4198 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004199 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004200 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004201 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004202 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004203 MemOpChains.push_back(Load.getValue(1));
4204 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4205 }
4206 break;
4207 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004208
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004209 // Non-varargs Altivec params generally go in registers, but have
4210 // stack space allocated at the end.
4211 if (VR_idx != NumVRs) {
4212 // Doesn't have GPR space allocated.
4213 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4214 } else if (nAltivecParamsAtEnd==0) {
4215 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004216 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4217 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004218 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004219 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004220 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004221 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004222 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004223 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004224 // If all Altivec parameters fit in registers, as they usually do,
4225 // they get stack space following the non-Altivec parameters. We
4226 // don't track this here because nobody below needs it.
4227 // If there are more Altivec parameters than fit in registers emit
4228 // the stores here.
4229 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4230 unsigned j = 0;
4231 // Offset is aligned; skip 1st 12 params which go in V registers.
4232 ArgOffset = ((ArgOffset+15)/16)*16;
4233 ArgOffset += 12*16;
4234 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004235 SDValue Arg = OutVals[i];
4236 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4238 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004239 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004240 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004241 // We are emitting Altivec params in order.
4242 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4243 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004244 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004245 ArgOffset += 16;
4246 }
4247 }
4248 }
4249 }
4250
Chris Lattner9a2a4972006-05-17 06:01:33 +00004251 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004253 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Dale Johannesenf7b73042010-03-09 20:15:42 +00004255 // On Darwin, R12 must contain the address of an indirect callee. This does
4256 // not mean the MTCTR instruction must use R12; it's easier to model this as
4257 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004258 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004259 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4260 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4261 !isBLACompatibleAddress(Callee, DAG))
4262 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4263 PPC::R12), Callee));
4264
Chris Lattner9a2a4972006-05-17 06:01:33 +00004265 // Build a sequence of copy-to-reg nodes chained together with token chain
4266 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004267 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004268 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004269 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004270 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004271 InFlag = Chain.getValue(1);
4272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004273
Chris Lattnerb9082582010-11-14 23:42:06 +00004274 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004275 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4276 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004277
Dan Gohman98ca4f22009-08-05 01:29:28 +00004278 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4279 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4280 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004281}
4282
Hal Finkeld712f932011-10-14 19:51:36 +00004283bool
4284PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4285 MachineFunction &MF, bool isVarArg,
4286 const SmallVectorImpl<ISD::OutputArg> &Outs,
4287 LLVMContext &Context) const {
4288 SmallVector<CCValAssign, 16> RVLocs;
4289 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4290 RVLocs, Context);
4291 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4292}
4293
Dan Gohman98ca4f22009-08-05 01:29:28 +00004294SDValue
4295PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004296 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004297 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004298 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004299 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004300
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004301 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004302 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004303 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004304 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004305
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004306 // If this is the first return lowered for this function, add the regs to the
4307 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004308 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004309 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004310 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004311 }
4312
Dan Gohman475871a2008-07-27 21:46:04 +00004313 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004315 // Copy the result values into the output registers.
4316 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4317 CCValAssign &VA = RVLocs[i];
4318 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004319 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00004320 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004321 Flag = Chain.getValue(1);
4322 }
4323
Gabor Greifba36cb52008-08-28 21:40:38 +00004324 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004326 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004327 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004328}
4329
Dan Gohman475871a2008-07-27 21:46:04 +00004330SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004331 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004332 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004333 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Jim Laskeyefc7e522006-12-04 22:04:42 +00004335 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004336 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004337
4338 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004339 bool isPPC64 = Subtarget.isPPC64();
4340 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004341 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004342
4343 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004344 SDValue Chain = Op.getOperand(0);
4345 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004346
Jim Laskeyefc7e522006-12-04 22:04:42 +00004347 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004348 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4349 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004350 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004351
Jim Laskeyefc7e522006-12-04 22:04:42 +00004352 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004353 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004354
Jim Laskeyefc7e522006-12-04 22:04:42 +00004355 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004356 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004357 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004358}
4359
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004360
4361
Dan Gohman475871a2008-07-27 21:46:04 +00004362SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004363PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004364 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004365 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004366 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004367 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004368
4369 // Get current frame pointer save index. The users of this index will be
4370 // primarily DYNALLOC instructions.
4371 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4372 int RASI = FI->getReturnAddrSaveIndex();
4373
4374 // If the frame pointer save index hasn't been defined yet.
4375 if (!RASI) {
4376 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004377 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004378 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004379 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004380 // Save the result.
4381 FI->setReturnAddrSaveIndex(RASI);
4382 }
4383 return DAG.getFrameIndex(RASI, PtrVT);
4384}
4385
Dan Gohman475871a2008-07-27 21:46:04 +00004386SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004387PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4388 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004389 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004390 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004391 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004392
4393 // Get current frame pointer save index. The users of this index will be
4394 // primarily DYNALLOC instructions.
4395 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4396 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004397
Jim Laskey2f616bf2006-11-16 22:43:37 +00004398 // If the frame pointer save index hasn't been defined yet.
4399 if (!FPSI) {
4400 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004401 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004402 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004403
Jim Laskey2f616bf2006-11-16 22:43:37 +00004404 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004405 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004406 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004407 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004408 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004409 return DAG.getFrameIndex(FPSI, PtrVT);
4410}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004411
Dan Gohman475871a2008-07-27 21:46:04 +00004412SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004413 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004414 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004415 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004416 SDValue Chain = Op.getOperand(0);
4417 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004418 DebugLoc dl = Op.getDebugLoc();
4419
Jim Laskey2f616bf2006-11-16 22:43:37 +00004420 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004421 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004422 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004423 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004424 DAG.getConstant(0, PtrVT), Size);
4425 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004426 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004427 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004428 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004430 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004431}
4432
Chris Lattner1a635d62006-04-14 06:01:58 +00004433/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4434/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004435SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004436 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004437 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4438 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004439 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004440
Chris Lattner1a635d62006-04-14 06:01:58 +00004441 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004442
Chris Lattner1a635d62006-04-14 06:01:58 +00004443 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004444 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004445
Owen Andersone50ed302009-08-10 22:56:29 +00004446 EVT ResVT = Op.getValueType();
4447 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004448 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4449 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004450 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004451
Chris Lattner1a635d62006-04-14 06:01:58 +00004452 // If the RHS of the comparison is a 0.0, we don't need to do the
4453 // subtraction at all.
4454 if (isFloatingPointZero(RHS))
4455 switch (CC) {
4456 default: break; // SETUO etc aren't handled by fsel.
4457 case ISD::SETULT:
4458 case ISD::SETLT:
4459 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004460 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004461 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4463 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004464 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 case ISD::SETUGT:
4466 case ISD::SETGT:
4467 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004468 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004469 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4471 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004472 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004475
Dan Gohman475871a2008-07-27 21:46:04 +00004476 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004477 switch (CC) {
4478 default: break; // SETUO etc aren't handled by fsel.
4479 case ISD::SETULT:
4480 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004481 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4483 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004484 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004485 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004486 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004487 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4489 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004490 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004491 case ISD::SETUGT:
4492 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004493 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004494 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4495 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004496 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004497 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004498 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004499 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004500 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4501 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004502 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004503 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004504 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004505}
4506
Chris Lattner1f873002007-11-28 18:44:47 +00004507// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004508SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004509 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004510 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004511 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 if (Src.getValueType() == MVT::f32)
4513 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004514
Dan Gohman475871a2008-07-27 21:46:04 +00004515 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004517 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004519 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004520 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004522 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 case MVT::i64:
4524 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004525 break;
4526 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004527
Chris Lattner1a635d62006-04-14 06:01:58 +00004528 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004530
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004531 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004532 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4533 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004534
4535 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4536 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004537 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004538 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004539 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004540 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004541 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004542}
4543
Dan Gohmand858e902010-04-17 15:26:15 +00004544SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4545 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004546 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004547 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004549 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004550
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004552 SDValue SINT = Op.getOperand(0);
4553 // When converting to single-precision, we actually need to convert
4554 // to double-precision first and then round to single-precision.
4555 // To avoid double-rounding effects during that operation, we have
4556 // to prepare the input operand. Bits that might be truncated when
4557 // converting to double-precision are replaced by a bit that won't
4558 // be lost at this stage, but is below the single-precision rounding
4559 // position.
4560 //
4561 // However, if -enable-unsafe-fp-math is in effect, accept double
4562 // rounding to avoid the extra overhead.
4563 if (Op.getValueType() == MVT::f32 &&
4564 !DAG.getTarget().Options.UnsafeFPMath) {
4565
4566 // Twiddle input to make sure the low 11 bits are zero. (If this
4567 // is the case, we are guaranteed the value will fit into the 53 bit
4568 // mantissa of an IEEE double-precision value without rounding.)
4569 // If any of those low 11 bits were not zero originally, make sure
4570 // bit 12 (value 2048) is set instead, so that the final rounding
4571 // to single-precision gets the correct result.
4572 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4573 SINT, DAG.getConstant(2047, MVT::i64));
4574 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4575 Round, DAG.getConstant(2047, MVT::i64));
4576 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4577 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4578 Round, DAG.getConstant(-2048, MVT::i64));
4579
4580 // However, we cannot use that value unconditionally: if the magnitude
4581 // of the input value is small, the bit-twiddling we did above might
4582 // end up visibly changing the output. Fortunately, in that case, we
4583 // don't need to twiddle bits since the original input will convert
4584 // exactly to double-precision floating-point already. Therefore,
4585 // construct a conditional to use the original value if the top 11
4586 // bits are all sign-bit copies, and use the rounded value computed
4587 // above otherwise.
4588 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4589 SINT, DAG.getConstant(53, MVT::i32));
4590 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4591 Cond, DAG.getConstant(1, MVT::i64));
4592 Cond = DAG.getSetCC(dl, MVT::i32,
4593 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4594
4595 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4596 }
4597 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4599 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004600 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004601 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004602 return FP;
4603 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004604
Owen Anderson825b72b2009-08-11 20:47:22 +00004605 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004606 "Unhandled SINT_TO_FP type in custom expander!");
4607 // Since we only generate this in 64-bit mode, we can take advantage of
4608 // 64-bit registers. In particular, sign extend the input value into the
4609 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4610 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004611 MachineFunction &MF = DAG.getMachineFunction();
4612 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004613 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004614 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004615 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004616
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004618 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004619
Chris Lattner1a635d62006-04-14 06:01:58 +00004620 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004621 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004622 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004623 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004624 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4625 SDValue Store =
4626 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4627 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004628 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004629 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004630 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004631
Chris Lattner1a635d62006-04-14 06:01:58 +00004632 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4634 if (Op.getValueType() == MVT::f32)
4635 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004636 return FP;
4637}
4638
Dan Gohmand858e902010-04-17 15:26:15 +00004639SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4640 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004641 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004642 /*
4643 The rounding mode is in bits 30:31 of FPSR, and has the following
4644 settings:
4645 00 Round to nearest
4646 01 Round to 0
4647 10 Round to +inf
4648 11 Round to -inf
4649
4650 FLT_ROUNDS, on the other hand, expects the following:
4651 -1 Undefined
4652 0 Round to 0
4653 1 Round to nearest
4654 2 Round to +inf
4655 3 Round to -inf
4656
4657 To perform the conversion, we do:
4658 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4659 */
4660
4661 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004662 EVT VT = Op.getValueType();
4663 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4664 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004665 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004666
4667 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004669 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004670 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004671
4672 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004673 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004674 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004675 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004676 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004677
4678 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004679 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004680 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004681 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004682 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004683
4684 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004685 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 DAG.getNode(ISD::AND, dl, MVT::i32,
4687 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004688 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 DAG.getNode(ISD::SRL, dl, MVT::i32,
4690 DAG.getNode(ISD::AND, dl, MVT::i32,
4691 DAG.getNode(ISD::XOR, dl, MVT::i32,
4692 CWD, DAG.getConstant(3, MVT::i32)),
4693 DAG.getConstant(3, MVT::i32)),
4694 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004695
Dan Gohman475871a2008-07-27 21:46:04 +00004696 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004698
Duncan Sands83ec4b62008-06-06 12:08:01 +00004699 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004700 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004701}
4702
Dan Gohmand858e902010-04-17 15:26:15 +00004703SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004704 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004705 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004706 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004707 assert(Op.getNumOperands() == 3 &&
4708 VT == Op.getOperand(1).getValueType() &&
4709 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004710
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004711 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004712 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004713 SDValue Lo = Op.getOperand(0);
4714 SDValue Hi = Op.getOperand(1);
4715 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004716 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004717
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004718 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004719 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004720 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4721 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4722 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4723 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004724 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004725 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4726 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4727 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004728 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004729 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004730}
4731
Dan Gohmand858e902010-04-17 15:26:15 +00004732SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004733 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004734 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004735 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004736 assert(Op.getNumOperands() == 3 &&
4737 VT == Op.getOperand(1).getValueType() &&
4738 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004739
Dan Gohman9ed06db2008-03-07 20:36:53 +00004740 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004741 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004742 SDValue Lo = Op.getOperand(0);
4743 SDValue Hi = Op.getOperand(1);
4744 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004745 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004746
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004747 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004748 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004749 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4750 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4751 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4752 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004753 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004754 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4755 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4756 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004757 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004758 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004759}
4760
Dan Gohmand858e902010-04-17 15:26:15 +00004761SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004762 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004763 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004764 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004765 assert(Op.getNumOperands() == 3 &&
4766 VT == Op.getOperand(1).getValueType() &&
4767 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004768
Dan Gohman9ed06db2008-03-07 20:36:53 +00004769 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004770 SDValue Lo = Op.getOperand(0);
4771 SDValue Hi = Op.getOperand(1);
4772 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004773 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004774
Dale Johannesenf5d97892009-02-04 01:48:28 +00004775 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004776 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004777 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4778 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4779 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4780 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004781 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004782 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4783 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4784 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004785 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004786 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004787 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004788}
4789
4790//===----------------------------------------------------------------------===//
4791// Vector related lowering.
4792//
4793
Chris Lattner4a998b92006-04-17 06:00:21 +00004794/// BuildSplatI - Build a canonical splati of Val with an element size of
4795/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004796static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004797 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004798 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004799
Owen Andersone50ed302009-08-10 22:56:29 +00004800 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004802 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004803
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004805
Chris Lattner70fa4932006-12-01 01:45:39 +00004806 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4807 if (Val == -1)
4808 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004809
Owen Andersone50ed302009-08-10 22:56:29 +00004810 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004811
Chris Lattner4a998b92006-04-17 06:00:21 +00004812 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004814 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004815 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004816 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4817 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004818 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004819}
4820
Chris Lattnere7c768e2006-04-18 03:24:30 +00004821/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004822/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004823static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004824 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 EVT DestVT = MVT::Other) {
4826 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004827 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004829}
4830
Chris Lattnere7c768e2006-04-18 03:24:30 +00004831/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4832/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004833static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004834 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 DebugLoc dl, EVT DestVT = MVT::Other) {
4836 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004837 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004838 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004839}
4840
4841
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004842/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4843/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004844static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004845 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004846 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004847 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4848 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004849
Nate Begeman9008ca62009-04-27 18:41:29 +00004850 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004851 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004852 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004854 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004855}
4856
Chris Lattnerf1b47082006-04-14 05:19:18 +00004857// If this is a case we can't handle, return null and let the default
4858// expansion code take care of it. If we CAN select this case, and if it
4859// selects to a single instruction, return Op. Otherwise, if we can codegen
4860// this case more efficiently than a constant pool load, lower it to the
4861// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004862SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4863 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004864 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004865 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4866 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004867
Bob Wilson24e338e2009-03-02 23:24:16 +00004868 // Check if this is a splat of a constant value.
4869 APInt APSplatBits, APSplatUndef;
4870 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004871 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004872 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004873 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004874 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004875
Bob Wilsonf2950b02009-03-03 19:26:27 +00004876 unsigned SplatBits = APSplatBits.getZExtValue();
4877 unsigned SplatUndef = APSplatUndef.getZExtValue();
4878 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004879
Bob Wilsonf2950b02009-03-03 19:26:27 +00004880 // First, handle single instruction cases.
4881
4882 // All zeros?
4883 if (SplatBits == 0) {
4884 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4886 SDValue Z = DAG.getConstant(0, MVT::i32);
4887 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004888 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004889 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004890 return Op;
4891 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004892
Bob Wilsonf2950b02009-03-03 19:26:27 +00004893 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4894 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4895 (32-SplatBitSize));
4896 if (SextVal >= -16 && SextVal <= 15)
4897 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004898
4899
Bob Wilsonf2950b02009-03-03 19:26:27 +00004900 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004901
Bob Wilsonf2950b02009-03-03 19:26:27 +00004902 // If this value is in the range [-32,30] and is even, use:
4903 // tmp = VSPLTI[bhw], result = add tmp, tmp
4904 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004906 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004907 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004908 }
4909
4910 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4911 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4912 // for fneg/fabs.
4913 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4914 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004916
4917 // Make the VSLW intrinsic, computing 0x8000_0000.
4918 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4919 OnesV, DAG, dl);
4920
4921 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004922 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004923 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004924 }
4925
4926 // Check to see if this is a wide variety of vsplti*, binop self cases.
4927 static const signed char SplatCsts[] = {
4928 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4929 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4930 };
4931
4932 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4933 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4934 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4935 int i = SplatCsts[idx];
4936
4937 // Figure out what shift amount will be used by altivec if shifted by i in
4938 // this splat size.
4939 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4940
4941 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004942 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004943 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004944 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4945 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4946 Intrinsic::ppc_altivec_vslw
4947 };
4948 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004949 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004951
Bob Wilsonf2950b02009-03-03 19:26:27 +00004952 // vsplti + srl self.
4953 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004955 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4956 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4957 Intrinsic::ppc_altivec_vsrw
4958 };
4959 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004960 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004961 }
4962
Bob Wilsonf2950b02009-03-03 19:26:27 +00004963 // vsplti + sra self.
4964 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004966 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4967 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4968 Intrinsic::ppc_altivec_vsraw
4969 };
4970 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004971 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004972 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004973
Bob Wilsonf2950b02009-03-03 19:26:27 +00004974 // vsplti + rol self.
4975 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4976 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004978 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4979 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4980 Intrinsic::ppc_altivec_vrlw
4981 };
4982 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004983 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004984 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004985
Bob Wilsonf2950b02009-03-03 19:26:27 +00004986 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004987 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004989 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004990 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004991 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004992 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004994 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004995 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004996 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004997 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004999 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5000 }
5001 }
5002
5003 // Three instruction sequences.
5004
5005 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5006 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005007 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5008 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005009 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005010 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005011 }
5012 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5013 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5015 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005016 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005017 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005019
Dan Gohman475871a2008-07-27 21:46:04 +00005020 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005021}
5022
Chris Lattner59138102006-04-17 05:28:54 +00005023/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5024/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005025static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005026 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005027 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005028 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005029 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005030 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005031
Chris Lattner59138102006-04-17 05:28:54 +00005032 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005033 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005034 OP_VMRGHW,
5035 OP_VMRGLW,
5036 OP_VSPLTISW0,
5037 OP_VSPLTISW1,
5038 OP_VSPLTISW2,
5039 OP_VSPLTISW3,
5040 OP_VSLDOI4,
5041 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005042 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005043 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005044
Chris Lattner59138102006-04-17 05:28:54 +00005045 if (OpNum == OP_COPY) {
5046 if (LHSID == (1*9+2)*9+3) return LHS;
5047 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5048 return RHS;
5049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005050
Dan Gohman475871a2008-07-27 21:46:04 +00005051 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005052 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5053 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005054
Nate Begeman9008ca62009-04-27 18:41:29 +00005055 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005056 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005057 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005058 case OP_VMRGHW:
5059 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5060 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5061 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5062 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5063 break;
5064 case OP_VMRGLW:
5065 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5066 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5067 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5068 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5069 break;
5070 case OP_VSPLTISW0:
5071 for (unsigned i = 0; i != 16; ++i)
5072 ShufIdxs[i] = (i&3)+0;
5073 break;
5074 case OP_VSPLTISW1:
5075 for (unsigned i = 0; i != 16; ++i)
5076 ShufIdxs[i] = (i&3)+4;
5077 break;
5078 case OP_VSPLTISW2:
5079 for (unsigned i = 0; i != 16; ++i)
5080 ShufIdxs[i] = (i&3)+8;
5081 break;
5082 case OP_VSPLTISW3:
5083 for (unsigned i = 0; i != 16; ++i)
5084 ShufIdxs[i] = (i&3)+12;
5085 break;
5086 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005087 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005088 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005089 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005090 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005091 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005092 }
Owen Andersone50ed302009-08-10 22:56:29 +00005093 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005094 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5095 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005097 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005098}
5099
Chris Lattnerf1b47082006-04-14 05:19:18 +00005100/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5101/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5102/// return the code it can be lowered into. Worst case, it can always be
5103/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005104SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005105 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005106 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005107 SDValue V1 = Op.getOperand(0);
5108 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005109 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005110 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattnerf1b47082006-04-14 05:19:18 +00005112 // Cases that are handled by instructions that take permute immediates
5113 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5114 // selected by the instruction selector.
5115 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005116 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5117 PPC::isSplatShuffleMask(SVOp, 2) ||
5118 PPC::isSplatShuffleMask(SVOp, 4) ||
5119 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5120 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5121 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5122 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5123 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5124 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5125 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5126 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5127 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005128 return Op;
5129 }
5130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005131
Chris Lattnerf1b47082006-04-14 05:19:18 +00005132 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5133 // and produce a fixed permutation. If any of these match, do not lower to
5134 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005135 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5136 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5137 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5138 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5139 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5140 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5141 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5142 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5143 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005144 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005145
Chris Lattner59138102006-04-17 05:28:54 +00005146 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5147 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005148 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005149
Chris Lattner59138102006-04-17 05:28:54 +00005150 unsigned PFIndexes[4];
5151 bool isFourElementShuffle = true;
5152 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5153 unsigned EltNo = 8; // Start out undef.
5154 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005155 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005156 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005157
Nate Begeman9008ca62009-04-27 18:41:29 +00005158 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005159 if ((ByteSource & 3) != j) {
5160 isFourElementShuffle = false;
5161 break;
5162 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005163
Chris Lattner59138102006-04-17 05:28:54 +00005164 if (EltNo == 8) {
5165 EltNo = ByteSource/4;
5166 } else if (EltNo != ByteSource/4) {
5167 isFourElementShuffle = false;
5168 break;
5169 }
5170 }
5171 PFIndexes[i] = EltNo;
5172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005173
5174 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005175 // perfect shuffle vector to determine if it is cost effective to do this as
5176 // discrete instructions, or whether we should use a vperm.
5177 if (isFourElementShuffle) {
5178 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005179 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005180 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005181
Chris Lattner59138102006-04-17 05:28:54 +00005182 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5183 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005184
Chris Lattner59138102006-04-17 05:28:54 +00005185 // Determining when to avoid vperm is tricky. Many things affect the cost
5186 // of vperm, particularly how many times the perm mask needs to be computed.
5187 // For example, if the perm mask can be hoisted out of a loop or is already
5188 // used (perhaps because there are multiple permutes with the same shuffle
5189 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5190 // the loop requires an extra register.
5191 //
5192 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005193 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005194 // available, if this block is within a loop, we should avoid using vperm
5195 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005196 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005197 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Chris Lattnerf1b47082006-04-14 05:19:18 +00005200 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5201 // vector that will get spilled to the constant pool.
5202 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Chris Lattnerf1b47082006-04-14 05:19:18 +00005204 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5205 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005206 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005207 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Dan Gohman475871a2008-07-27 21:46:04 +00005209 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005210 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5211 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005212
Chris Lattnerf1b47082006-04-14 05:19:18 +00005213 for (unsigned j = 0; j != BytesPerElement; ++j)
5214 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005215 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005216 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005217
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005219 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005220 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005221}
5222
Chris Lattner90564f22006-04-18 17:59:36 +00005223/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5224/// altivec comparison. If it is, return true and fill in Opc/isDot with
5225/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005226static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005227 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005228 unsigned IntrinsicID =
5229 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005230 CompareOpc = -1;
5231 isDot = false;
5232 switch (IntrinsicID) {
5233 default: return false;
5234 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005235 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5236 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5237 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5238 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5239 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5240 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5241 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5242 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5243 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5244 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5245 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5246 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5247 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Chris Lattner1a635d62006-04-14 06:01:58 +00005249 // Normal Comparisons.
5250 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5251 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5252 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5253 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5254 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5255 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5256 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5257 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5258 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5259 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5260 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5261 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5262 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5263 }
Chris Lattner90564f22006-04-18 17:59:36 +00005264 return true;
5265}
5266
5267/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5268/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005269SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005270 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005271 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5272 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005273 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005274 int CompareOpc;
5275 bool isDot;
5276 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005277 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005278
Chris Lattner90564f22006-04-18 17:59:36 +00005279 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005280 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005281 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005282 Op.getOperand(1), Op.getOperand(2),
5283 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005284 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Chris Lattner1a635d62006-04-14 06:01:58 +00005287 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005288 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005289 Op.getOperand(2), // LHS
5290 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005292 };
Owen Andersone50ed302009-08-10 22:56:29 +00005293 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005294 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005295 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005296 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005297
Chris Lattner1a635d62006-04-14 06:01:58 +00005298 // Now that we have the comparison, emit a copy from the CR to a GPR.
5299 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5301 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005302 CompNode.getValue(1));
5303
Chris Lattner1a635d62006-04-14 06:01:58 +00005304 // Unpack the result based on how the target uses it.
5305 unsigned BitNo; // Bit # of CR6.
5306 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005307 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005308 default: // Can't happen, don't crash on invalid number though.
5309 case 0: // Return the value of the EQ bit of CR6.
5310 BitNo = 0; InvertBit = false;
5311 break;
5312 case 1: // Return the inverted value of the EQ bit of CR6.
5313 BitNo = 0; InvertBit = true;
5314 break;
5315 case 2: // Return the value of the LT bit of CR6.
5316 BitNo = 2; InvertBit = false;
5317 break;
5318 case 3: // Return the inverted value of the LT bit of CR6.
5319 BitNo = 2; InvertBit = true;
5320 break;
5321 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005322
Chris Lattner1a635d62006-04-14 06:01:58 +00005323 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5325 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005326 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5328 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005329
Chris Lattner1a635d62006-04-14 06:01:58 +00005330 // If we are supposed to, toggle the bit.
5331 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5333 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005334 return Flags;
5335}
5336
Scott Michelfdc40a02009-02-17 22:15:04 +00005337SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005338 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005339 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005340 // Create a stack slot that is 16-byte aligned.
5341 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005342 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005343 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005344 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005345
Chris Lattner1a635d62006-04-14 06:01:58 +00005346 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005347 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005348 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005349 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005350 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005351 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005352 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005353}
5354
Dan Gohmand858e902010-04-17 15:26:15 +00005355SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005356 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005358 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005359
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5361 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005364 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005365
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005366 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005367 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5368 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5369 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005371 // Low parts multiplied together, generating 32-bit results (we ignore the
5372 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005374 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Dan Gohman475871a2008-07-27 21:46:04 +00005376 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005378 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005379 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005380 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5382 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005383 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005384
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005386
Chris Lattnercea2aa72006-04-18 04:28:57 +00005387 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005388 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005390 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005391
Chris Lattner19a81522006-04-18 03:57:35 +00005392 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005393 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005395 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005396
Chris Lattner19a81522006-04-18 03:57:35 +00005397 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005398 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005400 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005401
Chris Lattner19a81522006-04-18 03:57:35 +00005402 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005403 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005404 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005405 Ops[i*2 ] = 2*i+1;
5406 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005407 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005409 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005410 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005411 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005412}
5413
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005414/// LowerOperation - Provide custom lowering hooks for some operations.
5415///
Dan Gohmand858e902010-04-17 15:26:15 +00005416SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005417 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005418 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005419 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005420 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005421 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005422 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005423 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005424 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005425 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5426 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005427 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005428 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005429
5430 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005431 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005432
Jim Laskeyefc7e522006-12-04 22:04:42 +00005433 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005434 case ISD::DYNAMIC_STACKALLOC:
5435 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005436
Chris Lattner1a635d62006-04-14 06:01:58 +00005437 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005438 case ISD::FP_TO_UINT:
5439 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005440 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005441 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005442 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005443
Chris Lattner1a635d62006-04-14 06:01:58 +00005444 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005445 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5446 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5447 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005448
Chris Lattner1a635d62006-04-14 06:01:58 +00005449 // Vector-related lowering.
5450 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5451 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5452 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5453 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005454 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005455
Chris Lattner3fc027d2007-12-08 06:59:59 +00005456 // Frame & Return address.
5457 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005458 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005459 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005460}
5461
Duncan Sands1607f052008-12-01 11:39:25 +00005462void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5463 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005464 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005465 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005466 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005467 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005468 default:
Craig Topperbc219812012-02-07 02:50:20 +00005469 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005470 case ISD::VAARG: {
5471 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5472 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5473 return;
5474
5475 EVT VT = N->getValueType(0);
5476
5477 if (VT == MVT::i64) {
5478 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5479
5480 Results.push_back(NewNode);
5481 Results.push_back(NewNode.getValue(1));
5482 }
5483 return;
5484 }
Duncan Sands1607f052008-12-01 11:39:25 +00005485 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005486 assert(N->getValueType(0) == MVT::ppcf128);
5487 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005488 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005490 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005491 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005493 DAG.getIntPtrConstant(1));
5494
5495 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5496 // of the long double, and puts FPSCR back the way it was. We do not
5497 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005498 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005499 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5500
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005502 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005503 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005504 MFFSreg = Result.getValue(0);
5505 InFlag = Result.getValue(1);
5506
5507 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005508 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005510 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005511 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005512 InFlag = Result.getValue(0);
5513
5514 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005515 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005517 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005518 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005519 InFlag = Result.getValue(0);
5520
5521 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005523 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005524 Ops[0] = Lo;
5525 Ops[1] = Hi;
5526 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005527 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005528 FPreg = Result.getValue(0);
5529 InFlag = Result.getValue(1);
5530
5531 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 NodeTys.push_back(MVT::f64);
5533 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005534 Ops[1] = MFFSreg;
5535 Ops[2] = FPreg;
5536 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005537 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005538 FPreg = Result.getValue(0);
5539
5540 // We know the low half is about to be thrown away, so just use something
5541 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005543 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005544 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005545 }
Duncan Sands1607f052008-12-01 11:39:25 +00005546 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005547 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005548 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005549 }
5550}
5551
5552
Chris Lattner1a635d62006-04-14 06:01:58 +00005553//===----------------------------------------------------------------------===//
5554// Other Lowering Code
5555//===----------------------------------------------------------------------===//
5556
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005557MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005558PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005559 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005560 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005561 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5562
5563 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5564 MachineFunction *F = BB->getParent();
5565 MachineFunction::iterator It = BB;
5566 ++It;
5567
5568 unsigned dest = MI->getOperand(0).getReg();
5569 unsigned ptrA = MI->getOperand(1).getReg();
5570 unsigned ptrB = MI->getOperand(2).getReg();
5571 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005572 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005573
5574 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5575 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5576 F->insert(It, loopMBB);
5577 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005578 exitMBB->splice(exitMBB->begin(), BB,
5579 llvm::next(MachineBasicBlock::iterator(MI)),
5580 BB->end());
5581 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005582
5583 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005584 unsigned TmpReg = (!BinOpcode) ? incr :
5585 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005586 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5587 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005588
5589 // thisMBB:
5590 // ...
5591 // fallthrough --> loopMBB
5592 BB->addSuccessor(loopMBB);
5593
5594 // loopMBB:
5595 // l[wd]arx dest, ptr
5596 // add r0, dest, incr
5597 // st[wd]cx. r0, ptr
5598 // bne- loopMBB
5599 // fallthrough --> exitMBB
5600 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005601 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005602 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005603 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005604 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5605 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005606 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005607 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005608 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005609 BB->addSuccessor(loopMBB);
5610 BB->addSuccessor(exitMBB);
5611
5612 // exitMBB:
5613 // ...
5614 BB = exitMBB;
5615 return BB;
5616}
5617
5618MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005619PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005620 MachineBasicBlock *BB,
5621 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005622 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005623 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005624 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5625 // In 64 bit mode we have to use 64 bits for addresses, even though the
5626 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5627 // registers without caring whether they're 32 or 64, but here we're
5628 // doing actual arithmetic on the addresses.
5629 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005630 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005631
5632 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5633 MachineFunction *F = BB->getParent();
5634 MachineFunction::iterator It = BB;
5635 ++It;
5636
5637 unsigned dest = MI->getOperand(0).getReg();
5638 unsigned ptrA = MI->getOperand(1).getReg();
5639 unsigned ptrB = MI->getOperand(2).getReg();
5640 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005641 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005642
5643 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5644 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5645 F->insert(It, loopMBB);
5646 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005647 exitMBB->splice(exitMBB->begin(), BB,
5648 llvm::next(MachineBasicBlock::iterator(MI)),
5649 BB->end());
5650 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005651
5652 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005653 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005654 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5655 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005656 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5657 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5658 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5659 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5660 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5661 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5662 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5663 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5664 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5665 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005666 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005667 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005668 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005669
5670 // thisMBB:
5671 // ...
5672 // fallthrough --> loopMBB
5673 BB->addSuccessor(loopMBB);
5674
5675 // The 4-byte load must be aligned, while a char or short may be
5676 // anywhere in the word. Hence all this nasty bookkeeping code.
5677 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5678 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005679 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005680 // rlwinm ptr, ptr1, 0, 0, 29
5681 // slw incr2, incr, shift
5682 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5683 // slw mask, mask2, shift
5684 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005685 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005686 // add tmp, tmpDest, incr2
5687 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005688 // and tmp3, tmp, mask
5689 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005690 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005691 // bne- loopMBB
5692 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005693 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005694 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005695 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005696 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005697 .addReg(ptrA).addReg(ptrB);
5698 } else {
5699 Ptr1Reg = ptrB;
5700 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005701 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005702 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005703 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005704 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5705 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005706 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005707 .addReg(Ptr1Reg).addImm(0).addImm(61);
5708 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005709 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005710 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005711 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005712 .addReg(incr).addReg(ShiftReg);
5713 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005714 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005715 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005716 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5717 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005718 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005719 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005720 .addReg(Mask2Reg).addReg(ShiftReg);
5721
5722 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005723 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005724 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005725 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005726 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005727 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005728 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005729 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005730 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005731 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005732 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005733 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005734 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005735 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005736 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005737 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005738 BB->addSuccessor(loopMBB);
5739 BB->addSuccessor(exitMBB);
5740
5741 // exitMBB:
5742 // ...
5743 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005744 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5745 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005746 return BB;
5747}
5748
5749MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005750PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005751 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005752 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005753
5754 // To "insert" these instructions we actually have to insert their
5755 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005756 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005757 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005758 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005759
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005760 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005761
Hal Finkel009f7af2012-06-22 23:10:08 +00005762 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5763 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5764 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5765 PPC::ISEL8 : PPC::ISEL;
5766 unsigned SelectPred = MI->getOperand(4).getImm();
5767 DebugLoc dl = MI->getDebugLoc();
5768
5769 // The SelectPred is ((BI << 5) | BO) for a BCC
5770 unsigned BO = SelectPred & 0xF;
5771 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5772
5773 unsigned TrueOpNo, FalseOpNo;
5774 if (BO == 12) {
5775 TrueOpNo = 2;
5776 FalseOpNo = 3;
5777 } else {
5778 TrueOpNo = 3;
5779 FalseOpNo = 2;
5780 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5781 }
5782
5783 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5784 .addReg(MI->getOperand(TrueOpNo).getReg())
5785 .addReg(MI->getOperand(FalseOpNo).getReg())
5786 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5787 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5788 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5789 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5790 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5791 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5792
Evan Cheng53301922008-07-12 02:23:19 +00005793
5794 // The incoming instruction knows the destination vreg to set, the
5795 // condition code register to branch on, the true/false values to
5796 // select between, and a branch opcode to use.
5797
5798 // thisMBB:
5799 // ...
5800 // TrueVal = ...
5801 // cmpTY ccX, r1, r2
5802 // bCC copy1MBB
5803 // fallthrough --> copy0MBB
5804 MachineBasicBlock *thisMBB = BB;
5805 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5806 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5807 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005808 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005809 F->insert(It, copy0MBB);
5810 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005811
5812 // Transfer the remainder of BB and its successor edges to sinkMBB.
5813 sinkMBB->splice(sinkMBB->begin(), BB,
5814 llvm::next(MachineBasicBlock::iterator(MI)),
5815 BB->end());
5816 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5817
Evan Cheng53301922008-07-12 02:23:19 +00005818 // Next, add the true and fallthrough blocks as its successors.
5819 BB->addSuccessor(copy0MBB);
5820 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005821
Dan Gohman14152b42010-07-06 20:24:04 +00005822 BuildMI(BB, dl, TII->get(PPC::BCC))
5823 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5824
Evan Cheng53301922008-07-12 02:23:19 +00005825 // copy0MBB:
5826 // %FalseValue = ...
5827 // # fallthrough to sinkMBB
5828 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005829
Evan Cheng53301922008-07-12 02:23:19 +00005830 // Update machine-CFG edges
5831 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005832
Evan Cheng53301922008-07-12 02:23:19 +00005833 // sinkMBB:
5834 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5835 // ...
5836 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005837 BuildMI(*BB, BB->begin(), dl,
5838 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005839 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5840 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5841 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005842 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5843 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5844 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5845 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005846 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5847 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5848 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5849 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005850
5851 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5852 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5853 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5854 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005855 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5856 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5857 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5858 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005859
5860 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5861 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5862 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5863 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005864 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5865 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5866 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5867 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005868
5869 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5870 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5871 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5872 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005873 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5874 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5875 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5876 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005877
5878 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005879 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005880 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005881 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005882 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005883 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005884 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005885 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005886
5887 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5888 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5889 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5890 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005891 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5892 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5893 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5894 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005895
Dale Johannesen0e55f062008-08-29 18:29:46 +00005896 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5897 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5898 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5899 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5900 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5901 BB = EmitAtomicBinary(MI, BB, false, 0);
5902 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5903 BB = EmitAtomicBinary(MI, BB, true, 0);
5904
Evan Cheng53301922008-07-12 02:23:19 +00005905 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5906 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5907 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5908
5909 unsigned dest = MI->getOperand(0).getReg();
5910 unsigned ptrA = MI->getOperand(1).getReg();
5911 unsigned ptrB = MI->getOperand(2).getReg();
5912 unsigned oldval = MI->getOperand(3).getReg();
5913 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005914 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005915
Dale Johannesen65e39732008-08-25 18:53:26 +00005916 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5917 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5918 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005919 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005920 F->insert(It, loop1MBB);
5921 F->insert(It, loop2MBB);
5922 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005923 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005924 exitMBB->splice(exitMBB->begin(), BB,
5925 llvm::next(MachineBasicBlock::iterator(MI)),
5926 BB->end());
5927 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005928
5929 // thisMBB:
5930 // ...
5931 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005932 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005933
Dale Johannesen65e39732008-08-25 18:53:26 +00005934 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005935 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005936 // cmp[wd] dest, oldval
5937 // bne- midMBB
5938 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005939 // st[wd]cx. newval, ptr
5940 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005941 // b exitBB
5942 // midMBB:
5943 // st[wd]cx. dest, ptr
5944 // exitBB:
5945 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005946 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005947 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005948 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005949 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005950 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005951 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5952 BB->addSuccessor(loop2MBB);
5953 BB->addSuccessor(midMBB);
5954
5955 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005956 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005957 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005958 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005959 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005960 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005961 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005962 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005963
Dale Johannesen65e39732008-08-25 18:53:26 +00005964 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005965 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005966 .addReg(dest).addReg(ptrA).addReg(ptrB);
5967 BB->addSuccessor(exitMBB);
5968
Evan Cheng53301922008-07-12 02:23:19 +00005969 // exitMBB:
5970 // ...
5971 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005972 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5973 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5974 // We must use 64-bit registers for addresses when targeting 64-bit,
5975 // since we're actually doing arithmetic on them. Other registers
5976 // can be 32-bit.
5977 bool is64bit = PPCSubTarget.isPPC64();
5978 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5979
5980 unsigned dest = MI->getOperand(0).getReg();
5981 unsigned ptrA = MI->getOperand(1).getReg();
5982 unsigned ptrB = MI->getOperand(2).getReg();
5983 unsigned oldval = MI->getOperand(3).getReg();
5984 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005985 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005986
5987 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5988 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5989 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5990 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5991 F->insert(It, loop1MBB);
5992 F->insert(It, loop2MBB);
5993 F->insert(It, midMBB);
5994 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005995 exitMBB->splice(exitMBB->begin(), BB,
5996 llvm::next(MachineBasicBlock::iterator(MI)),
5997 BB->end());
5998 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005999
6000 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006001 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006002 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6003 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006004 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6005 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6006 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6007 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6008 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6009 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6010 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6011 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6012 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6013 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6014 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6015 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6016 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6017 unsigned Ptr1Reg;
6018 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006019 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006020 // thisMBB:
6021 // ...
6022 // fallthrough --> loopMBB
6023 BB->addSuccessor(loop1MBB);
6024
6025 // The 4-byte load must be aligned, while a char or short may be
6026 // anywhere in the word. Hence all this nasty bookkeeping code.
6027 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6028 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006029 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006030 // rlwinm ptr, ptr1, 0, 0, 29
6031 // slw newval2, newval, shift
6032 // slw oldval2, oldval,shift
6033 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6034 // slw mask, mask2, shift
6035 // and newval3, newval2, mask
6036 // and oldval3, oldval2, mask
6037 // loop1MBB:
6038 // lwarx tmpDest, ptr
6039 // and tmp, tmpDest, mask
6040 // cmpw tmp, oldval3
6041 // bne- midMBB
6042 // loop2MBB:
6043 // andc tmp2, tmpDest, mask
6044 // or tmp4, tmp2, newval3
6045 // stwcx. tmp4, ptr
6046 // bne- loop1MBB
6047 // b exitBB
6048 // midMBB:
6049 // stwcx. tmpDest, ptr
6050 // exitBB:
6051 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006052 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006053 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006054 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006055 .addReg(ptrA).addReg(ptrB);
6056 } else {
6057 Ptr1Reg = ptrB;
6058 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006059 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006060 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006061 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006062 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6063 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006064 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006065 .addReg(Ptr1Reg).addImm(0).addImm(61);
6066 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006067 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006068 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006069 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006070 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006071 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006072 .addReg(oldval).addReg(ShiftReg);
6073 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006074 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006075 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006076 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6077 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6078 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006079 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006080 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006081 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006082 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006083 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006084 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006085 .addReg(OldVal2Reg).addReg(MaskReg);
6086
6087 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006088 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006089 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006090 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6091 .addReg(TmpDestReg).addReg(MaskReg);
6092 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006093 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006094 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006095 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6096 BB->addSuccessor(loop2MBB);
6097 BB->addSuccessor(midMBB);
6098
6099 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006100 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6101 .addReg(TmpDestReg).addReg(MaskReg);
6102 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6103 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6104 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006105 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006106 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006107 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006108 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006109 BB->addSuccessor(loop1MBB);
6110 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006111
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006112 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006113 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006114 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006115 BB->addSuccessor(exitMBB);
6116
6117 // exitMBB:
6118 // ...
6119 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006120 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6121 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006122 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006123 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006124 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006125
Dan Gohman14152b42010-07-06 20:24:04 +00006126 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006127 return BB;
6128}
6129
Chris Lattner1a635d62006-04-14 06:01:58 +00006130//===----------------------------------------------------------------------===//
6131// Target Optimization Hooks
6132//===----------------------------------------------------------------------===//
6133
Duncan Sands25cf2272008-11-24 14:53:14 +00006134SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6135 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006136 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006137 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006138 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006139 switch (N->getOpcode()) {
6140 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006141 case PPCISD::SHL:
6142 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006143 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006144 return N->getOperand(0);
6145 }
6146 break;
6147 case PPCISD::SRL:
6148 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006149 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006150 return N->getOperand(0);
6151 }
6152 break;
6153 case PPCISD::SRA:
6154 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006155 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006156 C->isAllOnesValue()) // -1 >>s V -> -1.
6157 return N->getOperand(0);
6158 }
6159 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006160
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006161 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006162 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006163 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6164 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6165 // We allow the src/dst to be either f32/f64, but the intermediate
6166 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006167 if (N->getOperand(0).getValueType() == MVT::i64 &&
6168 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006169 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006170 if (Val.getValueType() == MVT::f32) {
6171 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006172 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006173 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006174
Owen Anderson825b72b2009-08-11 20:47:22 +00006175 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006176 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006177 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006178 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006179 if (N->getValueType(0) == MVT::f32) {
6180 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006181 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006182 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006183 }
6184 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006185 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006186 // If the intermediate type is i32, we can avoid the load/store here
6187 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006188 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006189 }
6190 }
6191 break;
Chris Lattner51269842006-03-01 05:50:56 +00006192 case ISD::STORE:
6193 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6194 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006195 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006196 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006197 N->getOperand(1).getValueType() == MVT::i32 &&
6198 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006199 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006200 if (Val.getValueType() == MVT::f32) {
6201 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006202 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006203 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006204 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006205 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006206
Owen Anderson825b72b2009-08-11 20:47:22 +00006207 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006208 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006209 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006210 return Val;
6211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006212
Chris Lattnerd9989382006-07-10 20:56:58 +00006213 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006214 if (cast<StoreSDNode>(N)->isUnindexed() &&
6215 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006216 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006217 (N->getOperand(1).getValueType() == MVT::i32 ||
6218 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006219 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006220 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006221 if (BSwapOp.getValueType() == MVT::i16)
6222 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006223
Dan Gohmanc76909a2009-09-25 20:36:54 +00006224 SDValue Ops[] = {
6225 N->getOperand(0), BSwapOp, N->getOperand(2),
6226 DAG.getValueType(N->getOperand(1).getValueType())
6227 };
6228 return
6229 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6230 Ops, array_lengthof(Ops),
6231 cast<StoreSDNode>(N)->getMemoryVT(),
6232 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006233 }
6234 break;
6235 case ISD::BSWAP:
6236 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006237 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006238 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006239 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006240 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006241 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006242 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006243 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006244 LD->getChain(), // Chain
6245 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006246 DAG.getValueType(N->getValueType(0)) // VT
6247 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006248 SDValue BSLoad =
6249 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6250 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6251 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006252
Scott Michelfdc40a02009-02-17 22:15:04 +00006253 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006254 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006255 if (N->getValueType(0) == MVT::i16)
6256 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006257
Chris Lattnerd9989382006-07-10 20:56:58 +00006258 // First, combine the bswap away. This makes the value produced by the
6259 // load dead.
6260 DCI.CombineTo(N, ResVal);
6261
6262 // Next, combine the load away, we give it a bogus result value but a real
6263 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006264 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006265
Chris Lattnerd9989382006-07-10 20:56:58 +00006266 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006267 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006269
Chris Lattner51269842006-03-01 05:50:56 +00006270 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006271 case PPCISD::VCMP: {
6272 // If a VCMPo node already exists with exactly the same operands as this
6273 // node, use its result instead of this node (VCMPo computes both a CR6 and
6274 // a normal output).
6275 //
6276 if (!N->getOperand(0).hasOneUse() &&
6277 !N->getOperand(1).hasOneUse() &&
6278 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006279
Chris Lattner4468c222006-03-31 06:02:07 +00006280 // Scan all of the users of the LHS, looking for VCMPo's that match.
6281 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006282
Gabor Greifba36cb52008-08-28 21:40:38 +00006283 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006284 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6285 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006286 if (UI->getOpcode() == PPCISD::VCMPo &&
6287 UI->getOperand(1) == N->getOperand(1) &&
6288 UI->getOperand(2) == N->getOperand(2) &&
6289 UI->getOperand(0) == N->getOperand(0)) {
6290 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006291 break;
6292 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006293
Chris Lattner00901202006-04-18 18:28:22 +00006294 // If there is no VCMPo node, or if the flag value has a single use, don't
6295 // transform this.
6296 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6297 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006298
6299 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006300 // chain, this transformation is more complex. Note that multiple things
6301 // could use the value result, which we should ignore.
6302 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006303 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006304 FlagUser == 0; ++UI) {
6305 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006306 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006307 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006308 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006309 FlagUser = User;
6310 break;
6311 }
6312 }
6313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006314
Chris Lattner00901202006-04-18 18:28:22 +00006315 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6316 // give up for right now.
6317 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006318 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006319 }
6320 break;
6321 }
Chris Lattner90564f22006-04-18 17:59:36 +00006322 case ISD::BR_CC: {
6323 // If this is a branch on an altivec predicate comparison, lower this so
6324 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6325 // lowering is done pre-legalize, because the legalizer lowers the predicate
6326 // compare down to code that is difficult to reassemble.
6327 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006328 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006329 int CompareOpc;
6330 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006331
Chris Lattner90564f22006-04-18 17:59:36 +00006332 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6333 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6334 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6335 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006336
Chris Lattner90564f22006-04-18 17:59:36 +00006337 // If this is a comparison against something other than 0/1, then we know
6338 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006339 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006340 if (Val != 0 && Val != 1) {
6341 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6342 return N->getOperand(0);
6343 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006345 N->getOperand(0), N->getOperand(4));
6346 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006347
Chris Lattner90564f22006-04-18 17:59:36 +00006348 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006349
Chris Lattner90564f22006-04-18 17:59:36 +00006350 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006351 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006352 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006353 LHS.getOperand(2), // LHS of compare
6354 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006355 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006356 };
Chris Lattner90564f22006-04-18 17:59:36 +00006357 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006358 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006359 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006360
Chris Lattner90564f22006-04-18 17:59:36 +00006361 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006362 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006363 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006364 default: // Can't happen, don't crash on invalid number though.
6365 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006366 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006367 break;
6368 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006369 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006370 break;
6371 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006372 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006373 break;
6374 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006375 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006376 break;
6377 }
6378
Owen Anderson825b72b2009-08-11 20:47:22 +00006379 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6380 DAG.getConstant(CompOpc, MVT::i32),
6381 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006382 N->getOperand(4), CompNode.getValue(1));
6383 }
6384 break;
6385 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006386 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006387
Dan Gohman475871a2008-07-27 21:46:04 +00006388 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006389}
6390
Chris Lattner1a635d62006-04-14 06:01:58 +00006391//===----------------------------------------------------------------------===//
6392// Inline Assembly Support
6393//===----------------------------------------------------------------------===//
6394
Dan Gohman475871a2008-07-27 21:46:04 +00006395void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006396 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006397 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006398 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006399 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006400 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006401 switch (Op.getOpcode()) {
6402 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006403 case PPCISD::LBRX: {
6404 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006405 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006406 KnownZero = 0xFFFF0000;
6407 break;
6408 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006409 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006410 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006411 default: break;
6412 case Intrinsic::ppc_altivec_vcmpbfp_p:
6413 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6414 case Intrinsic::ppc_altivec_vcmpequb_p:
6415 case Intrinsic::ppc_altivec_vcmpequh_p:
6416 case Intrinsic::ppc_altivec_vcmpequw_p:
6417 case Intrinsic::ppc_altivec_vcmpgefp_p:
6418 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6419 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6420 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6421 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6422 case Intrinsic::ppc_altivec_vcmpgtub_p:
6423 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6424 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6425 KnownZero = ~1U; // All bits but the low one are known to be zero.
6426 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006427 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006428 }
6429 }
6430}
6431
6432
Chris Lattner4234f572007-03-25 02:14:49 +00006433/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006434/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006435PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006436PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6437 if (Constraint.size() == 1) {
6438 switch (Constraint[0]) {
6439 default: break;
6440 case 'b':
6441 case 'r':
6442 case 'f':
6443 case 'v':
6444 case 'y':
6445 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006446 case 'Z':
6447 // FIXME: While Z does indicate a memory constraint, it specifically
6448 // indicates an r+r address (used in conjunction with the 'y' modifier
6449 // in the replacement string). Currently, we're forcing the base
6450 // register to be r0 in the asm printer (which is interpreted as zero)
6451 // and forming the complete address in the second register. This is
6452 // suboptimal.
6453 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006454 }
6455 }
6456 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006457}
6458
John Thompson44ab89e2010-10-29 17:29:13 +00006459/// Examine constraint type and operand type and determine a weight value.
6460/// This object must already have been set up with the operand type
6461/// and the current alternative constraint selected.
6462TargetLowering::ConstraintWeight
6463PPCTargetLowering::getSingleConstraintMatchWeight(
6464 AsmOperandInfo &info, const char *constraint) const {
6465 ConstraintWeight weight = CW_Invalid;
6466 Value *CallOperandVal = info.CallOperandVal;
6467 // If we don't have a value, we can't do a match,
6468 // but allow it at the lowest weight.
6469 if (CallOperandVal == NULL)
6470 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006471 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006472 // Look at the constraint type.
6473 switch (*constraint) {
6474 default:
6475 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6476 break;
6477 case 'b':
6478 if (type->isIntegerTy())
6479 weight = CW_Register;
6480 break;
6481 case 'f':
6482 if (type->isFloatTy())
6483 weight = CW_Register;
6484 break;
6485 case 'd':
6486 if (type->isDoubleTy())
6487 weight = CW_Register;
6488 break;
6489 case 'v':
6490 if (type->isVectorTy())
6491 weight = CW_Register;
6492 break;
6493 case 'y':
6494 weight = CW_Register;
6495 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006496 case 'Z':
6497 weight = CW_Memory;
6498 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006499 }
6500 return weight;
6501}
6502
Scott Michelfdc40a02009-02-17 22:15:04 +00006503std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006504PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006505 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006506 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006507 // GCC RS6000 Constraint Letters
6508 switch (Constraint[0]) {
6509 case 'b': // R1-R31
6510 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006511 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006512 return std::make_pair(0U, &PPC::G8RCRegClass);
6513 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006514 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006515 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006516 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006517 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006518 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006519 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006520 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006521 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006522 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006523 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006524 }
6525 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006526
Chris Lattner331d1bc2006-11-02 01:44:04 +00006527 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006528}
Chris Lattner763317d2006-02-07 00:47:13 +00006529
Chris Lattner331d1bc2006-11-02 01:44:04 +00006530
Chris Lattner48884cd2007-08-25 00:47:38 +00006531/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006532/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006533void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006534 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006535 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006536 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006537 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006538
Eric Christopher100c8332011-06-02 23:16:42 +00006539 // Only support length 1 constraints.
6540 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006541
Eric Christopher100c8332011-06-02 23:16:42 +00006542 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006543 switch (Letter) {
6544 default: break;
6545 case 'I':
6546 case 'J':
6547 case 'K':
6548 case 'L':
6549 case 'M':
6550 case 'N':
6551 case 'O':
6552 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006553 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006554 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006555 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006556 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006557 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006558 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006559 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006560 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006561 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006562 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6563 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006564 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006565 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006566 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006567 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006568 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006569 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006570 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006571 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006572 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006573 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006574 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006575 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006576 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006577 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006578 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006579 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006580 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006581 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006582 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006583 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006584 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006585 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006586 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006587 }
6588 break;
6589 }
6590 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006591
Gabor Greifba36cb52008-08-28 21:40:38 +00006592 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006593 Ops.push_back(Result);
6594 return;
6595 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006596
Chris Lattner763317d2006-02-07 00:47:13 +00006597 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006598 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006599}
Evan Chengc4c62572006-03-13 23:20:37 +00006600
Chris Lattnerc9addb72007-03-30 23:15:24 +00006601// isLegalAddressingMode - Return true if the addressing mode represented
6602// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006603bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006604 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006605 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006606
Chris Lattnerc9addb72007-03-30 23:15:24 +00006607 // PPC allows a sign-extended 16-bit immediate field.
6608 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6609 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006610
Chris Lattnerc9addb72007-03-30 23:15:24 +00006611 // No global is ever allowed as a base.
6612 if (AM.BaseGV)
6613 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006614
6615 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006616 switch (AM.Scale) {
6617 case 0: // "r+i" or just "i", depending on HasBaseReg.
6618 break;
6619 case 1:
6620 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6621 return false;
6622 // Otherwise we have r+r or r+i.
6623 break;
6624 case 2:
6625 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6626 return false;
6627 // Allow 2*r as r+r.
6628 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006629 default:
6630 // No other scales are supported.
6631 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006632 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006633
Chris Lattnerc9addb72007-03-30 23:15:24 +00006634 return true;
6635}
6636
Evan Chengc4c62572006-03-13 23:20:37 +00006637/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006638/// as the offset of the target addressing mode for load / store of the
6639/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006640bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006641 // PPC allows a sign-extended 16-bit immediate field.
6642 return (V > -(1 << 16) && V < (1 << 16)-1);
6643}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006644
Craig Topperc89c7442012-03-27 07:21:54 +00006645bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006646 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006647}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006648
Dan Gohmand858e902010-04-17 15:26:15 +00006649SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6650 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006651 MachineFunction &MF = DAG.getMachineFunction();
6652 MachineFrameInfo *MFI = MF.getFrameInfo();
6653 MFI->setReturnAddressIsTaken(true);
6654
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006655 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006656 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006657
Dale Johannesen08673d22010-05-03 22:59:34 +00006658 // Make sure the function does not optimize away the store of the RA to
6659 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006660 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006661 FuncInfo->setLRStoreRequired();
6662 bool isPPC64 = PPCSubTarget.isPPC64();
6663 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6664
6665 if (Depth > 0) {
6666 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6667 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006668
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006669 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006670 isPPC64? MVT::i64 : MVT::i32);
6671 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6672 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6673 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006674 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006675 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006676
Chris Lattner3fc027d2007-12-08 06:59:59 +00006677 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006678 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006679 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006680 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006681}
6682
Dan Gohmand858e902010-04-17 15:26:15 +00006683SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6684 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006685 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006686 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006687
Owen Andersone50ed302009-08-10 22:56:29 +00006688 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006689 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006690
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006691 MachineFunction &MF = DAG.getMachineFunction();
6692 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006693 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006694 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6695 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006696 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006697 !MF.getFunction()->getFnAttributes().
6698 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006699 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6700 (is31 ? PPC::R31 : PPC::R1);
6701 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6702 PtrVT);
6703 while (Depth--)
6704 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006705 FrameAddr, MachinePointerInfo(), false, false,
6706 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006707 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006708}
Dan Gohman54aeea32008-10-21 03:41:46 +00006709
6710bool
6711PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6712 // The PowerPC target isn't yet aware of offsets.
6713 return false;
6714}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006715
Evan Cheng42642d02010-04-01 20:10:42 +00006716/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006717/// and store operations as a result of memset, memcpy, and memmove
6718/// lowering. If DstAlign is zero that means it's safe to destination
6719/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6720/// means there isn't a need to check it against alignment requirement,
6721/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006722/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006723/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006724/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6725/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006726/// It returns EVT::Other if the type should be determined using generic
6727/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006728EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6729 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006730 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006731 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006732 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006733 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006735 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006737 }
6738}
Hal Finkel3f31d492012-04-01 19:23:08 +00006739
Hal Finkel070b8db2012-06-22 00:49:52 +00006740/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6741/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6742/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6743/// is expanded to mul + add.
6744bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6745 if (!VT.isSimple())
6746 return false;
6747
6748 switch (VT.getSimpleVT().SimpleTy) {
6749 case MVT::f32:
6750 case MVT::f64:
6751 case MVT::v4f32:
6752 return true;
6753 default:
6754 break;
6755 }
6756
6757 return false;
6758}
6759
Hal Finkel3f31d492012-04-01 19:23:08 +00006760Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006761 if (DisableILPPref)
6762 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006763
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006764 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006765}
6766