blob: 05b025c1482e5403363342c40ecf61d5f3c12bae [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Anderson718cb662007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000025#include "llvm/MC/MCAsmInfo.h"
26#include "llvm/MC/MCExpr.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000027#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000029#include "llvm/Support/MathExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000030#include "llvm/Target/TargetLoweringObjectFile.h"
31#include "llvm/Target/TargetMachine.h"
32#include "llvm/Target/TargetRegisterInfo.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000033#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000034using namespace llvm;
35
Chris Lattnerf0144122009-07-28 03:13:23 +000036/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +000037TargetLowering::TargetLowering(const TargetMachine &tm,
38 const TargetLoweringObjectFile *tlof)
Benjamin Kramer69e42db2013-01-11 20:05:37 +000039 : TargetLoweringBase(tm, tlof) {}
Chris Lattnercba82f92005-01-16 07:28:11 +000040
Evan Cheng72261582005-12-20 06:22:03 +000041const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
42 return NULL;
43}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000044
Tim Northover2c8cf4b2013-01-09 13:18:15 +000045/// Check whether a given call node is in tail position within its function. If
46/// so, it sets Chain to the input chain of the tail call.
47bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
48 SDValue &Chain) const {
49 const Function *F = DAG.getMachineFunction().getFunction();
50
51 // Conservatively require the attributes of the call to match those of
52 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000053 AttributeSet CallerAttrs = F->getAttributes();
54 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northover2c8cf4b2013-01-09 13:18:15 +000055 .removeAttribute(Attribute::NoAlias).hasAttributes())
56 return false;
57
58 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000059 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
60 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northover2c8cf4b2013-01-09 13:18:15 +000061 return false;
62
63 // Check if the only use is a function return node.
64 return isUsedByReturnOnly(Node, Chain);
65}
66
67
68/// Generate a libcall taking the given operands as arguments and returning a
69/// result of type RetVT.
Michael Gottesman3add0672013-08-13 17:54:56 +000070std::pair<SDValue, SDValue>
71TargetLowering::makeLibCall(SelectionDAG &DAG,
72 RTLIB::Libcall LC, EVT RetVT,
73 const SDValue *Ops, unsigned NumOps,
74 bool isSigned, SDLoc dl,
75 bool doesNotReturn,
76 bool isReturnValueUsed) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +000077 TargetLowering::ArgListTy Args;
78 Args.reserve(NumOps);
79
80 TargetLowering::ArgListEntry Entry;
81 for (unsigned i = 0; i != NumOps; ++i) {
82 Entry.Node = Ops[i];
83 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
84 Entry.isSExt = isSigned;
85 Entry.isZExt = !isSigned;
86 Args.push_back(Entry);
87 }
88 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
89
90 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
91 TargetLowering::
92 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy, isSigned, !isSigned, false,
93 false, 0, getLibcallCallingConv(LC),
94 /*isTailCall=*/false,
Michael Gottesman3add0672013-08-13 17:54:56 +000095 doesNotReturn, isReturnValueUsed, Callee, Args,
96 DAG, dl);
97 return LowerCallTo(CLI);
Tim Northover2c8cf4b2013-01-09 13:18:15 +000098}
99
100
101/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
102/// shared among BR_CC, SELECT_CC, and SETCC handlers.
103void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
104 SDValue &NewLHS, SDValue &NewRHS,
105 ISD::CondCode &CCCode,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000106 SDLoc dl) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000107 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
108 && "Unsupported setcc type!");
109
110 // Expand into one or more soft-fp libcall(s).
111 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
112 switch (CCCode) {
113 case ISD::SETEQ:
114 case ISD::SETOEQ:
115 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
116 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
117 break;
118 case ISD::SETNE:
119 case ISD::SETUNE:
120 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
121 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
122 break;
123 case ISD::SETGE:
124 case ISD::SETOGE:
125 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
126 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
127 break;
128 case ISD::SETLT:
129 case ISD::SETOLT:
130 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
131 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
132 break;
133 case ISD::SETLE:
134 case ISD::SETOLE:
135 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
136 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
137 break;
138 case ISD::SETGT:
139 case ISD::SETOGT:
140 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
141 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
142 break;
143 case ISD::SETUO:
144 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
145 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
146 break;
147 case ISD::SETO:
148 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
149 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
150 break;
151 default:
152 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
153 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
154 switch (CCCode) {
155 case ISD::SETONE:
156 // SETONE = SETOLT | SETOGT
157 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
158 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
159 // Fallthrough
160 case ISD::SETUGT:
161 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
162 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
163 break;
164 case ISD::SETUGE:
165 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
166 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
167 break;
168 case ISD::SETULT:
169 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
170 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
171 break;
172 case ISD::SETULE:
173 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
174 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
175 break;
176 case ISD::SETUEQ:
177 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
178 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
179 break;
180 default: llvm_unreachable("Do not know how to soften this setcc!");
181 }
182 }
183
184 // Use the target specific return value for comparions lib calls.
185 EVT RetVT = getCmpLibcallReturnType();
186 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman3add0672013-08-13 17:54:56 +0000187 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
188 dl).first;
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000189 NewRHS = DAG.getConstant(0, RetVT);
190 CCCode = getCmpLibcallCC(LC1);
191 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault225ed702013-05-18 00:21:46 +0000192 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
193 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000194 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman3add0672013-08-13 17:54:56 +0000195 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
196 dl).first;
Matt Arsenault225ed702013-05-18 00:21:46 +0000197 NewLHS = DAG.getNode(ISD::SETCC, dl,
198 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000199 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
200 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
201 NewRHS = SDValue();
202 }
203}
204
Chris Lattner071c62f2010-01-25 23:26:13 +0000205/// getJumpTableEncoding - Return the entry encoding for a jump table in the
206/// current function. The returned value is a member of the
207/// MachineJumpTableInfo::JTEntryKind enum.
208unsigned TargetLowering::getJumpTableEncoding() const {
209 // In non-pic modes, just use the address of a block.
210 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
211 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000212
Chris Lattner071c62f2010-01-25 23:26:13 +0000213 // In PIC mode, if the target supports a GPRel32 directive, use it.
214 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
215 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216
Chris Lattner071c62f2010-01-25 23:26:13 +0000217 // Otherwise, use a label difference.
218 return MachineJumpTableInfo::EK_LabelDifference32;
219}
220
Dan Gohman475871a2008-07-27 21:46:04 +0000221SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
222 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000223 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000224 unsigned JTEncoding = getJumpTableEncoding();
225
226 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
227 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow7d661462012-10-09 16:06:12 +0000228 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000229
Evan Chengcc415862007-11-09 01:32:10 +0000230 return Table;
231}
232
Chris Lattner13e97a22010-01-26 05:30:30 +0000233/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
234/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
235/// MCExpr.
236const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000237TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
238 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000239 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000240 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000241}
242
Dan Gohman6520e202008-10-18 02:06:02 +0000243bool
244TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
245 // Assume that everything is safe in static mode.
246 if (getTargetMachine().getRelocationModel() == Reloc::Static)
247 return true;
248
249 // In dynamic-no-pic mode, assume that known defined values are safe.
250 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
251 GA &&
252 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000253 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000254 return true;
255
256 // Otherwise assume nothing is safe.
257 return false;
258}
259
Chris Lattnereb8146b2006-02-04 02:13:02 +0000260//===----------------------------------------------------------------------===//
261// Optimization Methods
262//===----------------------------------------------------------------------===//
263
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000264/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +0000265/// specified instruction is a constant integer. If so, check to see if there
266/// are any bits set in the constant that are not demanded. If so, shrink the
267/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000268bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000269 const APInt &Demanded) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000270 SDLoc dl(Op);
Bill Wendling36ae6c12009-03-04 00:18:06 +0000271
Chris Lattnerec665152006-02-26 23:36:02 +0000272 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000273 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000274 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000275 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000276 case ISD::AND:
277 case ISD::OR: {
278 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
279 if (!C) return false;
280
281 if (Op.getOpcode() == ISD::XOR &&
282 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
283 return false;
284
285 // if we can expand it to have all bits set, do it
286 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000287 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000288 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
289 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000290 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +0000291 VT));
292 return CombineTo(Op, New);
293 }
294
Nate Begemande996292006-02-03 22:24:05 +0000295 break;
296 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000297 }
298
Nate Begemande996292006-02-03 22:24:05 +0000299 return false;
300}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000301
Dan Gohman97121ba2009-04-08 00:15:30 +0000302/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
303/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
304/// cast, but it could be generalized for targets with other types of
305/// implicit widening casts.
306bool
307TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
308 unsigned BitWidth,
309 const APInt &Demanded,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000310 SDLoc dl) {
Dan Gohman97121ba2009-04-08 00:15:30 +0000311 assert(Op.getNumOperands() == 2 &&
312 "ShrinkDemandedOp only supports binary operators!");
313 assert(Op.getNode()->getNumValues() == 1 &&
314 "ShrinkDemandedOp only supports nodes with one result!");
315
316 // Don't do this if the node has another user, which may require the
317 // full value.
318 if (!Op.getNode()->hasOneUse())
319 return false;
320
321 // Search for the smallest integer type with free casts to and from
322 // Op's type. For expedience, just check power-of-2 integer types.
323 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000324 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
325 unsigned SmallVTBits = DemandedSize;
Dan Gohman97121ba2009-04-08 00:15:30 +0000326 if (!isPowerOf2_32(SmallVTBits))
327 SmallVTBits = NextPowerOf2(SmallVTBits);
328 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000329 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000330 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
331 TLI.isZExtFree(SmallVT, Op.getValueType())) {
332 // We found a type with free casts.
333 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
334 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
335 Op.getNode()->getOperand(0)),
336 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
337 Op.getNode()->getOperand(1)));
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000338 bool NeedZext = DemandedSize > SmallVTBits;
339 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
340 dl, Op.getValueType(), X);
Dan Gohman97121ba2009-04-08 00:15:30 +0000341 return CombineTo(Op, Z);
342 }
343 }
344 return false;
345}
346
Nate Begeman368e18d2006-02-16 21:11:51 +0000347/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier8c1ec5a2011-06-11 02:27:46 +0000348/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman368e18d2006-02-16 21:11:51 +0000349/// use this information to simplify Op, create a new simplified DAG node and
350/// return true, returning the original and new nodes in Old and New. Otherwise,
351/// analyze the expression and return a mask of KnownOne and KnownZero bits for
352/// the expression (used to simplify the caller). The KnownZero/One bits may
353/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000354bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000355 const APInt &DemandedMask,
356 APInt &KnownZero,
357 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000358 TargetLoweringOpt &TLO,
359 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000360 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000361 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000362 "Mask size mismatches value type size!");
363 APInt NewMask = DemandedMask;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000364 SDLoc dl(Op);
Chris Lattner3fc5b012007-05-17 18:19:23 +0000365
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000366 // Don't know anything.
367 KnownZero = KnownOne = APInt(BitWidth, 0);
368
Nate Begeman368e18d2006-02-16 21:11:51 +0000369 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000370 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000371 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000372 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +0000373 // simplify things downstream.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000374 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000375 return false;
376 }
377 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000378 // just set the NewMask to all bits.
379 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000380 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000381 // Not demanding any bits from Op.
382 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000383 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000384 return false;
385 } else if (Depth == 6) { // Limit search depth.
386 return false;
387 }
388
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000389 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000390 switch (Op.getOpcode()) {
391 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000392 // We know all of the bits for a constant!
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000393 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
394 KnownZero = ~KnownOne;
Chris Lattnerec665152006-02-26 23:36:02 +0000395 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000396 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000397 // If the RHS is a constant, check to see if the LHS would be zero without
398 // using the bits from the RHS. Below, we use knowledge about the RHS to
399 // simplify the LHS, here we're using information from the LHS to simplify
400 // the RHS.
401 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000402 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +0000403 // Do not increment Depth here; that can cause an infinite loop.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000404 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +0000405 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000406 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000407 return TLO.CombineTo(Op, Op.getOperand(0));
408 // If any of the set bits in the RHS are known zero on the LHS, shrink
409 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000410 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000411 return true;
412 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000413
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000414 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000415 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000416 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000417 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000418 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000419 KnownZero2, KnownOne2, TLO, Depth+1))
420 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000421 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
422
Nate Begeman368e18d2006-02-16 21:11:51 +0000423 // If all of the demanded bits are known one on one side, return the other.
424 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000425 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000426 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000427 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000428 return TLO.CombineTo(Op, Op.getOperand(1));
429 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000430 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000431 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
432 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000433 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000434 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000435 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000436 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000437 return true;
438
Nate Begeman368e18d2006-02-16 21:11:51 +0000439 // Output known-1 bits are only known if set in both the LHS & RHS.
440 KnownOne &= KnownOne2;
441 // Output known-0 are known to be clear if zero in either the LHS | RHS.
442 KnownZero |= KnownZero2;
443 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000444 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000445 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000446 KnownOne, TLO, Depth+1))
447 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000448 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000449 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000450 KnownZero2, KnownOne2, TLO, Depth+1))
451 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000452 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
453
Nate Begeman368e18d2006-02-16 21:11:51 +0000454 // If all of the demanded bits are known zero on one side, return the other.
455 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000456 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000457 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000458 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000459 return TLO.CombineTo(Op, Op.getOperand(1));
460 // If all of the potentially set bits on one side are known to be set on
461 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000462 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000463 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000464 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000465 return TLO.CombineTo(Op, Op.getOperand(1));
466 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000467 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000468 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000469 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000470 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000471 return true;
472
Nate Begeman368e18d2006-02-16 21:11:51 +0000473 // Output known-0 bits are only known if clear in both the LHS & RHS.
474 KnownZero &= KnownZero2;
475 // Output known-1 are known to be set if set in either the LHS | RHS.
476 KnownOne |= KnownOne2;
477 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000478 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000479 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000480 KnownOne, TLO, Depth+1))
481 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000482 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000483 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000484 KnownOne2, TLO, Depth+1))
485 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000486 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
487
Nate Begeman368e18d2006-02-16 21:11:51 +0000488 // If all of the demanded bits are known zero on one side, return the other.
489 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000490 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000491 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000492 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000493 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000494 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000495 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000496 return true;
497
Chris Lattner3687c1a2006-11-27 21:50:02 +0000498 // If all of the unknown bits are known to be zero on one side or the other
499 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000500 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000501 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000502 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000503 Op.getOperand(0),
504 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000505
Nate Begeman368e18d2006-02-16 21:11:51 +0000506 // Output known-0 bits are known if clear or set in both the LHS & RHS.
507 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
508 // Output known-1 are known to be set if set in only one of the LHS, RHS.
509 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000510
Nate Begeman368e18d2006-02-16 21:11:51 +0000511 // If all of the demanded bits on one side are known, and all of the set
512 // bits on that side are also known to be set on the other side, turn this
513 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000514 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jonesd16ce172012-04-17 22:23:10 +0000515 // NB: it is okay if more bits are known than are requested
Stephen Lin155615d2013-07-08 00:37:03 +0000516 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jonesd16ce172012-04-17 22:23:10 +0000517 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Andersone50ed302009-08-10 22:56:29 +0000518 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000519 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000520 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000521 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +0000522 }
523 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000524
Nate Begeman368e18d2006-02-16 21:11:51 +0000525 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000526 // for XOR, we prefer to force bits to 1 if they will make a -1.
527 // if we can't force bits, try to shrink constant
528 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
529 APInt Expanded = C->getAPIntValue() | (~NewMask);
530 // if we can expand it to have all bits set, do it
531 if (Expanded.isAllOnesValue()) {
532 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000533 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000534 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000535 TLO.DAG.getConstant(Expanded, VT));
536 return TLO.CombineTo(Op, New);
537 }
538 // if it already has all the bits set, nothing to change
539 // but don't shrink either!
540 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
541 return true;
542 }
543 }
544
Nate Begeman368e18d2006-02-16 21:11:51 +0000545 KnownZero = KnownZeroOut;
546 KnownOne = KnownOneOut;
547 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000548 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000549 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000550 KnownOne, TLO, Depth+1))
551 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000552 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000553 KnownOne2, TLO, Depth+1))
554 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000555 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
556 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
557
Nate Begeman368e18d2006-02-16 21:11:51 +0000558 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000559 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000560 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000561
Nate Begeman368e18d2006-02-16 21:11:51 +0000562 // Only known if known in both the LHS and RHS.
563 KnownOne &= KnownOne2;
564 KnownZero &= KnownZero2;
565 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000566 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000567 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000568 KnownOne, TLO, Depth+1))
569 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000570 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000571 KnownOne2, TLO, Depth+1))
572 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000573 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
574 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
575
Chris Lattnerec665152006-02-26 23:36:02 +0000576 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000577 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000578 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000579
Chris Lattnerec665152006-02-26 23:36:02 +0000580 // Only known if known in both the LHS and RHS.
581 KnownOne &= KnownOne2;
582 KnownZero &= KnownZero2;
583 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000584 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000585 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000586 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000587 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000588
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000589 // If the shift count is an invalid immediate, don't do anything.
590 if (ShAmt >= BitWidth)
591 break;
592
Chris Lattner895c4ab2007-04-17 21:14:16 +0000593 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
594 // single shift. We can do this if the bottom bits (which are shifted
595 // out) are never demanded.
596 if (InOp.getOpcode() == ISD::SRL &&
597 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000598 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000599 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000600 unsigned Opc = ISD::SHL;
601 int Diff = ShAmt-C1;
602 if (Diff < 0) {
603 Diff = -Diff;
604 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000605 }
606
607 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000608 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +0000609 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000610 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000611 InOp.getOperand(0), NewSA));
612 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000613 }
614
Dan Gohmana4f4d692010-07-23 18:03:30 +0000615 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000616 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000617 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000618
619 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
620 // are not demanded. This will likely allow the anyext to be folded away.
621 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
622 SDValue InnerOp = InOp.getNode()->getOperand(0);
623 EVT InnerVT = InnerOp.getValueType();
Eli Friedman2dd03532011-12-09 01:16:26 +0000624 unsigned InnerBits = InnerVT.getSizeInBits();
625 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohmana4f4d692010-07-23 18:03:30 +0000626 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +0000627 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000628 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
629 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000630 SDValue NarrowShl =
631 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000632 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +0000633 return
634 TLO.CombineTo(Op,
635 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
636 NarrowShl));
637 }
638 }
639
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000640 KnownZero <<= SA->getZExtValue();
641 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000642 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000643 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000644 }
645 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000646 case ISD::SRL:
647 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000648 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000649 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000650 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +0000651 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000652
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000653 // If the shift count is an invalid immediate, don't do anything.
654 if (ShAmt >= BitWidth)
655 break;
656
Chris Lattner895c4ab2007-04-17 21:14:16 +0000657 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
658 // single shift. We can do this if the top bits (which are shifted out)
659 // are never demanded.
660 if (InOp.getOpcode() == ISD::SHL &&
661 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000662 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000663 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000664 unsigned Opc = ISD::SRL;
665 int Diff = ShAmt-C1;
666 if (Diff < 0) {
667 Diff = -Diff;
668 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000669 }
670
Dan Gohman475871a2008-07-27 21:46:04 +0000671 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +0000672 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000673 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000674 InOp.getOperand(0), NewSA));
675 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000676 }
677
Nate Begeman368e18d2006-02-16 21:11:51 +0000678 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000679 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000680 KnownZero, KnownOne, TLO, Depth+1))
681 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000682 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000683 KnownZero = KnownZero.lshr(ShAmt);
684 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000685
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000686 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000687 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +0000688 }
689 break;
690 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +0000691 // If this is an arithmetic shift right and only the low-bit is set, we can
692 // always convert this into a logical shr, even if the shift amount is
693 // variable. The low bit of the shift cannot be an input sign bit unless
694 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman2dd03532011-12-09 01:16:26 +0000695 if (NewMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +0000696 return TLO.CombineTo(Op,
697 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
698 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +0000699
Nate Begeman368e18d2006-02-16 21:11:51 +0000700 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000701 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000702 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000703
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000704 // If the shift count is an invalid immediate, don't do anything.
705 if (ShAmt >= BitWidth)
706 break;
707
708 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +0000709
710 // If any of the demanded bits are produced by the sign extension, we also
711 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000712 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
713 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +0000714 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000715
Chris Lattner1b737132006-05-08 17:22:53 +0000716 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000717 KnownZero, KnownOne, TLO, Depth+1))
718 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000720 KnownZero = KnownZero.lshr(ShAmt);
721 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000723 // Handle the sign bit, adjusted to where it is now in the mask.
724 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725
Nate Begeman368e18d2006-02-16 21:11:51 +0000726 // If the input sign bit is known to be zero, or if none of the top bits
727 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000728 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000729 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000730 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +0000731 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000732 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +0000733 KnownOne |= HighBits;
734 }
735 }
736 break;
737 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotemcc616562012-01-15 19:27:55 +0000738 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
739
740 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
741 // If we only care about the highest bit, don't bother shifting right.
Eli Friedmand49db362012-01-31 01:08:03 +0000742 if (MsbMask == DemandedMask) {
Nadav Rotemcc616562012-01-15 19:27:55 +0000743 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
744 SDValue InOp = Op.getOperand(0);
Eli Friedmand49db362012-01-31 01:08:03 +0000745
746 // Compute the correct shift amount type, which must be getShiftAmountTy
747 // for scalar types after legalization.
748 EVT ShiftAmtTy = Op.getValueType();
749 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
750 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
751
752 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotemcc616562012-01-15 19:27:55 +0000753 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
754 Op.getValueType(), InOp, ShiftAmt));
755 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000756
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000757 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +0000758 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +0000759 APInt NewBits =
760 APInt::getHighBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000761 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000762
Chris Lattnerec665152006-02-26 23:36:02 +0000763 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +0000764 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +0000765 return TLO.CombineTo(Op, Op.getOperand(0));
766
Jay Foad40f8f622010-12-07 08:25:19 +0000767 APInt InSignBit =
Nadav Rotemcc616562012-01-15 19:27:55 +0000768 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +0000769 APInt InputDemandedBits =
770 APInt::getLowBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000771 ExVT.getScalarType().getSizeInBits()) &
Dan Gohmand1996362010-01-09 02:13:55 +0000772 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000773
Chris Lattnerec665152006-02-26 23:36:02 +0000774 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +0000775 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +0000776 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +0000777
778 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
779 KnownZero, KnownOne, TLO, Depth+1))
780 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000781 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +0000782
783 // If the sign bit of the input is known set or clear, then we know the
784 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000785
Chris Lattnerec665152006-02-26 23:36:02 +0000786 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000787 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000788 return TLO.CombineTo(Op,
Nadav Rotemcc616562012-01-15 19:27:55 +0000789 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000790
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000791 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +0000792 KnownOne |= NewBits;
793 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +0000794 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +0000795 KnownZero &= ~NewBits;
796 KnownOne &= ~NewBits;
797 }
798 break;
799 }
Chris Lattnerec665152006-02-26 23:36:02 +0000800 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000801 unsigned OperandBitWidth =
802 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000803 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000804
Chris Lattnerec665152006-02-26 23:36:02 +0000805 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000806 APInt NewBits =
807 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
808 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000809 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000811 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000812
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000813 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000814 KnownZero, KnownOne, TLO, Depth+1))
815 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000816 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000817 KnownZero = KnownZero.zext(BitWidth);
818 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000819 KnownZero |= NewBits;
820 break;
821 }
822 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +0000823 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +0000824 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000825 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +0000826 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000827 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000828
Chris Lattnerec665152006-02-26 23:36:02 +0000829 // If none of the top bits are demanded, convert this into an any_extend.
830 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000831 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
832 Op.getValueType(),
833 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000834
Chris Lattnerec665152006-02-26 23:36:02 +0000835 // Since some of the sign extended bits are demanded, we know that the sign
836 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000837 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000838 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +0000839 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000840
841 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000842 KnownOne, TLO, Depth+1))
843 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000844 KnownZero = KnownZero.zext(BitWidth);
845 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000846
Chris Lattnerec665152006-02-26 23:36:02 +0000847 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000848 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000849 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000850 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000851 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000852
Chris Lattnerec665152006-02-26 23:36:02 +0000853 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000854 if (KnownOne.intersects(InSignBit)) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000855 KnownOne |= NewBits;
856 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000857 } else { // Otherwise, top bits aren't known.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000858 assert((KnownOne & NewBits) == 0);
859 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000860 }
861 break;
862 }
863 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000864 unsigned OperandBitWidth =
865 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000866 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000867 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000868 KnownZero, KnownOne, TLO, Depth+1))
869 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000870 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000871 KnownZero = KnownZero.zext(BitWidth);
872 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000873 break;
874 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000875 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000876 // Simplify the input, using demanded bit information, and compute the known
877 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +0000878 unsigned OperandBitWidth =
879 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000880 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000881 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000882 KnownZero, KnownOne, TLO, Depth+1))
883 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000884 KnownZero = KnownZero.trunc(BitWidth);
885 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000886
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000887 // If the input is only used by this truncate, see if we can shrink it based
888 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000889 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000890 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000891 switch (In.getOpcode()) {
892 default: break;
893 case ISD::SRL:
894 // Shrink SRL by a constant if none of the high bits shifted in are
895 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +0000896 if (TLO.LegalTypes() &&
897 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
898 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
899 // undesirable.
900 break;
901 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
902 if (!ShAmt)
903 break;
Owen Anderson7adf8622011-04-13 23:22:23 +0000904 SDValue Shift = In.getOperand(1);
905 if (TLO.LegalTypes()) {
906 uint64_t ShVal = ShAmt->getZExtValue();
907 Shift =
908 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
909 }
910
Evan Chenge5b51ac2010-04-17 06:13:15 +0000911 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
912 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +0000913 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +0000914
915 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
916 // None of the shifted in bits are needed. Add a truncate of the
917 // shift input, then shift it.
918 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000919 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +0000920 In.getOperand(0));
921 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
922 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000923 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +0000924 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000925 }
926 break;
927 }
928 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000929
930 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000931 break;
932 }
Chris Lattnerec665152006-02-26 23:36:02 +0000933 case ISD::AssertZext: {
Owen Anderson7ab15f62011-09-03 00:26:49 +0000934 // AssertZext demands all of the high bits, plus any of the low bits
935 // demanded by its users.
936 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
937 APInt InMask = APInt::getLowBitsSet(BitWidth,
938 VT.getSizeInBits());
939 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000940 KnownZero, KnownOne, TLO, Depth+1))
941 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000942 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +0000943
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000944 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000945 break;
946 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000947 case ISD::BITCAST:
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000948 // If this is an FP->Int bitcast and if the sign bit is the only
949 // thing demanded, turn this into a FGETSIGN.
Eli Friedmanca072a32011-12-15 02:07:20 +0000950 if (!TLO.LegalOperations() &&
951 !Op.getValueType().isVector() &&
Eli Friedman0948f0a2011-11-09 22:25:12 +0000952 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000953 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
954 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000955 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
956 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
957 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
958 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000959 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
960 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +0000961 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000962 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
963 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings090bf192011-06-01 18:32:25 +0000964 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000965 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +0000966 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +0000967 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
968 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000969 Sign, ShAmt));
970 }
971 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000972 break;
Dan Gohman97121ba2009-04-08 00:15:30 +0000973 case ISD::ADD:
974 case ISD::MUL:
975 case ISD::SUB: {
976 // Add, Sub, and Mul don't demand any bits in positions beyond that
977 // of the highest bit demanded of them.
978 APInt LoMask = APInt::getLowBitsSet(BitWidth,
979 BitWidth - NewMask.countLeadingZeros());
980 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
981 KnownOne2, TLO, Depth+1))
982 return true;
983 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
984 KnownOne2, TLO, Depth+1))
985 return true;
986 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000987 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000988 return true;
989 }
990 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +0000991 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +0000992 // Just use ComputeMaskedBits to compute output bits.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000993 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +0000994 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000995 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000996
Chris Lattnerec665152006-02-26 23:36:02 +0000997 // If we know the value of all of the demanded bits, return this as a
998 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000999 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001000 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001001
Nate Begeman368e18d2006-02-16 21:11:51 +00001002 return false;
1003}
1004
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001005/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1006/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001007/// KnownZero/KnownOne bitsets.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001008void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001009 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001010 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001011 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001012 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001013 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1014 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1015 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1016 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001017 "Should use MaskedValueIsZero if you don't know whether Op"
1018 " is a target node!");
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001019 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001020}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001021
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001022/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1023/// targets that want to expose additional information about sign bits to the
1024/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001025unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001026 unsigned Depth) const {
1027 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1028 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1029 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1030 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1031 "Should use ComputeNumSignBits if you don't know whether Op"
1032 " is a target node!");
1033 return 1;
1034}
1035
Dan Gohman97d11632009-02-15 23:59:32 +00001036/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1037/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1038/// determine which bit is set.
1039///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001040static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001041 // A left-shift of a constant one will have exactly one bit set, because
1042 // shifting the bit off the end is undefined.
1043 if (Val.getOpcode() == ISD::SHL)
1044 if (ConstantSDNode *C =
1045 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1046 if (C->getAPIntValue() == 1)
1047 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001048
Dan Gohman97d11632009-02-15 23:59:32 +00001049 // Similarly, a right-shift of a constant sign-bit will have exactly
1050 // one bit set.
1051 if (Val.getOpcode() == ISD::SRL)
1052 if (ConstantSDNode *C =
1053 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1054 if (C->getAPIntValue().isSignBit())
1055 return true;
1056
1057 // More could be done here, though the above checks are enough
1058 // to handle some common cases.
1059
1060 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001061 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001062 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001063 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001064 DAG.ComputeMaskedBits(Val, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001065 return (KnownZero.countPopulation() == BitWidth - 1) &&
1066 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001067}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001068
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001069/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001070/// and cc. If it is unable to simplify it, return a null SDValue.
1071SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001072TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001073 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001074 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001075 SelectionDAG &DAG = DCI.DAG;
1076
1077 // These setcc operations always fold.
1078 switch (Cond) {
1079 default: break;
1080 case ISD::SETFALSE:
1081 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1082 case ISD::SETTRUE:
Tim Northovera5eeb9d2013-09-06 12:38:12 +00001083 case ISD::SETTRUE2: {
1084 TargetLowering::BooleanContent Cnt = getBooleanContents(VT.isVector());
1085 return DAG.getConstant(
1086 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1087 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001088 }
1089
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001090 // Ensure that the constant occurs on the RHS, and fold constant
1091 // comparisons.
Tom Stellard12d43f92013-09-28 02:50:38 +00001092 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1093 if (isa<ConstantSDNode>(N0.getNode()) &&
1094 (DCI.isBeforeLegalizeOps() ||
1095 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1096 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher362fee92011-06-17 20:41:29 +00001097
Gabor Greifba36cb52008-08-28 21:40:38 +00001098 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001099 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001100
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001101 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1102 // equality comparison, then we're just comparing whether X itself is
1103 // zero.
1104 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1105 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1106 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001107 const APInt &ShAmt
1108 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001109 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1110 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1111 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1112 // (srl (ctlz x), 5) == 0 -> X != 0
1113 // (srl (ctlz x), 5) != 1 -> X != 0
1114 Cond = ISD::SETNE;
1115 } else {
1116 // (srl (ctlz x), 5) != 0 -> X == 0
1117 // (srl (ctlz x), 5) == 1 -> X == 0
1118 Cond = ISD::SETEQ;
1119 }
1120 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1121 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1122 Zero, Cond);
1123 }
1124 }
1125
Benjamin Kramerd8228922011-01-17 12:04:57 +00001126 SDValue CTPOP = N0;
1127 // Look through truncs that don't change the value of a ctpop.
1128 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1129 CTPOP = N0.getOperand(0);
1130
1131 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001132 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001133 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1134 EVT CTVT = CTPOP.getValueType();
1135 SDValue CTOp = CTPOP.getOperand(0);
1136
1137 // (ctpop x) u< 2 -> (x & x-1) == 0
1138 // (ctpop x) u> 1 -> (x & x-1) != 0
1139 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1140 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1141 DAG.getConstant(1, CTVT));
1142 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1143 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1144 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1145 }
1146
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001147 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramerd8228922011-01-17 12:04:57 +00001148 }
1149
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001150 // (zext x) == C --> x == (trunc C)
1151 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1152 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1153 unsigned MinBits = N0.getValueSizeInBits();
1154 SDValue PreZExt;
1155 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1156 // ZExt
1157 MinBits = N0->getOperand(0).getValueSizeInBits();
1158 PreZExt = N0->getOperand(0);
1159 } else if (N0->getOpcode() == ISD::AND) {
1160 // DAGCombine turns costly ZExts into ANDs
1161 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1162 if ((C->getAPIntValue()+1).isPowerOf2()) {
1163 MinBits = C->getAPIntValue().countTrailingOnes();
1164 PreZExt = N0->getOperand(0);
1165 }
1166 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1167 // ZEXTLOAD
1168 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1169 MinBits = LN0->getMemoryVT().getSizeInBits();
1170 PreZExt = N0;
1171 }
1172 }
1173
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00001174 // Make sure we're not losing bits from the constant.
Benjamin Kramerf19b8b02013-05-21 08:51:09 +00001175 if (MinBits > 0 &&
1176 MinBits < C1.getBitWidth() && MinBits >= C1.getActiveBits()) {
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001177 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1178 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1179 // Will get folded away.
1180 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1181 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1182 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1183 }
1184 }
1185 }
1186
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001187 // If the LHS is '(and load, const)', the RHS is 0,
1188 // the test is for equality or unsigned, and all 1 bits of the const are
1189 // in the same partial word, see if we can shorten the load.
1190 if (DCI.isBeforeLegalize() &&
Eli Friedman85509802013-09-24 22:50:14 +00001191 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001192 N0.getOpcode() == ISD::AND && C1 == 0 &&
1193 N0.getNode()->hasOneUse() &&
1194 isa<LoadSDNode>(N0.getOperand(0)) &&
1195 N0.getOperand(0).getNode()->hasOneUse() &&
1196 isa<ConstantSDNode>(N0.getOperand(1))) {
1197 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001198 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001199 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001200 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001201 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001202 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001203 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001204 // 8 bits, but have to be careful...
1205 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1206 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001207 const APInt &Mask =
1208 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001209 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001210 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001211 for (unsigned offset=0; offset<origWidth/width; offset++) {
1212 if ((newMask & Mask) == Mask) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00001213 if (!getDataLayout()->isLittleEndian())
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001214 bestOffset = (origWidth/width - offset - 1) * (width/8);
1215 else
1216 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001217 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001218 bestWidth = width;
1219 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001220 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001221 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001222 }
1223 }
1224 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001225 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00001226 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001227 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001228 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001229 SDValue Ptr = Lod->getBasePtr();
1230 if (bestOffset != 0)
1231 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1232 DAG.getConstant(bestOffset, PtrType));
1233 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1234 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00001235 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001236 false, false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001237 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001238 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001239 DAG.getConstant(bestMask.trunc(bestWidth),
1240 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001241 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001242 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001243 }
1244 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001245
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001246 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1247 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1248 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1249
1250 // If the comparison constant has bits in the upper part, the
1251 // zero-extended value could never match.
1252 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1253 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001254 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001255 case ISD::SETUGT:
1256 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001257 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001258 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001259 case ISD::SETULE:
1260 case ISD::SETNE: return DAG.getConstant(1, VT);
1261 case ISD::SETGT:
1262 case ISD::SETGE:
1263 // True if the sign bit of C1 is set.
1264 return DAG.getConstant(C1.isNegative(), VT);
1265 case ISD::SETLT:
1266 case ISD::SETLE:
1267 // True if the sign bit of C1 isn't set.
1268 return DAG.getConstant(C1.isNonNegative(), VT);
1269 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001270 break;
1271 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001272 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001273
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001274 // Otherwise, we can perform the comparison with the low bits.
1275 switch (Cond) {
1276 case ISD::SETEQ:
1277 case ISD::SETNE:
1278 case ISD::SETUGT:
1279 case ISD::SETUGE:
1280 case ISD::SETULT:
1281 case ISD::SETULE: {
Patrik Hagglund34525f92012-12-11 11:14:33 +00001282 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001283 if (DCI.isBeforeLegalizeOps() ||
1284 (isOperationLegal(ISD::SETCC, newVT) &&
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001285 getCondCodeAction(Cond, newVT.getSimpleVT())==Legal))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001286 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad40f8f622010-12-07 08:25:19 +00001287 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001288 Cond);
1289 break;
1290 }
1291 default:
1292 break; // todo, be more careful with signed comparisons
1293 }
1294 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001295 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001296 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001297 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001298 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001299 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1300
Eli Friedmanad78a882010-07-30 06:44:31 +00001301 // If the constant doesn't fit into the number of bits for the source of
1302 // the sign extension, it is impossible for both sides to be equal.
1303 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001304 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001305
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001306 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001307 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001308 if (Op0Ty == ExtSrcTy) {
1309 ZextOp = N0.getOperand(0);
1310 } else {
1311 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1312 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1313 DAG.getConstant(Imm, Op0Ty));
1314 }
1315 if (!DCI.isCalledByLegalizer())
1316 DCI.AddToWorklist(ZextOp.getNode());
1317 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001318 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001319 DAG.getConstant(C1 & APInt::getLowBitsSet(
1320 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001321 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001322 ExtDstTy),
1323 Cond);
1324 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1325 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001326 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001327 if (N0.getOpcode() == ISD::SETCC &&
1328 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001329 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001330 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001331 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001332 // Invert the condition.
1333 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001334 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001335 N0.getOperand(0).getValueType().isInteger());
Tom Stellard12d43f92013-09-28 02:50:38 +00001336 if (DCI.isBeforeLegalizeOps() ||
1337 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1338 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001339 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001340
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001341 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001342 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001343 N0.getOperand(0).getOpcode() == ISD::XOR &&
1344 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1345 isa<ConstantSDNode>(N0.getOperand(1)) &&
1346 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1347 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1348 // can only do this if the top bits are known zero.
1349 unsigned BitWidth = N0.getValueSizeInBits();
1350 if (DAG.MaskedValueIsZero(N0,
1351 APInt::getHighBitsSet(BitWidth,
1352 BitWidth-1))) {
1353 // Okay, get the un-inverted input value.
1354 SDValue Val;
1355 if (N0.getOpcode() == ISD::XOR)
1356 Val = N0.getOperand(0);
1357 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001358 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001359 N0.getOperand(0).getOpcode() == ISD::XOR);
1360 // ((X^1)&1)^1 -> X & 1
1361 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1362 N0.getOperand(0).getOperand(0),
1363 N0.getOperand(1));
1364 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001365
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001366 return DAG.getSetCC(dl, VT, Val, N1,
1367 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1368 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001369 } else if (N1C->getAPIntValue() == 1 &&
1370 (VT == MVT::i1 ||
Duncan Sands28b77e92011-09-06 19:07:46 +00001371 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001372 SDValue Op0 = N0;
1373 if (Op0.getOpcode() == ISD::TRUNCATE)
1374 Op0 = Op0.getOperand(0);
1375
1376 if ((Op0.getOpcode() == ISD::XOR) &&
1377 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1378 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1379 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1380 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1381 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1382 Cond);
Craig Topper40b4a812012-12-19 06:12:28 +00001383 }
1384 if (Op0.getOpcode() == ISD::AND &&
1385 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1386 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001387 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001388 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001389 Op0 = DAG.getNode(ISD::AND, dl, VT,
1390 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1391 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001392 else if (Op0.getValueType().bitsLT(VT))
1393 Op0 = DAG.getNode(ISD::AND, dl, VT,
1394 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1395 DAG.getConstant(1, VT));
1396
Evan Cheng2c755ba2010-02-27 07:36:59 +00001397 return DAG.getSetCC(dl, VT, Op0,
1398 DAG.getConstant(0, Op0.getValueType()),
1399 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1400 }
Craig Topper40b4a812012-12-19 06:12:28 +00001401 if (Op0.getOpcode() == ISD::AssertZext &&
1402 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1403 return DAG.getSetCC(dl, VT, Op0,
1404 DAG.getConstant(0, Op0.getValueType()),
1405 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001406 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001407 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001408
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001409 APInt MinVal, MaxVal;
1410 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1411 if (ISD::isSignedIntSetCC(Cond)) {
1412 MinVal = APInt::getSignedMinValue(OperandBitSize);
1413 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1414 } else {
1415 MinVal = APInt::getMinValue(OperandBitSize);
1416 MaxVal = APInt::getMaxValue(OperandBitSize);
1417 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001418
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001419 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1420 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1421 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1422 // X >= C0 --> X > (C0-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001423 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001424 DAG.getConstant(C1-1, N1.getValueType()),
1425 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1426 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001427
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001428 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1429 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1430 // X <= C0 --> X < (C0+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001431 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001432 DAG.getConstant(C1+1, N1.getValueType()),
1433 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1434 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001435
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001436 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1437 return DAG.getConstant(0, VT); // X < MIN --> false
1438 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1439 return DAG.getConstant(1, VT); // X >= MIN --> true
1440 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1441 return DAG.getConstant(0, VT); // X > MAX --> false
1442 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1443 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001444
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001445 // Canonicalize setgt X, Min --> setne X, Min
1446 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1447 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1448 // Canonicalize setlt X, Max --> setne X, Max
1449 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1450 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001451
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001452 // If we have setult X, 1, turn it into seteq X, 0
1453 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001454 return DAG.getSetCC(dl, VT, N0,
1455 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001456 ISD::SETEQ);
1457 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper85022562012-12-19 06:43:58 +00001458 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001460 DAG.getConstant(MaxVal, N0.getValueType()),
1461 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001462
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001463 // If we have "setcc X, C0", check to see if we can shrink the immediate
1464 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001465
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001466 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001467 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001468 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001469 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001470 DAG.getConstant(0, N1.getValueType()),
1471 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001472
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001473 // SETULT X, SINTMIN -> SETGT X, -1
1474 if (Cond == ISD::SETULT &&
1475 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1476 SDValue ConstMinusOne =
1477 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1478 N1.getValueType());
1479 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1480 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001481
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001482 // Fold bit comparisons when we can.
1483 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001484 (VT == N0.getValueType() ||
1485 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1486 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001487 if (ConstantSDNode *AndRHS =
1488 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001489 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Owen Anderson95771af2011-02-25 21:41:48 +00001490 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001491 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1492 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001493 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001494 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1495 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001496 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001497 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001498 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001499 // (X & 8) == 8 --> (X & 8) >> 3
1500 // Perform the xform if C1 is a single bit.
1501 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001502 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1503 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1504 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001505 }
1506 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001507 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001508
Evan Chengb4d49592012-07-17 07:47:50 +00001509 if (C1.getMinSignedBits() <= 64 &&
1510 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Cheng70e10d32012-07-17 06:53:39 +00001511 // (X & -256) == 256 -> (X >> 8) == 1
1512 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1513 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1514 if (ConstantSDNode *AndRHS =
1515 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1516 const APInt &AndRHSC = AndRHS->getAPIntValue();
1517 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1518 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001519 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Cheng70e10d32012-07-17 06:53:39 +00001520 getPointerTy() : getShiftAmountTy(N0.getValueType());
1521 EVT CmpTy = N0.getValueType();
1522 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1523 DAG.getConstant(ShiftBits, ShiftTy));
1524 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1525 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1526 }
1527 }
Evan Chengf5c05392012-07-17 08:31:11 +00001528 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1529 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1530 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1531 // X < 0x100000000 -> (X >> 32) < 1
1532 // X >= 0x100000000 -> (X >> 32) >= 1
1533 // X <= 0x0ffffffff -> (X >> 32) < 1
1534 // X > 0x0ffffffff -> (X >> 32) >= 1
1535 unsigned ShiftBits;
1536 APInt NewC = C1;
1537 ISD::CondCode NewCond = Cond;
1538 if (AdjOne) {
1539 ShiftBits = C1.countTrailingOnes();
1540 NewC = NewC + 1;
1541 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1542 } else {
1543 ShiftBits = C1.countTrailingZeros();
1544 }
1545 NewC = NewC.lshr(ShiftBits);
1546 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00001547 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Chengf5c05392012-07-17 08:31:11 +00001548 getPointerTy() : getShiftAmountTy(N0.getValueType());
1549 EVT CmpTy = N0.getValueType();
1550 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1551 DAG.getConstant(ShiftBits, ShiftTy));
1552 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1553 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1554 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001555 }
1556 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001557 }
1558
Gabor Greifba36cb52008-08-28 21:40:38 +00001559 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001560 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001561 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001562 if (O.getNode()) return O;
1563 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001564 // If the RHS of an FP comparison is a constant, simplify it away in
1565 // some cases.
1566 if (CFP->getValueAPF().isNaN()) {
1567 // If an operand is known to be a nan, we can fold it.
1568 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001569 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001570 case 0: // Known false.
1571 return DAG.getConstant(0, VT);
1572 case 1: // Known true.
1573 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001574 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001575 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001576 }
1577 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001578
Chris Lattner63079f02007-12-29 08:37:08 +00001579 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1580 // constant if knowing that the operand is non-nan is enough. We prefer to
1581 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1582 // materialize 0.0.
1583 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001584 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001585
1586 // If the condition is not legal, see if we can find an equivalent one
1587 // which is legal.
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001588 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman11eab022009-09-26 15:24:17 +00001589 // If the comparison was an awkward floating-point == or != and one of
1590 // the comparison operands is infinity or negative infinity, convert the
1591 // condition to a less-awkward <= or >=.
1592 if (CFP->getValueAPF().isInfinity()) {
1593 if (CFP->getValueAPF().isNegative()) {
1594 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001595 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001596 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1597 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001598 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001599 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1600 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001601 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001602 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1603 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001604 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001605 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1606 } else {
1607 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001608 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001609 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1610 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001611 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001612 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1613 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001614 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001615 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1616 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001617 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001618 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1619 }
1620 }
1621 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001622 }
1623
1624 if (N0 == N1) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001625 // The sext(setcc()) => setcc() optimization relies on the appropriate
1626 // constant being emitted.
Nadav Roteme7576402012-09-06 11:13:55 +00001627 uint64_t EqVal = 0;
Duncan Sandse7de3b22012-07-05 09:32:46 +00001628 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001629 case UndefinedBooleanContent:
1630 case ZeroOrOneBooleanContent:
1631 EqVal = ISD::isTrueWhenEqual(Cond);
1632 break;
1633 case ZeroOrNegativeOneBooleanContent:
1634 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1635 break;
1636 }
1637
Evan Chengfa1eb272007-02-08 22:13:59 +00001638 // We can always fold X == X for integer setcc's.
Chad Rosier9dbb0182012-04-03 20:11:24 +00001639 if (N0.getValueType().isInteger()) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001640 return DAG.getConstant(EqVal, VT);
Chad Rosier9dbb0182012-04-03 20:11:24 +00001641 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001642 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1643 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sandse7de3b22012-07-05 09:32:46 +00001644 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001645 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sandse7de3b22012-07-05 09:32:46 +00001646 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001647 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1648 // if it is not already.
1649 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmow8c574be2012-07-31 18:07:43 +00001650 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001651 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001652 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001653 }
1654
1655 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001657 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1658 N0.getOpcode() == ISD::XOR) {
1659 // Simplify (X+Y) == (X+Z) --> Y == Z
1660 if (N0.getOpcode() == N1.getOpcode()) {
1661 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001662 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001663 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001664 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001665 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1666 // If X op Y == Y op X, try other combinations.
1667 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001668 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001669 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001670 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001671 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001672 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001673 }
1674 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001675
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001676 // If RHS is a legal immediate value for a compare instruction, we need
1677 // to be careful about increasing register pressure needlessly.
1678 bool LegalRHSImm = false;
1679
Evan Chengfa1eb272007-02-08 22:13:59 +00001680 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1681 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1682 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001683 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001684 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001685 DAG.getConstant(RHSC->getAPIntValue()-
1686 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001687 N0.getValueType()), Cond);
1688 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001689
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001690 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Chengfa1eb272007-02-08 22:13:59 +00001691 if (N0.getOpcode() == ISD::XOR)
1692 // If we know that all of the inverted bits are zero, don't bother
1693 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001694 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1695 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001696 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001697 DAG.getConstant(LHSR->getAPIntValue() ^
1698 RHSC->getAPIntValue(),
1699 N0.getValueType()),
1700 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001701 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001702
Evan Chengfa1eb272007-02-08 22:13:59 +00001703 // Turn (C1-X) == C2 --> X == C1-C2
1704 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001705 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001706 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001707 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001708 DAG.getConstant(SUBC->getAPIntValue() -
1709 RHSC->getAPIntValue(),
1710 N0.getValueType()),
1711 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001712 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001713 }
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001714
1715 // Could RHSC fold directly into a compare?
1716 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1717 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Chengfa1eb272007-02-08 22:13:59 +00001718 }
1719
1720 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001721 // Don't do this if X is an immediate that can fold into a cmp
1722 // instruction and X+Z has other uses. It could be an induction variable
1723 // chain, and the transform would increase register pressure.
1724 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1725 if (N0.getOperand(0) == N1)
1726 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1727 DAG.getConstant(0, N0.getValueType()), Cond);
1728 if (N0.getOperand(1) == N1) {
1729 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1730 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1731 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001732 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001733 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1734 // (Z-X) == X --> Z == X<<1
1735 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Anderson95771af2011-02-25 21:41:48 +00001736 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001737 if (!DCI.isCalledByLegalizer())
1738 DCI.AddToWorklist(SH.getNode());
1739 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1740 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001741 }
1742 }
1743 }
1744
1745 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1746 N1.getOpcode() == ISD::XOR) {
1747 // Simplify X == (X+Z) --> Z == 0
Craig Topper85022562012-12-19 06:43:58 +00001748 if (N1.getOperand(0) == N0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001749 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001750 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001751 if (N1.getOperand(1) == N0) {
1752 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001753 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001754 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001755 if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001756 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1757 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001758 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00001759 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00001760 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001761 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001762 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001763 }
1764 }
1765 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001766
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001767 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001768 // Note that where y is variable and is known to have at most
1769 // one bit set (for example, if it is z&1) we cannot do this;
1770 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001771 if (N0.getOpcode() == ISD::AND)
1772 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001773 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001774 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellard12d43f92013-09-28 02:50:38 +00001775 if (DCI.isBeforeLegalizeOps() ||
1776 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1777 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1778 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1779 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001780 }
1781 }
1782 if (N1.getOpcode() == ISD::AND)
1783 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001784 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001785 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellard12d43f92013-09-28 02:50:38 +00001786 if (DCI.isBeforeLegalizeOps() ||
1787 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1788 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1789 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1790 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001791 }
1792 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001793 }
1794
1795 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00001797 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001798 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001799 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001800 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1802 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001803 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001804 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001805 break;
1806 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001808 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001809 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1810 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 Temp = DAG.getNOT(dl, N0, MVT::i1);
1812 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001813 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001814 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001815 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001816 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1817 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 Temp = DAG.getNOT(dl, N1, MVT::i1);
1819 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001820 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001821 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001822 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001823 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1824 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 Temp = DAG.getNOT(dl, N0, MVT::i1);
1826 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001827 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001828 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001829 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001830 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1831 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 Temp = DAG.getNOT(dl, N1, MVT::i1);
1833 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001834 break;
1835 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001837 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001838 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001839 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001840 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00001841 }
1842 return N0;
1843 }
1844
1845 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00001846 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001847}
1848
Evan Chengad4196b2008-05-12 19:56:52 +00001849/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1850/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001851bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00001852 int64_t &Offset) const {
1853 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00001854 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1855 GA = GASD->getGlobal();
1856 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00001857 return true;
1858 }
1859
1860 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00001861 SDValue N1 = N->getOperand(0);
1862 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001863 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001864 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1865 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001866 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001867 return true;
1868 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001869 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001870 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1871 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001872 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001873 return true;
1874 }
1875 }
1876 }
Owen Anderson95771af2011-02-25 21:41:48 +00001877
Evan Chengad4196b2008-05-12 19:56:52 +00001878 return false;
1879}
1880
1881
Dan Gohman475871a2008-07-27 21:46:04 +00001882SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00001883PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1884 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00001885 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00001886}
1887
Chris Lattnereb8146b2006-02-04 02:13:02 +00001888//===----------------------------------------------------------------------===//
1889// Inline Assembler Implementation Methods
1890//===----------------------------------------------------------------------===//
1891
Chris Lattner4376fea2008-04-27 00:09:47 +00001892
Chris Lattnereb8146b2006-02-04 02:13:02 +00001893TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001894TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopherfffe3632013-01-11 18:12:39 +00001895 unsigned S = Constraint.size();
1896
1897 if (S == 1) {
Chris Lattner4234f572007-03-25 02:14:49 +00001898 switch (Constraint[0]) {
1899 default: break;
1900 case 'r': return C_RegisterClass;
1901 case 'm': // memory
1902 case 'o': // offsetable
1903 case 'V': // not offsetable
1904 return C_Memory;
1905 case 'i': // Simple Integer or Relocatable Constant
1906 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00001907 case 'E': // Floating Point Constant
1908 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00001909 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00001910 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00001911 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00001912 case 'I': // Target registers.
1913 case 'J':
1914 case 'K':
1915 case 'L':
1916 case 'M':
1917 case 'N':
1918 case 'O':
1919 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00001920 case '<':
1921 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00001922 return C_Other;
1923 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001924 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001925
Eric Christopherfffe3632013-01-11 18:12:39 +00001926 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
1927 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
1928 return C_Memory;
Chris Lattner065421f2007-03-25 02:18:14 +00001929 return C_Register;
Eric Christopherfffe3632013-01-11 18:12:39 +00001930 }
Chris Lattner4234f572007-03-25 02:14:49 +00001931 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001932}
1933
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001934/// LowerXConstraint - try to replace an X constraint, which matches anything,
1935/// with another that has more specific requirements based on the type of the
1936/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00001937const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00001938 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00001939 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00001940 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00001941 return "f"; // works for many targets
1942 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001943}
1944
Chris Lattner48884cd2007-08-25 00:47:38 +00001945/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
1946/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00001947void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00001948 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00001949 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00001950 SelectionDAG &DAG) const {
Eric Christopher362fee92011-06-17 20:41:29 +00001951
Eric Christopher100c8332011-06-02 23:16:42 +00001952 if (Constraint.length() > 1) return;
Eric Christopher362fee92011-06-17 20:41:29 +00001953
Eric Christopher100c8332011-06-02 23:16:42 +00001954 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00001955 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001956 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001957 case 'X': // Allows any operand; labels (basic block) use this.
1958 if (Op.getOpcode() == ISD::BasicBlock) {
1959 Ops.push_back(Op);
1960 return;
1961 }
1962 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00001963 case 'i': // Simple Integer or Relocatable Constant
1964 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001965 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001966 // These operands are interested in values of the form (GV+C), where C may
1967 // be folded in as an offset of GV, or it may be explicitly added. Also, it
1968 // is possible and fine if either GV or C are missing.
1969 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1970 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001971
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001972 // If we have "(add GV, C)", pull out GV/C
1973 if (Op.getOpcode() == ISD::ADD) {
1974 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1975 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
1976 if (C == 0 || GA == 0) {
1977 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
1978 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
1979 }
1980 if (C == 0 || GA == 0)
1981 C = 0, GA = 0;
1982 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001983
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001984 // If we find a valid operand, map to the TargetXXX version so that the
1985 // value itself doesn't get selected.
1986 if (GA) { // Either &GV or &GV+C
1987 if (ConstraintLetter != 'n') {
1988 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001989 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001990 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001991 C ? SDLoc(C) : SDLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00001992 Op.getValueType(), Offs));
1993 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001994 }
1995 }
1996 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001997 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00001998 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00001999 // gcc prints these as sign extended. Sign extend value to 64 bits
2000 // now; without this it would get ZExt'd later in
2001 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2002 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002004 return;
2005 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002006 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002007 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002008 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002009 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002010}
2011
Chris Lattner1efa40f2006-02-22 00:56:39 +00002012std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002013getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00002014 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002015 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002016 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002017 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2018
2019 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002020 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002021
Hal Finkelca2dd362012-12-18 17:50:58 +00002022 std::pair<unsigned, const TargetRegisterClass*> R =
2023 std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
2024
Chris Lattner1efa40f2006-02-22 00:56:39 +00002025 // Figure out which register class contains this reg.
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002026 const TargetRegisterInfo *RI = getTargetMachine().getRegisterInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00002027 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002028 E = RI->regclass_end(); RCI != E; ++RCI) {
2029 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002030
2031 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002032 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen22e8a362011-10-12 01:24:51 +00002033 if (!isLegalRC(RC))
2034 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002035
2036 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002037 I != E; ++I) {
Hal Finkelca2dd362012-12-18 17:50:58 +00002038 if (RegName.equals_lower(RI->getName(*I))) {
2039 std::pair<unsigned, const TargetRegisterClass*> S =
2040 std::make_pair(*I, RC);
2041
2042 // If this register class has the requested value type, return it,
2043 // otherwise keep searching and return the first class found
2044 // if no other is found which explicitly has the requested type.
2045 if (RC->hasType(VT))
2046 return S;
2047 else if (!R.second)
2048 R = S;
2049 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00002050 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002051 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002052
Hal Finkelca2dd362012-12-18 17:50:58 +00002053 return R;
Chris Lattner4ccb0702006-01-26 20:37:03 +00002054}
Evan Cheng30b37b52006-03-13 23:18:16 +00002055
2056//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002057// Constraint Selection.
2058
Chris Lattner6bdcda32008-10-17 16:47:46 +00002059/// isMatchingInputConstraint - Return true of this is an input operand that is
2060/// a matching constraint like "4".
2061bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002062 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei87d0b9e2013-02-12 21:21:59 +00002063 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattner58f15c42008-10-17 16:21:11 +00002064}
2065
2066/// getMatchedOperand - If this is an input matching constraint, this method
2067/// returns the output operand it matches.
2068unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2069 assert(!ConstraintCode.empty() && "No known constraint!");
2070 return atoi(ConstraintCode.c_str());
2071}
2072
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002073
John Thompsoneac6e1d2010-09-13 18:15:37 +00002074/// ParseConstraints - Split up the constraint string from the inline
2075/// assembly value into the specific constraints and their prefixes,
2076/// and also tie in the associated operand values.
2077/// If this returns an empty vector, and if the constraint string itself
2078/// isn't empty, there was an error parsing.
John Thompson44ab89e2010-10-29 17:29:13 +00002079TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002080 ImmutableCallSite CS) const {
2081 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002082 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002083 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002084 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002085
2086 // Do a prepass over the constraints, canonicalizing them, and building up the
2087 // ConstraintOperands list.
John Thompson44ab89e2010-10-29 17:29:13 +00002088 InlineAsm::ConstraintInfoVector
John Thompsoneac6e1d2010-09-13 18:15:37 +00002089 ConstraintInfos = IA->ParseConstraints();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002090
John Thompsoneac6e1d2010-09-13 18:15:37 +00002091 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2092 unsigned ResNo = 0; // ResNo - The result number of the next output.
2093
2094 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2095 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2096 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2097
John Thompson67aff162010-09-21 22:04:54 +00002098 // Update multiple alternative constraint count.
2099 if (OpInfo.multipleAlternatives.size() > maCount)
2100 maCount = OpInfo.multipleAlternatives.size();
2101
John Thompson44ab89e2010-10-29 17:29:13 +00002102 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002103
2104 // Compute the value type for each operand.
2105 switch (OpInfo.Type) {
2106 case InlineAsm::isOutput:
2107 // Indirect outputs just consume an argument.
2108 if (OpInfo.isIndirect) {
2109 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2110 break;
2111 }
2112
2113 // The return value of the call is this value. As such, there is no
2114 // corresponding argument.
2115 assert(!CS.getType()->isVoidTy() &&
2116 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002117 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002118 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002119 } else {
2120 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002121 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002122 }
2123 ++ResNo;
2124 break;
2125 case InlineAsm::isInput:
2126 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2127 break;
2128 case InlineAsm::isClobber:
2129 // Nothing to do.
2130 break;
2131 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002132
John Thompson44ab89e2010-10-29 17:29:13 +00002133 if (OpInfo.CallOperandVal) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002134 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002135 if (OpInfo.isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002136 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002137 if (!PtrTy)
2138 report_fatal_error("Indirect operand for inline asm not a pointer!");
2139 OpTy = PtrTy->getElementType();
2140 }
Eric Christopher362fee92011-06-17 20:41:29 +00002141
Eric Christophercef81b72011-05-09 20:04:43 +00002142 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002143 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00002144 if (STy->getNumElements() == 1)
2145 OpTy = STy->getElementType(0);
2146
John Thompson44ab89e2010-10-29 17:29:13 +00002147 // If OpTy is not a single value, it may be a struct/union that we
2148 // can tile with integers.
2149 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002150 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002151 switch (BitSize) {
2152 default: break;
2153 case 1:
2154 case 8:
2155 case 16:
2156 case 32:
2157 case 64:
2158 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002159 OpInfo.ConstraintVT =
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002160 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002161 break;
2162 }
Micah Villmow7d661462012-10-09 16:06:12 +00002163 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenault828c9e72013-10-10 19:09:05 +00002164 unsigned PtrSize
2165 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2166 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompson44ab89e2010-10-29 17:29:13 +00002167 } else {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002168 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompson44ab89e2010-10-29 17:29:13 +00002169 }
2170 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002171 }
2172
2173 // If we have multiple alternative constraints, select the best alternative.
2174 if (ConstraintInfos.size()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002175 if (maCount) {
2176 unsigned bestMAIndex = 0;
2177 int bestWeight = -1;
2178 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2179 int weight = -1;
2180 unsigned maIndex;
2181 // Compute the sums of the weights for each alternative, keeping track
2182 // of the best (highest weight) one so far.
2183 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2184 int weightSum = 0;
2185 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2186 cIndex != eIndex; ++cIndex) {
2187 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2188 if (OpInfo.Type == InlineAsm::isClobber)
2189 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002190
John Thompson44ab89e2010-10-29 17:29:13 +00002191 // If this is an output operand with a matching input operand,
2192 // look up the matching input. If their types mismatch, e.g. one
2193 // is an integer, the other is floating point, or their sizes are
2194 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002195 if (OpInfo.hasMatchingInput()) {
2196 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00002197 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2198 if ((OpInfo.ConstraintVT.isInteger() !=
2199 Input.ConstraintVT.isInteger()) ||
2200 (OpInfo.ConstraintVT.getSizeInBits() !=
2201 Input.ConstraintVT.getSizeInBits())) {
2202 weightSum = -1; // Can't match.
2203 break;
2204 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002205 }
2206 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002207 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2208 if (weight == -1) {
2209 weightSum = -1;
2210 break;
2211 }
2212 weightSum += weight;
2213 }
2214 // Update best.
2215 if (weightSum > bestWeight) {
2216 bestWeight = weightSum;
2217 bestMAIndex = maIndex;
2218 }
2219 }
2220
2221 // Now select chosen alternative in each constraint.
2222 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2223 cIndex != eIndex; ++cIndex) {
2224 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2225 if (cInfo.Type == InlineAsm::isClobber)
2226 continue;
2227 cInfo.selectAlternative(bestMAIndex);
2228 }
2229 }
2230 }
2231
2232 // Check and hook up tied operands, choose constraint code to use.
2233 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2234 cIndex != eIndex; ++cIndex) {
2235 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002236
John Thompsoneac6e1d2010-09-13 18:15:37 +00002237 // If this is an output operand with a matching input operand, look up the
2238 // matching input. If their types mismatch, e.g. one is an integer, the
2239 // other is floating point, or their sizes are different, flag it as an
2240 // error.
2241 if (OpInfo.hasMatchingInput()) {
2242 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00002243
John Thompsoneac6e1d2010-09-13 18:15:37 +00002244 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00002245 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
2246 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
2247 OpInfo.ConstraintVT);
2248 std::pair<unsigned, const TargetRegisterClass*> InputRC =
2249 getRegForInlineAsmConstraint(Input.ConstraintCode,
2250 Input.ConstraintVT);
John Thompsoneac6e1d2010-09-13 18:15:37 +00002251 if ((OpInfo.ConstraintVT.isInteger() !=
2252 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00002253 (MatchRC.second != InputRC.second)) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002254 report_fatal_error("Unsupported asm: input constraint"
2255 " with a matching output constraint of"
2256 " incompatible type!");
2257 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002258 }
John Thompson44ab89e2010-10-29 17:29:13 +00002259
John Thompsoneac6e1d2010-09-13 18:15:37 +00002260 }
2261 }
2262
2263 return ConstraintOperands;
2264}
2265
Chris Lattner58f15c42008-10-17 16:21:11 +00002266
Chris Lattner4376fea2008-04-27 00:09:47 +00002267/// getConstraintGenerality - Return an integer indicating how general CT
2268/// is.
2269static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2270 switch (CT) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002271 case TargetLowering::C_Other:
2272 case TargetLowering::C_Unknown:
2273 return 0;
2274 case TargetLowering::C_Register:
2275 return 1;
2276 case TargetLowering::C_RegisterClass:
2277 return 2;
2278 case TargetLowering::C_Memory:
2279 return 3;
2280 }
Chandler Carruth732f05c2012-01-10 18:08:01 +00002281 llvm_unreachable("Invalid constraint type");
Chris Lattner4376fea2008-04-27 00:09:47 +00002282}
2283
John Thompson44ab89e2010-10-29 17:29:13 +00002284/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002285/// This object must already have been set up with the operand type
2286/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002287TargetLowering::ConstraintWeight
2288 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002289 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002290 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00002291 if (maIndex >= (int)info.multipleAlternatives.size())
2292 rCodes = &info.Codes;
2293 else
2294 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00002295 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002296
2297 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00002298 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00002299 ConstraintWeight weight =
2300 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002301 if (weight > BestWeight)
2302 BestWeight = weight;
2303 }
2304
2305 return BestWeight;
2306}
2307
John Thompson44ab89e2010-10-29 17:29:13 +00002308/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002309/// This object must already have been set up with the operand type
2310/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002311TargetLowering::ConstraintWeight
2312 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002313 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002314 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002315 Value *CallOperandVal = info.CallOperandVal;
2316 // If we don't have a value, we can't do a match,
2317 // but allow it at the lowest weight.
2318 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +00002319 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002320 // Look at the constraint type.
2321 switch (*constraint) {
2322 case 'i': // immediate integer.
2323 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00002324 if (isa<ConstantInt>(CallOperandVal))
2325 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002326 break;
2327 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00002328 if (isa<GlobalValue>(CallOperandVal))
2329 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002330 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002331 case 'E': // immediate float if host format.
2332 case 'F': // immediate float.
2333 if (isa<ConstantFP>(CallOperandVal))
2334 weight = CW_Constant;
2335 break;
2336 case '<': // memory operand with autodecrement.
2337 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002338 case 'm': // memory operand.
2339 case 'o': // offsettable memory operand
2340 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00002341 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002342 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002343 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002344 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00002345 // note: Clang converts "g" to "imr".
2346 if (CallOperandVal->getType()->isIntegerTy())
2347 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002348 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002349 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002350 default:
John Thompson44ab89e2010-10-29 17:29:13 +00002351 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002352 break;
2353 }
2354 return weight;
2355}
2356
Chris Lattner4376fea2008-04-27 00:09:47 +00002357/// ChooseConstraint - If there are multiple different constraints that we
2358/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002359/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002360/// Other -> immediates and magic values
2361/// Register -> one specific register
2362/// RegisterClass -> a group of regs
2363/// Memory -> memory
2364/// Ideally, we would pick the most specific constraint possible: if we have
2365/// something that fits into a register, we would pick it. The problem here
2366/// is that if we have something that could either be in a register or in
2367/// memory that use of the register could cause selection of *other*
2368/// operands to fail: they might only succeed if we pick memory. Because of
2369/// this the heuristic we use is:
2370///
2371/// 1) If there is an 'other' constraint, and if the operand is valid for
2372/// that constraint, use it. This makes us take advantage of 'i'
2373/// constraints when available.
2374/// 2) Otherwise, pick the most general constraint present. This prefers
2375/// 'm' over 'r', for example.
2376///
2377static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00002378 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002379 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002380 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2381 unsigned BestIdx = 0;
2382 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2383 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00002384
Chris Lattner4376fea2008-04-27 00:09:47 +00002385 // Loop over the options, keeping track of the most general one.
2386 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2387 TargetLowering::ConstraintType CType =
2388 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00002389
Chris Lattner5a096902008-04-27 00:37:18 +00002390 // If this is an 'other' constraint, see if the operand is valid for it.
2391 // For example, on X86 we might have an 'rI' constraint. If the operand
2392 // is an integer in the range [0..31] we want to use I (saving a load
2393 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002394 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002395 assert(OpInfo.Codes[i].size() == 1 &&
2396 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002397 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00002398 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00002399 ResultOps, *DAG);
2400 if (!ResultOps.empty()) {
2401 BestType = CType;
2402 BestIdx = i;
2403 break;
2404 }
2405 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002406
Dale Johannesena5989f82010-06-28 22:09:45 +00002407 // Things with matching constraints can only be registers, per gcc
2408 // documentation. This mainly affects "g" constraints.
2409 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2410 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002411
Chris Lattner4376fea2008-04-27 00:09:47 +00002412 // This constraint letter is more general than the previous one, use it.
2413 int Generality = getConstraintGenerality(CType);
2414 if (Generality > BestGenerality) {
2415 BestType = CType;
2416 BestIdx = i;
2417 BestGenerality = Generality;
2418 }
2419 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002420
Chris Lattner4376fea2008-04-27 00:09:47 +00002421 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2422 OpInfo.ConstraintType = BestType;
2423}
2424
2425/// ComputeConstraintToUse - Determines the constraint code and constraint
2426/// type to use for the specific AsmOperandInfo, setting
2427/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002428void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002429 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00002430 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002431 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002432
Chris Lattner4376fea2008-04-27 00:09:47 +00002433 // Single-letter constraints ('r') are very common.
2434 if (OpInfo.Codes.size() == 1) {
2435 OpInfo.ConstraintCode = OpInfo.Codes[0];
2436 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2437 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00002438 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002439 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002440
Chris Lattner4376fea2008-04-27 00:09:47 +00002441 // 'X' matches anything.
2442 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2443 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002444 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002445 // the result, which is not what we want to look at; leave them alone.
2446 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002447 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2448 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002449 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002450 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002451
Chris Lattner4376fea2008-04-27 00:09:47 +00002452 // Otherwise, try to resolve it to something we know about by looking at
2453 // the actual operand type.
2454 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2455 OpInfo.ConstraintCode = Repl;
2456 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2457 }
2458 }
2459}
2460
David Majnemera2f8d372013-06-08 23:51:45 +00002461/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9c640302011-07-08 10:31:30 +00002462/// with the multiplicative inverse of the constant.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002463SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9c640302011-07-08 10:31:30 +00002464 SelectionDAG &DAG) const {
2465 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2466 APInt d = C->getAPIntValue();
2467 assert(d != 0 && "Division by zero!");
2468
2469 // Shift the value upfront if it is even, so the LSB is one.
2470 unsigned ShAmt = d.countTrailingZeros();
2471 if (ShAmt) {
2472 // TODO: For UDIV use SRL instead of SRA.
2473 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
2474 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt);
2475 d = d.ashr(ShAmt);
2476 }
2477
2478 // Calculate the multiplicative inverse, using Newton's method.
2479 APInt t, xn = d;
2480 while ((t = d*xn) != 1)
2481 xn *= APInt(d.getBitWidth(), 2) - t;
2482
2483 Op2 = DAG.getConstant(xn, Op1.getValueType());
2484 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2485}
2486
David Majnemera2f8d372013-06-08 23:51:45 +00002487/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002488/// return a DAG expression to select that will generate the same value by
2489/// multiplying by a magic number. See:
2490/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00002491SDValue TargetLowering::
2492BuildSDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00002493 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002494 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002495 SDLoc dl(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002496
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002497 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002498 // FIXME: We should be more aggressive here.
2499 if (!isTypeLegal(VT))
2500 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002501
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002502 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002503 APInt::ms magics = d.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002504
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002505 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002506 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002507 SDValue Q;
Richard Osborne19a4daf2011-11-07 17:09:05 +00002508 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2509 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002510 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002511 DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002512 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2513 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002514 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002515 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002516 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002517 else
Dan Gohman475871a2008-07-27 21:46:04 +00002518 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002519 // If d > 0 and m < 0, add the numerator
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002520 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002521 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002522 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002523 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002524 }
2525 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002526 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002527 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002528 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002529 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002530 }
2531 // Shift right algebraic if shift value is nonzero
2532 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002533 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002534 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002535 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002536 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002537 }
2538 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002539 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002540 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Anderson95771af2011-02-25 21:41:48 +00002541 getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002542 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002543 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002544 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002545}
2546
David Majnemera2f8d372013-06-08 23:51:45 +00002547/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002548/// return a DAG expression to select that will generate the same value by
2549/// multiplying by a magic number. See:
2550/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00002551SDValue TargetLowering::
2552BuildUDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00002553 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002554 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002555 SDLoc dl(N);
Eli Friedman201c9772008-11-30 06:02:26 +00002556
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002557 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002558 // FIXME: We should be more aggressive here.
2559 if (!isTypeLegal(VT))
2560 return SDValue();
2561
2562 // FIXME: We should use a narrower constant when the upper
2563 // bits are known to be zero.
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002564 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2565 APInt::mu magics = N1C.magicu();
2566
2567 SDValue Q = N->getOperand(0);
2568
2569 // If the divisor is even, we can avoid using the expensive fixup by shifting
2570 // the divided value upfront.
2571 if (magics.a != 0 && !N1C[0]) {
2572 unsigned Shift = N1C.countTrailingZeros();
2573 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2574 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
2575 if (Created)
2576 Created->push_back(Q.getNode());
2577
2578 // Get magic number for the shifted divisor.
2579 magics = N1C.lshr(Shift).magicu(Shift);
2580 assert(magics.a == 0 && "Should use cheap fixup now");
2581 }
Eli Friedman201c9772008-11-30 06:02:26 +00002582
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002583 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002584 // FIXME: We should support doing a MUL in a wider type
Richard Osborne19a4daf2011-11-07 17:09:05 +00002585 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2586 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002587 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002588 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2589 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002590 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2591 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002592 else
Dan Gohman475871a2008-07-27 21:46:04 +00002593 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002594 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002595 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002596
2597 if (magics.a == 0) {
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002598 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00002599 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002600 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002601 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002602 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002603 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002604 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002605 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002606 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002607 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002608 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002609 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002610 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002611 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002612 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002613 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002614 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002615 }
2616}